KVM: x86: Use macros for x86_emulate_ops to avoid future mistakes
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
bae94d02 52#include <asm/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
114 DEVICE_COUNT_RESOURCE
115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
aa8c6c93
RW
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_BUS_WAIT 50
138
392a1ce7 139/** The pci_channel state describes connectivity between the CPU and
140 * the pci device. If some PCI bus between here and the pci device
141 * has crashed or locked up, this info is reflected here.
142 */
143typedef unsigned int __bitwise pci_channel_state_t;
144
145enum pci_channel_state {
146 /* I/O channel is in normal state */
147 pci_channel_io_normal = (__force pci_channel_state_t) 1,
148
149 /* I/O to channel is blocked */
150 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
151
152 /* PCI card is dead */
153 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
154};
155
f7bdd12d
BK
156typedef unsigned int __bitwise pcie_reset_state_t;
157
158enum pcie_reset_state {
159 /* Reset is NOT asserted (Use to deassert reset) */
160 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
161
162 /* Use #PERST to reset PCI-E device */
163 pcie_warm_reset = (__force pcie_reset_state_t) 2,
164
165 /* Use PCI-E Hot Reset to reset device */
166 pcie_hot_reset = (__force pcie_reset_state_t) 3
167};
168
ba698ad4
DM
169typedef unsigned short __bitwise pci_dev_flags_t;
170enum pci_dev_flags {
171 /* INTX_DISABLE in PCI_COMMAND register disables MSI
172 * generation too.
173 */
174 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
175 /* Device configuration is irrevocably lost if disabled into D3 */
176 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
ba698ad4
DM
177};
178
e1d3a908
SA
179enum pci_irq_reroute_variant {
180 INTEL_IRQ_REROUTE_VARIANT = 1,
181 MAX_IRQ_REROUTE_VARIANTS = 3
182};
183
6e325a62
MT
184typedef unsigned short __bitwise pci_bus_flags_t;
185enum pci_bus_flags {
d556ad4b
PO
186 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
187 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
188};
189
536c8cb4
MW
190/* Based on the PCI Hotplug Spec, but some values are made up by us */
191enum pci_bus_speed {
192 PCI_SPEED_33MHz = 0x00,
193 PCI_SPEED_66MHz = 0x01,
194 PCI_SPEED_66MHz_PCIX = 0x02,
195 PCI_SPEED_100MHz_PCIX = 0x03,
196 PCI_SPEED_133MHz_PCIX = 0x04,
197 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
198 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
199 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
200 PCI_SPEED_66MHz_PCIX_266 = 0x09,
201 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
202 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
203 AGP_UNKNOWN = 0x0c,
204 AGP_1X = 0x0d,
205 AGP_2X = 0x0e,
206 AGP_4X = 0x0f,
207 AGP_8X = 0x10,
536c8cb4
MW
208 PCI_SPEED_66MHz_PCIX_533 = 0x11,
209 PCI_SPEED_100MHz_PCIX_533 = 0x12,
210 PCI_SPEED_133MHz_PCIX_533 = 0x13,
211 PCIE_SPEED_2_5GT = 0x14,
212 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 213 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
214 PCI_SPEED_UNKNOWN = 0xff,
215};
216
41017f0c
SL
217struct pci_cap_saved_state {
218 struct hlist_node next;
219 char cap_nr;
220 u32 data[0];
221};
222
7d715a6c 223struct pcie_link_state;
ee69439c 224struct pci_vpd;
d1b054da 225struct pci_sriov;
302b4215 226struct pci_ats;
ee69439c 227
1da177e4
LT
228/*
229 * The pci_dev structure is used to describe PCI devices.
230 */
231struct pci_dev {
1da177e4
LT
232 struct list_head bus_list; /* node in per-bus list */
233 struct pci_bus *bus; /* bus this device is on */
234 struct pci_bus *subordinate; /* bus this device bridges to */
235
236 void *sysdata; /* hook for sys-specific extension */
237 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 238 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
239
240 unsigned int devfn; /* encoded device & function index */
241 unsigned short vendor;
242 unsigned short device;
243 unsigned short subsystem_vendor;
244 unsigned short subsystem_device;
245 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 246 u8 revision; /* PCI revision, low byte of class word */
1da177e4 247 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 248 u8 pcie_cap; /* PCI-E capability offset */
994a65e2 249 u8 pcie_type; /* PCI-E device/port type */
1da177e4 250 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 251 u8 pin; /* which interrupt pin this device uses */
1da177e4
LT
252
253 struct pci_driver *driver; /* which driver has allocated this device */
254 u64 dma_mask; /* Mask of the bits of bus address this
255 device implements. Normally this is
256 0xffffffff. You only need to change
257 this if your device has broken DMA
258 or supports 64-bit transfers. */
259
4d57cdfa
FT
260 struct device_dma_parameters dma_parms;
261
1da177e4
LT
262 pci_power_t current_state; /* Current operating state. In ACPI-speak,
263 this is D0-D3, D0 being fully functional,
264 and D3 being off. */
337001b6
RW
265 int pm_cap; /* PM capability offset in the
266 configuration space */
267 unsigned int pme_support:5; /* Bitmask of states from which PME#
268 can be generated */
c7f48656 269 unsigned int pme_interrupt:1;
337001b6
RW
270 unsigned int d1_support:1; /* Low power state D1 is supported */
271 unsigned int d2_support:1; /* Low power state D2 is supported */
272 unsigned int no_d1d2:1; /* Only allow D0 and D3 */
e80bb09d 273 unsigned int wakeup_prepared:1;
1ae861e6 274 unsigned int d3_delay; /* D3->D0 transition time in ms */
1da177e4 275
7d715a6c
SL
276#ifdef CONFIG_PCIEASPM
277 struct pcie_link_state *link_state; /* ASPM link state. */
278#endif
279
392a1ce7 280 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
281 struct device dev; /* Generic device interface */
282
1da177e4
LT
283 int cfg_size; /* Size of configuration space */
284
285 /*
286 * Instead of touching interrupt line and base address registers
287 * directly, use the values stored here. They might be different!
288 */
289 unsigned int irq;
290 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
291
292 /* These fields are used by common fixups */
293 unsigned int transparent:1; /* Transparent PCI bridge */
294 unsigned int multifunction:1;/* Part of multi-function device */
295 /* keep track of device state */
8a1bc901 296 unsigned int is_added:1;
1da177e4 297 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 298 unsigned int no_msi:1; /* device may not use msi */
e04b0ea2 299 unsigned int block_ucfg_access:1; /* userspace config space access is blocked */
bd8481e1 300 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 301 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
302 unsigned int msi_enabled:1;
303 unsigned int msix_enabled:1;
58c3a727 304 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 305 unsigned int is_managed:1;
6d3be84a
KK
306 unsigned int is_pcie:1; /* Obsolete. Will be removed.
307 Use pci_is_pcie() instead */
260d703a 308 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 309 unsigned int state_saved:1;
d1b054da 310 unsigned int is_physfn:1;
dd7cc44d 311 unsigned int is_virtfn:1;
711d5779 312 unsigned int reset_fn:1;
28760489 313 unsigned int is_hotplug_bridge:1;
05843961 314 unsigned int aer_firmware_first:1;
ba698ad4 315 pci_dev_flags_t dev_flags;
bae94d02 316 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 317
1da177e4 318 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 319 struct hlist_head saved_cap_space;
1da177e4
LT
320 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
321 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
322 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 323 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 324#ifdef CONFIG_PCI_MSI
4aa9bc95 325 struct list_head msi_list;
ded86d8d 326#endif
94e61088 327 struct pci_vpd *vpd;
d1b054da 328#ifdef CONFIG_PCI_IOV
dd7cc44d
YZ
329 union {
330 struct pci_sriov *sriov; /* SR-IOV capability related */
331 struct pci_dev *physfn; /* the PF this VF is associated with */
332 };
302b4215 333 struct pci_ats *ats; /* Address Translation Service */
d1b054da 334#endif
1da177e4
LT
335};
336
65891215
ME
337extern struct pci_dev *alloc_pci_dev(void);
338
1da177e4
LT
339#define pci_dev_b(n) list_entry(n, struct pci_dev, bus_list)
340#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
341#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
342
a7369f1f
LV
343static inline int pci_channel_offline(struct pci_dev *pdev)
344{
345 return (pdev->error_state != pci_channel_io_normal);
346}
347
41017f0c 348static inline struct pci_cap_saved_state *pci_find_saved_cap(
05cca6e5 349 struct pci_dev *pci_dev, char cap)
41017f0c
SL
350{
351 struct pci_cap_saved_state *tmp;
352 struct hlist_node *pos;
353
354 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
355 if (tmp->cap_nr == cap)
356 return tmp;
357 }
358 return NULL;
359}
360
361static inline void pci_add_saved_cap(struct pci_dev *pci_dev,
362 struct pci_cap_saved_state *new_cap)
363{
364 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
365}
366
2fe2abf8
BH
367/*
368 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
369 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
370 * buses below host bridges or subtractive decode bridges) go in the list.
371 * Use pci_bus_for_each_resource() to iterate through all the resources.
372 */
373
374/*
375 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
376 * and there's no way to program the bridge with the details of the window.
377 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
378 * decode bit set, because they are explicit and can be programmed with _SRS.
379 */
380#define PCI_SUBTRACTIVE_DECODE 0x1
381
382struct pci_bus_resource {
383 struct list_head list;
384 struct resource *res;
385 unsigned int flags;
386};
4352dfd5
GKH
387
388#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
389
390struct pci_bus {
391 struct list_head node; /* node in list of buses */
392 struct pci_bus *parent; /* parent bus this bridge is on */
393 struct list_head children; /* list of child buses */
394 struct list_head devices; /* list of devices on this bus */
395 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 396 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
397 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
398 struct list_head resources; /* address space routed to this bus */
1da177e4
LT
399
400 struct pci_ops *ops; /* configuration access functions */
401 void *sysdata; /* hook for sys-specific extension */
402 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
403
404 unsigned char number; /* bus number */
405 unsigned char primary; /* number of primary bridge */
406 unsigned char secondary; /* number of secondary bridge */
407 unsigned char subordinate; /* max number of subordinate buses */
3749c51a
MW
408 unsigned char max_bus_speed; /* enum pci_bus_speed */
409 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
410
411 char name[48];
412
413 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 414 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 415 struct device *bridge;
fd7d1ced 416 struct device dev;
1da177e4
LT
417 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
418 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 419 unsigned int is_added:1;
1da177e4
LT
420};
421
422#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 423#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 424
79af72d7
KK
425/*
426 * Returns true if the pci bus is root (behind host-pci bridge),
427 * false otherwise
428 */
429static inline bool pci_is_root_bus(struct pci_bus *pbus)
430{
431 return !(pbus->parent);
432}
433
16cf0ebc
RW
434#ifdef CONFIG_PCI_MSI
435static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
436{
437 return pci_dev->msi_enabled || pci_dev->msix_enabled;
438}
439#else
440static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
441#endif
442
1da177e4
LT
443/*
444 * Error values that may be returned by PCI functions.
445 */
446#define PCIBIOS_SUCCESSFUL 0x00
447#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
448#define PCIBIOS_BAD_VENDOR_ID 0x83
449#define PCIBIOS_DEVICE_NOT_FOUND 0x86
450#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
451#define PCIBIOS_SET_FAILED 0x88
452#define PCIBIOS_BUFFER_TOO_SMALL 0x89
453
454/* Low-level architecture-dependent routines */
455
456struct pci_ops {
457 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
458 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
459};
460
b6ce068a
MW
461/*
462 * ACPI needs to be able to access PCI config space before we've done a
463 * PCI bus scan and created pci_bus structures.
464 */
465extern int raw_pci_read(unsigned int domain, unsigned int bus,
466 unsigned int devfn, int reg, int len, u32 *val);
467extern int raw_pci_write(unsigned int domain, unsigned int bus,
468 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
469
470struct pci_bus_region {
c40a22e0
BH
471 resource_size_t start;
472 resource_size_t end;
1da177e4
LT
473};
474
475struct pci_dynids {
476 spinlock_t lock; /* protects list, index */
477 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
478};
479
392a1ce7 480/* ---------------------------------------------------------------- */
481/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 482 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 483 * will be notified of PCI bus errors, and will be driven to recovery
484 * when an error occurs.
485 */
486
487typedef unsigned int __bitwise pci_ers_result_t;
488
489enum pci_ers_result {
490 /* no result/none/not supported in device driver */
491 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
492
493 /* Device driver can recover without slot reset */
494 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
495
496 /* Device driver wants slot to be reset. */
497 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
498
499 /* Device has completely failed, is unrecoverable */
500 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
501
502 /* Device driver is fully recovered and operational */
503 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
504};
505
506/* PCI bus error event callbacks */
05cca6e5 507struct pci_error_handlers {
392a1ce7 508 /* PCI bus error detected on this device */
509 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 510 enum pci_channel_state error);
392a1ce7 511
512 /* MMIO has been re-enabled, but not DMA */
513 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
514
515 /* PCI Express link has been reset */
516 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
517
518 /* PCI slot has been reset */
519 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
520
521 /* Device driver may resume normal operations */
522 void (*resume)(struct pci_dev *dev);
523};
524
525/* ---------------------------------------------------------------- */
526
1da177e4
LT
527struct module;
528struct pci_driver {
529 struct list_head node;
530 char *name;
1da177e4
LT
531 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
532 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
533 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
534 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
535 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
536 int (*resume_early) (struct pci_dev *dev);
1da177e4 537 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 538 void (*shutdown) (struct pci_dev *dev);
392a1ce7 539 struct pci_error_handlers *err_handler;
1da177e4
LT
540 struct device_driver driver;
541 struct pci_dynids dynids;
542};
543
05cca6e5 544#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 545
90a1ba0c 546/**
9f9351bb 547 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
548 * @_table: device table name
549 *
550 * This macro is used to create a struct pci_device_id array (a device table)
551 * in a generic manner.
552 */
9f9351bb 553#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
554 const struct pci_device_id _table[] __devinitconst
555
1da177e4
LT
556/**
557 * PCI_DEVICE - macro used to describe a specific pci device
558 * @vend: the 16 bit PCI Vendor ID
559 * @dev: the 16 bit PCI Device ID
560 *
561 * This macro is used to create a struct pci_device_id that matches a
562 * specific device. The subvendor and subdevice fields will be set to
563 * PCI_ANY_ID.
564 */
565#define PCI_DEVICE(vend,dev) \
566 .vendor = (vend), .device = (dev), \
567 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
568
569/**
570 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
571 * @dev_class: the class, subclass, prog-if triple for this device
572 * @dev_class_mask: the class mask for this device
573 *
574 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 575 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
576 * fields will be set to PCI_ANY_ID.
577 */
578#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
579 .class = (dev_class), .class_mask = (dev_class_mask), \
580 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
581 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
582
1597cacb
AC
583/**
584 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
585 * @vendor: the vendor name
586 * @device: the 16 bit PCI Device ID
1597cacb
AC
587 *
588 * This macro is used to create a struct pci_device_id that matches a
589 * specific PCI device. The subvendor, and subdevice fields will be set
590 * to PCI_ANY_ID. The macro allows the next field to follow as the device
591 * private data.
592 */
593
594#define PCI_VDEVICE(vendor, device) \
595 PCI_VENDOR_ID_##vendor, (device), \
596 PCI_ANY_ID, PCI_ANY_ID, 0, 0
597
1da177e4
LT
598/* these external functions are only available when PCI support is enabled */
599#ifdef CONFIG_PCI
600
601extern struct bus_type pci_bus_type;
602
603/* Do NOT directly access these two variables, unless you are arch specific pci
604 * code, or pci core code. */
605extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
606/* Some device drivers need know if pci is initiated */
607extern int no_pci_devices(void);
1da177e4
LT
608
609void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 610int __must_check pcibios_enable_device(struct pci_dev *, int mask);
05cca6e5 611char *pcibios_setup(char *str);
1da177e4
LT
612
613/* Used only when drivers/pci/setup.c is used */
3b7a17fc 614resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 615 resource_size_t,
e31dd6e4 616 resource_size_t);
1da177e4
LT
617void pcibios_update_irq(struct pci_dev *, int irq);
618
2d1c8618
BH
619/* Weak but can be overriden by arch */
620void pci_fixup_cardbus(struct pci_bus *);
621
1da177e4
LT
622/* Generic PCI functions used internally */
623
624extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 625void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
626struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
627 struct pci_ops *ops, void *sysdata);
98db6f19 628static inline struct pci_bus * __devinit pci_scan_bus(int bus, struct pci_ops *ops,
05cca6e5 629 void *sysdata)
1da177e4 630{
c431ada4
RS
631 struct pci_bus *root_bus;
632 root_bus = pci_scan_bus_parented(NULL, bus, ops, sysdata);
633 if (root_bus)
634 pci_bus_add_devices(root_bus);
635 return root_bus;
1da177e4 636}
05cca6e5
GKH
637struct pci_bus *pci_create_bus(struct device *parent, int bus,
638 struct pci_ops *ops, void *sysdata);
639struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
640 int busnr);
3749c51a 641void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 642struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
643 const char *name,
644 struct hotplug_slot *hotplug);
f46753c5 645void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 646void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 647int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 648struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 649void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 650unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 651int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 652void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
653struct resource *pci_find_parent_resource(const struct pci_dev *dev,
654 struct resource *res);
57c2cf71 655u8 pci_swizzle_interrupt_pin(struct pci_dev *dev, u8 pin);
1da177e4 656int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 657u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
658extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
659extern void pci_dev_put(struct pci_dev *dev);
660extern void pci_remove_bus(struct pci_bus *b);
661extern void pci_remove_bus_device(struct pci_dev *dev);
24f8aa9b 662extern void pci_stop_bus_device(struct pci_dev *dev);
b3743fa4 663void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 664extern void pci_sort_breadthfirst(void);
1da177e4
LT
665
666/* Generic PCI functions exported to card drivers */
667
388c8c16
JB
668enum pci_lost_interrupt_reason {
669 PCI_LOST_IRQ_NO_INFORMATION = 0,
670 PCI_LOST_IRQ_DISABLE_MSI,
671 PCI_LOST_IRQ_DISABLE_MSIX,
672 PCI_LOST_IRQ_DISABLE_ACPI,
673};
674enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
675int pci_find_capability(struct pci_dev *dev, int cap);
676int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
677int pci_find_ext_capability(struct pci_dev *dev, int cap);
678int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
679int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 680struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 681
d42552c3
AM
682struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
683 struct pci_dev *from);
05cca6e5 684struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 685 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 686 struct pci_dev *from);
05cca6e5 687struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
688struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
689 unsigned int devfn);
690static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
691 unsigned int devfn)
692{
693 return pci_get_domain_bus_and_slot(0, bus, devfn);
694}
05cca6e5 695struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
696int pci_dev_present(const struct pci_device_id *ids);
697
05cca6e5
GKH
698int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
699 int where, u8 *val);
700int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
701 int where, u16 *val);
702int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
703 int where, u32 *val);
704int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
705 int where, u8 val);
706int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
707 int where, u16 val);
708int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
709 int where, u32 val);
a72b46c3 710struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4
LT
711
712static inline int pci_read_config_byte(struct pci_dev *dev, int where, u8 *val)
713{
05cca6e5 714 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
715}
716static inline int pci_read_config_word(struct pci_dev *dev, int where, u16 *val)
717{
05cca6e5 718 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 719}
05cca6e5
GKH
720static inline int pci_read_config_dword(struct pci_dev *dev, int where,
721 u32 *val)
1da177e4 722{
05cca6e5 723 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
724}
725static inline int pci_write_config_byte(struct pci_dev *dev, int where, u8 val)
726{
05cca6e5 727 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4
LT
728}
729static inline int pci_write_config_word(struct pci_dev *dev, int where, u16 val)
730{
05cca6e5 731 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 732}
05cca6e5
GKH
733static inline int pci_write_config_dword(struct pci_dev *dev, int where,
734 u32 val)
1da177e4 735{
05cca6e5 736 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
737}
738
4a7fb636 739int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
740int __must_check pci_enable_device_io(struct pci_dev *dev);
741int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 742int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
743int __must_check pcim_enable_device(struct pci_dev *pdev);
744void pcim_pin_device(struct pci_dev *pdev);
745
296ccb08
YS
746static inline int pci_is_enabled(struct pci_dev *pdev)
747{
748 return (atomic_read(&pdev->enable_cnt) > 0);
749}
750
9ac7849e
TH
751static inline int pci_is_managed(struct pci_dev *pdev)
752{
753 return pdev->is_managed;
754}
755
1da177e4
LT
756void pci_disable_device(struct pci_dev *dev);
757void pci_set_master(struct pci_dev *dev);
6a479079 758void pci_clear_master(struct pci_dev *dev);
f7bdd12d 759int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 760int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 761#define HAVE_PCI_SET_MWI
4a7fb636 762int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 763int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 764void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 765void pci_intx(struct pci_dev *dev, int enable);
f5f2b131 766void pci_msi_off(struct pci_dev *dev);
9c8550ee
LT
767int pci_set_dma_mask(struct pci_dev *dev, u64 mask);
768int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask);
4d57cdfa 769int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 770int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
771int pcix_get_max_mmrbc(struct pci_dev *dev);
772int pcix_get_mmrbc(struct pci_dev *dev);
773int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 774int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 775int pcie_set_readrq(struct pci_dev *dev, int rq);
8c1c699f 776int __pci_reset_function(struct pci_dev *dev);
8dd7f803 777int pci_reset_function(struct pci_dev *dev);
14add80b 778void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 779int __must_check pci_assign_resource(struct pci_dev *dev, int i);
c87deff7 780int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
781
782/* ROM control related routines */
e416de5e
AC
783int pci_enable_rom(struct pci_dev *pdev);
784void pci_disable_rom(struct pci_dev *pdev);
144a50ea 785void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 786void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 787size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
788
789/* Power management related routines */
790int pci_save_state(struct pci_dev *dev);
791int pci_restore_state(struct pci_dev *dev);
0e5dd46b 792int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
793int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
794pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 795bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 796void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
797int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
798 bool runtime, bool enable);
0235c4fc 799int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 800pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
801int pci_prepare_to_sleep(struct pci_dev *dev);
802int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 803bool pci_dev_run_wake(struct pci_dev *dev);
1da177e4 804
6cbf8214
RW
805static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
806 bool enable)
807{
808 return __pci_enable_wake(dev, state, false, enable);
809}
810
bb209c82
BH
811/* For use by arch with custom probe code */
812void set_pcie_port_type(struct pci_dev *pdev);
813void set_pcie_hotplug_bridge(struct pci_dev *pdev);
814
ce5ccdef 815/* Functions for PCI Hotplug drivers to use */
05cca6e5 816int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96
AC
817#ifdef CONFIG_HOTPLUG
818unsigned int pci_rescan_bus(struct pci_bus *bus);
819#endif
ce5ccdef 820
287d19ce
SH
821/* Vital product data routines */
822ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
823ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 824int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 825
1da177e4 826/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
ea741551 827void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
828void pci_bus_size_bridges(struct pci_bus *bus);
829int pci_claim_resource(struct pci_dev *, int);
830void pci_assign_unassigned_resources(void);
6841ec68 831void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4
LT
832void pdev_enable_device(struct pci_dev *);
833void pdev_sort_resources(struct pci_dev *, struct resource_list *);
842de40d 834int pci_enable_resources(struct pci_dev *, int mask);
1da177e4
LT
835void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
836 int (*)(struct pci_dev *, u8, u8));
837#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 838int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 839int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 840void pci_release_regions(struct pci_dev *);
4a7fb636 841int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 842int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 843void pci_release_region(struct pci_dev *, int);
c87deff7 844int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 845int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 846void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
847
848/* drivers/pci/bus.c */
2fe2abf8
BH
849void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
850struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
851void pci_bus_remove_resources(struct pci_bus *bus);
852
89a74ecc 853#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
854 for (i = 0; \
855 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
856 i++)
89a74ecc 857
4a7fb636
AM
858int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
859 struct resource *res, resource_size_t size,
860 resource_size_t align, resource_size_t min,
861 unsigned int type_mask,
3b7a17fc
DB
862 resource_size_t (*alignf)(void *,
863 const struct resource *,
b26b2d49
DB
864 resource_size_t,
865 resource_size_t),
4a7fb636 866 void *alignf_data);
1da177e4
LT
867void pci_enable_bridges(struct pci_bus *bus);
868
863b18f4 869/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
870int __must_check __pci_register_driver(struct pci_driver *, struct module *,
871 const char *mod_name);
bba81165
AM
872
873/*
874 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
875 */
876#define pci_register_driver(driver) \
877 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 878
05cca6e5
GKH
879void pci_unregister_driver(struct pci_driver *dev);
880void pci_remove_behind_bridge(struct pci_dev *dev);
881struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
882int pci_add_dynid(struct pci_driver *drv,
883 unsigned int vendor, unsigned int device,
884 unsigned int subvendor, unsigned int subdevice,
885 unsigned int class, unsigned int class_mask,
886 unsigned long driver_data);
05cca6e5
GKH
887const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
888 struct pci_dev *dev);
889int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
890 int pass);
1da177e4 891
70298c6e 892void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 893 void *userdata);
70b9f7dc 894int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 895int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 896unsigned char pci_bus_max_busnr(struct pci_bus *bus);
cecf4864 897
deb2d2ec
BH
898int pci_set_vga_state(struct pci_dev *pdev, bool decode,
899 unsigned int command_bits, bool change_bridge);
1da177e4
LT
900/* kmem_cache style wrapper around pci_alloc_consistent() */
901
902#include <linux/dmapool.h>
903
904#define pci_pool dma_pool
905#define pci_pool_create(name, pdev, size, align, allocation) \
906 dma_pool_create(name, &pdev->dev, size, align, allocation)
907#define pci_pool_destroy(pool) dma_pool_destroy(pool)
908#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
909#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
910
e24c2d96
DM
911enum pci_dma_burst_strategy {
912 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
913 strategy_parameter is N/A */
914 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
915 byte boundaries */
916 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
917 strategy_parameter byte boundaries */
918};
919
1da177e4 920struct msix_entry {
16dbef4a 921 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
922 u16 entry; /* driver uses to specify entry, OS writes */
923};
924
0366f8f7 925
1da177e4 926#ifndef CONFIG_PCI_MSI
1c8d7b0a 927static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
928{
929 return -1;
930}
931
d52877c7
YL
932static inline void pci_msi_shutdown(struct pci_dev *dev)
933{ }
05cca6e5
GKH
934static inline void pci_disable_msi(struct pci_dev *dev)
935{ }
936
a52e2e35
RW
937static inline int pci_msix_table_size(struct pci_dev *dev)
938{
939 return 0;
940}
05cca6e5
GKH
941static inline int pci_enable_msix(struct pci_dev *dev,
942 struct msix_entry *entries, int nvec)
943{
944 return -1;
945}
946
d52877c7
YL
947static inline void pci_msix_shutdown(struct pci_dev *dev)
948{ }
05cca6e5
GKH
949static inline void pci_disable_msix(struct pci_dev *dev)
950{ }
951
952static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
953{ }
954
955static inline void pci_restore_msi_state(struct pci_dev *dev)
956{ }
07ae95f9
AP
957static inline int pci_msi_enabled(void)
958{
959 return 0;
960}
1da177e4 961#else
1c8d7b0a 962extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 963extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 964extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 965extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 966extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 967 struct msix_entry *entries, int nvec);
d52877c7 968extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
969extern void pci_disable_msix(struct pci_dev *dev);
970extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 971extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 972extern int pci_msi_enabled(void);
1da177e4
LT
973#endif
974
3e1b1600
AP
975#ifndef CONFIG_PCIEASPM
976static inline int pcie_aspm_enabled(void)
977{
978 return 0;
979}
980#else
981extern int pcie_aspm_enabled(void);
982#endif
983
43c16408
AP
984#ifndef CONFIG_PCIE_ECRC
985static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
986{
987 return;
988}
989static inline void pcie_ecrc_get_policy(char *str) {};
990#else
991extern void pcie_set_ecrc_checking(struct pci_dev *dev);
992extern void pcie_ecrc_get_policy(char *str);
993#endif
994
1c8d7b0a
MW
995#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
996
8b955b0d 997#ifdef CONFIG_HT_IRQ
8b955b0d
EB
998/* The functions a driver should call */
999int ht_create_irq(struct pci_dev *dev, int idx);
1000void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1001#endif /* CONFIG_HT_IRQ */
1002
e04b0ea2
BK
1003extern void pci_block_user_cfg_access(struct pci_dev *dev);
1004extern void pci_unblock_user_cfg_access(struct pci_dev *dev);
1005
4352dfd5
GKH
1006/*
1007 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1008 * a PCI domain is defined to be a set of PCI busses which share
1009 * configuration space.
1010 */
32a2eea7
JG
1011#ifdef CONFIG_PCI_DOMAINS
1012extern int pci_domains_supported;
1013#else
1014enum { pci_domains_supported = 0 };
05cca6e5
GKH
1015static inline int pci_domain_nr(struct pci_bus *bus)
1016{
1017 return 0;
1018}
1019
4352dfd5
GKH
1020static inline int pci_proc_domain(struct pci_bus *bus)
1021{
1022 return 0;
1023}
32a2eea7 1024#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1025
95a8b6ef
MT
1026/* some architectures require additional setup to direct VGA traffic */
1027typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
1028 unsigned int command_bits, bool change_bridge);
1029extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1030
4352dfd5 1031#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1032
1033/*
1034 * If the system does not have PCI, clearly these return errors. Define
1035 * these as simple inline functions to avoid hair in drivers.
1036 */
1037
05cca6e5
GKH
1038#define _PCI_NOP(o, s, t) \
1039 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1040 int where, t val) \
1da177e4 1041 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1042
1043#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1044 _PCI_NOP(o, word, u16 x) \
1045 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1046_PCI_NOP_ALL(read, *)
1047_PCI_NOP_ALL(write,)
1048
d42552c3 1049static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1050 unsigned int device,
1051 struct pci_dev *from)
1052{
1053 return NULL;
1054}
d42552c3 1055
05cca6e5
GKH
1056static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1057 unsigned int device,
1058 unsigned int ss_vendor,
1059 unsigned int ss_device,
b08508c4 1060 struct pci_dev *from)
05cca6e5
GKH
1061{
1062 return NULL;
1063}
1da177e4 1064
05cca6e5
GKH
1065static inline struct pci_dev *pci_get_class(unsigned int class,
1066 struct pci_dev *from)
1067{
1068 return NULL;
1069}
1da177e4
LT
1070
1071#define pci_dev_present(ids) (0)
ed4aaadb 1072#define no_pci_devices() (1)
1da177e4
LT
1073#define pci_dev_put(dev) do { } while (0)
1074
05cca6e5
GKH
1075static inline void pci_set_master(struct pci_dev *dev)
1076{ }
1077
1078static inline int pci_enable_device(struct pci_dev *dev)
1079{
1080 return -EIO;
1081}
1082
1083static inline void pci_disable_device(struct pci_dev *dev)
1084{ }
1085
1086static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1087{
1088 return -EIO;
1089}
1090
80be0385
RD
1091static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1092{
1093 return -EIO;
1094}
1095
4d57cdfa
FT
1096static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1097 unsigned int size)
1098{
1099 return -EIO;
1100}
1101
59fc67de
FT
1102static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1103 unsigned long mask)
1104{
1105 return -EIO;
1106}
1107
05cca6e5
GKH
1108static inline int pci_assign_resource(struct pci_dev *dev, int i)
1109{
1110 return -EBUSY;
1111}
1112
1113static inline int __pci_register_driver(struct pci_driver *drv,
1114 struct module *owner)
1115{
1116 return 0;
1117}
1118
1119static inline int pci_register_driver(struct pci_driver *drv)
1120{
1121 return 0;
1122}
1123
1124static inline void pci_unregister_driver(struct pci_driver *drv)
1125{ }
1126
1127static inline int pci_find_capability(struct pci_dev *dev, int cap)
1128{
1129 return 0;
1130}
1131
1132static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1133 int cap)
1134{
1135 return 0;
1136}
1137
1138static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1139{
1140 return 0;
1141}
1142
1da177e4 1143/* Power management related routines */
05cca6e5
GKH
1144static inline int pci_save_state(struct pci_dev *dev)
1145{
1146 return 0;
1147}
1148
1149static inline int pci_restore_state(struct pci_dev *dev)
1150{
1151 return 0;
1152}
1da177e4 1153
05cca6e5
GKH
1154static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1155{
1156 return 0;
1157}
1158
1159static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1160 pm_message_t state)
1161{
1162 return PCI_D0;
1163}
1164
1165static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1166 int enable)
1167{
1168 return 0;
1169}
1170
1171static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1172{
1173 return -EIO;
1174}
1175
1176static inline void pci_release_regions(struct pci_dev *dev)
1177{ }
0da0ead9 1178
a46e8126
KG
1179#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1180
05cca6e5
GKH
1181static inline void pci_block_user_cfg_access(struct pci_dev *dev)
1182{ }
1183
1184static inline void pci_unblock_user_cfg_access(struct pci_dev *dev)
1185{ }
e04b0ea2 1186
d80d0217
RD
1187static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1188{ return NULL; }
1189
1190static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1191 unsigned int devfn)
1192{ return NULL; }
1193
1194static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1195 unsigned int devfn)
1196{ return NULL; }
1197
4352dfd5 1198#endif /* CONFIG_PCI */
1da177e4 1199
4352dfd5
GKH
1200/* Include architecture-dependent settings and functions */
1201
1202#include <asm/pci.h>
1da177e4 1203
1f82de10
YL
1204#ifndef PCIBIOS_MAX_MEM_32
1205#define PCIBIOS_MAX_MEM_32 (-1)
1206#endif
1207
1da177e4
LT
1208/* these helpers provide future and backwards compatibility
1209 * for accessing popular PCI BAR info */
05cca6e5
GKH
1210#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1211#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1212#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1213#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1214 ((pci_resource_start((dev), (bar)) == 0 && \
1215 pci_resource_end((dev), (bar)) == \
1216 pci_resource_start((dev), (bar))) ? 0 : \
1217 \
1218 (pci_resource_end((dev), (bar)) - \
1219 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1220
1221/* Similar to the helpers above, these manipulate per-pci_dev
1222 * driver-specific data. They are really just a wrapper around
1223 * the generic device structure functions of these calls.
1224 */
05cca6e5 1225static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1226{
1227 return dev_get_drvdata(&pdev->dev);
1228}
1229
05cca6e5 1230static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1231{
1232 dev_set_drvdata(&pdev->dev, data);
1233}
1234
1235/* If you want to know what to call your pci_dev, ask this function.
1236 * Again, it's a wrapper around the generic device.
1237 */
2fc90f61 1238static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1239{
c6c4f070 1240 return dev_name(&pdev->dev);
1da177e4
LT
1241}
1242
2311b1f2
ME
1243
1244/* Some archs don't want to expose struct resource to userland as-is
1245 * in sysfs and /proc
1246 */
1247#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1248static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1249 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1250 resource_size_t *end)
2311b1f2
ME
1251{
1252 *start = rsrc->start;
1253 *end = rsrc->end;
1254}
1255#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1256
1257
1da177e4
LT
1258/*
1259 * The world is not perfect and supplies us with broken PCI devices.
1260 * For at least a part of these bugs we need a work-around, so both
1261 * generic (drivers/pci/quirks.c) and per-architecture code can define
1262 * fixup hooks to be called for particular buggy devices.
1263 */
1264
1265struct pci_fixup {
1266 u16 vendor, device; /* You can use PCI_ANY_ID here of course */
1267 void (*hook)(struct pci_dev *dev);
1268};
1269
1270enum pci_fixup_pass {
1271 pci_fixup_early, /* Before probing BARs */
1272 pci_fixup_header, /* After reading configuration header */
1273 pci_fixup_final, /* Final phase of device fixups */
1274 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1275 pci_fixup_resume, /* pci_device_resume() */
1276 pci_fixup_suspend, /* pci_device_suspend */
1277 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1278};
1279
1280/* Anonymous variables would be nice... */
1281#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, hook) \
3ff6eecc 1282 static const struct pci_fixup __pci_fixup_##name __used \
1da177e4
LT
1283 __attribute__((__section__(#section))) = { vendor, device, hook };
1284#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1285 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1286 vendor##device##hook, vendor, device, hook)
1287#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1288 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1289 vendor##device##hook, vendor, device, hook)
1290#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1291 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1292 vendor##device##hook, vendor, device, hook)
1293#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1294 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1295 vendor##device##hook, vendor, device, hook)
1597cacb
AC
1296#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1297 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1298 resume##vendor##device##hook, vendor, device, hook)
e1a2a51e
RW
1299#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1300 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1301 resume_early##vendor##device##hook, vendor, device, hook)
1302#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1303 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1304 suspend##vendor##device##hook, vendor, device, hook)
1da177e4 1305
93177a74 1306#ifdef CONFIG_PCI_QUIRKS
1da177e4 1307void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
93177a74
RW
1308#else
1309static inline void pci_fixup_device(enum pci_fixup_pass pass,
1310 struct pci_dev *dev) {}
1311#endif
1da177e4 1312
05cca6e5 1313void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1314void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1315void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
5ea81769 1316int pcim_iomap_regions(struct pci_dev *pdev, u16 mask, const char *name);
916fbfb7
TH
1317int pcim_iomap_regions_request_all(struct pci_dev *pdev, u16 mask,
1318 const char *name);
ec04b075 1319void pcim_iounmap_regions(struct pci_dev *pdev, u16 mask);
5ea81769 1320
1da177e4 1321extern int pci_pci_problems;
236561e5 1322#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1323#define PCIPCI_TRITON 2
1324#define PCIPCI_NATOMA 4
1325#define PCIPCI_VIAETBF 8
1326#define PCIPCI_VSFX 16
236561e5
AC
1327#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1328#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1329
4516a618
AN
1330extern unsigned long pci_cardbus_io_size;
1331extern unsigned long pci_cardbus_mem_size;
491424c0 1332extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1333extern u8 pci_cache_line_size;
4516a618 1334
28760489
EB
1335extern unsigned long pci_hotplug_io_size;
1336extern unsigned long pci_hotplug_mem_size;
1337
19792a08
AB
1338int pcibios_add_platform_entries(struct pci_dev *dev);
1339void pcibios_disable_device(struct pci_dev *dev);
1340int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1341 enum pcie_reset_state state);
575e3348 1342
7752d5cf 1343#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1344extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1345extern void __init pci_mmcfg_late_init(void);
1346#else
bb63b421 1347static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1348static inline void pci_mmcfg_late_init(void) { }
1349#endif
1350
0ef5f8f6
AP
1351int pci_ext_cfg_avail(struct pci_dev *dev);
1352
1684f5dd 1353void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1354
dd7cc44d
YZ
1355#ifdef CONFIG_PCI_IOV
1356extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1357extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1358extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
dd7cc44d
YZ
1359#else
1360static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1361{
1362 return -ENODEV;
1363}
1364static inline void pci_disable_sriov(struct pci_dev *dev)
1365{
1366}
74bb1bcc
YZ
1367static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1368{
1369 return IRQ_NONE;
1370}
dd7cc44d
YZ
1371#endif
1372
c825bc94
KK
1373#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1374extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1375extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1376#endif
1377
d7b7e605
KK
1378/**
1379 * pci_pcie_cap - get the saved PCIe capability offset
1380 * @dev: PCI device
1381 *
1382 * PCIe capability offset is calculated at PCI device initialization
1383 * time and saved in the data structure. This function returns saved
1384 * PCIe capability offset. Using this instead of pci_find_capability()
1385 * reduces unnecessary search in the PCI configuration space. If you
1386 * need to calculate PCIe capability offset from raw device for some
1387 * reasons, please use pci_find_capability() instead.
1388 */
1389static inline int pci_pcie_cap(struct pci_dev *dev)
1390{
1391 return dev->pcie_cap;
1392}
1393
7eb776c4
KK
1394/**
1395 * pci_is_pcie - check if the PCI device is PCI Express capable
1396 * @dev: PCI device
1397 *
1398 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1399 */
1400static inline bool pci_is_pcie(struct pci_dev *dev)
1401{
1402 return !!pci_pcie_cap(dev);
1403}
1404
5d990b62
CW
1405void pci_request_acs(void);
1406
1da177e4
LT
1407#endif /* __KERNEL__ */
1408#endif /* LINUX_PCI_H */
This page took 0.787142 seconds and 5 git commands to generate.