UAPI: Unexport linux/blk_types.h
[deliverable/linux.git] / include / linux / pci.h
CommitLineData
1da177e4
LT
1/*
2 * pci.h
3 *
4 * PCI defines and function prototypes
5 * Copyright 1994, Drew Eckhardt
6 * Copyright 1997--1999 Martin Mares <mj@ucw.cz>
7 *
8 * For more information, please consult the following manuals (look at
9 * http://www.pcisig.com/ for how to get them):
10 *
11 * PCI BIOS Specification
12 * PCI Local Bus Specification
13 * PCI to PCI Bridge Specification
14 * PCI System Design Guide
15 */
16
17#ifndef LINUX_PCI_H
18#define LINUX_PCI_H
19
f46753c5 20#include <linux/pci_regs.h> /* The pci register defines */
1da177e4 21
1da177e4
LT
22/*
23 * The PCI interface treats multi-function devices as independent
24 * devices. The slot/function address of each device is encoded
25 * in a single byte as follows:
26 *
27 * 7:3 = slot
28 * 2:0 = function
29 */
05cca6e5 30#define PCI_DEVFN(slot, func) ((((slot) & 0x1f) << 3) | ((func) & 0x07))
1da177e4
LT
31#define PCI_SLOT(devfn) (((devfn) >> 3) & 0x1f)
32#define PCI_FUNC(devfn) ((devfn) & 0x07)
33
34/* Ioctls for /proc/bus/pci/X/Y nodes. */
35#define PCIIOC_BASE ('P' << 24 | 'C' << 16 | 'I' << 8)
36#define PCIIOC_CONTROLLER (PCIIOC_BASE | 0x00) /* Get controller for PCI device. */
37#define PCIIOC_MMAP_IS_IO (PCIIOC_BASE | 0x01) /* Set mmap state to I/O space. */
38#define PCIIOC_MMAP_IS_MEM (PCIIOC_BASE | 0x02) /* Set mmap state to MEM space. */
39#define PCIIOC_WRITE_COMBINE (PCIIOC_BASE | 0x03) /* Enable/disable write-combining. */
40
41#ifdef __KERNEL__
42
778382e0
DW
43#include <linux/mod_devicetable.h>
44
1da177e4 45#include <linux/types.h>
98db6f19 46#include <linux/init.h>
1da177e4
LT
47#include <linux/ioport.h>
48#include <linux/list.h>
4a7fb636 49#include <linux/compiler.h>
1da177e4 50#include <linux/errno.h>
f46753c5 51#include <linux/kobject.h>
60063497 52#include <linux/atomic.h>
1da177e4 53#include <linux/device.h>
1388cc96 54#include <linux/io.h>
74bb1bcc 55#include <linux/irqreturn.h>
1da177e4 56
7e7a43c3
AB
57/* Include the ID list */
58#include <linux/pci_ids.h>
59
f46753c5
AC
60/* pci_slot represents a physical slot */
61struct pci_slot {
62 struct pci_bus *bus; /* The bus this slot is on */
63 struct list_head list; /* node in list of slots on this bus */
64 struct hotplug_slot *hotplug; /* Hotplug info (migrate over time) */
65 unsigned char number; /* PCI_SLOT(pci_dev->devfn) */
66 struct kobject kobj;
67};
68
0ad772ec
AC
69static inline const char *pci_slot_name(const struct pci_slot *slot)
70{
71 return kobject_name(&slot->kobj);
72}
73
1da177e4
LT
74/* File state for mmap()s on /proc/bus/pci/X/Y */
75enum pci_mmap_state {
76 pci_mmap_io,
77 pci_mmap_mem
78};
79
80/* This defines the direction arg to the DMA mapping routines. */
81#define PCI_DMA_BIDIRECTIONAL 0
82#define PCI_DMA_TODEVICE 1
83#define PCI_DMA_FROMDEVICE 2
84#define PCI_DMA_NONE 3
85
fde09c6d
YZ
86/*
87 * For PCI devices, the region numbers are assigned this way:
88 */
89enum {
90 /* #0-5: standard PCI resources */
91 PCI_STD_RESOURCES,
92 PCI_STD_RESOURCE_END = 5,
93
94 /* #6: expansion ROM resource */
95 PCI_ROM_RESOURCE,
96
d1b054da
YZ
97 /* device specific resources */
98#ifdef CONFIG_PCI_IOV
99 PCI_IOV_RESOURCES,
100 PCI_IOV_RESOURCE_END = PCI_IOV_RESOURCES + PCI_SRIOV_NUM_BARS - 1,
101#endif
102
fde09c6d
YZ
103 /* resources assigned to buses behind the bridge */
104#define PCI_BRIDGE_RESOURCE_NUM 4
105
106 PCI_BRIDGE_RESOURCES,
107 PCI_BRIDGE_RESOURCE_END = PCI_BRIDGE_RESOURCES +
108 PCI_BRIDGE_RESOURCE_NUM - 1,
109
110 /* total resources associated with a PCI device */
111 PCI_NUM_RESOURCES,
112
113 /* preserve this for compatibility */
cda57bf9 114 DEVICE_COUNT_RESOURCE = PCI_NUM_RESOURCES,
fde09c6d 115};
1da177e4
LT
116
117typedef int __bitwise pci_power_t;
118
4352dfd5
GKH
119#define PCI_D0 ((pci_power_t __force) 0)
120#define PCI_D1 ((pci_power_t __force) 1)
121#define PCI_D2 ((pci_power_t __force) 2)
1da177e4
LT
122#define PCI_D3hot ((pci_power_t __force) 3)
123#define PCI_D3cold ((pci_power_t __force) 4)
3fe9d19f 124#define PCI_UNKNOWN ((pci_power_t __force) 5)
438510f6 125#define PCI_POWER_ERROR ((pci_power_t __force) -1)
1da177e4 126
00240c38
AS
127/* Remember to update this when the list above changes! */
128extern const char *pci_power_names[];
129
130static inline const char *pci_power_name(pci_power_t state)
131{
132 return pci_power_names[1 + (int) state];
133}
134
448bd857
HY
135#define PCI_PM_D2_DELAY 200
136#define PCI_PM_D3_WAIT 10
137#define PCI_PM_D3COLD_WAIT 100
138#define PCI_PM_BUS_WAIT 50
aa8c6c93 139
392a1ce7 140/** The pci_channel state describes connectivity between the CPU and
141 * the pci device. If some PCI bus between here and the pci device
142 * has crashed or locked up, this info is reflected here.
143 */
144typedef unsigned int __bitwise pci_channel_state_t;
145
146enum pci_channel_state {
147 /* I/O channel is in normal state */
148 pci_channel_io_normal = (__force pci_channel_state_t) 1,
149
150 /* I/O to channel is blocked */
151 pci_channel_io_frozen = (__force pci_channel_state_t) 2,
152
153 /* PCI card is dead */
154 pci_channel_io_perm_failure = (__force pci_channel_state_t) 3,
155};
156
f7bdd12d
BK
157typedef unsigned int __bitwise pcie_reset_state_t;
158
159enum pcie_reset_state {
160 /* Reset is NOT asserted (Use to deassert reset) */
161 pcie_deassert_reset = (__force pcie_reset_state_t) 1,
162
163 /* Use #PERST to reset PCI-E device */
164 pcie_warm_reset = (__force pcie_reset_state_t) 2,
165
166 /* Use PCI-E Hot Reset to reset device */
167 pcie_hot_reset = (__force pcie_reset_state_t) 3
168};
169
ba698ad4
DM
170typedef unsigned short __bitwise pci_dev_flags_t;
171enum pci_dev_flags {
172 /* INTX_DISABLE in PCI_COMMAND register disables MSI
173 * generation too.
174 */
175 PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG = (__force pci_dev_flags_t) 1,
979b1791
AC
176 /* Device configuration is irrevocably lost if disabled into D3 */
177 PCI_DEV_FLAGS_NO_D3 = (__force pci_dev_flags_t) 2,
6777829c
GR
178 /* Provide indication device is assigned by a Virtual Machine Manager */
179 PCI_DEV_FLAGS_ASSIGNED = (__force pci_dev_flags_t) 4,
ba698ad4
DM
180};
181
e1d3a908
SA
182enum pci_irq_reroute_variant {
183 INTEL_IRQ_REROUTE_VARIANT = 1,
184 MAX_IRQ_REROUTE_VARIANTS = 3
185};
186
6e325a62
MT
187typedef unsigned short __bitwise pci_bus_flags_t;
188enum pci_bus_flags {
d556ad4b
PO
189 PCI_BUS_FLAGS_NO_MSI = (__force pci_bus_flags_t) 1,
190 PCI_BUS_FLAGS_NO_MMRBC = (__force pci_bus_flags_t) 2,
6e325a62
MT
191};
192
536c8cb4
MW
193/* Based on the PCI Hotplug Spec, but some values are made up by us */
194enum pci_bus_speed {
195 PCI_SPEED_33MHz = 0x00,
196 PCI_SPEED_66MHz = 0x01,
197 PCI_SPEED_66MHz_PCIX = 0x02,
198 PCI_SPEED_100MHz_PCIX = 0x03,
199 PCI_SPEED_133MHz_PCIX = 0x04,
200 PCI_SPEED_66MHz_PCIX_ECC = 0x05,
201 PCI_SPEED_100MHz_PCIX_ECC = 0x06,
202 PCI_SPEED_133MHz_PCIX_ECC = 0x07,
203 PCI_SPEED_66MHz_PCIX_266 = 0x09,
204 PCI_SPEED_100MHz_PCIX_266 = 0x0a,
205 PCI_SPEED_133MHz_PCIX_266 = 0x0b,
45b4cdd5
MW
206 AGP_UNKNOWN = 0x0c,
207 AGP_1X = 0x0d,
208 AGP_2X = 0x0e,
209 AGP_4X = 0x0f,
210 AGP_8X = 0x10,
536c8cb4
MW
211 PCI_SPEED_66MHz_PCIX_533 = 0x11,
212 PCI_SPEED_100MHz_PCIX_533 = 0x12,
213 PCI_SPEED_133MHz_PCIX_533 = 0x13,
214 PCIE_SPEED_2_5GT = 0x14,
215 PCIE_SPEED_5_0GT = 0x15,
9dfd97fe 216 PCIE_SPEED_8_0GT = 0x16,
536c8cb4
MW
217 PCI_SPEED_UNKNOWN = 0xff,
218};
219
24a4742f 220struct pci_cap_saved_data {
41017f0c 221 char cap_nr;
24a4742f 222 unsigned int size;
41017f0c
SL
223 u32 data[0];
224};
225
24a4742f
AW
226struct pci_cap_saved_state {
227 struct hlist_node next;
228 struct pci_cap_saved_data cap;
229};
230
7d715a6c 231struct pcie_link_state;
ee69439c 232struct pci_vpd;
d1b054da 233struct pci_sriov;
302b4215 234struct pci_ats;
ee69439c 235
1da177e4
LT
236/*
237 * The pci_dev structure is used to describe PCI devices.
238 */
239struct pci_dev {
1da177e4
LT
240 struct list_head bus_list; /* node in per-bus list */
241 struct pci_bus *bus; /* bus this device is on */
242 struct pci_bus *subordinate; /* bus this device bridges to */
243
244 void *sysdata; /* hook for sys-specific extension */
245 struct proc_dir_entry *procent; /* device entry in /proc/bus/pci */
f46753c5 246 struct pci_slot *slot; /* Physical slot this device is in */
1da177e4
LT
247
248 unsigned int devfn; /* encoded device & function index */
249 unsigned short vendor;
250 unsigned short device;
251 unsigned short subsystem_vendor;
252 unsigned short subsystem_device;
253 unsigned int class; /* 3 bytes: (base,sub,prog-if) */
b8a3a521 254 u8 revision; /* PCI revision, low byte of class word */
1da177e4 255 u8 hdr_type; /* PCI header type (`multi' flag masked out) */
0efea000 256 u8 pcie_cap; /* PCI-E capability offset */
b03e7495 257 u8 pcie_mpss:3; /* PCI-E Max Payload Size Supported */
1da177e4 258 u8 rom_base_reg; /* which config register controls the ROM */
ffeff788 259 u8 pin; /* which interrupt pin this device uses */
786e2288 260 u16 pcie_flags_reg; /* cached PCI-E Capabilities Register */
1da177e4
LT
261
262 struct pci_driver *driver; /* which driver has allocated this device */
263 u64 dma_mask; /* Mask of the bits of bus address this
264 device implements. Normally this is
265 0xffffffff. You only need to change
266 this if your device has broken DMA
267 or supports 64-bit transfers. */
268
4d57cdfa
FT
269 struct device_dma_parameters dma_parms;
270
1da177e4
LT
271 pci_power_t current_state; /* Current operating state. In ACPI-speak,
272 this is D0-D3, D0 being fully functional,
273 and D3 being off. */
337001b6
RW
274 int pm_cap; /* PM capability offset in the
275 configuration space */
276 unsigned int pme_support:5; /* Bitmask of states from which PME#
277 can be generated */
c7f48656 278 unsigned int pme_interrupt:1;
379021d5 279 unsigned int pme_poll:1; /* Poll device's PME status bit */
337001b6
RW
280 unsigned int d1_support:1; /* Low power state D1 is supported */
281 unsigned int d2_support:1; /* Low power state D2 is supported */
448bd857
HY
282 unsigned int no_d1d2:1; /* D1 and D2 are forbidden */
283 unsigned int no_d3cold:1; /* D3cold is forbidden */
284 unsigned int d3cold_allowed:1; /* D3cold is allowed by user */
253d2e54
JP
285 unsigned int mmio_always_on:1; /* disallow turning off io/mem
286 decoding during bar sizing */
e80bb09d 287 unsigned int wakeup_prepared:1;
448bd857
HY
288 unsigned int runtime_d3cold:1; /* whether go through runtime
289 D3cold, not set for devices
290 powered on/off by the
291 corresponding bridge */
1ae861e6 292 unsigned int d3_delay; /* D3->D0 transition time in ms */
448bd857 293 unsigned int d3cold_delay; /* D3cold->D0 transition time in ms */
1da177e4 294
7d715a6c
SL
295#ifdef CONFIG_PCIEASPM
296 struct pcie_link_state *link_state; /* ASPM link state. */
297#endif
298
392a1ce7 299 pci_channel_state_t error_state; /* current connectivity state */
1da177e4
LT
300 struct device dev; /* Generic device interface */
301
1da177e4
LT
302 int cfg_size; /* Size of configuration space */
303
304 /*
305 * Instead of touching interrupt line and base address registers
306 * directly, use the values stored here. They might be different!
307 */
308 unsigned int irq;
309 struct resource resource[DEVICE_COUNT_RESOURCE]; /* I/O and memory regions + expansion ROMs */
310
311 /* These fields are used by common fixups */
312 unsigned int transparent:1; /* Transparent PCI bridge */
313 unsigned int multifunction:1;/* Part of multi-function device */
314 /* keep track of device state */
8a1bc901 315 unsigned int is_added:1;
1da177e4 316 unsigned int is_busmaster:1; /* device is busmaster */
4602b88d 317 unsigned int no_msi:1; /* device may not use msi */
fb51ccbf 318 unsigned int block_cfg_access:1; /* config space access is blocked */
bd8481e1 319 unsigned int broken_parity_status:1; /* Device generates false positive parity */
e1d3a908 320 unsigned int irq_reroute_variant:2; /* device needs IRQ rerouting variant */
99dc804d
SL
321 unsigned int msi_enabled:1;
322 unsigned int msix_enabled:1;
58c3a727 323 unsigned int ari_enabled:1; /* ARI forwarding */
9ac7849e 324 unsigned int is_managed:1;
6d3be84a
KK
325 unsigned int is_pcie:1; /* Obsolete. Will be removed.
326 Use pci_is_pcie() instead */
260d703a 327 unsigned int needs_freset:1; /* Dev requires fundamental reset */
aa8c6c93 328 unsigned int state_saved:1;
d1b054da 329 unsigned int is_physfn:1;
dd7cc44d 330 unsigned int is_virtfn:1;
711d5779 331 unsigned int reset_fn:1;
28760489 332 unsigned int is_hotplug_bridge:1;
affb72c3
HY
333 unsigned int __aer_firmware_first_valid:1;
334 unsigned int __aer_firmware_first:1;
fbebb9fd 335 unsigned int broken_intx_masking:1;
2b28ae19 336 unsigned int io_window_1k:1; /* Intel P2P bridge 1K I/O windows */
ba698ad4 337 pci_dev_flags_t dev_flags;
bae94d02 338 atomic_t enable_cnt; /* pci_enable_device has been called */
4602b88d 339
1da177e4 340 u32 saved_config_space[16]; /* config space saved at suspend time */
41017f0c 341 struct hlist_head saved_cap_space;
1da177e4
LT
342 struct bin_attribute *rom_attr; /* attribute descriptor for sysfs ROM entry */
343 int rom_attr_enabled; /* has display of the rom attribute been enabled? */
344 struct bin_attribute *res_attr[DEVICE_COUNT_RESOURCE]; /* sysfs file for resources */
45aec1ae 345 struct bin_attribute *res_attr_wc[DEVICE_COUNT_RESOURCE]; /* sysfs file for WC mapping of resources */
ded86d8d 346#ifdef CONFIG_PCI_MSI
4aa9bc95 347 struct list_head msi_list;
da8d1c8b 348 struct kset *msi_kset;
ded86d8d 349#endif
94e61088 350 struct pci_vpd *vpd;
466b3ddf 351#ifdef CONFIG_PCI_ATS
dd7cc44d
YZ
352 union {
353 struct pci_sriov *sriov; /* SR-IOV capability related */
354 struct pci_dev *physfn; /* the PF this VF is associated with */
355 };
302b4215 356 struct pci_ats *ats; /* Address Translation Service */
d1b054da 357#endif
1da177e4
LT
358};
359
dda56549
Y
360static inline struct pci_dev *pci_physfn(struct pci_dev *dev)
361{
362#ifdef CONFIG_PCI_IOV
363 if (dev->is_virtfn)
364 dev = dev->physfn;
365#endif
366
367 return dev;
368}
369
65891215
ME
370extern struct pci_dev *alloc_pci_dev(void);
371
1da177e4
LT
372#define to_pci_dev(n) container_of(n, struct pci_dev, dev)
373#define for_each_pci_dev(d) while ((d = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, d)) != NULL)
374
a7369f1f
LV
375static inline int pci_channel_offline(struct pci_dev *pdev)
376{
377 return (pdev->error_state != pci_channel_io_normal);
378}
379
67cdc827
YL
380extern struct resource busn_resource;
381
0efd5aab
BH
382struct pci_host_bridge_window {
383 struct list_head list;
384 struct resource *res; /* host bridge aperture (CPU address) */
385 resource_size_t offset; /* bus address + offset = CPU address */
386};
41017f0c 387
5a21d70d 388struct pci_host_bridge {
7b543663 389 struct device dev;
5a21d70d 390 struct pci_bus *bus; /* root bus */
0efd5aab 391 struct list_head windows; /* pci_host_bridge_windows */
4fa2649a
YL
392 void (*release_fn)(struct pci_host_bridge *);
393 void *release_data;
5a21d70d 394};
41017f0c 395
7b543663 396#define to_pci_host_bridge(n) container_of(n, struct pci_host_bridge, dev)
4fa2649a
YL
397void pci_set_host_bridge_release(struct pci_host_bridge *bridge,
398 void (*release_fn)(struct pci_host_bridge *),
399 void *release_data);
7b543663 400
2fe2abf8
BH
401/*
402 * The first PCI_BRIDGE_RESOURCE_NUM PCI bus resources (those that correspond
403 * to P2P or CardBus bridge windows) go in a table. Additional ones (for
404 * buses below host bridges or subtractive decode bridges) go in the list.
405 * Use pci_bus_for_each_resource() to iterate through all the resources.
406 */
407
408/*
409 * PCI_SUBTRACTIVE_DECODE means the bridge forwards the window implicitly
410 * and there's no way to program the bridge with the details of the window.
411 * This does not apply to ACPI _CRS windows, even with the _DEC subtractive-
412 * decode bit set, because they are explicit and can be programmed with _SRS.
413 */
414#define PCI_SUBTRACTIVE_DECODE 0x1
415
416struct pci_bus_resource {
417 struct list_head list;
418 struct resource *res;
419 unsigned int flags;
420};
4352dfd5
GKH
421
422#define PCI_REGION_FLAG_MASK 0x0fU /* These bits of resource flags tell us the PCI region flags */
1da177e4
LT
423
424struct pci_bus {
425 struct list_head node; /* node in list of buses */
426 struct pci_bus *parent; /* parent bus this bridge is on */
427 struct list_head children; /* list of child buses */
428 struct list_head devices; /* list of devices on this bus */
429 struct pci_dev *self; /* bridge device as seen by parent */
f46753c5 430 struct list_head slots; /* list of slots on this bus */
2fe2abf8
BH
431 struct resource *resource[PCI_BRIDGE_RESOURCE_NUM];
432 struct list_head resources; /* address space routed to this bus */
92f02430 433 struct resource busn_res; /* bus numbers routed to this bus */
1da177e4
LT
434
435 struct pci_ops *ops; /* configuration access functions */
436 void *sysdata; /* hook for sys-specific extension */
437 struct proc_dir_entry *procdir; /* directory entry in /proc/bus/pci */
438
439 unsigned char number; /* bus number */
440 unsigned char primary; /* number of primary bridge */
3749c51a
MW
441 unsigned char max_bus_speed; /* enum pci_bus_speed */
442 unsigned char cur_bus_speed; /* enum pci_bus_speed */
1da177e4
LT
443
444 char name[48];
445
446 unsigned short bridge_ctl; /* manage NO_ISA/FBB/et al behaviors */
6e325a62 447 pci_bus_flags_t bus_flags; /* Inherited by child busses */
1da177e4 448 struct device *bridge;
fd7d1ced 449 struct device dev;
1da177e4
LT
450 struct bin_attribute *legacy_io; /* legacy I/O for this bus */
451 struct bin_attribute *legacy_mem; /* legacy mem */
cc74d96f 452 unsigned int is_added:1;
1da177e4
LT
453};
454
455#define pci_bus_b(n) list_entry(n, struct pci_bus, node)
fd7d1ced 456#define to_pci_bus(n) container_of(n, struct pci_bus, dev)
1da177e4 457
79af72d7
KK
458/*
459 * Returns true if the pci bus is root (behind host-pci bridge),
460 * false otherwise
461 */
462static inline bool pci_is_root_bus(struct pci_bus *pbus)
463{
464 return !(pbus->parent);
465}
466
16cf0ebc
RW
467#ifdef CONFIG_PCI_MSI
468static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev)
469{
470 return pci_dev->msi_enabled || pci_dev->msix_enabled;
471}
472#else
473static inline bool pci_dev_msi_enabled(struct pci_dev *pci_dev) { return false; }
474#endif
475
1da177e4
LT
476/*
477 * Error values that may be returned by PCI functions.
478 */
479#define PCIBIOS_SUCCESSFUL 0x00
480#define PCIBIOS_FUNC_NOT_SUPPORTED 0x81
481#define PCIBIOS_BAD_VENDOR_ID 0x83
482#define PCIBIOS_DEVICE_NOT_FOUND 0x86
483#define PCIBIOS_BAD_REGISTER_NUMBER 0x87
484#define PCIBIOS_SET_FAILED 0x88
485#define PCIBIOS_BUFFER_TOO_SMALL 0x89
486
a6961651
AW
487/*
488 * Translate above to generic errno for passing back through non-pci.
489 */
490static inline int pcibios_err_to_errno(int err)
491{
492 if (err <= PCIBIOS_SUCCESSFUL)
493 return err; /* Assume already errno */
494
495 switch (err) {
496 case PCIBIOS_FUNC_NOT_SUPPORTED:
497 return -ENOENT;
498 case PCIBIOS_BAD_VENDOR_ID:
499 return -EINVAL;
500 case PCIBIOS_DEVICE_NOT_FOUND:
501 return -ENODEV;
502 case PCIBIOS_BAD_REGISTER_NUMBER:
503 return -EFAULT;
504 case PCIBIOS_SET_FAILED:
505 return -EIO;
506 case PCIBIOS_BUFFER_TOO_SMALL:
507 return -ENOSPC;
508 }
509
510 return -ENOTTY;
511}
512
1da177e4
LT
513/* Low-level architecture-dependent routines */
514
515struct pci_ops {
516 int (*read)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 *val);
517 int (*write)(struct pci_bus *bus, unsigned int devfn, int where, int size, u32 val);
518};
519
b6ce068a
MW
520/*
521 * ACPI needs to be able to access PCI config space before we've done a
522 * PCI bus scan and created pci_bus structures.
523 */
524extern int raw_pci_read(unsigned int domain, unsigned int bus,
525 unsigned int devfn, int reg, int len, u32 *val);
526extern int raw_pci_write(unsigned int domain, unsigned int bus,
527 unsigned int devfn, int reg, int len, u32 val);
1da177e4
LT
528
529struct pci_bus_region {
c40a22e0
BH
530 resource_size_t start;
531 resource_size_t end;
1da177e4
LT
532};
533
534struct pci_dynids {
535 spinlock_t lock; /* protects list, index */
536 struct list_head list; /* for IDs added at runtime */
1da177e4
LT
537};
538
392a1ce7 539/* ---------------------------------------------------------------- */
540/** PCI Error Recovery System (PCI-ERS). If a PCI device driver provides
579082df 541 * a set of callbacks in struct pci_error_handlers, then that device driver
392a1ce7 542 * will be notified of PCI bus errors, and will be driven to recovery
543 * when an error occurs.
544 */
545
546typedef unsigned int __bitwise pci_ers_result_t;
547
548enum pci_ers_result {
549 /* no result/none/not supported in device driver */
550 PCI_ERS_RESULT_NONE = (__force pci_ers_result_t) 1,
551
552 /* Device driver can recover without slot reset */
553 PCI_ERS_RESULT_CAN_RECOVER = (__force pci_ers_result_t) 2,
554
555 /* Device driver wants slot to be reset. */
556 PCI_ERS_RESULT_NEED_RESET = (__force pci_ers_result_t) 3,
557
558 /* Device has completely failed, is unrecoverable */
559 PCI_ERS_RESULT_DISCONNECT = (__force pci_ers_result_t) 4,
560
561 /* Device driver is fully recovered and operational */
562 PCI_ERS_RESULT_RECOVERED = (__force pci_ers_result_t) 5,
563};
564
565/* PCI bus error event callbacks */
05cca6e5 566struct pci_error_handlers {
392a1ce7 567 /* PCI bus error detected on this device */
568 pci_ers_result_t (*error_detected)(struct pci_dev *dev,
05cca6e5 569 enum pci_channel_state error);
392a1ce7 570
571 /* MMIO has been re-enabled, but not DMA */
572 pci_ers_result_t (*mmio_enabled)(struct pci_dev *dev);
573
574 /* PCI Express link has been reset */
575 pci_ers_result_t (*link_reset)(struct pci_dev *dev);
576
577 /* PCI slot has been reset */
578 pci_ers_result_t (*slot_reset)(struct pci_dev *dev);
579
580 /* Device driver may resume normal operations */
581 void (*resume)(struct pci_dev *dev);
582};
583
584/* ---------------------------------------------------------------- */
585
1da177e4
LT
586struct module;
587struct pci_driver {
588 struct list_head node;
42b21932 589 const char *name;
1da177e4
LT
590 const struct pci_device_id *id_table; /* must be non-NULL for probe to be called */
591 int (*probe) (struct pci_dev *dev, const struct pci_device_id *id); /* New device inserted */
592 void (*remove) (struct pci_dev *dev); /* Device removed (NULL if not a hot-plug capable driver) */
593 int (*suspend) (struct pci_dev *dev, pm_message_t state); /* Device suspended */
cbd69dbb
LT
594 int (*suspend_late) (struct pci_dev *dev, pm_message_t state);
595 int (*resume_early) (struct pci_dev *dev);
1da177e4 596 int (*resume) (struct pci_dev *dev); /* Device woken up */
c8958177 597 void (*shutdown) (struct pci_dev *dev);
49453028 598 const struct pci_error_handlers *err_handler;
1da177e4
LT
599 struct device_driver driver;
600 struct pci_dynids dynids;
601};
602
05cca6e5 603#define to_pci_driver(drv) container_of(drv, struct pci_driver, driver)
1da177e4 604
90a1ba0c 605/**
9f9351bb 606 * DEFINE_PCI_DEVICE_TABLE - macro used to describe a pci device table
90a1ba0c
JB
607 * @_table: device table name
608 *
609 * This macro is used to create a struct pci_device_id array (a device table)
610 * in a generic manner.
611 */
9f9351bb 612#define DEFINE_PCI_DEVICE_TABLE(_table) \
90a1ba0c
JB
613 const struct pci_device_id _table[] __devinitconst
614
1da177e4
LT
615/**
616 * PCI_DEVICE - macro used to describe a specific pci device
617 * @vend: the 16 bit PCI Vendor ID
618 * @dev: the 16 bit PCI Device ID
619 *
620 * This macro is used to create a struct pci_device_id that matches a
621 * specific device. The subvendor and subdevice fields will be set to
622 * PCI_ANY_ID.
623 */
624#define PCI_DEVICE(vend,dev) \
625 .vendor = (vend), .device = (dev), \
626 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
627
628/**
629 * PCI_DEVICE_CLASS - macro used to describe a specific pci device class
630 * @dev_class: the class, subclass, prog-if triple for this device
631 * @dev_class_mask: the class mask for this device
632 *
633 * This macro is used to create a struct pci_device_id that matches a
4352dfd5 634 * specific PCI class. The vendor, device, subvendor, and subdevice
1da177e4
LT
635 * fields will be set to PCI_ANY_ID.
636 */
637#define PCI_DEVICE_CLASS(dev_class,dev_class_mask) \
638 .class = (dev_class), .class_mask = (dev_class_mask), \
639 .vendor = PCI_ANY_ID, .device = PCI_ANY_ID, \
640 .subvendor = PCI_ANY_ID, .subdevice = PCI_ANY_ID
641
1597cacb
AC
642/**
643 * PCI_VDEVICE - macro used to describe a specific pci device in short form
c322b28a
ZY
644 * @vendor: the vendor name
645 * @device: the 16 bit PCI Device ID
1597cacb
AC
646 *
647 * This macro is used to create a struct pci_device_id that matches a
648 * specific PCI device. The subvendor, and subdevice fields will be set
649 * to PCI_ANY_ID. The macro allows the next field to follow as the device
650 * private data.
651 */
652
653#define PCI_VDEVICE(vendor, device) \
654 PCI_VENDOR_ID_##vendor, (device), \
655 PCI_ANY_ID, PCI_ANY_ID, 0, 0
656
1da177e4
LT
657/* these external functions are only available when PCI support is enabled */
658#ifdef CONFIG_PCI
659
b03e7495
JM
660extern void pcie_bus_configure_settings(struct pci_bus *bus, u8 smpss);
661
662enum pcie_bus_config_types {
5f39e670 663 PCIE_BUS_TUNE_OFF,
b03e7495 664 PCIE_BUS_SAFE,
5f39e670 665 PCIE_BUS_PERFORMANCE,
b03e7495
JM
666 PCIE_BUS_PEER2PEER,
667};
668
669extern enum pcie_bus_config_types pcie_bus_config;
670
1da177e4
LT
671extern struct bus_type pci_bus_type;
672
673/* Do NOT directly access these two variables, unless you are arch specific pci
674 * code, or pci core code. */
675extern struct list_head pci_root_buses; /* list of all known PCI buses */
ed4aaadb
ZY
676/* Some device drivers need know if pci is initiated */
677extern int no_pci_devices(void);
1da177e4
LT
678
679void pcibios_fixup_bus(struct pci_bus *);
4a7fb636 680int __must_check pcibios_enable_device(struct pci_dev *, int mask);
2b6f2c35 681/* Architecture specific versions may override this (weak) */
05cca6e5 682char *pcibios_setup(char *str);
1da177e4
LT
683
684/* Used only when drivers/pci/setup.c is used */
3b7a17fc 685resource_size_t pcibios_align_resource(void *, const struct resource *,
b26b2d49 686 resource_size_t,
e31dd6e4 687 resource_size_t);
1da177e4
LT
688void pcibios_update_irq(struct pci_dev *, int irq);
689
2d1c8618
BH
690/* Weak but can be overriden by arch */
691void pci_fixup_cardbus(struct pci_bus *);
692
1da177e4
LT
693/* Generic PCI functions used internally */
694
36a66cd6
BH
695void pcibios_resource_to_bus(struct pci_dev *dev, struct pci_bus_region *region,
696 struct resource *res);
697void pcibios_bus_to_resource(struct pci_dev *dev, struct resource *res,
698 struct pci_bus_region *region);
d1fd4fb6 699void pcibios_scan_specific_bus(int busn);
1da177e4 700extern struct pci_bus *pci_find_bus(int domain, int busnr);
c48f1670 701void pci_bus_add_devices(const struct pci_bus *bus);
05cca6e5
GKH
702struct pci_bus *pci_scan_bus_parented(struct device *parent, int bus,
703 struct pci_ops *ops, void *sysdata);
de4b2f76 704struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops, void *sysdata);
166c6370
BH
705struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
706 struct pci_ops *ops, void *sysdata,
707 struct list_head *resources);
98a35831
YL
708int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int busmax);
709int pci_bus_update_busn_res_end(struct pci_bus *b, int busmax);
710void pci_bus_release_busn_res(struct pci_bus *b);
a2ebb827
BH
711struct pci_bus * __devinit pci_scan_root_bus(struct device *parent, int bus,
712 struct pci_ops *ops, void *sysdata,
713 struct list_head *resources);
05cca6e5
GKH
714struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
715 int busnr);
3749c51a 716void pcie_update_link_speed(struct pci_bus *bus, u16 link_status);
f46753c5 717struct pci_slot *pci_create_slot(struct pci_bus *parent, int slot_nr,
828f3768
AC
718 const char *name,
719 struct hotplug_slot *hotplug);
f46753c5 720void pci_destroy_slot(struct pci_slot *slot);
d25b7c8d 721void pci_renumber_slot(struct pci_slot *slot, int slot_nr);
1da177e4 722int pci_scan_slot(struct pci_bus *bus, int devfn);
05cca6e5 723struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn);
cdb9b9f7 724void pci_device_add(struct pci_dev *dev, struct pci_bus *bus);
1da177e4 725unsigned int pci_scan_child_bus(struct pci_bus *bus);
b19441af 726int __must_check pci_bus_add_device(struct pci_dev *dev);
1da177e4 727void pci_read_bridge_bases(struct pci_bus *child);
05cca6e5
GKH
728struct resource *pci_find_parent_resource(const struct pci_dev *dev,
729 struct resource *res);
3df425f3 730u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin);
1da177e4 731int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge);
68feac87 732u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp);
1da177e4
LT
733extern struct pci_dev *pci_dev_get(struct pci_dev *dev);
734extern void pci_dev_put(struct pci_dev *dev);
735extern void pci_remove_bus(struct pci_bus *b);
210647af 736extern void pci_stop_and_remove_bus_device(struct pci_dev *dev);
b3743fa4 737void pci_setup_cardbus(struct pci_bus *bus);
6b4b78fe 738extern void pci_sort_breadthfirst(void);
fb8a0d9d
WM
739#define dev_is_pci(d) ((d)->bus == &pci_bus_type)
740#define dev_is_pf(d) ((dev_is_pci(d) ? to_pci_dev(d)->is_physfn : false))
741#define dev_num_vf(d) ((dev_is_pci(d) ? pci_num_vf(to_pci_dev(d)) : 0))
1da177e4
LT
742
743/* Generic PCI functions exported to card drivers */
744
388c8c16
JB
745enum pci_lost_interrupt_reason {
746 PCI_LOST_IRQ_NO_INFORMATION = 0,
747 PCI_LOST_IRQ_DISABLE_MSI,
748 PCI_LOST_IRQ_DISABLE_MSIX,
749 PCI_LOST_IRQ_DISABLE_ACPI,
750};
751enum pci_lost_interrupt_reason pci_lost_interrupt(struct pci_dev *dev);
05cca6e5
GKH
752int pci_find_capability(struct pci_dev *dev, int cap);
753int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap);
754int pci_find_ext_capability(struct pci_dev *dev, int cap);
44a9a36f 755int pci_find_next_ext_capability(struct pci_dev *dev, int pos, int cap);
05cca6e5
GKH
756int pci_find_ht_capability(struct pci_dev *dev, int ht_cap);
757int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap);
29f3eb64 758struct pci_bus *pci_find_next_bus(const struct pci_bus *from);
1da177e4 759
d42552c3
AM
760struct pci_dev *pci_get_device(unsigned int vendor, unsigned int device,
761 struct pci_dev *from);
05cca6e5 762struct pci_dev *pci_get_subsys(unsigned int vendor, unsigned int device,
1da177e4 763 unsigned int ss_vendor, unsigned int ss_device,
b08508c4 764 struct pci_dev *from);
05cca6e5 765struct pci_dev *pci_get_slot(struct pci_bus *bus, unsigned int devfn);
3c299dc2
AP
766struct pci_dev *pci_get_domain_bus_and_slot(int domain, unsigned int bus,
767 unsigned int devfn);
768static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
769 unsigned int devfn)
770{
771 return pci_get_domain_bus_and_slot(0, bus, devfn);
772}
05cca6e5 773struct pci_dev *pci_get_class(unsigned int class, struct pci_dev *from);
1da177e4
LT
774int pci_dev_present(const struct pci_device_id *ids);
775
05cca6e5
GKH
776int pci_bus_read_config_byte(struct pci_bus *bus, unsigned int devfn,
777 int where, u8 *val);
778int pci_bus_read_config_word(struct pci_bus *bus, unsigned int devfn,
779 int where, u16 *val);
780int pci_bus_read_config_dword(struct pci_bus *bus, unsigned int devfn,
781 int where, u32 *val);
782int pci_bus_write_config_byte(struct pci_bus *bus, unsigned int devfn,
783 int where, u8 val);
784int pci_bus_write_config_word(struct pci_bus *bus, unsigned int devfn,
785 int where, u16 val);
786int pci_bus_write_config_dword(struct pci_bus *bus, unsigned int devfn,
787 int where, u32 val);
a72b46c3 788struct pci_ops *pci_bus_set_ops(struct pci_bus *bus, struct pci_ops *ops);
1da177e4 789
bf362f75 790static inline int pci_read_config_byte(const struct pci_dev *dev, int where, u8 *val)
1da177e4 791{
05cca6e5 792 return pci_bus_read_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 793}
bf362f75 794static inline int pci_read_config_word(const struct pci_dev *dev, int where, u16 *val)
1da177e4 795{
05cca6e5 796 return pci_bus_read_config_word(dev->bus, dev->devfn, where, val);
1da177e4 797}
bf362f75 798static inline int pci_read_config_dword(const struct pci_dev *dev, int where,
05cca6e5 799 u32 *val)
1da177e4 800{
05cca6e5 801 return pci_bus_read_config_dword(dev->bus, dev->devfn, where, val);
1da177e4 802}
bf362f75 803static inline int pci_write_config_byte(const struct pci_dev *dev, int where, u8 val)
1da177e4 804{
05cca6e5 805 return pci_bus_write_config_byte(dev->bus, dev->devfn, where, val);
1da177e4 806}
bf362f75 807static inline int pci_write_config_word(const struct pci_dev *dev, int where, u16 val)
1da177e4 808{
05cca6e5 809 return pci_bus_write_config_word(dev->bus, dev->devfn, where, val);
1da177e4 810}
bf362f75 811static inline int pci_write_config_dword(const struct pci_dev *dev, int where,
05cca6e5 812 u32 val)
1da177e4 813{
05cca6e5 814 return pci_bus_write_config_dword(dev->bus, dev->devfn, where, val);
1da177e4
LT
815}
816
8c0d3a02
JL
817int pcie_capability_read_word(struct pci_dev *dev, int pos, u16 *val);
818int pcie_capability_read_dword(struct pci_dev *dev, int pos, u32 *val);
819int pcie_capability_write_word(struct pci_dev *dev, int pos, u16 val);
820int pcie_capability_write_dword(struct pci_dev *dev, int pos, u32 val);
821int pcie_capability_clear_and_set_word(struct pci_dev *dev, int pos,
822 u16 clear, u16 set);
823int pcie_capability_clear_and_set_dword(struct pci_dev *dev, int pos,
824 u32 clear, u32 set);
825
826static inline int pcie_capability_set_word(struct pci_dev *dev, int pos,
827 u16 set)
828{
829 return pcie_capability_clear_and_set_word(dev, pos, 0, set);
830}
831
832static inline int pcie_capability_set_dword(struct pci_dev *dev, int pos,
833 u32 set)
834{
835 return pcie_capability_clear_and_set_dword(dev, pos, 0, set);
836}
837
838static inline int pcie_capability_clear_word(struct pci_dev *dev, int pos,
839 u16 clear)
840{
841 return pcie_capability_clear_and_set_word(dev, pos, clear, 0);
842}
843
844static inline int pcie_capability_clear_dword(struct pci_dev *dev, int pos,
845 u32 clear)
846{
847 return pcie_capability_clear_and_set_dword(dev, pos, clear, 0);
848}
849
c63587d7
AW
850/* user-space driven config access */
851int pci_user_read_config_byte(struct pci_dev *dev, int where, u8 *val);
852int pci_user_read_config_word(struct pci_dev *dev, int where, u16 *val);
853int pci_user_read_config_dword(struct pci_dev *dev, int where, u32 *val);
854int pci_user_write_config_byte(struct pci_dev *dev, int where, u8 val);
855int pci_user_write_config_word(struct pci_dev *dev, int where, u16 val);
856int pci_user_write_config_dword(struct pci_dev *dev, int where, u32 val);
857
4a7fb636 858int __must_check pci_enable_device(struct pci_dev *dev);
b718989d
BH
859int __must_check pci_enable_device_io(struct pci_dev *dev);
860int __must_check pci_enable_device_mem(struct pci_dev *dev);
0b62e13b 861int __must_check pci_reenable_device(struct pci_dev *);
9ac7849e
TH
862int __must_check pcim_enable_device(struct pci_dev *pdev);
863void pcim_pin_device(struct pci_dev *pdev);
864
296ccb08
YS
865static inline int pci_is_enabled(struct pci_dev *pdev)
866{
867 return (atomic_read(&pdev->enable_cnt) > 0);
868}
869
9ac7849e
TH
870static inline int pci_is_managed(struct pci_dev *pdev)
871{
872 return pdev->is_managed;
873}
874
1da177e4 875void pci_disable_device(struct pci_dev *dev);
96c55900
MS
876
877extern unsigned int pcibios_max_latency;
1da177e4 878void pci_set_master(struct pci_dev *dev);
6a479079 879void pci_clear_master(struct pci_dev *dev);
96c55900 880
f7bdd12d 881int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state);
15ea76d4 882int pci_set_cacheline_size(struct pci_dev *dev);
1da177e4 883#define HAVE_PCI_SET_MWI
4a7fb636 884int __must_check pci_set_mwi(struct pci_dev *dev);
694625c0 885int pci_try_set_mwi(struct pci_dev *dev);
1da177e4 886void pci_clear_mwi(struct pci_dev *dev);
a04ce0ff 887void pci_intx(struct pci_dev *dev, int enable);
a2e27787
JK
888bool pci_intx_mask_supported(struct pci_dev *dev);
889bool pci_check_and_mask_intx(struct pci_dev *dev);
890bool pci_check_and_unmask_intx(struct pci_dev *dev);
f5f2b131 891void pci_msi_off(struct pci_dev *dev);
4d57cdfa 892int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size);
59fc67de 893int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask);
d556ad4b
PO
894int pcix_get_max_mmrbc(struct pci_dev *dev);
895int pcix_get_mmrbc(struct pci_dev *dev);
896int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc);
2637e5b5 897int pcie_get_readrq(struct pci_dev *dev);
d556ad4b 898int pcie_set_readrq(struct pci_dev *dev, int rq);
b03e7495
JM
899int pcie_get_mps(struct pci_dev *dev);
900int pcie_set_mps(struct pci_dev *dev, int mps);
8c1c699f 901int __pci_reset_function(struct pci_dev *dev);
a96d627a 902int __pci_reset_function_locked(struct pci_dev *dev);
8dd7f803 903int pci_reset_function(struct pci_dev *dev);
14add80b 904void pci_update_resource(struct pci_dev *dev, int resno);
4a7fb636 905int __must_check pci_assign_resource(struct pci_dev *dev, int i);
2bbc6942 906int __must_check pci_reassign_resource(struct pci_dev *dev, int i, resource_size_t add_size, resource_size_t align);
c87deff7 907int pci_select_bars(struct pci_dev *dev, unsigned long flags);
1da177e4
LT
908
909/* ROM control related routines */
e416de5e
AC
910int pci_enable_rom(struct pci_dev *pdev);
911void pci_disable_rom(struct pci_dev *pdev);
144a50ea 912void __iomem __must_check *pci_map_rom(struct pci_dev *pdev, size_t *size);
1da177e4 913void pci_unmap_rom(struct pci_dev *pdev, void __iomem *rom);
97c44836 914size_t pci_get_rom_size(struct pci_dev *pdev, void __iomem *rom, size_t size);
1da177e4
LT
915
916/* Power management related routines */
917int pci_save_state(struct pci_dev *dev);
1d3c16a8 918void pci_restore_state(struct pci_dev *dev);
ffbdd3f7
AW
919struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev);
920int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state);
921int pci_load_and_free_saved_state(struct pci_dev *dev,
922 struct pci_saved_state **state);
0e5dd46b 923int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state);
9c8550ee
LT
924int pci_set_power_state(struct pci_dev *dev, pci_power_t state);
925pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state);
e5899e1b 926bool pci_pme_capable(struct pci_dev *dev, pci_power_t state);
5a6c9b60 927void pci_pme_active(struct pci_dev *dev, bool enable);
6cbf8214
RW
928int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
929 bool runtime, bool enable);
0235c4fc 930int pci_wake_from_d3(struct pci_dev *dev, bool enable);
e5899e1b 931pci_power_t pci_target_state(struct pci_dev *dev);
404cc2d8
RW
932int pci_prepare_to_sleep(struct pci_dev *dev);
933int pci_back_from_sleep(struct pci_dev *dev);
b67ea761 934bool pci_dev_run_wake(struct pci_dev *dev);
bf4d2908 935bool pci_check_pme_status(struct pci_dev *dev);
bf4d2908 936void pci_pme_wakeup_bus(struct pci_bus *bus);
1da177e4 937
6cbf8214
RW
938static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
939 bool enable)
940{
941 return __pci_enable_wake(dev, state, false, enable);
942}
1da177e4 943
b48d4425
JB
944#define PCI_EXP_IDO_REQUEST (1<<0)
945#define PCI_EXP_IDO_COMPLETION (1<<1)
946void pci_enable_ido(struct pci_dev *dev, unsigned long type);
947void pci_disable_ido(struct pci_dev *dev, unsigned long type);
948
48a92a81 949enum pci_obff_signal_type {
688398bb
MS
950 PCI_EXP_OBFF_SIGNAL_L0 = 0,
951 PCI_EXP_OBFF_SIGNAL_ALWAYS = 1,
48a92a81
JB
952};
953int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type);
954void pci_disable_obff(struct pci_dev *dev);
955
51c2e0a7
JB
956int pci_enable_ltr(struct pci_dev *dev);
957void pci_disable_ltr(struct pci_dev *dev);
958int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns);
959
bb209c82
BH
960/* For use by arch with custom probe code */
961void set_pcie_port_type(struct pci_dev *pdev);
962void set_pcie_hotplug_bridge(struct pci_dev *pdev);
963
ce5ccdef 964/* Functions for PCI Hotplug drivers to use */
05cca6e5 965int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap);
3ed4fd96 966#ifdef CONFIG_HOTPLUG
2f320521 967unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge);
3ed4fd96
AC
968unsigned int pci_rescan_bus(struct pci_bus *bus);
969#endif
ce5ccdef 970
287d19ce
SH
971/* Vital product data routines */
972ssize_t pci_read_vpd(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
973ssize_t pci_write_vpd(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
db567943 974int pci_vpd_truncate(struct pci_dev *dev, size_t size);
287d19ce 975
1da177e4 976/* Helper functions for low-level code (drivers/pci/setup-[bus,res].c) */
925845bd 977resource_size_t pcibios_retrieve_fw_addr(struct pci_dev *dev, int idx);
ea741551 978void pci_bus_assign_resources(const struct pci_bus *bus);
1da177e4
LT
979void pci_bus_size_bridges(struct pci_bus *bus);
980int pci_claim_resource(struct pci_dev *, int);
981void pci_assign_unassigned_resources(void);
6841ec68 982void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge);
1da177e4 983void pdev_enable_device(struct pci_dev *);
842de40d 984int pci_enable_resources(struct pci_dev *, int mask);
1da177e4 985void pci_fixup_irqs(u8 (*)(struct pci_dev *, u8 *),
d5341942 986 int (*)(const struct pci_dev *, u8, u8));
1da177e4 987#define HAVE_PCI_REQ_REGIONS 2
4a7fb636 988int __must_check pci_request_regions(struct pci_dev *, const char *);
e8de1481 989int __must_check pci_request_regions_exclusive(struct pci_dev *, const char *);
1da177e4 990void pci_release_regions(struct pci_dev *);
4a7fb636 991int __must_check pci_request_region(struct pci_dev *, int, const char *);
e8de1481 992int __must_check pci_request_region_exclusive(struct pci_dev *, int, const char *);
1da177e4 993void pci_release_region(struct pci_dev *, int);
c87deff7 994int pci_request_selected_regions(struct pci_dev *, int, const char *);
e8de1481 995int pci_request_selected_regions_exclusive(struct pci_dev *, int, const char *);
c87deff7 996void pci_release_selected_regions(struct pci_dev *, int);
1da177e4
LT
997
998/* drivers/pci/bus.c */
45ca9e97 999void pci_add_resource(struct list_head *resources, struct resource *res);
0efd5aab
BH
1000void pci_add_resource_offset(struct list_head *resources, struct resource *res,
1001 resource_size_t offset);
45ca9e97 1002void pci_free_resource_list(struct list_head *resources);
2fe2abf8
BH
1003void pci_bus_add_resource(struct pci_bus *bus, struct resource *res, unsigned int flags);
1004struct resource *pci_bus_resource_n(const struct pci_bus *bus, int n);
1005void pci_bus_remove_resources(struct pci_bus *bus);
1006
89a74ecc 1007#define pci_bus_for_each_resource(bus, res, i) \
2fe2abf8
BH
1008 for (i = 0; \
1009 (res = pci_bus_resource_n(bus, i)) || i < PCI_BRIDGE_RESOURCE_NUM; \
1010 i++)
89a74ecc 1011
4a7fb636
AM
1012int __must_check pci_bus_alloc_resource(struct pci_bus *bus,
1013 struct resource *res, resource_size_t size,
1014 resource_size_t align, resource_size_t min,
1015 unsigned int type_mask,
3b7a17fc
DB
1016 resource_size_t (*alignf)(void *,
1017 const struct resource *,
b26b2d49
DB
1018 resource_size_t,
1019 resource_size_t),
4a7fb636 1020 void *alignf_data);
1da177e4
LT
1021void pci_enable_bridges(struct pci_bus *bus);
1022
863b18f4 1023/* Proper probing supporting hot-pluggable devices */
725522b5
GKH
1024int __must_check __pci_register_driver(struct pci_driver *, struct module *,
1025 const char *mod_name);
bba81165
AM
1026
1027/*
1028 * pci_register_driver must be a macro so that KBUILD_MODNAME can be expanded
1029 */
1030#define pci_register_driver(driver) \
1031 __pci_register_driver(driver, THIS_MODULE, KBUILD_MODNAME)
863b18f4 1032
05cca6e5 1033void pci_unregister_driver(struct pci_driver *dev);
aad4f400
GKH
1034
1035/**
1036 * module_pci_driver() - Helper macro for registering a PCI driver
1037 * @__pci_driver: pci_driver struct
1038 *
1039 * Helper macro for PCI drivers which do not do anything special in module
1040 * init/exit. This eliminates a lot of boilerplate. Each module may only
1041 * use this macro once, and calling it replaces module_init() and module_exit()
1042 */
1043#define module_pci_driver(__pci_driver) \
1044 module_driver(__pci_driver, pci_register_driver, \
1045 pci_unregister_driver)
1046
05cca6e5 1047struct pci_driver *pci_dev_driver(const struct pci_dev *dev);
9dba910e
TH
1048int pci_add_dynid(struct pci_driver *drv,
1049 unsigned int vendor, unsigned int device,
1050 unsigned int subvendor, unsigned int subdevice,
1051 unsigned int class, unsigned int class_mask,
1052 unsigned long driver_data);
05cca6e5
GKH
1053const struct pci_device_id *pci_match_id(const struct pci_device_id *ids,
1054 struct pci_dev *dev);
1055int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max,
1056 int pass);
1da177e4 1057
70298c6e 1058void pci_walk_bus(struct pci_bus *top, int (*cb)(struct pci_dev *, void *),
cecf4864 1059 void *userdata);
70b9f7dc 1060int pci_cfg_space_size_ext(struct pci_dev *dev);
ac7dc65a 1061int pci_cfg_space_size(struct pci_dev *dev);
05cca6e5 1062unsigned char pci_bus_max_busnr(struct pci_bus *bus);
e2444273 1063void pci_setup_bridge(struct pci_bus *bus);
ac5ad93e
GS
1064resource_size_t pcibios_window_alignment(struct pci_bus *bus,
1065 unsigned long type);
cecf4864 1066
3448a19d
DA
1067#define PCI_VGA_STATE_CHANGE_BRIDGE (1 << 0)
1068#define PCI_VGA_STATE_CHANGE_DECODES (1 << 1)
1069
deb2d2ec 1070int pci_set_vga_state(struct pci_dev *pdev, bool decode,
3448a19d 1071 unsigned int command_bits, u32 flags);
1da177e4
LT
1072/* kmem_cache style wrapper around pci_alloc_consistent() */
1073
f41b1771 1074#include <linux/pci-dma.h>
1da177e4
LT
1075#include <linux/dmapool.h>
1076
1077#define pci_pool dma_pool
1078#define pci_pool_create(name, pdev, size, align, allocation) \
1079 dma_pool_create(name, &pdev->dev, size, align, allocation)
1080#define pci_pool_destroy(pool) dma_pool_destroy(pool)
1081#define pci_pool_alloc(pool, flags, handle) dma_pool_alloc(pool, flags, handle)
1082#define pci_pool_free(pool, vaddr, addr) dma_pool_free(pool, vaddr, addr)
1083
e24c2d96
DM
1084enum pci_dma_burst_strategy {
1085 PCI_DMA_BURST_INFINITY, /* make bursts as large as possible,
1086 strategy_parameter is N/A */
1087 PCI_DMA_BURST_BOUNDARY, /* disconnect at every strategy_parameter
1088 byte boundaries */
1089 PCI_DMA_BURST_MULTIPLE, /* disconnect at some multiple of
1090 strategy_parameter byte boundaries */
1091};
1092
1da177e4 1093struct msix_entry {
16dbef4a 1094 u32 vector; /* kernel uses to write allocated vector */
1da177e4
LT
1095 u16 entry; /* driver uses to specify entry, OS writes */
1096};
1097
0366f8f7 1098
1da177e4 1099#ifndef CONFIG_PCI_MSI
1c8d7b0a 1100static inline int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
05cca6e5
GKH
1101{
1102 return -1;
1103}
1104
d52877c7
YL
1105static inline void pci_msi_shutdown(struct pci_dev *dev)
1106{ }
05cca6e5
GKH
1107static inline void pci_disable_msi(struct pci_dev *dev)
1108{ }
1109
a52e2e35
RW
1110static inline int pci_msix_table_size(struct pci_dev *dev)
1111{
1112 return 0;
1113}
05cca6e5
GKH
1114static inline int pci_enable_msix(struct pci_dev *dev,
1115 struct msix_entry *entries, int nvec)
1116{
1117 return -1;
1118}
1119
d52877c7
YL
1120static inline void pci_msix_shutdown(struct pci_dev *dev)
1121{ }
05cca6e5
GKH
1122static inline void pci_disable_msix(struct pci_dev *dev)
1123{ }
1124
1125static inline void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1126{ }
1127
1128static inline void pci_restore_msi_state(struct pci_dev *dev)
1129{ }
07ae95f9
AP
1130static inline int pci_msi_enabled(void)
1131{
1132 return 0;
1133}
1da177e4 1134#else
1c8d7b0a 1135extern int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec);
d52877c7 1136extern void pci_msi_shutdown(struct pci_dev *dev);
1da177e4 1137extern void pci_disable_msi(struct pci_dev *dev);
a52e2e35 1138extern int pci_msix_table_size(struct pci_dev *dev);
05cca6e5 1139extern int pci_enable_msix(struct pci_dev *dev,
1da177e4 1140 struct msix_entry *entries, int nvec);
d52877c7 1141extern void pci_msix_shutdown(struct pci_dev *dev);
1da177e4
LT
1142extern void pci_disable_msix(struct pci_dev *dev);
1143extern void msi_remove_pci_irq_vectors(struct pci_dev *dev);
94688cf2 1144extern void pci_restore_msi_state(struct pci_dev *dev);
07ae95f9 1145extern int pci_msi_enabled(void);
1da177e4
LT
1146#endif
1147
ab0724ff 1148#ifdef CONFIG_PCIEPORTBUS
415e12b2
RW
1149extern bool pcie_ports_disabled;
1150extern bool pcie_ports_auto;
ab0724ff
MT
1151#else
1152#define pcie_ports_disabled true
1153#define pcie_ports_auto false
1154#endif
415e12b2 1155
3e1b1600 1156#ifndef CONFIG_PCIEASPM
8b8bae90
RW
1157static inline int pcie_aspm_enabled(void) { return 0; }
1158static inline bool pcie_aspm_support_enabled(void) { return false; }
3e1b1600
AP
1159#else
1160extern int pcie_aspm_enabled(void);
8b8bae90 1161extern bool pcie_aspm_support_enabled(void);
3e1b1600
AP
1162#endif
1163
415e12b2
RW
1164#ifdef CONFIG_PCIEAER
1165void pci_no_aer(void);
1166bool pci_aer_available(void);
1167#else
1168static inline void pci_no_aer(void) { }
1169static inline bool pci_aer_available(void) { return false; }
1170#endif
1171
43c16408
AP
1172#ifndef CONFIG_PCIE_ECRC
1173static inline void pcie_set_ecrc_checking(struct pci_dev *dev)
1174{
1175 return;
1176}
1177static inline void pcie_ecrc_get_policy(char *str) {};
1178#else
1179extern void pcie_set_ecrc_checking(struct pci_dev *dev);
1180extern void pcie_ecrc_get_policy(char *str);
1181#endif
1182
1c8d7b0a
MW
1183#define pci_enable_msi(pdev) pci_enable_msi_block(pdev, 1)
1184
8b955b0d 1185#ifdef CONFIG_HT_IRQ
8b955b0d
EB
1186/* The functions a driver should call */
1187int ht_create_irq(struct pci_dev *dev, int idx);
1188void ht_destroy_irq(unsigned int irq);
8b955b0d
EB
1189#endif /* CONFIG_HT_IRQ */
1190
fb51ccbf
JK
1191extern void pci_cfg_access_lock(struct pci_dev *dev);
1192extern bool pci_cfg_access_trylock(struct pci_dev *dev);
1193extern void pci_cfg_access_unlock(struct pci_dev *dev);
e04b0ea2 1194
4352dfd5
GKH
1195/*
1196 * PCI domain support. Sometimes called PCI segment (eg by ACPI),
1197 * a PCI domain is defined to be a set of PCI busses which share
1198 * configuration space.
1199 */
32a2eea7
JG
1200#ifdef CONFIG_PCI_DOMAINS
1201extern int pci_domains_supported;
1202#else
1203enum { pci_domains_supported = 0 };
05cca6e5
GKH
1204static inline int pci_domain_nr(struct pci_bus *bus)
1205{
1206 return 0;
1207}
1208
4352dfd5
GKH
1209static inline int pci_proc_domain(struct pci_bus *bus)
1210{
1211 return 0;
1212}
32a2eea7 1213#endif /* CONFIG_PCI_DOMAINS */
1da177e4 1214
95a8b6ef
MT
1215/* some architectures require additional setup to direct VGA traffic */
1216typedef int (*arch_set_vga_state_t)(struct pci_dev *pdev, bool decode,
3448a19d 1217 unsigned int command_bits, u32 flags);
95a8b6ef
MT
1218extern void pci_register_set_vga_state(arch_set_vga_state_t func);
1219
4352dfd5 1220#else /* CONFIG_PCI is not enabled */
1da177e4
LT
1221
1222/*
1223 * If the system does not have PCI, clearly these return errors. Define
1224 * these as simple inline functions to avoid hair in drivers.
1225 */
1226
05cca6e5
GKH
1227#define _PCI_NOP(o, s, t) \
1228 static inline int pci_##o##_config_##s(struct pci_dev *dev, \
1229 int where, t val) \
1da177e4 1230 { return PCIBIOS_FUNC_NOT_SUPPORTED; }
05cca6e5
GKH
1231
1232#define _PCI_NOP_ALL(o, x) _PCI_NOP(o, byte, u8 x) \
1233 _PCI_NOP(o, word, u16 x) \
1234 _PCI_NOP(o, dword, u32 x)
1da177e4
LT
1235_PCI_NOP_ALL(read, *)
1236_PCI_NOP_ALL(write,)
1237
d42552c3 1238static inline struct pci_dev *pci_get_device(unsigned int vendor,
05cca6e5
GKH
1239 unsigned int device,
1240 struct pci_dev *from)
1241{
1242 return NULL;
1243}
d42552c3 1244
05cca6e5
GKH
1245static inline struct pci_dev *pci_get_subsys(unsigned int vendor,
1246 unsigned int device,
1247 unsigned int ss_vendor,
1248 unsigned int ss_device,
b08508c4 1249 struct pci_dev *from)
05cca6e5
GKH
1250{
1251 return NULL;
1252}
1da177e4 1253
05cca6e5
GKH
1254static inline struct pci_dev *pci_get_class(unsigned int class,
1255 struct pci_dev *from)
1256{
1257 return NULL;
1258}
1da177e4
LT
1259
1260#define pci_dev_present(ids) (0)
ed4aaadb 1261#define no_pci_devices() (1)
1da177e4
LT
1262#define pci_dev_put(dev) do { } while (0)
1263
05cca6e5
GKH
1264static inline void pci_set_master(struct pci_dev *dev)
1265{ }
1266
1267static inline int pci_enable_device(struct pci_dev *dev)
1268{
1269 return -EIO;
1270}
1271
1272static inline void pci_disable_device(struct pci_dev *dev)
1273{ }
1274
1275static inline int pci_set_dma_mask(struct pci_dev *dev, u64 mask)
1276{
1277 return -EIO;
1278}
1279
80be0385
RD
1280static inline int pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
1281{
1282 return -EIO;
1283}
1284
4d57cdfa
FT
1285static inline int pci_set_dma_max_seg_size(struct pci_dev *dev,
1286 unsigned int size)
1287{
1288 return -EIO;
1289}
1290
59fc67de
FT
1291static inline int pci_set_dma_seg_boundary(struct pci_dev *dev,
1292 unsigned long mask)
1293{
1294 return -EIO;
1295}
1296
05cca6e5
GKH
1297static inline int pci_assign_resource(struct pci_dev *dev, int i)
1298{
1299 return -EBUSY;
1300}
1301
1302static inline int __pci_register_driver(struct pci_driver *drv,
1303 struct module *owner)
1304{
1305 return 0;
1306}
1307
1308static inline int pci_register_driver(struct pci_driver *drv)
1309{
1310 return 0;
1311}
1312
1313static inline void pci_unregister_driver(struct pci_driver *drv)
1314{ }
1315
1316static inline int pci_find_capability(struct pci_dev *dev, int cap)
1317{
1318 return 0;
1319}
1320
1321static inline int pci_find_next_capability(struct pci_dev *dev, u8 post,
1322 int cap)
1323{
1324 return 0;
1325}
1326
1327static inline int pci_find_ext_capability(struct pci_dev *dev, int cap)
1328{
1329 return 0;
1330}
1331
1da177e4 1332/* Power management related routines */
05cca6e5
GKH
1333static inline int pci_save_state(struct pci_dev *dev)
1334{
1335 return 0;
1336}
1337
1d3c16a8
JM
1338static inline void pci_restore_state(struct pci_dev *dev)
1339{ }
1da177e4 1340
05cca6e5
GKH
1341static inline int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1342{
1343 return 0;
1344}
1345
3449248c
RD
1346static inline int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1347{
1348 return 0;
1349}
1350
05cca6e5
GKH
1351static inline pci_power_t pci_choose_state(struct pci_dev *dev,
1352 pm_message_t state)
1353{
1354 return PCI_D0;
1355}
1356
1357static inline int pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1358 int enable)
1359{
1360 return 0;
1361}
1362
b48d4425
JB
1363static inline void pci_enable_ido(struct pci_dev *dev, unsigned long type)
1364{
1365}
1366
1367static inline void pci_disable_ido(struct pci_dev *dev, unsigned long type)
1368{
1369}
1370
48a92a81
JB
1371static inline int pci_enable_obff(struct pci_dev *dev, unsigned long type)
1372{
1373 return 0;
1374}
1375
1376static inline void pci_disable_obff(struct pci_dev *dev)
1377{
1378}
1379
05cca6e5
GKH
1380static inline int pci_request_regions(struct pci_dev *dev, const char *res_name)
1381{
1382 return -EIO;
1383}
1384
1385static inline void pci_release_regions(struct pci_dev *dev)
1386{ }
0da0ead9 1387
a46e8126
KG
1388#define pci_dma_burst_advice(pdev, strat, strategy_parameter) do { } while (0)
1389
fb51ccbf 1390static inline void pci_block_cfg_access(struct pci_dev *dev)
05cca6e5
GKH
1391{ }
1392
fb51ccbf
JK
1393static inline int pci_block_cfg_access_in_atomic(struct pci_dev *dev)
1394{ return 0; }
1395
1396static inline void pci_unblock_cfg_access(struct pci_dev *dev)
05cca6e5 1397{ }
e04b0ea2 1398
d80d0217
RD
1399static inline struct pci_bus *pci_find_next_bus(const struct pci_bus *from)
1400{ return NULL; }
1401
1402static inline struct pci_dev *pci_get_slot(struct pci_bus *bus,
1403 unsigned int devfn)
1404{ return NULL; }
1405
1406static inline struct pci_dev *pci_get_bus_and_slot(unsigned int bus,
1407 unsigned int devfn)
1408{ return NULL; }
1409
92298e66
DA
1410static inline int pci_domain_nr(struct pci_bus *bus)
1411{ return 0; }
1412
12ea6cad
AW
1413static inline struct pci_dev *pci_dev_get(struct pci_dev *dev)
1414{ return NULL; }
1415
fb8a0d9d
WM
1416#define dev_is_pci(d) (false)
1417#define dev_is_pf(d) (false)
1418#define dev_num_vf(d) (0)
4352dfd5 1419#endif /* CONFIG_PCI */
1da177e4 1420
4352dfd5
GKH
1421/* Include architecture-dependent settings and functions */
1422
1423#include <asm/pci.h>
1da177e4 1424
1f82de10
YL
1425#ifndef PCIBIOS_MAX_MEM_32
1426#define PCIBIOS_MAX_MEM_32 (-1)
1427#endif
1428
1da177e4
LT
1429/* these helpers provide future and backwards compatibility
1430 * for accessing popular PCI BAR info */
05cca6e5
GKH
1431#define pci_resource_start(dev, bar) ((dev)->resource[(bar)].start)
1432#define pci_resource_end(dev, bar) ((dev)->resource[(bar)].end)
1433#define pci_resource_flags(dev, bar) ((dev)->resource[(bar)].flags)
1da177e4 1434#define pci_resource_len(dev,bar) \
05cca6e5
GKH
1435 ((pci_resource_start((dev), (bar)) == 0 && \
1436 pci_resource_end((dev), (bar)) == \
1437 pci_resource_start((dev), (bar))) ? 0 : \
1438 \
1439 (pci_resource_end((dev), (bar)) - \
1440 pci_resource_start((dev), (bar)) + 1))
1da177e4
LT
1441
1442/* Similar to the helpers above, these manipulate per-pci_dev
1443 * driver-specific data. They are really just a wrapper around
1444 * the generic device structure functions of these calls.
1445 */
05cca6e5 1446static inline void *pci_get_drvdata(struct pci_dev *pdev)
1da177e4
LT
1447{
1448 return dev_get_drvdata(&pdev->dev);
1449}
1450
05cca6e5 1451static inline void pci_set_drvdata(struct pci_dev *pdev, void *data)
1da177e4
LT
1452{
1453 dev_set_drvdata(&pdev->dev, data);
1454}
1455
1456/* If you want to know what to call your pci_dev, ask this function.
1457 * Again, it's a wrapper around the generic device.
1458 */
2fc90f61 1459static inline const char *pci_name(const struct pci_dev *pdev)
1da177e4 1460{
c6c4f070 1461 return dev_name(&pdev->dev);
1da177e4
LT
1462}
1463
2311b1f2
ME
1464
1465/* Some archs don't want to expose struct resource to userland as-is
1466 * in sysfs and /proc
1467 */
1468#ifndef HAVE_ARCH_PCI_RESOURCE_TO_USER
1469static inline void pci_resource_to_user(const struct pci_dev *dev, int bar,
05cca6e5 1470 const struct resource *rsrc, resource_size_t *start,
e31dd6e4 1471 resource_size_t *end)
2311b1f2
ME
1472{
1473 *start = rsrc->start;
1474 *end = rsrc->end;
1475}
1476#endif /* HAVE_ARCH_PCI_RESOURCE_TO_USER */
1477
1478
1da177e4
LT
1479/*
1480 * The world is not perfect and supplies us with broken PCI devices.
1481 * For at least a part of these bugs we need a work-around, so both
1482 * generic (drivers/pci/quirks.c) and per-architecture code can define
1483 * fixup hooks to be called for particular buggy devices.
1484 */
1485
1486struct pci_fixup {
f4ca5c6a
YL
1487 u16 vendor; /* You can use PCI_ANY_ID here of course */
1488 u16 device; /* You can use PCI_ANY_ID here of course */
1489 u32 class; /* You can use PCI_ANY_ID here too */
1490 unsigned int class_shift; /* should be 0, 8, 16 */
1da177e4
LT
1491 void (*hook)(struct pci_dev *dev);
1492};
1493
1494enum pci_fixup_pass {
1495 pci_fixup_early, /* Before probing BARs */
1496 pci_fixup_header, /* After reading configuration header */
1497 pci_fixup_final, /* Final phase of device fixups */
1498 pci_fixup_enable, /* pci_enable_device() time */
e1a2a51e
RW
1499 pci_fixup_resume, /* pci_device_resume() */
1500 pci_fixup_suspend, /* pci_device_suspend */
1501 pci_fixup_resume_early, /* pci_device_resume_early() */
1da177e4
LT
1502};
1503
1504/* Anonymous variables would be nice... */
f4ca5c6a
YL
1505#define DECLARE_PCI_FIXUP_SECTION(section, name, vendor, device, class, \
1506 class_shift, hook) \
769ae543 1507 static const struct pci_fixup __pci_fixup_##name __used \
f4ca5c6a
YL
1508 __attribute__((__section__(#section), aligned((sizeof(void *))))) \
1509 = { vendor, device, class, class_shift, hook };
1510
1511#define DECLARE_PCI_FIXUP_CLASS_EARLY(vendor, device, class, \
1512 class_shift, hook) \
1513 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
1514 vendor##device##hook, vendor, device, class, class_shift, hook)
1515#define DECLARE_PCI_FIXUP_CLASS_HEADER(vendor, device, class, \
1516 class_shift, hook) \
1517 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
1518 vendor##device##hook, vendor, device, class, class_shift, hook)
1519#define DECLARE_PCI_FIXUP_CLASS_FINAL(vendor, device, class, \
1520 class_shift, hook) \
1521 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
1522 vendor##device##hook, vendor, device, class, class_shift, hook)
1523#define DECLARE_PCI_FIXUP_CLASS_ENABLE(vendor, device, class, \
1524 class_shift, hook) \
1525 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
1526 vendor##device##hook, vendor, device, class, class_shift, hook)
1527#define DECLARE_PCI_FIXUP_CLASS_RESUME(vendor, device, class, \
1528 class_shift, hook) \
1529 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
1530 resume##vendor##device##hook, vendor, device, class, \
1531 class_shift, hook)
1532#define DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(vendor, device, class, \
1533 class_shift, hook) \
1534 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
1535 resume_early##vendor##device##hook, vendor, device, \
1536 class, class_shift, hook)
1537#define DECLARE_PCI_FIXUP_CLASS_SUSPEND(vendor, device, class, \
1538 class_shift, hook) \
1539 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
1540 suspend##vendor##device##hook, vendor, device, class, \
1541 class_shift, hook)
1542
1da177e4
LT
1543#define DECLARE_PCI_FIXUP_EARLY(vendor, device, hook) \
1544 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_early, \
f4ca5c6a 1545 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1546#define DECLARE_PCI_FIXUP_HEADER(vendor, device, hook) \
1547 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_header, \
f4ca5c6a 1548 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1549#define DECLARE_PCI_FIXUP_FINAL(vendor, device, hook) \
1550 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_final, \
f4ca5c6a 1551 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1da177e4
LT
1552#define DECLARE_PCI_FIXUP_ENABLE(vendor, device, hook) \
1553 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_enable, \
f4ca5c6a 1554 vendor##device##hook, vendor, device, PCI_ANY_ID, 0, hook)
1597cacb
AC
1555#define DECLARE_PCI_FIXUP_RESUME(vendor, device, hook) \
1556 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume, \
f4ca5c6a
YL
1557 resume##vendor##device##hook, vendor, device, \
1558 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1559#define DECLARE_PCI_FIXUP_RESUME_EARLY(vendor, device, hook) \
1560 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_resume_early, \
f4ca5c6a
YL
1561 resume_early##vendor##device##hook, vendor, device, \
1562 PCI_ANY_ID, 0, hook)
e1a2a51e
RW
1563#define DECLARE_PCI_FIXUP_SUSPEND(vendor, device, hook) \
1564 DECLARE_PCI_FIXUP_SECTION(.pci_fixup_suspend, \
f4ca5c6a
YL
1565 suspend##vendor##device##hook, vendor, device, \
1566 PCI_ANY_ID, 0, hook)
1da177e4 1567
93177a74 1568#ifdef CONFIG_PCI_QUIRKS
1da177e4 1569void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev);
12ea6cad 1570struct pci_dev *pci_get_dma_source(struct pci_dev *dev);
ad805758 1571int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags);
93177a74
RW
1572#else
1573static inline void pci_fixup_device(enum pci_fixup_pass pass,
1574 struct pci_dev *dev) {}
12ea6cad
AW
1575static inline struct pci_dev *pci_get_dma_source(struct pci_dev *dev)
1576{
1577 return pci_dev_get(dev);
1578}
ad805758
AW
1579static inline int pci_dev_specific_acs_enabled(struct pci_dev *dev,
1580 u16 acs_flags)
1581{
1582 return -ENOTTY;
1583}
93177a74 1584#endif
1da177e4 1585
05cca6e5 1586void __iomem *pcim_iomap(struct pci_dev *pdev, int bar, unsigned long maxlen);
5ea81769 1587void pcim_iounmap(struct pci_dev *pdev, void __iomem *addr);
05cca6e5 1588void __iomem * const *pcim_iomap_table(struct pci_dev *pdev);
fb7ebfe4
YL
1589int pcim_iomap_regions(struct pci_dev *pdev, int mask, const char *name);
1590int pcim_iomap_regions_request_all(struct pci_dev *pdev, int mask,
916fbfb7 1591 const char *name);
fb7ebfe4 1592void pcim_iounmap_regions(struct pci_dev *pdev, int mask);
5ea81769 1593
1da177e4 1594extern int pci_pci_problems;
236561e5 1595#define PCIPCI_FAIL 1 /* No PCI PCI DMA */
1da177e4
LT
1596#define PCIPCI_TRITON 2
1597#define PCIPCI_NATOMA 4
1598#define PCIPCI_VIAETBF 8
1599#define PCIPCI_VSFX 16
236561e5
AC
1600#define PCIPCI_ALIMAGIK 32 /* Need low latency setting */
1601#define PCIAGP_FAIL 64 /* No PCI to AGP DMA */
1da177e4 1602
4516a618
AN
1603extern unsigned long pci_cardbus_io_size;
1604extern unsigned long pci_cardbus_mem_size;
491424c0 1605extern u8 __devinitdata pci_dfl_cache_line_size;
ac1aa47b 1606extern u8 pci_cache_line_size;
4516a618 1607
28760489
EB
1608extern unsigned long pci_hotplug_io_size;
1609extern unsigned long pci_hotplug_mem_size;
1610
cfce9fb8 1611/* Architecture specific versions may override these (weak) */
19792a08
AB
1612int pcibios_add_platform_entries(struct pci_dev *dev);
1613void pcibios_disable_device(struct pci_dev *dev);
cfce9fb8 1614void pcibios_set_master(struct pci_dev *dev);
19792a08
AB
1615int pcibios_set_pcie_reset_state(struct pci_dev *dev,
1616 enum pcie_reset_state state);
575e3348 1617
7752d5cf 1618#ifdef CONFIG_PCI_MMCONFIG
bb63b421 1619extern void __init pci_mmcfg_early_init(void);
7752d5cf
RH
1620extern void __init pci_mmcfg_late_init(void);
1621#else
bb63b421 1622static inline void pci_mmcfg_early_init(void) { }
7752d5cf
RH
1623static inline void pci_mmcfg_late_init(void) { }
1624#endif
1625
0ef5f8f6
AP
1626int pci_ext_cfg_avail(struct pci_dev *dev);
1627
1684f5dd 1628void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar);
aa42d7c6 1629
dd7cc44d
YZ
1630#ifdef CONFIG_PCI_IOV
1631extern int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn);
1632extern void pci_disable_sriov(struct pci_dev *dev);
74bb1bcc 1633extern irqreturn_t pci_sriov_migration(struct pci_dev *dev);
fb8a0d9d 1634extern int pci_num_vf(struct pci_dev *dev);
dd7cc44d
YZ
1635#else
1636static inline int pci_enable_sriov(struct pci_dev *dev, int nr_virtfn)
1637{
1638 return -ENODEV;
1639}
1640static inline void pci_disable_sriov(struct pci_dev *dev)
1641{
1642}
74bb1bcc
YZ
1643static inline irqreturn_t pci_sriov_migration(struct pci_dev *dev)
1644{
1645 return IRQ_NONE;
1646}
fb8a0d9d
WM
1647static inline int pci_num_vf(struct pci_dev *dev)
1648{
1649 return 0;
1650}
dd7cc44d
YZ
1651#endif
1652
c825bc94
KK
1653#if defined(CONFIG_HOTPLUG_PCI) || defined(CONFIG_HOTPLUG_PCI_MODULE)
1654extern void pci_hp_create_module_link(struct pci_slot *pci_slot);
1655extern void pci_hp_remove_module_link(struct pci_slot *pci_slot);
1656#endif
1657
d7b7e605
KK
1658/**
1659 * pci_pcie_cap - get the saved PCIe capability offset
1660 * @dev: PCI device
1661 *
1662 * PCIe capability offset is calculated at PCI device initialization
1663 * time and saved in the data structure. This function returns saved
1664 * PCIe capability offset. Using this instead of pci_find_capability()
1665 * reduces unnecessary search in the PCI configuration space. If you
1666 * need to calculate PCIe capability offset from raw device for some
1667 * reasons, please use pci_find_capability() instead.
1668 */
1669static inline int pci_pcie_cap(struct pci_dev *dev)
1670{
1671 return dev->pcie_cap;
1672}
1673
7eb776c4
KK
1674/**
1675 * pci_is_pcie - check if the PCI device is PCI Express capable
1676 * @dev: PCI device
1677 *
1678 * Retrun true if the PCI device is PCI Express capable, false otherwise.
1679 */
1680static inline bool pci_is_pcie(struct pci_dev *dev)
1681{
1682 return !!pci_pcie_cap(dev);
1683}
1684
786e2288
YW
1685/**
1686 * pci_pcie_type - get the PCIe device/port type
1687 * @dev: PCI device
1688 */
1689static inline int pci_pcie_type(const struct pci_dev *dev)
1690{
1691 return (dev->pcie_flags_reg & PCI_EXP_FLAGS_TYPE) >> 4;
1692}
1693
5d990b62 1694void pci_request_acs(void);
ad805758
AW
1695bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags);
1696bool pci_acs_path_enabled(struct pci_dev *start,
1697 struct pci_dev *end, u16 acs_flags);
a2ce7662 1698
7ad506fa
MC
1699#define PCI_VPD_LRDT 0x80 /* Large Resource Data Type */
1700#define PCI_VPD_LRDT_ID(x) (x | PCI_VPD_LRDT)
1701
1702/* Large Resource Data Type Tag Item Names */
1703#define PCI_VPD_LTIN_ID_STRING 0x02 /* Identifier String */
1704#define PCI_VPD_LTIN_RO_DATA 0x10 /* Read-Only Data */
1705#define PCI_VPD_LTIN_RW_DATA 0x11 /* Read-Write Data */
1706
1707#define PCI_VPD_LRDT_ID_STRING PCI_VPD_LRDT_ID(PCI_VPD_LTIN_ID_STRING)
1708#define PCI_VPD_LRDT_RO_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RO_DATA)
1709#define PCI_VPD_LRDT_RW_DATA PCI_VPD_LRDT_ID(PCI_VPD_LTIN_RW_DATA)
1710
1711/* Small Resource Data Type Tag Item Names */
1712#define PCI_VPD_STIN_END 0x78 /* End */
1713
1714#define PCI_VPD_SRDT_END PCI_VPD_STIN_END
1715
1716#define PCI_VPD_SRDT_TIN_MASK 0x78
1717#define PCI_VPD_SRDT_LEN_MASK 0x07
1718
1719#define PCI_VPD_LRDT_TAG_SIZE 3
1720#define PCI_VPD_SRDT_TAG_SIZE 1
a2ce7662 1721
e1d5bdab
MC
1722#define PCI_VPD_INFO_FLD_HDR_SIZE 3
1723
4067a854
MC
1724#define PCI_VPD_RO_KEYWORD_PARTNO "PN"
1725#define PCI_VPD_RO_KEYWORD_MFR_ID "MN"
1726#define PCI_VPD_RO_KEYWORD_VENDOR0 "V0"
d4894f3e 1727#define PCI_VPD_RO_KEYWORD_CHKSUM "RV"
4067a854 1728
a2ce7662
MC
1729/**
1730 * pci_vpd_lrdt_size - Extracts the Large Resource Data Type length
1731 * @lrdt: Pointer to the beginning of the Large Resource Data Type tag
1732 *
1733 * Returns the extracted Large Resource Data Type length.
1734 */
1735static inline u16 pci_vpd_lrdt_size(const u8 *lrdt)
1736{
1737 return (u16)lrdt[1] + ((u16)lrdt[2] << 8);
1738}
1739
7ad506fa
MC
1740/**
1741 * pci_vpd_srdt_size - Extracts the Small Resource Data Type length
1742 * @lrdt: Pointer to the beginning of the Small Resource Data Type tag
1743 *
1744 * Returns the extracted Small Resource Data Type length.
1745 */
1746static inline u8 pci_vpd_srdt_size(const u8 *srdt)
1747{
1748 return (*srdt) & PCI_VPD_SRDT_LEN_MASK;
1749}
1750
e1d5bdab
MC
1751/**
1752 * pci_vpd_info_field_size - Extracts the information field length
1753 * @lrdt: Pointer to the beginning of an information field header
1754 *
1755 * Returns the extracted information field length.
1756 */
1757static inline u8 pci_vpd_info_field_size(const u8 *info_field)
1758{
1759 return info_field[2];
1760}
1761
b55ac1b2
MC
1762/**
1763 * pci_vpd_find_tag - Locates the Resource Data Type tag provided
1764 * @buf: Pointer to buffered vpd data
1765 * @off: The offset into the buffer at which to begin the search
1766 * @len: The length of the vpd buffer
1767 * @rdt: The Resource Data Type to search for
1768 *
1769 * Returns the index where the Resource Data Type was found or
1770 * -ENOENT otherwise.
1771 */
1772int pci_vpd_find_tag(const u8 *buf, unsigned int off, unsigned int len, u8 rdt);
1773
4067a854
MC
1774/**
1775 * pci_vpd_find_info_keyword - Locates an information field keyword in the VPD
1776 * @buf: Pointer to buffered vpd data
1777 * @off: The offset into the buffer at which to begin the search
1778 * @len: The length of the buffer area, relative to off, in which to search
1779 * @kw: The keyword to search for
1780 *
1781 * Returns the index where the information field keyword was found or
1782 * -ENOENT otherwise.
1783 */
1784int pci_vpd_find_info_keyword(const u8 *buf, unsigned int off,
1785 unsigned int len, const char *kw);
1786
98d9f30c
BH
1787/* PCI <-> OF binding helpers */
1788#ifdef CONFIG_OF
1789struct device_node;
1790extern void pci_set_of_node(struct pci_dev *dev);
1791extern void pci_release_of_node(struct pci_dev *dev);
1792extern void pci_set_bus_of_node(struct pci_bus *bus);
1793extern void pci_release_bus_of_node(struct pci_bus *bus);
1794
1795/* Arch may override this (weak) */
1796extern struct device_node * __weak pcibios_get_phb_of_node(struct pci_bus *bus);
1797
3df425f3
JC
1798static inline struct device_node *
1799pci_device_to_OF_node(const struct pci_dev *pdev)
64099d98
BH
1800{
1801 return pdev ? pdev->dev.of_node : NULL;
1802}
1803
ef3b4f8c
BH
1804static inline struct device_node *pci_bus_to_OF_node(struct pci_bus *bus)
1805{
1806 return bus ? bus->dev.of_node : NULL;
1807}
1808
98d9f30c
BH
1809#else /* CONFIG_OF */
1810static inline void pci_set_of_node(struct pci_dev *dev) { }
1811static inline void pci_release_of_node(struct pci_dev *dev) { }
1812static inline void pci_set_bus_of_node(struct pci_bus *bus) { }
1813static inline void pci_release_bus_of_node(struct pci_bus *bus) { }
1814#endif /* CONFIG_OF */
1815
eb740b5f
GS
1816#ifdef CONFIG_EEH
1817static inline struct eeh_dev *pci_dev_to_eeh_dev(struct pci_dev *pdev)
1818{
1819 return pdev->dev.archdata.edev;
1820}
1821#endif
1822
166e9278
OBC
1823/**
1824 * pci_find_upstream_pcie_bridge - find upstream PCIe-to-PCI bridge of a device
1825 * @pdev: the PCI device
1826 *
1827 * if the device is PCIE, return NULL
1828 * if the device isn't connected to a PCIe bridge (that is its parent is a
1829 * legacy PCI bridge and the bridge is directly connected to bus 0), return its
1830 * parent
1831 */
1832struct pci_dev *pci_find_upstream_pcie_bridge(struct pci_dev *pdev);
1833
1da177e4
LT
1834#endif /* __KERNEL__ */
1835#endif /* LINUX_PCI_H */
This page took 1.016317 seconds and 5 git commands to generate.