* gdb.fortran/derived-type.f90: New file.
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
59cf82fe
L
12006-02-23 H.J. Lu <hongjiu.lu@intel.com>
2
3 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
4
e74cfd16
PB
52006-01-31 Paul Brook <paul@codesourcery.com>
6 Richard Earnshaw <rearnsha@arm.com>
7
8 * arm.h: Use ARM_CPU_FEATURE.
9 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
10 (arm_feature_set): Change to a structure.
11 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
12 ARM_FEATURE): New macros.
13
5b3f8a92
HPN
142005-12-07 Hans-Peter Nilsson <hp@axis.com>
15
16 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
17 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
18 (ADD_PC_INCR_OPCODE): Don't define.
19
cb712a9e
L
202005-12-06 H.J. Lu <hongjiu.lu@intel.com>
21
22 PR gas/1874
23 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
24
0499d65b
TS
252005-11-14 David Ung <davidu@mips.com>
26
27 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
28 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
29 save/restore encoding of the args field.
30
ea5ca089
DB
312005-10-28 Dave Brolley <brolley@redhat.com>
32
33 Contribute the following changes:
34 2005-02-16 Dave Brolley <brolley@redhat.com>
35
36 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
37 cgen_isa_mask_* to cgen_bitset_*.
38 * cgen.h: Likewise.
39
16175d96
DB
40 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
41
42 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
43 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
44 (CGEN_CPU_TABLE): Make isas a ponter.
45
46 2003-09-29 Dave Brolley <brolley@redhat.com>
47
48 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
49 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
50 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
51
52 2002-12-13 Dave Brolley <brolley@redhat.com>
53
54 * cgen.h (symcat.h): #include it.
55 (cgen-bitset.h): #include it.
56 (CGEN_ATTR_VALUE_TYPE): Now a union.
57 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
58 (CGEN_ATTR_ENTRY): 'value' now unsigned.
59 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
60 * cgen-bitset.h: New file.
61
3c9b82ba
NC
622005-09-30 Catherine Moore <clm@cm00re.com>
63
64 * bfin.h: New file.
65
6a2375c6
JB
662005-10-24 Jan Beulich <jbeulich@novell.com>
67
68 * ia64.h (enum ia64_opnd): Move memory operand out of set of
69 indirect operands.
70
c06a12f8
DA
712005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
72
73 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
74 Add FLAG_STRICT to pa10 ftest opcode.
75
4d443107
DA
762005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
77
78 * hppa.h (pa_opcodes): Remove lha entries.
79
f0a3b40f
DA
802005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
81
82 * hppa.h (FLAG_STRICT): Revise comment.
83 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
84 before corresponding pa11 opcodes. Add strict pa10 register-immediate
85 entries for "fdc".
86
1b7e1362
DA
872005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
88
89 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
90
089b39de
CF
912005-09-06 Chao-ying Fu <fu@mips.com>
92
93 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
94 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
95 define.
96 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
97 (INSN_ASE_MASK): Update to include INSN_MT.
98 (INSN_MT): New define for MT ASE.
99
93c34b9b
CF
1002005-08-25 Chao-ying Fu <fu@mips.com>
101
102 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
103 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
104 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
105 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
106 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
107 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
108 instructions.
109 (INSN_DSP): New define for DSP ASE.
110
848cf006
AM
1112005-08-18 Alan Modra <amodra@bigpond.net.au>
112
113 * a29k.h: Delete.
114
36ae0db3
DJ
1152005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
116
117 * ppc.h (PPC_OPCODE_E300): Define.
118
8c929562
MS
1192005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
120
121 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
122
f7b8cccc
DA
1232005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
124
125 PR gas/336
126 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
127 and pitlb.
128
8b5328ac
JB
1292005-07-27 Jan Beulich <jbeulich@novell.com>
130
131 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
132 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
133 Add movq-s as 64-bit variants of movd-s.
134
f417d200
DA
1352005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
136
18b3bdfc
DA
137 * hppa.h: Fix punctuation in comment.
138
f417d200
DA
139 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
140 implicit space-register addressing. Set space-register bits on opcodes
141 using implicit space-register addressing. Add various missing pa20
142 long-immediate opcodes. Remove various opcodes using implicit 3-bit
143 space-register addressing. Use "fE" instead of "fe" in various
144 fstw opcodes.
145
9a145ce6
JB
1462005-07-18 Jan Beulich <jbeulich@novell.com>
147
148 * i386.h (i386_optab): Operands of aam and aad are unsigned.
149
90700ea2
L
1502007-07-15 H.J. Lu <hongjiu.lu@intel.com>
151
152 * i386.h (i386_optab): Support Intel VMX Instructions.
153
48f130a8
DA
1542005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
155
156 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
157
30123838
JB
1582005-07-05 Jan Beulich <jbeulich@novell.com>
159
160 * i386.h (i386_optab): Add new insns.
161
47b0e7ad
NC
1622005-07-01 Nick Clifton <nickc@redhat.com>
163
164 * sparc.h: Add typedefs to structure declarations.
165
b300c311
L
1662005-06-20 H.J. Lu <hongjiu.lu@intel.com>
167
168 PR 1013
169 * i386.h (i386_optab): Update comments for 64bit addressing on
170 mov. Allow 64bit addressing for mov and movq.
171
2db495be
DA
1722005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
173
174 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
175 respectively, in various floating-point load and store patterns.
176
caa05036
DA
1772005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
178
179 * hppa.h (FLAG_STRICT): Correct comment.
180 (pa_opcodes): Update load and store entries to allow both PA 1.X and
181 PA 2.0 mneumonics when equivalent. Entries with cache control
182 completers now require PA 1.1. Adjust whitespace.
183
f4411256
AM
1842005-05-19 Anton Blanchard <anton@samba.org>
185
186 * ppc.h (PPC_OPCODE_POWER5): Define.
187
e172dbf8
NC
1882005-05-10 Nick Clifton <nickc@redhat.com>
189
190 * Update the address and phone number of the FSF organization in
191 the GPL notices in the following files:
192 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
193 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
194 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
195 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
196 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
197 tic54x.h, tic80.h, v850.h, vax.h
198
e44823cf
JB
1992005-05-09 Jan Beulich <jbeulich@novell.com>
200
201 * i386.h (i386_optab): Add ht and hnt.
202
791fe849
MK
2032005-04-18 Mark Kettenis <kettenis@gnu.org>
204
205 * i386.h: Insert hyphens into selected VIA PadLock extensions.
206 Add xcrypt-ctr. Provide aliases without hyphens.
207
faa7ef87
L
2082005-04-13 H.J. Lu <hongjiu.lu@intel.com>
209
a63027e5
L
210 Moved from ../ChangeLog
211
faa7ef87
L
212 2005-04-12 Paul Brook <paul@codesourcery.com>
213 * m88k.h: Rename psr macros to avoid conflicts.
214
215 2005-03-12 Zack Weinberg <zack@codesourcery.com>
216 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
217 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
218 and ARM_ARCH_V6ZKT2.
219
220 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
221 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
222 Remove redundant instruction types.
223 (struct argument): X_op - new field.
224 (struct cst4_entry): Remove.
225 (no_op_insn): Declare.
226
227 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
228 * crx.h (enum argtype): Rename types, remove unused types.
229
230 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
231 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
232 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
233 (enum operand_type): Rearrange operands, edit comments.
234 replace us<N> with ui<N> for unsigned immediate.
235 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
236 displacements (respectively).
237 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
238 (instruction type): Add NO_TYPE_INS.
239 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
240 (operand_entry): New field - 'flags'.
241 (operand flags): New.
242
243 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
244 * crx.h (operand_type): Remove redundant types i3, i4,
245 i5, i8, i12.
246 Add new unsigned immediate types us3, us4, us5, us16.
247
bc4bd9ab
MK
2482005-04-12 Mark Kettenis <kettenis@gnu.org>
249
250 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
251 adjust them accordingly.
252
373ff435
JB
2532005-04-01 Jan Beulich <jbeulich@novell.com>
254
255 * i386.h (i386_optab): Add rdtscp.
256
4cc91dba
L
2572005-03-29 H.J. Lu <hongjiu.lu@intel.com>
258
259 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
260 between memory and segment register. Allow movq for moving between
261 general-purpose register and segment register.
4cc91dba 262
9ae09ff9
JB
2632005-02-09 Jan Beulich <jbeulich@novell.com>
264
265 PR gas/707
266 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
267 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
268 fnstsw.
269
90219bd0
AO
2702005-01-25 Alexandre Oliva <aoliva@redhat.com>
271
272 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
273 * cgen.h (enum cgen_parse_operand_type): Add
274 CGEN_PARSE_OPERAND_SYMBOLIC.
275
239cb185
FF
2762005-01-21 Fred Fish <fnf@specifixinc.com>
277
278 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
279 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
280 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
281
dc9a9f39
FF
2822005-01-19 Fred Fish <fnf@specifixinc.com>
283
284 * mips.h (struct mips_opcode): Add new pinfo2 member.
285 (INSN_ALIAS): New define for opcode table entries that are
286 specific instances of another entry, such as 'move' for an 'or'
287 with a zero operand.
288 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
289 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
290
98e7aba8
ILT
2912004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
292
293 * mips.h (CPU_RM9000): Define.
294 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
295
37edbb65
JB
2962004-11-25 Jan Beulich <jbeulich@novell.com>
297
298 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
299 to/from test registers are illegal in 64-bit mode. Add missing
300 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
301 (previously one had to explicitly encode a rex64 prefix). Re-enable
302 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
303 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
304
3052004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
306
307 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
308 available only with SSE2. Change the MMX additions introduced by SSE
309 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
310 instructions by their now designated identifier (since combining i686
311 and 3DNow! does not really imply 3DNow!A).
312
f5c7edf4
AM
3132004-11-19 Alan Modra <amodra@bigpond.net.au>
314
315 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
316 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
317
7499d566
NC
3182004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
319 Vineet Sharma <vineets@noida.hcltech.com>
320
321 * maxq.h: New file: Disassembly information for the maxq port.
322
bcb9eebe
L
3232004-11-05 H.J. Lu <hongjiu.lu@intel.com>
324
325 * i386.h (i386_optab): Put back "movzb".
326
94bb3d38
HPN
3272004-11-04 Hans-Peter Nilsson <hp@axis.com>
328
329 * cris.h (enum cris_insn_version_usage): Tweak formatting and
330 comments. Remove member cris_ver_sim. Add members
331 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
332 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
333 (struct cris_support_reg, struct cris_cond15): New types.
334 (cris_conds15): Declare.
335 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
336 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
337 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
338 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
339 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
340 SIZE_FIELD_UNSIGNED.
341
37edbb65 3422004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
343
344 * i386.h (sldx_Suf): Remove.
345 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
346 (q_FP): Define, implying no REX64.
347 (x_FP, sl_FP): Imply FloatMF.
348 (i386_optab): Split reg and mem forms of moving from segment registers
349 so that the memory forms can ignore the 16-/32-bit operand size
350 distinction. Adjust a few others for Intel mode. Remove *FP uses from
351 all non-floating-point instructions. Unite 32- and 64-bit forms of
352 movsx, movzx, and movd. Adjust floating point operations for the above
353 changes to the *FP macros. Add DefaultSize to floating point control
354 insns operating on larger memory ranges. Remove left over comments
355 hinting at certain insns being Intel-syntax ones where the ones
356 actually meant are already gone.
357
48c9f030
NC
3582004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
359
360 * crx.h: Add COPS_REG_INS - Coprocessor Special register
361 instruction type.
362
0dd132b6
NC
3632004-09-30 Paul Brook <paul@codesourcery.com>
364
365 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
366 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
367
23794b24
MM
3682004-09-11 Theodore A. Roth <troth@openavr.org>
369
370 * avr.h: Add support for
371 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
372
2a309db0
AM
3732004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
374
375 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
376
b18c562e
NC
3772004-08-24 Dmitry Diky <diwil@spec.ru>
378
379 * msp430.h (msp430_opc): Add new instructions.
380 (msp430_rcodes): Declare new instructions.
381 (msp430_hcodes): Likewise..
382
45d313cd
NC
3832004-08-13 Nick Clifton <nickc@redhat.com>
384
385 PR/301
386 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
387 processors.
388
30d1c836
ML
3892004-08-30 Michal Ludvig <mludvig@suse.cz>
390
391 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
392
9a45f1c2
L
3932004-07-22 H.J. Lu <hongjiu.lu@intel.com>
394
395 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
396
543613e9
NC
3972004-07-21 Jan Beulich <jbeulich@novell.com>
398
399 * i386.h: Adjust instruction descriptions to better match the
400 specification.
401
b781e558
RE
4022004-07-16 Richard Earnshaw <rearnsha@arm.com>
403
404 * arm.h: Remove all old content. Replace with architecture defines
405 from gas/config/tc-arm.c.
406
8577e690
AS
4072004-07-09 Andreas Schwab <schwab@suse.de>
408
409 * m68k.h: Fix comment.
410
1fe1f39c
NC
4112004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
412
413 * crx.h: New file.
414
1d9f512f
AM
4152004-06-24 Alan Modra <amodra@bigpond.net.au>
416
417 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
418
be8c092b
NC
4192004-05-24 Peter Barada <peter@the-baradas.com>
420
421 * m68k.h: Add 'size' to m68k_opcode.
422
6b6e92f4
NC
4232004-05-05 Peter Barada <peter@the-baradas.com>
424
425 * m68k.h: Switch from ColdFire chip name to core variant.
426
4272004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
428
429 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
430 descriptions for new EMAC cases.
431 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
432 handle Motorola MAC syntax.
433 Allow disassembly of ColdFire V4e object files.
434
fdd12ef3
AM
4352004-03-16 Alan Modra <amodra@bigpond.net.au>
436
437 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
438
3922a64c
L
4392004-03-12 Jakub Jelinek <jakub@redhat.com>
440
441 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
442
1f45d988
ML
4432004-03-12 Michal Ludvig <mludvig@suse.cz>
444
445 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
446
0f10071e
ML
4472004-03-12 Michal Ludvig <mludvig@suse.cz>
448
449 * i386.h (i386_optab): Added xstore/xcrypt insns.
450
3255318a
NC
4512004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
452
453 * h8300.h (32bit ldc/stc): Add relaxing support.
454
ca9a79a1 4552004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 456
ca9a79a1
NC
457 * h8300.h (BITOP): Pass MEMRELAX flag.
458
875a0b14
NC
4592004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
460
461 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
462 except for the H8S.
252b5132 463
c9e214e5 464For older changes see ChangeLog-9103
252b5132
RH
465\f
466Local Variables:
c9e214e5
AM
467mode: change-log
468left-margin: 8
469fill-column: 74
252b5132
RH
470version-control: never
471End:
This page took 0.280266 seconds and 4 git commands to generate.