PR gas/11395
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
3c853d93
DA
12010-12-31 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
2
3 PR gas/11395
4 * hppa.h (pa_opcodes): Revert last change. Exchange 32 and 64-bit
5 "bb" entries.
6
79676006
DA
72010-12-26 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
8
9 PR gas/11395
10 * hppa.h: Clear "d" bit in "add" and "sub" patterns.
11
1bec78e9
RS
122010-12-18 Richard Sandiford <rdsandiford@googlemail.com>
13
14 * mips.h: Update commentary after last commit.
15
98675402
RS
162010-12-18 Mingjie Xing <mingjie.xing@gmail.com>
17
18 * mips.h (OP_*_OFFSET_A, OP_*_OFFSET_B, OP_*_OFFSET_C)
19 (OP_*_RZ, OP_*_FZ, INSN2_M_FP_D, INSN2_WRITE_GPR_Z, INSN2_WRITE_FPR_Z)
20 (INSN2_READ_GPR_Z, INSN2_READ_FPR_Z, INSN2_READ_GPR_D): Define.
21
435b94a4
RS
222010-11-23 Richard Sandiford <rdsandiford@googlemail.com>
23
24 * mips.h: Fix previous commit.
25
d051516a
NC
262010-11-23 Maciej W. Rozycki <macro@linux-mips.org>
27
28 * mips.h (INSN_CHIP_MASK): Update according to INSN_LOONGSON_3A.
29 (INSN_LOONGSON_3A): Clear bit 31.
30
251665fc
MGD
312010-11-15 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
32
33 PR gas/12198
34 * arm.h (ARM_AEXT_V6M_ONLY): New define.
35 (ARM_AEXT_V6M): Rewrite in terms of ARM_AEXT_V6M_ONLY.
36 (ARM_ARCH_V6M_ONLY): New define.
37
fd503541
NC
382010-11-11 Mingming Sun <mingm.sun@gmail.com>
39
40 * mips.h (INSN_LOONGSON_3A): Defined.
41 (CPU_LOONGSON_3A): Defined.
42 (OPCODE_IS_MEMBER): Add LOONGSON_3A.
43
4469d2be
AM
442010-10-09 Matt Rice <ratmice@gmail.com>
45
46 * cgen.h (CGEN_ATTR, CGEN_ATTR_TYPE): Rename bool attribute to bool_.
47 (CGEN_ATTR_BOOLS, CGEN_ATTR_CGEN_INSN_ALIAS_VALUE): Likewise.
48
90ec0d68
MGD
492010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
50
51 * arm.h (ARM_EXT_VIRT): New define.
52 (ARM_ARCH_V7A_IDIV_MP_SEC): Rename...
53 (ARM_ARCH_V7A_IDIV_MP_SEC_VIRT): ...to this and include Virtualization
54 Extensions.
55
eea54501 562010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
4469d2be 57
eea54501
MGD
58 * arm.h (ARM_AEXT_ADIV): New define.
59 (ARM_ARCH_V7A_IDIV_MP_SEC): Likewise.
60
b2a5fbdc
MGD
612010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
62
63 * arm.h (ARM_EXT_OS): New define.
64 (ARM_AEXT_V6SM): Likewise.
65 (ARM_ARCH_V6SM): Likewise.
66
60e5ef9f
MGD
672010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
68
69 * arm.h (ARM_EXT_MP): Add.
70 (ARM_ARCH_V7A_MP): Likewise.
71
73a63ccf
MF
722010-09-22 Mike Frysinger <vapier@gentoo.org>
73
74 * bfin.h: Declare pseudoChr structs/defines.
75
ee99860a
MF
762010-09-21 Mike Frysinger <vapier@gentoo.org>
77
78 * bfin.h: Strip trailing whitespace.
79
f9c7014e
DD
802010-07-29 DJ Delorie <dj@redhat.com>
81
82 * rx.h (RX_Operand_Type): Add TwoReg.
83 (RX_Opcode_ID): Remove ediv and ediv2.
84
93378652
DD
852010-07-27 DJ Delorie <dj@redhat.com>
86
87 * rx.h (RX_Opcode_ID): Add nop2 and nop3 for statistics.
88
1cd986c5
NC
892010-07-23 Naveen.H.S <naveen.S@kpitcummins.com>
90 Ina Pandit <ina.pandit@kpitcummins.com>
91
92 * v850.h: Define PROCESSOR_MASK, PROCESSOR_OPTION_EXTENSION,
93 PROCESSOR_OPTION_ALIAS, PROCESSOR_V850E2, PROCESSOR_V850E2V3 and
94 PROCESSOR_V850E2_ALL.
95 Remove PROCESSOR_V850EA support.
96 (v850_operand): Define V850_OPERAND_EP, V850_OPERAND_FLOAT_CC,
97 V850_OPERAND_VREG, V850E_IMMEDIATE16, V850E_IMMEDIATE16HI,
98 V850E_IMMEDIATE23, V850E_IMMEDIATE32, V850_OPERAND_SIGNED,
99 V850_OPERAND_DISP, V850_PCREL, V850_REG_EVEN, V850E_PUSH_POP,
100 V850_NOT_IMM0, V850_NOT_SA, V850_OPERAND_BANG and
101 V850_OPERAND_PERCENT.
102 Update V850_OPERAND_SRG, V850_OPERAND_CC, V850_OPERAND_RELAX and
103 V850_NOT_R0.
104 Remove V850_OPERAND_SIGNED, V850_OPERAND_EP, V850_OPERAND_DISP
105 and V850E_PUSH_POP
106
9a2c7088
MR
1072010-07-06 Maciej W. Rozycki <macro@codesourcery.com>
108
109 * mips.h (MIPS16_INSN_UNCOND_BRANCH): New macro.
110 (MIPS16_INSN_BRANCH): Rename to...
111 (MIPS16_INSN_COND_BRANCH): ... this.
112
bdc70b4a
AM
1132010-07-03 Alan Modra <amodra@gmail.com>
114
115 * ppc.h (PPC_OPCODE_32, PPC_OPCODE_BOOKE64, PPC_OPCODE_CLASSIC): Delete.
116 Renumber other PPC_OPCODE defines.
117
f2bae120
AM
1182010-07-03 Alan Modra <amodra@gmail.com>
119
120 * ppc.h (PPC_OPCODE_COMMON): Expand comment.
121
360cfc9c
AM
1222010-06-29 Alan Modra <amodra@gmail.com>
123
124 * maxq.h: Delete file.
125
e01d869a
AM
1262010-06-14 Sebastian Andrzej Siewior <bigeasy@linutronix.de>
127
128 * ppc.h (PPC_OPCODE_E500): Define.
129
f79e2745
CM
1302010-05-26 Catherine Moore <clm@codesourcery.com>
131
132 * opcode/mips.h (INSN_MIPS16): Remove.
133
2462afa1
JM
1342010-04-21 Joseph Myers <joseph@codesourcery.com>
135
136 * tic6x-insn-formats.h (s_branch): Correct typo in bitmask.
137
e4e42b45
NC
1382010-04-15 Nick Clifton <nickc@redhat.com>
139
140 * alpha.h: Update copyright notice to use GPLv3.
141 * arc.h: Likewise.
142 * arm.h: Likewise.
143 * avr.h: Likewise.
144 * bfin.h: Likewise.
145 * cgen.h: Likewise.
146 * convex.h: Likewise.
147 * cr16.h: Likewise.
148 * cris.h: Likewise.
149 * crx.h: Likewise.
150 * d10v.h: Likewise.
151 * d30v.h: Likewise.
152 * dlx.h: Likewise.
153 * h8300.h: Likewise.
154 * hppa.h: Likewise.
155 * i370.h: Likewise.
156 * i386.h: Likewise.
157 * i860.h: Likewise.
158 * i960.h: Likewise.
159 * ia64.h: Likewise.
160 * m68hc11.h: Likewise.
161 * m68k.h: Likewise.
162 * m88k.h: Likewise.
163 * maxq.h: Likewise.
164 * mips.h: Likewise.
165 * mmix.h: Likewise.
166 * mn10200.h: Likewise.
167 * mn10300.h: Likewise.
168 * msp430.h: Likewise.
169 * np1.h: Likewise.
170 * ns32k.h: Likewise.
171 * or32.h: Likewise.
172 * pdp11.h: Likewise.
173 * pj.h: Likewise.
174 * pn.h: Likewise.
175 * ppc.h: Likewise.
176 * pyr.h: Likewise.
177 * rx.h: Likewise.
178 * s390.h: Likewise.
179 * score-datadep.h: Likewise.
180 * score-inst.h: Likewise.
181 * sparc.h: Likewise.
182 * spu-insns.h: Likewise.
183 * spu.h: Likewise.
184 * tic30.h: Likewise.
185 * tic4x.h: Likewise.
186 * tic54x.h: Likewise.
187 * tic80.h: Likewise.
188 * v850.h: Likewise.
189 * vax.h: Likewise.
190
40b36596
JM
1912010-03-25 Joseph Myers <joseph@codesourcery.com>
192
193 * tic6x-control-registers.h, tic6x-insn-formats.h,
194 tic6x-opcode-table.h, tic6x.h: New.
195
c67a084a
NC
1962010-02-25 Wu Zhangjin <wuzhangjin@gmail.com>
197
198 * mips.h: (LOONGSON2F_NOP_INSN): New macro.
199
466ef64f
AM
2002010-02-08 Philipp Tomsich <philipp.tomsich@theobroma-systems.com>
201
202 * opcode/ppc.h (PPC_OPCODE_TITAN): Define.
203
1319d143
L
2042010-01-14 H.J. Lu <hongjiu.lu@intel.com>
205
206 * ia64.h (ia64_find_opcode): Remove argument name.
207 (ia64_find_next_opcode): Likewise.
208 (ia64_dis_opcode): Likewise.
209 (ia64_free_opcode): Likewise.
210 (ia64_find_dependency): Likewise.
211
1fbb9298
DE
2122009-11-22 Doug Evans <dje@sebabeach.org>
213
214 * cgen.h: Include bfd_stdint.h.
215 (CGEN_INSN_LGSINT, CGEN_INSN_LGUINT): New types.
216
ada65aa3
PB
2172009-11-18 Paul Brook <paul@codesourcery.com>
218
219 * arm.h (FPU_VFP_V4_SP_D16, FPU_ARCH_VFP_V4_SP_D16): Define.
220
9e3c6df6
PB
2212009-11-17 Paul Brook <paul@codesourcery.com>
222 Daniel Jacobowitz <dan@codesourcery.com>
223
224 * arm.h (ARM_EXT_V6_DSP): Define.
225 (ARM_AEXT_V6T2, ARM_AEXT_NOTM): Include ARM_EXT_V6_DSP.
226 (ARM_AEXT_V7EM, ARM_ARCH_V7EM): Define.
227
0d734b5d
DD
2282009-11-04 DJ Delorie <dj@redhat.com>
229
230 * rx.h (rx_decode_opcode) (mvtipl): Add.
231 (mvtcp, mvfcp, opecp): Remove.
232
62f3b8c8
PB
2332009-11-02 Paul Brook <paul@codesourcery.com>
234
235 * arm.h (FPU_VFP_EXT_V3xD, FPU_VFP_EXT_FP16, FPU_NEON_EXT_FMA,
236 FPU_VFP_EXT_FMA, FPU_VFP_V3xD, FPU_VFP_V4D16, FPU_VFP_V4): Define.
237 (FPU_ARCH_VFP_V3D16_FP16, FPU_ARCH_VFP_V3_FP16, FPU_ARCH_VFP_V3xD,
238 FPU_ARCH_VFP_V3xD_FP16, FPU_ARCH_VFP_V4, FPU_ARCH_VFP_V4D16,
239 FPU_ARCH_NEON_VFP_V4): Define.
240
ac1e9eca
DE
2412009-10-23 Doug Evans <dje@sebabeach.org>
242
243 * cgen-bitset.h: Delete, moved to ../cgen/bitset.h.
244 * cgen.h: Update. Improve multi-inclusion macro name.
245
9fe54b1c
PB
2462009-10-02 Peter Bergner <bergner@vnet.ibm.com>
247
248 * ppc.h (PPC_OPCODE_476): Define.
249
634b50f2
PB
2502009-10-01 Peter Bergner <bergner@vnet.ibm.com>
251
252 * ppc.h (PPC_OPCODE_A2): Rename from PPC_OPCODE_PPCA2.
253
c7927a3c
NC
2542009-09-29 DJ Delorie <dj@redhat.com>
255
256 * rx.h: New file.
257
b961e85b
AM
2582009-09-22 Peter Bergner <bergner@vnet.ibm.com>
259
260 * ppc.h (ppc_cpu_t): Typedef to uint64_t.
261
e0d602ec
BE
2622009-09-21 Ben Elliston <bje@au.ibm.com>
263
264 * ppc.h (PPC_OPCODE_PPCA2): New.
265
96d56e9f
NC
2662009-09-05 Martin Thuresson <martin@mtme.org>
267
268 * ia64.h (struct ia64_operand): Renamed member class to op_class.
269
d3ce72d0
NC
2702009-08-29 Martin Thuresson <martin@mtme.org>
271
272 * tic30.h (template): Rename type template to
273 insn_template. Updated code to use new name.
274 * tic54x.h (template): Rename type template to
275 insn_template.
276
824b28db
NH
2772009-08-20 Nick Hudson <nick.hudson@gmx.co.uk>
278
279 * hppa.h (pa_opcodes): Add a pa10 bb without FLAG_STRICT.
280
f865a31d
AG
2812009-06-11 Anthony Green <green@moxielogic.com>
282
283 * moxie.h (MOXIE_F3_PCREL): Define.
284 (moxie_form3_opc_info): Grow.
285
0e7c7f11
AG
2862009-06-06 Anthony Green <green@moxielogic.com>
287
288 * moxie.h (MOXIE_F1_M): Define.
289
20135e4c
NC
2902009-04-15 Anthony Green <green@moxielogic.com>
291
292 * moxie.h: Created.
293
bcb012d3
DD
2942009-04-06 DJ Delorie <dj@redhat.com>
295
296 * h8300.h: Add relaxation attributes to MOVA opcodes.
297
69fe9ce5
AM
2982009-03-10 Alan Modra <amodra@bigpond.net.au>
299
300 * ppc.h (ppc_parse_cpu): Declare.
301
c3b7224a
NC
3022009-03-02 Qinwei <qinwei@sunnorth.com.cn>
303
304 * score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
305 and _IMM11 for mbitclr and mbitset.
306 * score-datadep.h: Update dependency information.
307
066be9f7
PB
3082009-02-26 Peter Bergner <bergner@vnet.ibm.com>
309
310 * ppc.h (PPC_OPCODE_POWER7): New.
311
fedc618e
DE
3122009-02-06 Doug Evans <dje@google.com>
313
314 * i386.h: Add comment regarding sse* insns and prefixes.
315
52b6b6b9
JM
3162009-02-03 Sandip Matte <sandip@rmicorp.com>
317
318 * mips.h (INSN_XLR): Define.
319 (INSN_CHIP_MASK): Update.
320 (CPU_XLR): Define.
321 (OPCODE_IS_MEMBER): Update.
322 (M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
323
35669430
DE
3242009-01-28 Doug Evans <dje@google.com>
325
326 * opcode/i386.h: Add multiple inclusion protection.
327 (EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
328 (EDI_REG_NUM): New macros.
329 (MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
330 (SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
1d801e5f 331 (REX_PREFIX_P): New macro.
35669430 332
1cb0a767
PB
3332009-01-09 Peter Bergner <bergner@vnet.ibm.com>
334
335 * ppc.h (struct powerpc_opcode): New field "deprecated".
336 (PPC_OPCODE_NOPOWER4): Delete.
337
3aa3176b
TS
3382008-11-28 Joshua Kinard <kumba@gentoo.org>
339
340 * mips.h: Define CPU_R14000, CPU_R16000.
341 (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
342
8e79c3df
CM
3432008-11-18 Catherine Moore <clm@codesourcery.com>
344
345 * arm.h (FPU_NEON_FP16): New.
346 (FPU_ARCH_NEON_FP16): New.
347
de9a3e51
CF
3482008-11-06 Chao-ying Fu <fu@mips.com>
349
350 * mips.h: Doucument '1' for 5-bit sync type.
351
1ca35711
L
3522008-08-28 H.J. Lu <hongjiu.lu@intel.com>
353
354 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
355 IA64_RS_CR.
356
9b4e5766
PB
3572008-08-01 Peter Bergner <bergner@vnet.ibm.com>
358
359 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
360
081ba1b3
AM
3612008-07-30 Michael J. Eager <eager@eagercon.com>
362
363 * ppc.h (PPC_OPCODE_405): Define.
364 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
365
fa452fa6
PB
3662008-06-13 Peter Bergner <bergner@vnet.ibm.com>
367
368 * ppc.h (ppc_cpu_t): New typedef.
369 (struct powerpc_opcode <flags>): Use it.
370 (struct powerpc_operand <insert, extract>): Likewise.
371 (struct powerpc_macro <flags>): Likewise.
372
bb35fb24
NC
3732008-06-12 Adam Nemet <anemet@caviumnetworks.com>
374
375 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
376 Update comment before MIPS16 field descriptors to mention MIPS16.
377 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
378 BBIT.
379 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
380 New bit masks and shift counts for cins and exts.
381
dd3cbb7e
NC
382 * mips.h: Document new field descriptors +Q.
383 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
384
d0799671
AN
3852008-04-28 Adam Nemet <anemet@caviumnetworks.com>
386
387 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
388 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
389
19a6653c
AM
3902008-04-14 Edmar Wienskoski <edmar@freescale.com>
391
392 * ppc.h: (PPC_OPCODE_E500MC): New.
393
c0f3af97
L
3942008-04-03 H.J. Lu <hongjiu.lu@intel.com>
395
396 * i386.h (MAX_OPERANDS): Set to 5.
397 (MAX_MNEM_SIZE): Changed to 20.
398
e210c36b
NC
3992008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
400
401 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
402
b1cc4aeb
PB
4032008-03-09 Paul Brook <paul@codesourcery.com>
404
405 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
406
7e806470
PB
4072008-03-04 Paul Brook <paul@codesourcery.com>
408
409 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
410 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
411 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
412
7b2185f9 4132008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
414 Nick Clifton <nickc@redhat.com>
415
416 PR 3134
417 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
418 with a 32-bit displacement but without the top bit of the 4th byte
e4e42b45 419 set.
af7329f0 420
796d5313
NC
4212008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
422
423 * cr16.h (cr16_num_optab): Declared.
424
d669d37f
NC
4252008-02-14 Hakan Ardo <hakan@debian.org>
426
427 PR gas/2626
428 * avr.h (AVR_ISA_2xxe): Define.
429
e6429699
AN
4302008-02-04 Adam Nemet <anemet@caviumnetworks.com>
431
432 * mips.h: Update copyright.
433 (INSN_CHIP_MASK): New macro.
434 (INSN_OCTEON): New macro.
435 (CPU_OCTEON): New macro.
436 (OPCODE_IS_MEMBER): Handle Octeon instructions.
437
e210c36b
NC
4382008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
439
440 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
441
4422008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
443
444 * avr.h (AVR_ISA_USB162): Add new opcode set.
445 (AVR_ISA_AVR3): Likewise.
446
350cc38d
MS
4472007-11-29 Mark Shinwell <shinwell@codesourcery.com>
448
449 * mips.h (INSN_LOONGSON_2E): New.
450 (INSN_LOONGSON_2F): New.
451 (CPU_LOONGSON_2E): New.
452 (CPU_LOONGSON_2F): New.
453 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
454
56950294
MS
4552007-11-29 Mark Shinwell <shinwell@codesourcery.com>
456
457 * mips.h (INSN_ISA*): Redefine certain values as an
458 enumeration. Update comments.
459 (mips_isa_table): New.
460 (ISA_MIPS*): Redefine to match enumeration.
461 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
462 values.
463
c3d65c1c
BE
4642007-08-08 Ben Elliston <bje@au.ibm.com>
465
466 * ppc.h (PPC_OPCODE_PPCPS): New.
467
0fdaa005
L
4682007-07-03 Nathan Sidwell <nathan@codesourcery.com>
469
470 * m68k.h: Document j K & E.
471
4722007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
473
474 * cr16.h: New file for CR16 target.
475
3896c469
AM
4762007-05-02 Alan Modra <amodra@bigpond.net.au>
477
478 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
479
9a2e615a
NS
4802007-04-23 Nathan Sidwell <nathan@codesourcery.com>
481
482 * m68k.h (mcfisa_c): New.
483 (mcfusp, mcf_mask): Adjust.
484
b84bf58a
AM
4852007-04-20 Alan Modra <amodra@bigpond.net.au>
486
487 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
488 (num_powerpc_operands): Declare.
489 (PPC_OPERAND_SIGNED et al): Redefine as hex.
490 (PPC_OPERAND_PLUS1): Define.
491
831480e9 4922007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
493
494 * i386.h (REX_MODE64): Renamed to ...
495 (REX_W): This.
496 (REX_EXTX): Renamed to ...
497 (REX_R): This.
498 (REX_EXTY): Renamed to ...
499 (REX_X): This.
500 (REX_EXTZ): Renamed to ...
501 (REX_B): This.
502
0b1cf022
L
5032007-03-15 H.J. Lu <hongjiu.lu@intel.com>
504
505 * i386.h: Add entries from config/tc-i386.h and move tables
506 to opcodes/i386-opc.h.
507
d796c0ad
L
5082007-03-13 H.J. Lu <hongjiu.lu@intel.com>
509
510 * i386.h (FloatDR): Removed.
511 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
512
30ac7323
AM
5132007-03-01 Alan Modra <amodra@bigpond.net.au>
514
515 * spu-insns.h: Add soma double-float insns.
516
8b082fb1 5172007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 518 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
519
520 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
521 (INSN_DSPR2): Add flag for DSP R2 instructions.
522 (M_BALIGN): New macro.
523
4eed87de
AM
5242007-02-14 Alan Modra <amodra@bigpond.net.au>
525
526 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
527 and Seg3ShortFrom with Shortform.
528
fda592e8
L
5292007-02-11 H.J. Lu <hongjiu.lu@intel.com>
530
531 PR gas/4027
532 * i386.h (i386_optab): Put the real "test" before the pseudo
533 one.
534
3bdcfdf4
KH
5352007-01-08 Kazu Hirata <kazu@codesourcery.com>
536
537 * m68k.h (m68010up): OR fido_a.
538
9840d27e
KH
5392006-12-25 Kazu Hirata <kazu@codesourcery.com>
540
541 * m68k.h (fido_a): New.
542
c629cdac
KH
5432006-12-24 Kazu Hirata <kazu@codesourcery.com>
544
545 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
546 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
547 values.
548
b7d9ef37
L
5492006-11-08 H.J. Lu <hongjiu.lu@intel.com>
550
551 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
552
b138abaa
NC
5532006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
554
555 * score-inst.h (enum score_insn_type): Add Insn_internal.
556
e9f53129
AM
5572006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
558 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
559 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
560 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
561 Alan Modra <amodra@bigpond.net.au>
562
563 * spu-insns.h: New file.
564 * spu.h: New file.
565
ede602d7
AM
5662006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
567
568 * ppc.h (PPC_OPCODE_CELL): Define.
e4e42b45 569
7918206c
MM
5702006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
571
e4e42b45 572 * i386.h : Modify opcode to support for the change in POPCNT opcode
7918206c
MM
573 in amdfam10 architecture.
574
ef05d495
L
5752006-09-28 H.J. Lu <hongjiu.lu@intel.com>
576
577 * i386.h: Replace CpuMNI with CpuSSSE3.
578
2d447fca
JM
5792006-09-26 Mark Shinwell <shinwell@codesourcery.com>
580 Joseph Myers <joseph@codesourcery.com>
581 Ian Lance Taylor <ian@wasabisystems.com>
582 Ben Elliston <bje@wasabisystems.com>
583
584 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
585
1c0d3aa6
NC
5862006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
587
588 * score-datadep.h: New file.
589 * score-inst.h: New file.
590
c2f0420e
L
5912006-07-14 H.J. Lu <hongjiu.lu@intel.com>
592
593 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
594 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
595 movdq2q and movq2dq.
596
050dfa73
MM
5972006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
598 Michael Meissner <michael.meissner@amd.com>
599
600 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
601
15965411
L
6022006-06-12 H.J. Lu <hongjiu.lu@intel.com>
603
604 * i386.h (i386_optab): Add "nop" with memory reference.
605
46e883c5
L
6062006-06-12 H.J. Lu <hongjiu.lu@intel.com>
607
608 * i386.h (i386_optab): Update comment for 64bit NOP.
609
9622b051
AM
6102006-06-06 Ben Elliston <bje@au.ibm.com>
611 Anton Blanchard <anton@samba.org>
612
613 * ppc.h (PPC_OPCODE_POWER6): Define.
614 Adjust whitespace.
615
a9e24354
TS
6162006-06-05 Thiemo Seufer <ths@mips.com>
617
e4e42b45 618 * mips.h: Improve description of MT flags.
a9e24354 619
a596001e
RS
6202006-05-25 Richard Sandiford <richard@codesourcery.com>
621
622 * m68k.h (mcf_mask): Define.
623
d43b4baf
TS
6242006-05-05 Thiemo Seufer <ths@mips.com>
625 David Ung <davidu@mips.com>
626
627 * mips.h (enum): Add macro M_CACHE_AB.
628
39a7806d
TS
6292006-05-04 Thiemo Seufer <ths@mips.com>
630 Nigel Stephens <nigel@mips.com>
631 David Ung <davidu@mips.com>
632
633 * mips.h: Add INSN_SMARTMIPS define.
634
9bcd4f99
TS
6352006-04-30 Thiemo Seufer <ths@mips.com>
636 David Ung <davidu@mips.com>
637
638 * mips.h: Defines udi bits and masks. Add description of
639 characters which may appear in the args field of udi
640 instructions.
641
ef0ee844
TS
6422006-04-26 Thiemo Seufer <ths@networkno.de>
643
644 * mips.h: Improve comments describing the bitfield instruction
645 fields.
646
f7675147
L
6472006-04-26 Julian Brown <julian@codesourcery.com>
648
649 * arm.h (FPU_VFP_EXT_V3): Define constant.
650 (FPU_NEON_EXT_V1): Likewise.
651 (FPU_VFP_HARD): Update.
652 (FPU_VFP_V3): Define macro.
653 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
654
ef0ee844 6552006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
656
657 * avr.h (AVR_ISA_PWMx): New.
658
2da12c60
NS
6592006-03-28 Nathan Sidwell <nathan@codesourcery.com>
660
661 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
662 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
663 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
664 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
665 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
666
0715c387
PB
6672006-03-10 Paul Brook <paul@codesourcery.com>
668
669 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
670
34bdd094
DA
6712006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
672
673 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
674 first. Correct mask of bb "B" opcode.
675
331d2d0d
L
6762006-02-27 H.J. Lu <hongjiu.lu@intel.com>
677
678 * i386.h (i386_optab): Support Intel Merom New Instructions.
679
62b3e311
PB
6802006-02-24 Paul Brook <paul@codesourcery.com>
681
682 * arm.h: Add V7 feature bits.
683
59cf82fe
L
6842006-02-23 H.J. Lu <hongjiu.lu@intel.com>
685
686 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
687
e74cfd16
PB
6882006-01-31 Paul Brook <paul@codesourcery.com>
689 Richard Earnshaw <rearnsha@arm.com>
690
691 * arm.h: Use ARM_CPU_FEATURE.
692 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
693 (arm_feature_set): Change to a structure.
694 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
695 ARM_FEATURE): New macros.
696
5b3f8a92
HPN
6972005-12-07 Hans-Peter Nilsson <hp@axis.com>
698
699 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
700 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
701 (ADD_PC_INCR_OPCODE): Don't define.
702
cb712a9e
L
7032005-12-06 H.J. Lu <hongjiu.lu@intel.com>
704
705 PR gas/1874
706 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
707
0499d65b
TS
7082005-11-14 David Ung <davidu@mips.com>
709
710 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
711 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
712 save/restore encoding of the args field.
713
ea5ca089
DB
7142005-10-28 Dave Brolley <brolley@redhat.com>
715
716 Contribute the following changes:
717 2005-02-16 Dave Brolley <brolley@redhat.com>
718
719 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
720 cgen_isa_mask_* to cgen_bitset_*.
721 * cgen.h: Likewise.
722
16175d96
DB
723 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
724
725 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
726 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
727 (CGEN_CPU_TABLE): Make isas a ponter.
728
729 2003-09-29 Dave Brolley <brolley@redhat.com>
730
731 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
732 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
733 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
734
735 2002-12-13 Dave Brolley <brolley@redhat.com>
736
737 * cgen.h (symcat.h): #include it.
738 (cgen-bitset.h): #include it.
739 (CGEN_ATTR_VALUE_TYPE): Now a union.
740 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
741 (CGEN_ATTR_ENTRY): 'value' now unsigned.
742 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
743 * cgen-bitset.h: New file.
744
3c9b82ba
NC
7452005-09-30 Catherine Moore <clm@cm00re.com>
746
747 * bfin.h: New file.
748
6a2375c6
JB
7492005-10-24 Jan Beulich <jbeulich@novell.com>
750
751 * ia64.h (enum ia64_opnd): Move memory operand out of set of
752 indirect operands.
753
c06a12f8
DA
7542005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
755
756 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
757 Add FLAG_STRICT to pa10 ftest opcode.
758
4d443107
DA
7592005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
760
761 * hppa.h (pa_opcodes): Remove lha entries.
762
f0a3b40f
DA
7632005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
764
765 * hppa.h (FLAG_STRICT): Revise comment.
766 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
767 before corresponding pa11 opcodes. Add strict pa10 register-immediate
768 entries for "fdc".
769
e210c36b
NC
7702005-09-30 Catherine Moore <clm@cm00re.com>
771
772 * bfin.h: New file.
773
1b7e1362
DA
7742005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
775
776 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
777
089b39de
CF
7782005-09-06 Chao-ying Fu <fu@mips.com>
779
780 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
781 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
782 define.
783 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
784 (INSN_ASE_MASK): Update to include INSN_MT.
785 (INSN_MT): New define for MT ASE.
786
93c34b9b
CF
7872005-08-25 Chao-ying Fu <fu@mips.com>
788
789 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
790 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
791 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
792 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
793 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
794 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
795 instructions.
796 (INSN_DSP): New define for DSP ASE.
797
848cf006
AM
7982005-08-18 Alan Modra <amodra@bigpond.net.au>
799
800 * a29k.h: Delete.
801
36ae0db3
DJ
8022005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
803
804 * ppc.h (PPC_OPCODE_E300): Define.
805
8c929562
MS
8062005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
807
808 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
809
f7b8cccc
DA
8102005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
811
812 PR gas/336
813 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
814 and pitlb.
815
8b5328ac
JB
8162005-07-27 Jan Beulich <jbeulich@novell.com>
817
818 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
819 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
820 Add movq-s as 64-bit variants of movd-s.
821
f417d200
DA
8222005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
823
18b3bdfc
DA
824 * hppa.h: Fix punctuation in comment.
825
f417d200
DA
826 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
827 implicit space-register addressing. Set space-register bits on opcodes
828 using implicit space-register addressing. Add various missing pa20
829 long-immediate opcodes. Remove various opcodes using implicit 3-bit
830 space-register addressing. Use "fE" instead of "fe" in various
831 fstw opcodes.
832
9a145ce6
JB
8332005-07-18 Jan Beulich <jbeulich@novell.com>
834
835 * i386.h (i386_optab): Operands of aam and aad are unsigned.
836
90700ea2
L
8372007-07-15 H.J. Lu <hongjiu.lu@intel.com>
838
839 * i386.h (i386_optab): Support Intel VMX Instructions.
840
48f130a8
DA
8412005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
842
843 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
844
30123838
JB
8452005-07-05 Jan Beulich <jbeulich@novell.com>
846
847 * i386.h (i386_optab): Add new insns.
848
47b0e7ad
NC
8492005-07-01 Nick Clifton <nickc@redhat.com>
850
851 * sparc.h: Add typedefs to structure declarations.
852
b300c311
L
8532005-06-20 H.J. Lu <hongjiu.lu@intel.com>
854
855 PR 1013
856 * i386.h (i386_optab): Update comments for 64bit addressing on
857 mov. Allow 64bit addressing for mov and movq.
858
2db495be
DA
8592005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
860
861 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
862 respectively, in various floating-point load and store patterns.
863
caa05036
DA
8642005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
865
866 * hppa.h (FLAG_STRICT): Correct comment.
867 (pa_opcodes): Update load and store entries to allow both PA 1.X and
868 PA 2.0 mneumonics when equivalent. Entries with cache control
869 completers now require PA 1.1. Adjust whitespace.
870
f4411256
AM
8712005-05-19 Anton Blanchard <anton@samba.org>
872
873 * ppc.h (PPC_OPCODE_POWER5): Define.
874
e172dbf8
NC
8752005-05-10 Nick Clifton <nickc@redhat.com>
876
877 * Update the address and phone number of the FSF organization in
878 the GPL notices in the following files:
879 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
880 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
881 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
882 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
883 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
884 tic54x.h, tic80.h, v850.h, vax.h
885
e44823cf
JB
8862005-05-09 Jan Beulich <jbeulich@novell.com>
887
888 * i386.h (i386_optab): Add ht and hnt.
889
791fe849
MK
8902005-04-18 Mark Kettenis <kettenis@gnu.org>
891
892 * i386.h: Insert hyphens into selected VIA PadLock extensions.
893 Add xcrypt-ctr. Provide aliases without hyphens.
894
faa7ef87
L
8952005-04-13 H.J. Lu <hongjiu.lu@intel.com>
896
a63027e5
L
897 Moved from ../ChangeLog
898
faa7ef87
L
899 2005-04-12 Paul Brook <paul@codesourcery.com>
900 * m88k.h: Rename psr macros to avoid conflicts.
901
902 2005-03-12 Zack Weinberg <zack@codesourcery.com>
903 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
904 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
905 and ARM_ARCH_V6ZKT2.
906
907 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
908 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
909 Remove redundant instruction types.
910 (struct argument): X_op - new field.
911 (struct cst4_entry): Remove.
912 (no_op_insn): Declare.
913
914 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
915 * crx.h (enum argtype): Rename types, remove unused types.
916
917 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
918 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
919 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
920 (enum operand_type): Rearrange operands, edit comments.
921 replace us<N> with ui<N> for unsigned immediate.
922 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
923 displacements (respectively).
924 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
925 (instruction type): Add NO_TYPE_INS.
926 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
927 (operand_entry): New field - 'flags'.
928 (operand flags): New.
929
930 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
931 * crx.h (operand_type): Remove redundant types i3, i4,
932 i5, i8, i12.
933 Add new unsigned immediate types us3, us4, us5, us16.
934
bc4bd9ab
MK
9352005-04-12 Mark Kettenis <kettenis@gnu.org>
936
937 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
938 adjust them accordingly.
939
373ff435
JB
9402005-04-01 Jan Beulich <jbeulich@novell.com>
941
942 * i386.h (i386_optab): Add rdtscp.
943
4cc91dba
L
9442005-03-29 H.J. Lu <hongjiu.lu@intel.com>
945
946 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
947 between memory and segment register. Allow movq for moving between
948 general-purpose register and segment register.
4cc91dba 949
9ae09ff9
JB
9502005-02-09 Jan Beulich <jbeulich@novell.com>
951
952 PR gas/707
953 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
954 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
955 fnstsw.
956
638e7a64
NS
9572006-02-07 Nathan Sidwell <nathan@codesourcery.com>
958
959 * m68k.h (m68008, m68ec030, m68882): Remove.
960 (m68k_mask): New.
961 (cpu_m68k, cpu_cf): New.
962 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
963 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
964
90219bd0
AO
9652005-01-25 Alexandre Oliva <aoliva@redhat.com>
966
967 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
968 * cgen.h (enum cgen_parse_operand_type): Add
969 CGEN_PARSE_OPERAND_SYMBOLIC.
970
239cb185
FF
9712005-01-21 Fred Fish <fnf@specifixinc.com>
972
973 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
974 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
975 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
976
dc9a9f39
FF
9772005-01-19 Fred Fish <fnf@specifixinc.com>
978
979 * mips.h (struct mips_opcode): Add new pinfo2 member.
980 (INSN_ALIAS): New define for opcode table entries that are
981 specific instances of another entry, such as 'move' for an 'or'
982 with a zero operand.
983 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
984 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
985
98e7aba8
ILT
9862004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
987
988 * mips.h (CPU_RM9000): Define.
989 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
990
37edbb65
JB
9912004-11-25 Jan Beulich <jbeulich@novell.com>
992
993 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
994 to/from test registers are illegal in 64-bit mode. Add missing
995 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
996 (previously one had to explicitly encode a rex64 prefix). Re-enable
997 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
998 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
999
10002004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
1001
1002 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
1003 available only with SSE2. Change the MMX additions introduced by SSE
1004 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
1005 instructions by their now designated identifier (since combining i686
1006 and 3DNow! does not really imply 3DNow!A).
1007
f5c7edf4
AM
10082004-11-19 Alan Modra <amodra@bigpond.net.au>
1009
1010 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
1011 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
1012
7499d566
NC
10132004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
1014 Vineet Sharma <vineets@noida.hcltech.com>
1015
1016 * maxq.h: New file: Disassembly information for the maxq port.
1017
bcb9eebe
L
10182004-11-05 H.J. Lu <hongjiu.lu@intel.com>
1019
1020 * i386.h (i386_optab): Put back "movzb".
1021
94bb3d38
HPN
10222004-11-04 Hans-Peter Nilsson <hp@axis.com>
1023
1024 * cris.h (enum cris_insn_version_usage): Tweak formatting and
1025 comments. Remove member cris_ver_sim. Add members
1026 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
1027 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
1028 (struct cris_support_reg, struct cris_cond15): New types.
1029 (cris_conds15): Declare.
1030 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
1031 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
1032 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
1033 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
1034 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
1035 SIZE_FIELD_UNSIGNED.
1036
37edbb65 10372004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
1038
1039 * i386.h (sldx_Suf): Remove.
1040 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
1041 (q_FP): Define, implying no REX64.
1042 (x_FP, sl_FP): Imply FloatMF.
1043 (i386_optab): Split reg and mem forms of moving from segment registers
1044 so that the memory forms can ignore the 16-/32-bit operand size
1045 distinction. Adjust a few others for Intel mode. Remove *FP uses from
1046 all non-floating-point instructions. Unite 32- and 64-bit forms of
1047 movsx, movzx, and movd. Adjust floating point operations for the above
1048 changes to the *FP macros. Add DefaultSize to floating point control
1049 insns operating on larger memory ranges. Remove left over comments
1050 hinting at certain insns being Intel-syntax ones where the ones
1051 actually meant are already gone.
1052
48c9f030
NC
10532004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
1054
1055 * crx.h: Add COPS_REG_INS - Coprocessor Special register
1056 instruction type.
1057
0dd132b6
NC
10582004-09-30 Paul Brook <paul@codesourcery.com>
1059
1060 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
1061 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
1062
23794b24
MM
10632004-09-11 Theodore A. Roth <troth@openavr.org>
1064
1065 * avr.h: Add support for
1066 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
1067
2a309db0
AM
10682004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
1069
1070 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
1071
b18c562e
NC
10722004-08-24 Dmitry Diky <diwil@spec.ru>
1073
1074 * msp430.h (msp430_opc): Add new instructions.
1075 (msp430_rcodes): Declare new instructions.
1076 (msp430_hcodes): Likewise..
1077
45d313cd
NC
10782004-08-13 Nick Clifton <nickc@redhat.com>
1079
1080 PR/301
1081 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
1082 processors.
1083
30d1c836
ML
10842004-08-30 Michal Ludvig <mludvig@suse.cz>
1085
1086 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
1087
9a45f1c2
L
10882004-07-22 H.J. Lu <hongjiu.lu@intel.com>
1089
1090 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
1091
543613e9
NC
10922004-07-21 Jan Beulich <jbeulich@novell.com>
1093
1094 * i386.h: Adjust instruction descriptions to better match the
1095 specification.
1096
b781e558
RE
10972004-07-16 Richard Earnshaw <rearnsha@arm.com>
1098
1099 * arm.h: Remove all old content. Replace with architecture defines
1100 from gas/config/tc-arm.c.
1101
8577e690
AS
11022004-07-09 Andreas Schwab <schwab@suse.de>
1103
1104 * m68k.h: Fix comment.
1105
1fe1f39c
NC
11062004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
1107
1108 * crx.h: New file.
1109
1d9f512f
AM
11102004-06-24 Alan Modra <amodra@bigpond.net.au>
1111
1112 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
1113
be8c092b
NC
11142004-05-24 Peter Barada <peter@the-baradas.com>
1115
1116 * m68k.h: Add 'size' to m68k_opcode.
1117
6b6e92f4
NC
11182004-05-05 Peter Barada <peter@the-baradas.com>
1119
1120 * m68k.h: Switch from ColdFire chip name to core variant.
1121
11222004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
1123
1124 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
1125 descriptions for new EMAC cases.
1126 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
1127 handle Motorola MAC syntax.
1128 Allow disassembly of ColdFire V4e object files.
1129
fdd12ef3
AM
11302004-03-16 Alan Modra <amodra@bigpond.net.au>
1131
1132 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
1133
3922a64c
L
11342004-03-12 Jakub Jelinek <jakub@redhat.com>
1135
1136 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
1137
1f45d988
ML
11382004-03-12 Michal Ludvig <mludvig@suse.cz>
1139
1140 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
1141
0f10071e
ML
11422004-03-12 Michal Ludvig <mludvig@suse.cz>
1143
1144 * i386.h (i386_optab): Added xstore/xcrypt insns.
1145
3255318a
NC
11462004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
1147
1148 * h8300.h (32bit ldc/stc): Add relaxing support.
1149
ca9a79a1 11502004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 1151
ca9a79a1
NC
1152 * h8300.h (BITOP): Pass MEMRELAX flag.
1153
875a0b14
NC
11542004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
1155
1156 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
1157 except for the H8S.
252b5132 1158
c9e214e5 1159For older changes see ChangeLog-9103
252b5132
RH
1160\f
1161Local Variables:
c9e214e5
AM
1162mode: change-log
1163left-margin: 8
1164fill-column: 74
252b5132
RH
1165version-control: never
1166End:
This page took 0.49067 seconds and 4 git commands to generate.