2009-11-02 Paul Brook <paul@codesourcery.com>
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
62f3b8c8
PB
12009-11-02 Paul Brook <paul@codesourcery.com>
2
3 * arm.h (FPU_VFP_EXT_V3xD, FPU_VFP_EXT_FP16, FPU_NEON_EXT_FMA,
4 FPU_VFP_EXT_FMA, FPU_VFP_V3xD, FPU_VFP_V4D16, FPU_VFP_V4): Define.
5 (FPU_ARCH_VFP_V3D16_FP16, FPU_ARCH_VFP_V3_FP16, FPU_ARCH_VFP_V3xD,
6 FPU_ARCH_VFP_V3xD_FP16, FPU_ARCH_VFP_V4, FPU_ARCH_VFP_V4D16,
7 FPU_ARCH_NEON_VFP_V4): Define.
8
ac1e9eca
DE
92009-10-23 Doug Evans <dje@sebabeach.org>
10
11 * cgen-bitset.h: Delete, moved to ../cgen/bitset.h.
12 * cgen.h: Update. Improve multi-inclusion macro name.
13
9fe54b1c
PB
142009-10-02 Peter Bergner <bergner@vnet.ibm.com>
15
16 * ppc.h (PPC_OPCODE_476): Define.
17
634b50f2
PB
182009-10-01 Peter Bergner <bergner@vnet.ibm.com>
19
20 * ppc.h (PPC_OPCODE_A2): Rename from PPC_OPCODE_PPCA2.
21
c7927a3c
NC
222009-09-29 DJ Delorie <dj@redhat.com>
23
24 * rx.h: New file.
25
b961e85b
AM
262009-09-22 Peter Bergner <bergner@vnet.ibm.com>
27
28 * ppc.h (ppc_cpu_t): Typedef to uint64_t.
29
e0d602ec
BE
302009-09-21 Ben Elliston <bje@au.ibm.com>
31
32 * ppc.h (PPC_OPCODE_PPCA2): New.
33
96d56e9f
NC
342009-09-05 Martin Thuresson <martin@mtme.org>
35
36 * ia64.h (struct ia64_operand): Renamed member class to op_class.
37
d3ce72d0
NC
382009-08-29 Martin Thuresson <martin@mtme.org>
39
40 * tic30.h (template): Rename type template to
41 insn_template. Updated code to use new name.
42 * tic54x.h (template): Rename type template to
43 insn_template.
44
824b28db
NH
452009-08-20 Nick Hudson <nick.hudson@gmx.co.uk>
46
47 * hppa.h (pa_opcodes): Add a pa10 bb without FLAG_STRICT.
48
f865a31d
AG
492009-06-11 Anthony Green <green@moxielogic.com>
50
51 * moxie.h (MOXIE_F3_PCREL): Define.
52 (moxie_form3_opc_info): Grow.
53
0e7c7f11
AG
542009-06-06 Anthony Green <green@moxielogic.com>
55
56 * moxie.h (MOXIE_F1_M): Define.
57
20135e4c
NC
582009-04-15 Anthony Green <green@moxielogic.com>
59
60 * moxie.h: Created.
61
bcb012d3
DD
622009-04-06 DJ Delorie <dj@redhat.com>
63
64 * h8300.h: Add relaxation attributes to MOVA opcodes.
65
69fe9ce5
AM
662009-03-10 Alan Modra <amodra@bigpond.net.au>
67
68 * ppc.h (ppc_parse_cpu): Declare.
69
c3b7224a
NC
702009-03-02 Qinwei <qinwei@sunnorth.com.cn>
71
72 * score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
73 and _IMM11 for mbitclr and mbitset.
74 * score-datadep.h: Update dependency information.
75
066be9f7
PB
762009-02-26 Peter Bergner <bergner@vnet.ibm.com>
77
78 * ppc.h (PPC_OPCODE_POWER7): New.
79
fedc618e
DE
802009-02-06 Doug Evans <dje@google.com>
81
82 * i386.h: Add comment regarding sse* insns and prefixes.
83
52b6b6b9
JM
842009-02-03 Sandip Matte <sandip@rmicorp.com>
85
86 * mips.h (INSN_XLR): Define.
87 (INSN_CHIP_MASK): Update.
88 (CPU_XLR): Define.
89 (OPCODE_IS_MEMBER): Update.
90 (M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
91
35669430
DE
922009-01-28 Doug Evans <dje@google.com>
93
94 * opcode/i386.h: Add multiple inclusion protection.
95 (EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
96 (EDI_REG_NUM): New macros.
97 (MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
98 (SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
1d801e5f 99 (REX_PREFIX_P): New macro.
35669430 100
1cb0a767
PB
1012009-01-09 Peter Bergner <bergner@vnet.ibm.com>
102
103 * ppc.h (struct powerpc_opcode): New field "deprecated".
104 (PPC_OPCODE_NOPOWER4): Delete.
105
3aa3176b
TS
1062008-11-28 Joshua Kinard <kumba@gentoo.org>
107
108 * mips.h: Define CPU_R14000, CPU_R16000.
109 (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
110
8e79c3df
CM
1112008-11-18 Catherine Moore <clm@codesourcery.com>
112
113 * arm.h (FPU_NEON_FP16): New.
114 (FPU_ARCH_NEON_FP16): New.
115
de9a3e51
CF
1162008-11-06 Chao-ying Fu <fu@mips.com>
117
118 * mips.h: Doucument '1' for 5-bit sync type.
119
1ca35711
L
1202008-08-28 H.J. Lu <hongjiu.lu@intel.com>
121
122 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
123 IA64_RS_CR.
124
9b4e5766
PB
1252008-08-01 Peter Bergner <bergner@vnet.ibm.com>
126
127 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
128
081ba1b3
AM
1292008-07-30 Michael J. Eager <eager@eagercon.com>
130
131 * ppc.h (PPC_OPCODE_405): Define.
132 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
133
fa452fa6
PB
1342008-06-13 Peter Bergner <bergner@vnet.ibm.com>
135
136 * ppc.h (ppc_cpu_t): New typedef.
137 (struct powerpc_opcode <flags>): Use it.
138 (struct powerpc_operand <insert, extract>): Likewise.
139 (struct powerpc_macro <flags>): Likewise.
140
bb35fb24
NC
1412008-06-12 Adam Nemet <anemet@caviumnetworks.com>
142
143 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
144 Update comment before MIPS16 field descriptors to mention MIPS16.
145 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
146 BBIT.
147 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
148 New bit masks and shift counts for cins and exts.
149
dd3cbb7e
NC
150 * mips.h: Document new field descriptors +Q.
151 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
152
d0799671
AN
1532008-04-28 Adam Nemet <anemet@caviumnetworks.com>
154
155 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
156 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
157
19a6653c
AM
1582008-04-14 Edmar Wienskoski <edmar@freescale.com>
159
160 * ppc.h: (PPC_OPCODE_E500MC): New.
161
c0f3af97
L
1622008-04-03 H.J. Lu <hongjiu.lu@intel.com>
163
164 * i386.h (MAX_OPERANDS): Set to 5.
165 (MAX_MNEM_SIZE): Changed to 20.
166
e210c36b
NC
1672008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
168
169 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
170
b1cc4aeb
PB
1712008-03-09 Paul Brook <paul@codesourcery.com>
172
173 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
174
7e806470
PB
1752008-03-04 Paul Brook <paul@codesourcery.com>
176
177 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
178 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
179 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
180
7b2185f9 1812008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
182 Nick Clifton <nickc@redhat.com>
183
184 PR 3134
185 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
186 with a 32-bit displacement but without the top bit of the 4th byte
187 set.
188
796d5313
NC
1892008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
190
191 * cr16.h (cr16_num_optab): Declared.
192
d669d37f
NC
1932008-02-14 Hakan Ardo <hakan@debian.org>
194
195 PR gas/2626
196 * avr.h (AVR_ISA_2xxe): Define.
197
e6429699
AN
1982008-02-04 Adam Nemet <anemet@caviumnetworks.com>
199
200 * mips.h: Update copyright.
201 (INSN_CHIP_MASK): New macro.
202 (INSN_OCTEON): New macro.
203 (CPU_OCTEON): New macro.
204 (OPCODE_IS_MEMBER): Handle Octeon instructions.
205
e210c36b
NC
2062008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
207
208 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
209
2102008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
211
212 * avr.h (AVR_ISA_USB162): Add new opcode set.
213 (AVR_ISA_AVR3): Likewise.
214
350cc38d
MS
2152007-11-29 Mark Shinwell <shinwell@codesourcery.com>
216
217 * mips.h (INSN_LOONGSON_2E): New.
218 (INSN_LOONGSON_2F): New.
219 (CPU_LOONGSON_2E): New.
220 (CPU_LOONGSON_2F): New.
221 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
222
56950294
MS
2232007-11-29 Mark Shinwell <shinwell@codesourcery.com>
224
225 * mips.h (INSN_ISA*): Redefine certain values as an
226 enumeration. Update comments.
227 (mips_isa_table): New.
228 (ISA_MIPS*): Redefine to match enumeration.
229 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
230 values.
231
c3d65c1c
BE
2322007-08-08 Ben Elliston <bje@au.ibm.com>
233
234 * ppc.h (PPC_OPCODE_PPCPS): New.
235
0fdaa005
L
2362007-07-03 Nathan Sidwell <nathan@codesourcery.com>
237
238 * m68k.h: Document j K & E.
239
2402007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
241
242 * cr16.h: New file for CR16 target.
243
3896c469
AM
2442007-05-02 Alan Modra <amodra@bigpond.net.au>
245
246 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
247
9a2e615a
NS
2482007-04-23 Nathan Sidwell <nathan@codesourcery.com>
249
250 * m68k.h (mcfisa_c): New.
251 (mcfusp, mcf_mask): Adjust.
252
b84bf58a
AM
2532007-04-20 Alan Modra <amodra@bigpond.net.au>
254
255 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
256 (num_powerpc_operands): Declare.
257 (PPC_OPERAND_SIGNED et al): Redefine as hex.
258 (PPC_OPERAND_PLUS1): Define.
259
831480e9 2602007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
261
262 * i386.h (REX_MODE64): Renamed to ...
263 (REX_W): This.
264 (REX_EXTX): Renamed to ...
265 (REX_R): This.
266 (REX_EXTY): Renamed to ...
267 (REX_X): This.
268 (REX_EXTZ): Renamed to ...
269 (REX_B): This.
270
0b1cf022
L
2712007-03-15 H.J. Lu <hongjiu.lu@intel.com>
272
273 * i386.h: Add entries from config/tc-i386.h and move tables
274 to opcodes/i386-opc.h.
275
d796c0ad
L
2762007-03-13 H.J. Lu <hongjiu.lu@intel.com>
277
278 * i386.h (FloatDR): Removed.
279 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
280
30ac7323
AM
2812007-03-01 Alan Modra <amodra@bigpond.net.au>
282
283 * spu-insns.h: Add soma double-float insns.
284
8b082fb1 2852007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 286 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
287
288 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
289 (INSN_DSPR2): Add flag for DSP R2 instructions.
290 (M_BALIGN): New macro.
291
4eed87de
AM
2922007-02-14 Alan Modra <amodra@bigpond.net.au>
293
294 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
295 and Seg3ShortFrom with Shortform.
296
fda592e8
L
2972007-02-11 H.J. Lu <hongjiu.lu@intel.com>
298
299 PR gas/4027
300 * i386.h (i386_optab): Put the real "test" before the pseudo
301 one.
302
3bdcfdf4
KH
3032007-01-08 Kazu Hirata <kazu@codesourcery.com>
304
305 * m68k.h (m68010up): OR fido_a.
306
9840d27e
KH
3072006-12-25 Kazu Hirata <kazu@codesourcery.com>
308
309 * m68k.h (fido_a): New.
310
c629cdac
KH
3112006-12-24 Kazu Hirata <kazu@codesourcery.com>
312
313 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
314 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
315 values.
316
b7d9ef37
L
3172006-11-08 H.J. Lu <hongjiu.lu@intel.com>
318
319 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
320
b138abaa
NC
3212006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
322
323 * score-inst.h (enum score_insn_type): Add Insn_internal.
324
e9f53129
AM
3252006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
326 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
327 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
328 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
329 Alan Modra <amodra@bigpond.net.au>
330
331 * spu-insns.h: New file.
332 * spu.h: New file.
333
ede602d7
AM
3342006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
335
336 * ppc.h (PPC_OPCODE_CELL): Define.
337
7918206c
MM
3382006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
339
340 * i386.h : Modify opcode to support for the change in POPCNT opcode
341 in amdfam10 architecture.
342
ef05d495
L
3432006-09-28 H.J. Lu <hongjiu.lu@intel.com>
344
345 * i386.h: Replace CpuMNI with CpuSSSE3.
346
2d447fca
JM
3472006-09-26 Mark Shinwell <shinwell@codesourcery.com>
348 Joseph Myers <joseph@codesourcery.com>
349 Ian Lance Taylor <ian@wasabisystems.com>
350 Ben Elliston <bje@wasabisystems.com>
351
352 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
353
1c0d3aa6
NC
3542006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
355
356 * score-datadep.h: New file.
357 * score-inst.h: New file.
358
c2f0420e
L
3592006-07-14 H.J. Lu <hongjiu.lu@intel.com>
360
361 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
362 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
363 movdq2q and movq2dq.
364
050dfa73
MM
3652006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
366 Michael Meissner <michael.meissner@amd.com>
367
368 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
369
15965411
L
3702006-06-12 H.J. Lu <hongjiu.lu@intel.com>
371
372 * i386.h (i386_optab): Add "nop" with memory reference.
373
46e883c5
L
3742006-06-12 H.J. Lu <hongjiu.lu@intel.com>
375
376 * i386.h (i386_optab): Update comment for 64bit NOP.
377
9622b051
AM
3782006-06-06 Ben Elliston <bje@au.ibm.com>
379 Anton Blanchard <anton@samba.org>
380
381 * ppc.h (PPC_OPCODE_POWER6): Define.
382 Adjust whitespace.
383
a9e24354
TS
3842006-06-05 Thiemo Seufer <ths@mips.com>
385
386 * mips.h: Improve description of MT flags.
387
a596001e
RS
3882006-05-25 Richard Sandiford <richard@codesourcery.com>
389
390 * m68k.h (mcf_mask): Define.
391
d43b4baf
TS
3922006-05-05 Thiemo Seufer <ths@mips.com>
393 David Ung <davidu@mips.com>
394
395 * mips.h (enum): Add macro M_CACHE_AB.
396
39a7806d
TS
3972006-05-04 Thiemo Seufer <ths@mips.com>
398 Nigel Stephens <nigel@mips.com>
399 David Ung <davidu@mips.com>
400
401 * mips.h: Add INSN_SMARTMIPS define.
402
9bcd4f99
TS
4032006-04-30 Thiemo Seufer <ths@mips.com>
404 David Ung <davidu@mips.com>
405
406 * mips.h: Defines udi bits and masks. Add description of
407 characters which may appear in the args field of udi
408 instructions.
409
ef0ee844
TS
4102006-04-26 Thiemo Seufer <ths@networkno.de>
411
412 * mips.h: Improve comments describing the bitfield instruction
413 fields.
414
f7675147
L
4152006-04-26 Julian Brown <julian@codesourcery.com>
416
417 * arm.h (FPU_VFP_EXT_V3): Define constant.
418 (FPU_NEON_EXT_V1): Likewise.
419 (FPU_VFP_HARD): Update.
420 (FPU_VFP_V3): Define macro.
421 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
422
ef0ee844 4232006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
424
425 * avr.h (AVR_ISA_PWMx): New.
426
2da12c60
NS
4272006-03-28 Nathan Sidwell <nathan@codesourcery.com>
428
429 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
430 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
431 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
432 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
433 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
434
0715c387
PB
4352006-03-10 Paul Brook <paul@codesourcery.com>
436
437 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
438
34bdd094
DA
4392006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
440
441 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
442 first. Correct mask of bb "B" opcode.
443
331d2d0d
L
4442006-02-27 H.J. Lu <hongjiu.lu@intel.com>
445
446 * i386.h (i386_optab): Support Intel Merom New Instructions.
447
62b3e311
PB
4482006-02-24 Paul Brook <paul@codesourcery.com>
449
450 * arm.h: Add V7 feature bits.
451
59cf82fe
L
4522006-02-23 H.J. Lu <hongjiu.lu@intel.com>
453
454 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
455
e74cfd16
PB
4562006-01-31 Paul Brook <paul@codesourcery.com>
457 Richard Earnshaw <rearnsha@arm.com>
458
459 * arm.h: Use ARM_CPU_FEATURE.
460 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
461 (arm_feature_set): Change to a structure.
462 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
463 ARM_FEATURE): New macros.
464
5b3f8a92
HPN
4652005-12-07 Hans-Peter Nilsson <hp@axis.com>
466
467 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
468 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
469 (ADD_PC_INCR_OPCODE): Don't define.
470
cb712a9e
L
4712005-12-06 H.J. Lu <hongjiu.lu@intel.com>
472
473 PR gas/1874
474 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
475
0499d65b
TS
4762005-11-14 David Ung <davidu@mips.com>
477
478 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
479 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
480 save/restore encoding of the args field.
481
ea5ca089
DB
4822005-10-28 Dave Brolley <brolley@redhat.com>
483
484 Contribute the following changes:
485 2005-02-16 Dave Brolley <brolley@redhat.com>
486
487 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
488 cgen_isa_mask_* to cgen_bitset_*.
489 * cgen.h: Likewise.
490
16175d96
DB
491 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
492
493 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
494 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
495 (CGEN_CPU_TABLE): Make isas a ponter.
496
497 2003-09-29 Dave Brolley <brolley@redhat.com>
498
499 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
500 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
501 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
502
503 2002-12-13 Dave Brolley <brolley@redhat.com>
504
505 * cgen.h (symcat.h): #include it.
506 (cgen-bitset.h): #include it.
507 (CGEN_ATTR_VALUE_TYPE): Now a union.
508 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
509 (CGEN_ATTR_ENTRY): 'value' now unsigned.
510 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
511 * cgen-bitset.h: New file.
512
3c9b82ba
NC
5132005-09-30 Catherine Moore <clm@cm00re.com>
514
515 * bfin.h: New file.
516
6a2375c6
JB
5172005-10-24 Jan Beulich <jbeulich@novell.com>
518
519 * ia64.h (enum ia64_opnd): Move memory operand out of set of
520 indirect operands.
521
c06a12f8
DA
5222005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
523
524 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
525 Add FLAG_STRICT to pa10 ftest opcode.
526
4d443107
DA
5272005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
528
529 * hppa.h (pa_opcodes): Remove lha entries.
530
f0a3b40f
DA
5312005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
532
533 * hppa.h (FLAG_STRICT): Revise comment.
534 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
535 before corresponding pa11 opcodes. Add strict pa10 register-immediate
536 entries for "fdc".
537
e210c36b
NC
5382005-09-30 Catherine Moore <clm@cm00re.com>
539
540 * bfin.h: New file.
541
1b7e1362
DA
5422005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
543
544 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
545
089b39de
CF
5462005-09-06 Chao-ying Fu <fu@mips.com>
547
548 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
549 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
550 define.
551 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
552 (INSN_ASE_MASK): Update to include INSN_MT.
553 (INSN_MT): New define for MT ASE.
554
93c34b9b
CF
5552005-08-25 Chao-ying Fu <fu@mips.com>
556
557 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
558 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
559 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
560 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
561 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
562 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
563 instructions.
564 (INSN_DSP): New define for DSP ASE.
565
848cf006
AM
5662005-08-18 Alan Modra <amodra@bigpond.net.au>
567
568 * a29k.h: Delete.
569
36ae0db3
DJ
5702005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
571
572 * ppc.h (PPC_OPCODE_E300): Define.
573
8c929562
MS
5742005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
575
576 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
577
f7b8cccc
DA
5782005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
579
580 PR gas/336
581 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
582 and pitlb.
583
8b5328ac
JB
5842005-07-27 Jan Beulich <jbeulich@novell.com>
585
586 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
587 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
588 Add movq-s as 64-bit variants of movd-s.
589
f417d200
DA
5902005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
591
18b3bdfc
DA
592 * hppa.h: Fix punctuation in comment.
593
f417d200
DA
594 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
595 implicit space-register addressing. Set space-register bits on opcodes
596 using implicit space-register addressing. Add various missing pa20
597 long-immediate opcodes. Remove various opcodes using implicit 3-bit
598 space-register addressing. Use "fE" instead of "fe" in various
599 fstw opcodes.
600
9a145ce6
JB
6012005-07-18 Jan Beulich <jbeulich@novell.com>
602
603 * i386.h (i386_optab): Operands of aam and aad are unsigned.
604
90700ea2
L
6052007-07-15 H.J. Lu <hongjiu.lu@intel.com>
606
607 * i386.h (i386_optab): Support Intel VMX Instructions.
608
48f130a8
DA
6092005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
610
611 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
612
30123838
JB
6132005-07-05 Jan Beulich <jbeulich@novell.com>
614
615 * i386.h (i386_optab): Add new insns.
616
47b0e7ad
NC
6172005-07-01 Nick Clifton <nickc@redhat.com>
618
619 * sparc.h: Add typedefs to structure declarations.
620
b300c311
L
6212005-06-20 H.J. Lu <hongjiu.lu@intel.com>
622
623 PR 1013
624 * i386.h (i386_optab): Update comments for 64bit addressing on
625 mov. Allow 64bit addressing for mov and movq.
626
2db495be
DA
6272005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
628
629 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
630 respectively, in various floating-point load and store patterns.
631
caa05036
DA
6322005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
633
634 * hppa.h (FLAG_STRICT): Correct comment.
635 (pa_opcodes): Update load and store entries to allow both PA 1.X and
636 PA 2.0 mneumonics when equivalent. Entries with cache control
637 completers now require PA 1.1. Adjust whitespace.
638
f4411256
AM
6392005-05-19 Anton Blanchard <anton@samba.org>
640
641 * ppc.h (PPC_OPCODE_POWER5): Define.
642
e172dbf8
NC
6432005-05-10 Nick Clifton <nickc@redhat.com>
644
645 * Update the address and phone number of the FSF organization in
646 the GPL notices in the following files:
647 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
648 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
649 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
650 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
651 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
652 tic54x.h, tic80.h, v850.h, vax.h
653
e44823cf
JB
6542005-05-09 Jan Beulich <jbeulich@novell.com>
655
656 * i386.h (i386_optab): Add ht and hnt.
657
791fe849
MK
6582005-04-18 Mark Kettenis <kettenis@gnu.org>
659
660 * i386.h: Insert hyphens into selected VIA PadLock extensions.
661 Add xcrypt-ctr. Provide aliases without hyphens.
662
faa7ef87
L
6632005-04-13 H.J. Lu <hongjiu.lu@intel.com>
664
a63027e5
L
665 Moved from ../ChangeLog
666
faa7ef87
L
667 2005-04-12 Paul Brook <paul@codesourcery.com>
668 * m88k.h: Rename psr macros to avoid conflicts.
669
670 2005-03-12 Zack Weinberg <zack@codesourcery.com>
671 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
672 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
673 and ARM_ARCH_V6ZKT2.
674
675 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
676 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
677 Remove redundant instruction types.
678 (struct argument): X_op - new field.
679 (struct cst4_entry): Remove.
680 (no_op_insn): Declare.
681
682 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
683 * crx.h (enum argtype): Rename types, remove unused types.
684
685 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
686 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
687 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
688 (enum operand_type): Rearrange operands, edit comments.
689 replace us<N> with ui<N> for unsigned immediate.
690 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
691 displacements (respectively).
692 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
693 (instruction type): Add NO_TYPE_INS.
694 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
695 (operand_entry): New field - 'flags'.
696 (operand flags): New.
697
698 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
699 * crx.h (operand_type): Remove redundant types i3, i4,
700 i5, i8, i12.
701 Add new unsigned immediate types us3, us4, us5, us16.
702
bc4bd9ab
MK
7032005-04-12 Mark Kettenis <kettenis@gnu.org>
704
705 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
706 adjust them accordingly.
707
373ff435
JB
7082005-04-01 Jan Beulich <jbeulich@novell.com>
709
710 * i386.h (i386_optab): Add rdtscp.
711
4cc91dba
L
7122005-03-29 H.J. Lu <hongjiu.lu@intel.com>
713
714 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
715 between memory and segment register. Allow movq for moving between
716 general-purpose register and segment register.
4cc91dba 717
9ae09ff9
JB
7182005-02-09 Jan Beulich <jbeulich@novell.com>
719
720 PR gas/707
721 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
722 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
723 fnstsw.
724
638e7a64
NS
7252006-02-07 Nathan Sidwell <nathan@codesourcery.com>
726
727 * m68k.h (m68008, m68ec030, m68882): Remove.
728 (m68k_mask): New.
729 (cpu_m68k, cpu_cf): New.
730 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
731 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
732
90219bd0
AO
7332005-01-25 Alexandre Oliva <aoliva@redhat.com>
734
735 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
736 * cgen.h (enum cgen_parse_operand_type): Add
737 CGEN_PARSE_OPERAND_SYMBOLIC.
738
239cb185
FF
7392005-01-21 Fred Fish <fnf@specifixinc.com>
740
741 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
742 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
743 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
744
dc9a9f39
FF
7452005-01-19 Fred Fish <fnf@specifixinc.com>
746
747 * mips.h (struct mips_opcode): Add new pinfo2 member.
748 (INSN_ALIAS): New define for opcode table entries that are
749 specific instances of another entry, such as 'move' for an 'or'
750 with a zero operand.
751 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
752 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
753
98e7aba8
ILT
7542004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
755
756 * mips.h (CPU_RM9000): Define.
757 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
758
37edbb65
JB
7592004-11-25 Jan Beulich <jbeulich@novell.com>
760
761 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
762 to/from test registers are illegal in 64-bit mode. Add missing
763 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
764 (previously one had to explicitly encode a rex64 prefix). Re-enable
765 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
766 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
767
7682004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
769
770 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
771 available only with SSE2. Change the MMX additions introduced by SSE
772 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
773 instructions by their now designated identifier (since combining i686
774 and 3DNow! does not really imply 3DNow!A).
775
f5c7edf4
AM
7762004-11-19 Alan Modra <amodra@bigpond.net.au>
777
778 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
779 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
780
7499d566
NC
7812004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
782 Vineet Sharma <vineets@noida.hcltech.com>
783
784 * maxq.h: New file: Disassembly information for the maxq port.
785
bcb9eebe
L
7862004-11-05 H.J. Lu <hongjiu.lu@intel.com>
787
788 * i386.h (i386_optab): Put back "movzb".
789
94bb3d38
HPN
7902004-11-04 Hans-Peter Nilsson <hp@axis.com>
791
792 * cris.h (enum cris_insn_version_usage): Tweak formatting and
793 comments. Remove member cris_ver_sim. Add members
794 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
795 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
796 (struct cris_support_reg, struct cris_cond15): New types.
797 (cris_conds15): Declare.
798 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
799 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
800 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
801 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
802 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
803 SIZE_FIELD_UNSIGNED.
804
37edbb65 8052004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
806
807 * i386.h (sldx_Suf): Remove.
808 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
809 (q_FP): Define, implying no REX64.
810 (x_FP, sl_FP): Imply FloatMF.
811 (i386_optab): Split reg and mem forms of moving from segment registers
812 so that the memory forms can ignore the 16-/32-bit operand size
813 distinction. Adjust a few others for Intel mode. Remove *FP uses from
814 all non-floating-point instructions. Unite 32- and 64-bit forms of
815 movsx, movzx, and movd. Adjust floating point operations for the above
816 changes to the *FP macros. Add DefaultSize to floating point control
817 insns operating on larger memory ranges. Remove left over comments
818 hinting at certain insns being Intel-syntax ones where the ones
819 actually meant are already gone.
820
48c9f030
NC
8212004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
822
823 * crx.h: Add COPS_REG_INS - Coprocessor Special register
824 instruction type.
825
0dd132b6
NC
8262004-09-30 Paul Brook <paul@codesourcery.com>
827
828 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
829 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
830
23794b24
MM
8312004-09-11 Theodore A. Roth <troth@openavr.org>
832
833 * avr.h: Add support for
834 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
835
2a309db0
AM
8362004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
837
838 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
839
b18c562e
NC
8402004-08-24 Dmitry Diky <diwil@spec.ru>
841
842 * msp430.h (msp430_opc): Add new instructions.
843 (msp430_rcodes): Declare new instructions.
844 (msp430_hcodes): Likewise..
845
45d313cd
NC
8462004-08-13 Nick Clifton <nickc@redhat.com>
847
848 PR/301
849 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
850 processors.
851
30d1c836
ML
8522004-08-30 Michal Ludvig <mludvig@suse.cz>
853
854 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
855
9a45f1c2
L
8562004-07-22 H.J. Lu <hongjiu.lu@intel.com>
857
858 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
859
543613e9
NC
8602004-07-21 Jan Beulich <jbeulich@novell.com>
861
862 * i386.h: Adjust instruction descriptions to better match the
863 specification.
864
b781e558
RE
8652004-07-16 Richard Earnshaw <rearnsha@arm.com>
866
867 * arm.h: Remove all old content. Replace with architecture defines
868 from gas/config/tc-arm.c.
869
8577e690
AS
8702004-07-09 Andreas Schwab <schwab@suse.de>
871
872 * m68k.h: Fix comment.
873
1fe1f39c
NC
8742004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
875
876 * crx.h: New file.
877
1d9f512f
AM
8782004-06-24 Alan Modra <amodra@bigpond.net.au>
879
880 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
881
be8c092b
NC
8822004-05-24 Peter Barada <peter@the-baradas.com>
883
884 * m68k.h: Add 'size' to m68k_opcode.
885
6b6e92f4
NC
8862004-05-05 Peter Barada <peter@the-baradas.com>
887
888 * m68k.h: Switch from ColdFire chip name to core variant.
889
8902004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
891
892 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
893 descriptions for new EMAC cases.
894 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
895 handle Motorola MAC syntax.
896 Allow disassembly of ColdFire V4e object files.
897
fdd12ef3
AM
8982004-03-16 Alan Modra <amodra@bigpond.net.au>
899
900 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
901
3922a64c
L
9022004-03-12 Jakub Jelinek <jakub@redhat.com>
903
904 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
905
1f45d988
ML
9062004-03-12 Michal Ludvig <mludvig@suse.cz>
907
908 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
909
0f10071e
ML
9102004-03-12 Michal Ludvig <mludvig@suse.cz>
911
912 * i386.h (i386_optab): Added xstore/xcrypt insns.
913
3255318a
NC
9142004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
915
916 * h8300.h (32bit ldc/stc): Add relaxing support.
917
ca9a79a1 9182004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 919
ca9a79a1
NC
920 * h8300.h (BITOP): Pass MEMRELAX flag.
921
875a0b14
NC
9222004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
923
924 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
925 except for the H8S.
252b5132 926
c9e214e5 927For older changes see ChangeLog-9103
252b5132
RH
928\f
929Local Variables:
c9e214e5
AM
930mode: change-log
931left-margin: 8
932fill-column: 74
252b5132
RH
933version-control: never
934End:
This page took 0.447656 seconds and 4 git commands to generate.