Add support for Score7 architecture.
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
c3b7224a
NC
12009-03-02 Qinwei <qinwei@sunnorth.com.cn>
2
3 * score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
4 and _IMM11 for mbitclr and mbitset.
5 * score-datadep.h: Update dependency information.
6
066be9f7
PB
72009-02-26 Peter Bergner <bergner@vnet.ibm.com>
8
9 * ppc.h (PPC_OPCODE_POWER7): New.
10
fedc618e
DE
112009-02-06 Doug Evans <dje@google.com>
12
13 * i386.h: Add comment regarding sse* insns and prefixes.
14
52b6b6b9
JM
152009-02-03 Sandip Matte <sandip@rmicorp.com>
16
17 * mips.h (INSN_XLR): Define.
18 (INSN_CHIP_MASK): Update.
19 (CPU_XLR): Define.
20 (OPCODE_IS_MEMBER): Update.
21 (M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
22
35669430
DE
232009-01-28 Doug Evans <dje@google.com>
24
25 * opcode/i386.h: Add multiple inclusion protection.
26 (EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
27 (EDI_REG_NUM): New macros.
28 (MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
29 (SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
1d801e5f 30 (REX_PREFIX_P): New macro.
35669430 31
1cb0a767
PB
322009-01-09 Peter Bergner <bergner@vnet.ibm.com>
33
34 * ppc.h (struct powerpc_opcode): New field "deprecated".
35 (PPC_OPCODE_NOPOWER4): Delete.
36
3aa3176b
TS
372008-11-28 Joshua Kinard <kumba@gentoo.org>
38
39 * mips.h: Define CPU_R14000, CPU_R16000.
40 (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
41
8e79c3df
CM
422008-11-18 Catherine Moore <clm@codesourcery.com>
43
44 * arm.h (FPU_NEON_FP16): New.
45 (FPU_ARCH_NEON_FP16): New.
46
de9a3e51
CF
472008-11-06 Chao-ying Fu <fu@mips.com>
48
49 * mips.h: Doucument '1' for 5-bit sync type.
50
1ca35711
L
512008-08-28 H.J. Lu <hongjiu.lu@intel.com>
52
53 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
54 IA64_RS_CR.
55
9b4e5766
PB
562008-08-01 Peter Bergner <bergner@vnet.ibm.com>
57
58 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
59
081ba1b3
AM
602008-07-30 Michael J. Eager <eager@eagercon.com>
61
62 * ppc.h (PPC_OPCODE_405): Define.
63 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
64
fa452fa6
PB
652008-06-13 Peter Bergner <bergner@vnet.ibm.com>
66
67 * ppc.h (ppc_cpu_t): New typedef.
68 (struct powerpc_opcode <flags>): Use it.
69 (struct powerpc_operand <insert, extract>): Likewise.
70 (struct powerpc_macro <flags>): Likewise.
71
bb35fb24
NC
722008-06-12 Adam Nemet <anemet@caviumnetworks.com>
73
74 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
75 Update comment before MIPS16 field descriptors to mention MIPS16.
76 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
77 BBIT.
78 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
79 New bit masks and shift counts for cins and exts.
80
dd3cbb7e
NC
81 * mips.h: Document new field descriptors +Q.
82 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
83
d0799671
AN
842008-04-28 Adam Nemet <anemet@caviumnetworks.com>
85
86 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
87 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
88
19a6653c
AM
892008-04-14 Edmar Wienskoski <edmar@freescale.com>
90
91 * ppc.h: (PPC_OPCODE_E500MC): New.
92
c0f3af97
L
932008-04-03 H.J. Lu <hongjiu.lu@intel.com>
94
95 * i386.h (MAX_OPERANDS): Set to 5.
96 (MAX_MNEM_SIZE): Changed to 20.
97
e210c36b
NC
982008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
99
100 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
101
b1cc4aeb
PB
1022008-03-09 Paul Brook <paul@codesourcery.com>
103
104 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
105
7e806470
PB
1062008-03-04 Paul Brook <paul@codesourcery.com>
107
108 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
109 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
110 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
111
7b2185f9 1122008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
113 Nick Clifton <nickc@redhat.com>
114
115 PR 3134
116 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
117 with a 32-bit displacement but without the top bit of the 4th byte
118 set.
119
796d5313
NC
1202008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
121
122 * cr16.h (cr16_num_optab): Declared.
123
d669d37f
NC
1242008-02-14 Hakan Ardo <hakan@debian.org>
125
126 PR gas/2626
127 * avr.h (AVR_ISA_2xxe): Define.
128
e6429699
AN
1292008-02-04 Adam Nemet <anemet@caviumnetworks.com>
130
131 * mips.h: Update copyright.
132 (INSN_CHIP_MASK): New macro.
133 (INSN_OCTEON): New macro.
134 (CPU_OCTEON): New macro.
135 (OPCODE_IS_MEMBER): Handle Octeon instructions.
136
e210c36b
NC
1372008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
138
139 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
140
1412008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
142
143 * avr.h (AVR_ISA_USB162): Add new opcode set.
144 (AVR_ISA_AVR3): Likewise.
145
350cc38d
MS
1462007-11-29 Mark Shinwell <shinwell@codesourcery.com>
147
148 * mips.h (INSN_LOONGSON_2E): New.
149 (INSN_LOONGSON_2F): New.
150 (CPU_LOONGSON_2E): New.
151 (CPU_LOONGSON_2F): New.
152 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
153
56950294
MS
1542007-11-29 Mark Shinwell <shinwell@codesourcery.com>
155
156 * mips.h (INSN_ISA*): Redefine certain values as an
157 enumeration. Update comments.
158 (mips_isa_table): New.
159 (ISA_MIPS*): Redefine to match enumeration.
160 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
161 values.
162
c3d65c1c
BE
1632007-08-08 Ben Elliston <bje@au.ibm.com>
164
165 * ppc.h (PPC_OPCODE_PPCPS): New.
166
0fdaa005
L
1672007-07-03 Nathan Sidwell <nathan@codesourcery.com>
168
169 * m68k.h: Document j K & E.
170
1712007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
172
173 * cr16.h: New file for CR16 target.
174
3896c469
AM
1752007-05-02 Alan Modra <amodra@bigpond.net.au>
176
177 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
178
9a2e615a
NS
1792007-04-23 Nathan Sidwell <nathan@codesourcery.com>
180
181 * m68k.h (mcfisa_c): New.
182 (mcfusp, mcf_mask): Adjust.
183
b84bf58a
AM
1842007-04-20 Alan Modra <amodra@bigpond.net.au>
185
186 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
187 (num_powerpc_operands): Declare.
188 (PPC_OPERAND_SIGNED et al): Redefine as hex.
189 (PPC_OPERAND_PLUS1): Define.
190
831480e9 1912007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
192
193 * i386.h (REX_MODE64): Renamed to ...
194 (REX_W): This.
195 (REX_EXTX): Renamed to ...
196 (REX_R): This.
197 (REX_EXTY): Renamed to ...
198 (REX_X): This.
199 (REX_EXTZ): Renamed to ...
200 (REX_B): This.
201
0b1cf022
L
2022007-03-15 H.J. Lu <hongjiu.lu@intel.com>
203
204 * i386.h: Add entries from config/tc-i386.h and move tables
205 to opcodes/i386-opc.h.
206
d796c0ad
L
2072007-03-13 H.J. Lu <hongjiu.lu@intel.com>
208
209 * i386.h (FloatDR): Removed.
210 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
211
30ac7323
AM
2122007-03-01 Alan Modra <amodra@bigpond.net.au>
213
214 * spu-insns.h: Add soma double-float insns.
215
8b082fb1 2162007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 217 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
218
219 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
220 (INSN_DSPR2): Add flag for DSP R2 instructions.
221 (M_BALIGN): New macro.
222
4eed87de
AM
2232007-02-14 Alan Modra <amodra@bigpond.net.au>
224
225 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
226 and Seg3ShortFrom with Shortform.
227
fda592e8
L
2282007-02-11 H.J. Lu <hongjiu.lu@intel.com>
229
230 PR gas/4027
231 * i386.h (i386_optab): Put the real "test" before the pseudo
232 one.
233
3bdcfdf4
KH
2342007-01-08 Kazu Hirata <kazu@codesourcery.com>
235
236 * m68k.h (m68010up): OR fido_a.
237
9840d27e
KH
2382006-12-25 Kazu Hirata <kazu@codesourcery.com>
239
240 * m68k.h (fido_a): New.
241
c629cdac
KH
2422006-12-24 Kazu Hirata <kazu@codesourcery.com>
243
244 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
245 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
246 values.
247
b7d9ef37
L
2482006-11-08 H.J. Lu <hongjiu.lu@intel.com>
249
250 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
251
b138abaa
NC
2522006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
253
254 * score-inst.h (enum score_insn_type): Add Insn_internal.
255
e9f53129
AM
2562006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
257 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
258 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
259 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
260 Alan Modra <amodra@bigpond.net.au>
261
262 * spu-insns.h: New file.
263 * spu.h: New file.
264
ede602d7
AM
2652006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
266
267 * ppc.h (PPC_OPCODE_CELL): Define.
268
7918206c
MM
2692006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
270
271 * i386.h : Modify opcode to support for the change in POPCNT opcode
272 in amdfam10 architecture.
273
ef05d495
L
2742006-09-28 H.J. Lu <hongjiu.lu@intel.com>
275
276 * i386.h: Replace CpuMNI with CpuSSSE3.
277
2d447fca
JM
2782006-09-26 Mark Shinwell <shinwell@codesourcery.com>
279 Joseph Myers <joseph@codesourcery.com>
280 Ian Lance Taylor <ian@wasabisystems.com>
281 Ben Elliston <bje@wasabisystems.com>
282
283 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
284
1c0d3aa6
NC
2852006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
286
287 * score-datadep.h: New file.
288 * score-inst.h: New file.
289
c2f0420e
L
2902006-07-14 H.J. Lu <hongjiu.lu@intel.com>
291
292 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
293 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
294 movdq2q and movq2dq.
295
050dfa73
MM
2962006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
297 Michael Meissner <michael.meissner@amd.com>
298
299 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
300
15965411
L
3012006-06-12 H.J. Lu <hongjiu.lu@intel.com>
302
303 * i386.h (i386_optab): Add "nop" with memory reference.
304
46e883c5
L
3052006-06-12 H.J. Lu <hongjiu.lu@intel.com>
306
307 * i386.h (i386_optab): Update comment for 64bit NOP.
308
9622b051
AM
3092006-06-06 Ben Elliston <bje@au.ibm.com>
310 Anton Blanchard <anton@samba.org>
311
312 * ppc.h (PPC_OPCODE_POWER6): Define.
313 Adjust whitespace.
314
a9e24354
TS
3152006-06-05 Thiemo Seufer <ths@mips.com>
316
317 * mips.h: Improve description of MT flags.
318
a596001e
RS
3192006-05-25 Richard Sandiford <richard@codesourcery.com>
320
321 * m68k.h (mcf_mask): Define.
322
d43b4baf
TS
3232006-05-05 Thiemo Seufer <ths@mips.com>
324 David Ung <davidu@mips.com>
325
326 * mips.h (enum): Add macro M_CACHE_AB.
327
39a7806d
TS
3282006-05-04 Thiemo Seufer <ths@mips.com>
329 Nigel Stephens <nigel@mips.com>
330 David Ung <davidu@mips.com>
331
332 * mips.h: Add INSN_SMARTMIPS define.
333
9bcd4f99
TS
3342006-04-30 Thiemo Seufer <ths@mips.com>
335 David Ung <davidu@mips.com>
336
337 * mips.h: Defines udi bits and masks. Add description of
338 characters which may appear in the args field of udi
339 instructions.
340
ef0ee844
TS
3412006-04-26 Thiemo Seufer <ths@networkno.de>
342
343 * mips.h: Improve comments describing the bitfield instruction
344 fields.
345
f7675147
L
3462006-04-26 Julian Brown <julian@codesourcery.com>
347
348 * arm.h (FPU_VFP_EXT_V3): Define constant.
349 (FPU_NEON_EXT_V1): Likewise.
350 (FPU_VFP_HARD): Update.
351 (FPU_VFP_V3): Define macro.
352 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
353
ef0ee844 3542006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
355
356 * avr.h (AVR_ISA_PWMx): New.
357
2da12c60
NS
3582006-03-28 Nathan Sidwell <nathan@codesourcery.com>
359
360 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
361 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
362 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
363 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
364 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
365
0715c387
PB
3662006-03-10 Paul Brook <paul@codesourcery.com>
367
368 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
369
34bdd094
DA
3702006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
371
372 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
373 first. Correct mask of bb "B" opcode.
374
331d2d0d
L
3752006-02-27 H.J. Lu <hongjiu.lu@intel.com>
376
377 * i386.h (i386_optab): Support Intel Merom New Instructions.
378
62b3e311
PB
3792006-02-24 Paul Brook <paul@codesourcery.com>
380
381 * arm.h: Add V7 feature bits.
382
59cf82fe
L
3832006-02-23 H.J. Lu <hongjiu.lu@intel.com>
384
385 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
386
e74cfd16
PB
3872006-01-31 Paul Brook <paul@codesourcery.com>
388 Richard Earnshaw <rearnsha@arm.com>
389
390 * arm.h: Use ARM_CPU_FEATURE.
391 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
392 (arm_feature_set): Change to a structure.
393 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
394 ARM_FEATURE): New macros.
395
5b3f8a92
HPN
3962005-12-07 Hans-Peter Nilsson <hp@axis.com>
397
398 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
399 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
400 (ADD_PC_INCR_OPCODE): Don't define.
401
cb712a9e
L
4022005-12-06 H.J. Lu <hongjiu.lu@intel.com>
403
404 PR gas/1874
405 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
406
0499d65b
TS
4072005-11-14 David Ung <davidu@mips.com>
408
409 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
410 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
411 save/restore encoding of the args field.
412
ea5ca089
DB
4132005-10-28 Dave Brolley <brolley@redhat.com>
414
415 Contribute the following changes:
416 2005-02-16 Dave Brolley <brolley@redhat.com>
417
418 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
419 cgen_isa_mask_* to cgen_bitset_*.
420 * cgen.h: Likewise.
421
16175d96
DB
422 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
423
424 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
425 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
426 (CGEN_CPU_TABLE): Make isas a ponter.
427
428 2003-09-29 Dave Brolley <brolley@redhat.com>
429
430 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
431 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
432 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
433
434 2002-12-13 Dave Brolley <brolley@redhat.com>
435
436 * cgen.h (symcat.h): #include it.
437 (cgen-bitset.h): #include it.
438 (CGEN_ATTR_VALUE_TYPE): Now a union.
439 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
440 (CGEN_ATTR_ENTRY): 'value' now unsigned.
441 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
442 * cgen-bitset.h: New file.
443
3c9b82ba
NC
4442005-09-30 Catherine Moore <clm@cm00re.com>
445
446 * bfin.h: New file.
447
6a2375c6
JB
4482005-10-24 Jan Beulich <jbeulich@novell.com>
449
450 * ia64.h (enum ia64_opnd): Move memory operand out of set of
451 indirect operands.
452
c06a12f8
DA
4532005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
454
455 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
456 Add FLAG_STRICT to pa10 ftest opcode.
457
4d443107
DA
4582005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
459
460 * hppa.h (pa_opcodes): Remove lha entries.
461
f0a3b40f
DA
4622005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
463
464 * hppa.h (FLAG_STRICT): Revise comment.
465 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
466 before corresponding pa11 opcodes. Add strict pa10 register-immediate
467 entries for "fdc".
468
e210c36b
NC
4692005-09-30 Catherine Moore <clm@cm00re.com>
470
471 * bfin.h: New file.
472
1b7e1362
DA
4732005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
474
475 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
476
089b39de
CF
4772005-09-06 Chao-ying Fu <fu@mips.com>
478
479 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
480 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
481 define.
482 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
483 (INSN_ASE_MASK): Update to include INSN_MT.
484 (INSN_MT): New define for MT ASE.
485
93c34b9b
CF
4862005-08-25 Chao-ying Fu <fu@mips.com>
487
488 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
489 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
490 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
491 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
492 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
493 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
494 instructions.
495 (INSN_DSP): New define for DSP ASE.
496
848cf006
AM
4972005-08-18 Alan Modra <amodra@bigpond.net.au>
498
499 * a29k.h: Delete.
500
36ae0db3
DJ
5012005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
502
503 * ppc.h (PPC_OPCODE_E300): Define.
504
8c929562
MS
5052005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
506
507 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
508
f7b8cccc
DA
5092005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
510
511 PR gas/336
512 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
513 and pitlb.
514
8b5328ac
JB
5152005-07-27 Jan Beulich <jbeulich@novell.com>
516
517 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
518 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
519 Add movq-s as 64-bit variants of movd-s.
520
f417d200
DA
5212005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
522
18b3bdfc
DA
523 * hppa.h: Fix punctuation in comment.
524
f417d200
DA
525 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
526 implicit space-register addressing. Set space-register bits on opcodes
527 using implicit space-register addressing. Add various missing pa20
528 long-immediate opcodes. Remove various opcodes using implicit 3-bit
529 space-register addressing. Use "fE" instead of "fe" in various
530 fstw opcodes.
531
9a145ce6
JB
5322005-07-18 Jan Beulich <jbeulich@novell.com>
533
534 * i386.h (i386_optab): Operands of aam and aad are unsigned.
535
90700ea2
L
5362007-07-15 H.J. Lu <hongjiu.lu@intel.com>
537
538 * i386.h (i386_optab): Support Intel VMX Instructions.
539
48f130a8
DA
5402005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
541
542 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
543
30123838
JB
5442005-07-05 Jan Beulich <jbeulich@novell.com>
545
546 * i386.h (i386_optab): Add new insns.
547
47b0e7ad
NC
5482005-07-01 Nick Clifton <nickc@redhat.com>
549
550 * sparc.h: Add typedefs to structure declarations.
551
b300c311
L
5522005-06-20 H.J. Lu <hongjiu.lu@intel.com>
553
554 PR 1013
555 * i386.h (i386_optab): Update comments for 64bit addressing on
556 mov. Allow 64bit addressing for mov and movq.
557
2db495be
DA
5582005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
559
560 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
561 respectively, in various floating-point load and store patterns.
562
caa05036
DA
5632005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
564
565 * hppa.h (FLAG_STRICT): Correct comment.
566 (pa_opcodes): Update load and store entries to allow both PA 1.X and
567 PA 2.0 mneumonics when equivalent. Entries with cache control
568 completers now require PA 1.1. Adjust whitespace.
569
f4411256
AM
5702005-05-19 Anton Blanchard <anton@samba.org>
571
572 * ppc.h (PPC_OPCODE_POWER5): Define.
573
e172dbf8
NC
5742005-05-10 Nick Clifton <nickc@redhat.com>
575
576 * Update the address and phone number of the FSF organization in
577 the GPL notices in the following files:
578 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
579 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
580 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
581 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
582 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
583 tic54x.h, tic80.h, v850.h, vax.h
584
e44823cf
JB
5852005-05-09 Jan Beulich <jbeulich@novell.com>
586
587 * i386.h (i386_optab): Add ht and hnt.
588
791fe849
MK
5892005-04-18 Mark Kettenis <kettenis@gnu.org>
590
591 * i386.h: Insert hyphens into selected VIA PadLock extensions.
592 Add xcrypt-ctr. Provide aliases without hyphens.
593
faa7ef87
L
5942005-04-13 H.J. Lu <hongjiu.lu@intel.com>
595
a63027e5
L
596 Moved from ../ChangeLog
597
faa7ef87
L
598 2005-04-12 Paul Brook <paul@codesourcery.com>
599 * m88k.h: Rename psr macros to avoid conflicts.
600
601 2005-03-12 Zack Weinberg <zack@codesourcery.com>
602 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
603 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
604 and ARM_ARCH_V6ZKT2.
605
606 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
607 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
608 Remove redundant instruction types.
609 (struct argument): X_op - new field.
610 (struct cst4_entry): Remove.
611 (no_op_insn): Declare.
612
613 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
614 * crx.h (enum argtype): Rename types, remove unused types.
615
616 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
617 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
618 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
619 (enum operand_type): Rearrange operands, edit comments.
620 replace us<N> with ui<N> for unsigned immediate.
621 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
622 displacements (respectively).
623 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
624 (instruction type): Add NO_TYPE_INS.
625 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
626 (operand_entry): New field - 'flags'.
627 (operand flags): New.
628
629 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
630 * crx.h (operand_type): Remove redundant types i3, i4,
631 i5, i8, i12.
632 Add new unsigned immediate types us3, us4, us5, us16.
633
bc4bd9ab
MK
6342005-04-12 Mark Kettenis <kettenis@gnu.org>
635
636 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
637 adjust them accordingly.
638
373ff435
JB
6392005-04-01 Jan Beulich <jbeulich@novell.com>
640
641 * i386.h (i386_optab): Add rdtscp.
642
4cc91dba
L
6432005-03-29 H.J. Lu <hongjiu.lu@intel.com>
644
645 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
646 between memory and segment register. Allow movq for moving between
647 general-purpose register and segment register.
4cc91dba 648
9ae09ff9
JB
6492005-02-09 Jan Beulich <jbeulich@novell.com>
650
651 PR gas/707
652 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
653 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
654 fnstsw.
655
638e7a64
NS
6562006-02-07 Nathan Sidwell <nathan@codesourcery.com>
657
658 * m68k.h (m68008, m68ec030, m68882): Remove.
659 (m68k_mask): New.
660 (cpu_m68k, cpu_cf): New.
661 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
662 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
663
90219bd0
AO
6642005-01-25 Alexandre Oliva <aoliva@redhat.com>
665
666 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
667 * cgen.h (enum cgen_parse_operand_type): Add
668 CGEN_PARSE_OPERAND_SYMBOLIC.
669
239cb185
FF
6702005-01-21 Fred Fish <fnf@specifixinc.com>
671
672 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
673 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
674 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
675
dc9a9f39
FF
6762005-01-19 Fred Fish <fnf@specifixinc.com>
677
678 * mips.h (struct mips_opcode): Add new pinfo2 member.
679 (INSN_ALIAS): New define for opcode table entries that are
680 specific instances of another entry, such as 'move' for an 'or'
681 with a zero operand.
682 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
683 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
684
98e7aba8
ILT
6852004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
686
687 * mips.h (CPU_RM9000): Define.
688 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
689
37edbb65
JB
6902004-11-25 Jan Beulich <jbeulich@novell.com>
691
692 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
693 to/from test registers are illegal in 64-bit mode. Add missing
694 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
695 (previously one had to explicitly encode a rex64 prefix). Re-enable
696 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
697 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
698
6992004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
700
701 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
702 available only with SSE2. Change the MMX additions introduced by SSE
703 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
704 instructions by their now designated identifier (since combining i686
705 and 3DNow! does not really imply 3DNow!A).
706
f5c7edf4
AM
7072004-11-19 Alan Modra <amodra@bigpond.net.au>
708
709 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
710 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
711
7499d566
NC
7122004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
713 Vineet Sharma <vineets@noida.hcltech.com>
714
715 * maxq.h: New file: Disassembly information for the maxq port.
716
bcb9eebe
L
7172004-11-05 H.J. Lu <hongjiu.lu@intel.com>
718
719 * i386.h (i386_optab): Put back "movzb".
720
94bb3d38
HPN
7212004-11-04 Hans-Peter Nilsson <hp@axis.com>
722
723 * cris.h (enum cris_insn_version_usage): Tweak formatting and
724 comments. Remove member cris_ver_sim. Add members
725 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
726 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
727 (struct cris_support_reg, struct cris_cond15): New types.
728 (cris_conds15): Declare.
729 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
730 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
731 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
732 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
733 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
734 SIZE_FIELD_UNSIGNED.
735
37edbb65 7362004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
737
738 * i386.h (sldx_Suf): Remove.
739 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
740 (q_FP): Define, implying no REX64.
741 (x_FP, sl_FP): Imply FloatMF.
742 (i386_optab): Split reg and mem forms of moving from segment registers
743 so that the memory forms can ignore the 16-/32-bit operand size
744 distinction. Adjust a few others for Intel mode. Remove *FP uses from
745 all non-floating-point instructions. Unite 32- and 64-bit forms of
746 movsx, movzx, and movd. Adjust floating point operations for the above
747 changes to the *FP macros. Add DefaultSize to floating point control
748 insns operating on larger memory ranges. Remove left over comments
749 hinting at certain insns being Intel-syntax ones where the ones
750 actually meant are already gone.
751
48c9f030
NC
7522004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
753
754 * crx.h: Add COPS_REG_INS - Coprocessor Special register
755 instruction type.
756
0dd132b6
NC
7572004-09-30 Paul Brook <paul@codesourcery.com>
758
759 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
760 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
761
23794b24
MM
7622004-09-11 Theodore A. Roth <troth@openavr.org>
763
764 * avr.h: Add support for
765 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
766
2a309db0
AM
7672004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
768
769 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
770
b18c562e
NC
7712004-08-24 Dmitry Diky <diwil@spec.ru>
772
773 * msp430.h (msp430_opc): Add new instructions.
774 (msp430_rcodes): Declare new instructions.
775 (msp430_hcodes): Likewise..
776
45d313cd
NC
7772004-08-13 Nick Clifton <nickc@redhat.com>
778
779 PR/301
780 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
781 processors.
782
30d1c836
ML
7832004-08-30 Michal Ludvig <mludvig@suse.cz>
784
785 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
786
9a45f1c2
L
7872004-07-22 H.J. Lu <hongjiu.lu@intel.com>
788
789 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
790
543613e9
NC
7912004-07-21 Jan Beulich <jbeulich@novell.com>
792
793 * i386.h: Adjust instruction descriptions to better match the
794 specification.
795
b781e558
RE
7962004-07-16 Richard Earnshaw <rearnsha@arm.com>
797
798 * arm.h: Remove all old content. Replace with architecture defines
799 from gas/config/tc-arm.c.
800
8577e690
AS
8012004-07-09 Andreas Schwab <schwab@suse.de>
802
803 * m68k.h: Fix comment.
804
1fe1f39c
NC
8052004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
806
807 * crx.h: New file.
808
1d9f512f
AM
8092004-06-24 Alan Modra <amodra@bigpond.net.au>
810
811 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
812
be8c092b
NC
8132004-05-24 Peter Barada <peter@the-baradas.com>
814
815 * m68k.h: Add 'size' to m68k_opcode.
816
6b6e92f4
NC
8172004-05-05 Peter Barada <peter@the-baradas.com>
818
819 * m68k.h: Switch from ColdFire chip name to core variant.
820
8212004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
822
823 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
824 descriptions for new EMAC cases.
825 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
826 handle Motorola MAC syntax.
827 Allow disassembly of ColdFire V4e object files.
828
fdd12ef3
AM
8292004-03-16 Alan Modra <amodra@bigpond.net.au>
830
831 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
832
3922a64c
L
8332004-03-12 Jakub Jelinek <jakub@redhat.com>
834
835 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
836
1f45d988
ML
8372004-03-12 Michal Ludvig <mludvig@suse.cz>
838
839 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
840
0f10071e
ML
8412004-03-12 Michal Ludvig <mludvig@suse.cz>
842
843 * i386.h (i386_optab): Added xstore/xcrypt insns.
844
3255318a
NC
8452004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
846
847 * h8300.h (32bit ldc/stc): Add relaxing support.
848
ca9a79a1 8492004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 850
ca9a79a1
NC
851 * h8300.h (BITOP): Pass MEMRELAX flag.
852
875a0b14
NC
8532004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
854
855 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
856 except for the H8S.
252b5132 857
c9e214e5 858For older changes see ChangeLog-9103
252b5132
RH
859\f
860Local Variables:
c9e214e5
AM
861mode: change-log
862left-margin: 8
863fill-column: 74
252b5132
RH
864version-control: never
865End:
This page took 0.410661 seconds and 4 git commands to generate.