* mips.h (INSN_CHIP_MASK): Update according to INSN_LOONGSON_3A.
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
d051516a
NC
12010-11-23 Maciej W. Rozycki <macro@linux-mips.org>
2
3 * mips.h (INSN_CHIP_MASK): Update according to INSN_LOONGSON_3A.
4 (INSN_LOONGSON_3A): Clear bit 31.
5
251665fc
MGD
62010-11-15 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
7
8 PR gas/12198
9 * arm.h (ARM_AEXT_V6M_ONLY): New define.
10 (ARM_AEXT_V6M): Rewrite in terms of ARM_AEXT_V6M_ONLY.
11 (ARM_ARCH_V6M_ONLY): New define.
12
fd503541
NC
132010-11-11 Mingming Sun <mingm.sun@gmail.com>
14
15 * mips.h (INSN_LOONGSON_3A): Defined.
16 (CPU_LOONGSON_3A): Defined.
17 (OPCODE_IS_MEMBER): Add LOONGSON_3A.
18
4469d2be
AM
192010-10-09 Matt Rice <ratmice@gmail.com>
20
21 * cgen.h (CGEN_ATTR, CGEN_ATTR_TYPE): Rename bool attribute to bool_.
22 (CGEN_ATTR_BOOLS, CGEN_ATTR_CGEN_INSN_ALIAS_VALUE): Likewise.
23
90ec0d68
MGD
242010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
25
26 * arm.h (ARM_EXT_VIRT): New define.
27 (ARM_ARCH_V7A_IDIV_MP_SEC): Rename...
28 (ARM_ARCH_V7A_IDIV_MP_SEC_VIRT): ...to this and include Virtualization
29 Extensions.
30
eea54501 312010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
4469d2be 32
eea54501
MGD
33 * arm.h (ARM_AEXT_ADIV): New define.
34 (ARM_ARCH_V7A_IDIV_MP_SEC): Likewise.
35
b2a5fbdc
MGD
362010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
37
38 * arm.h (ARM_EXT_OS): New define.
39 (ARM_AEXT_V6SM): Likewise.
40 (ARM_ARCH_V6SM): Likewise.
41
60e5ef9f
MGD
422010-09-23 Matthew Gretton-Dann <matthew.gretton-dann@arm.com>
43
44 * arm.h (ARM_EXT_MP): Add.
45 (ARM_ARCH_V7A_MP): Likewise.
46
73a63ccf
MF
472010-09-22 Mike Frysinger <vapier@gentoo.org>
48
49 * bfin.h: Declare pseudoChr structs/defines.
50
ee99860a
MF
512010-09-21 Mike Frysinger <vapier@gentoo.org>
52
53 * bfin.h: Strip trailing whitespace.
54
f9c7014e
DD
552010-07-29 DJ Delorie <dj@redhat.com>
56
57 * rx.h (RX_Operand_Type): Add TwoReg.
58 (RX_Opcode_ID): Remove ediv and ediv2.
59
93378652
DD
602010-07-27 DJ Delorie <dj@redhat.com>
61
62 * rx.h (RX_Opcode_ID): Add nop2 and nop3 for statistics.
63
1cd986c5
NC
642010-07-23 Naveen.H.S <naveen.S@kpitcummins.com>
65 Ina Pandit <ina.pandit@kpitcummins.com>
66
67 * v850.h: Define PROCESSOR_MASK, PROCESSOR_OPTION_EXTENSION,
68 PROCESSOR_OPTION_ALIAS, PROCESSOR_V850E2, PROCESSOR_V850E2V3 and
69 PROCESSOR_V850E2_ALL.
70 Remove PROCESSOR_V850EA support.
71 (v850_operand): Define V850_OPERAND_EP, V850_OPERAND_FLOAT_CC,
72 V850_OPERAND_VREG, V850E_IMMEDIATE16, V850E_IMMEDIATE16HI,
73 V850E_IMMEDIATE23, V850E_IMMEDIATE32, V850_OPERAND_SIGNED,
74 V850_OPERAND_DISP, V850_PCREL, V850_REG_EVEN, V850E_PUSH_POP,
75 V850_NOT_IMM0, V850_NOT_SA, V850_OPERAND_BANG and
76 V850_OPERAND_PERCENT.
77 Update V850_OPERAND_SRG, V850_OPERAND_CC, V850_OPERAND_RELAX and
78 V850_NOT_R0.
79 Remove V850_OPERAND_SIGNED, V850_OPERAND_EP, V850_OPERAND_DISP
80 and V850E_PUSH_POP
81
9a2c7088
MR
822010-07-06 Maciej W. Rozycki <macro@codesourcery.com>
83
84 * mips.h (MIPS16_INSN_UNCOND_BRANCH): New macro.
85 (MIPS16_INSN_BRANCH): Rename to...
86 (MIPS16_INSN_COND_BRANCH): ... this.
87
bdc70b4a
AM
882010-07-03 Alan Modra <amodra@gmail.com>
89
90 * ppc.h (PPC_OPCODE_32, PPC_OPCODE_BOOKE64, PPC_OPCODE_CLASSIC): Delete.
91 Renumber other PPC_OPCODE defines.
92
f2bae120
AM
932010-07-03 Alan Modra <amodra@gmail.com>
94
95 * ppc.h (PPC_OPCODE_COMMON): Expand comment.
96
360cfc9c
AM
972010-06-29 Alan Modra <amodra@gmail.com>
98
99 * maxq.h: Delete file.
100
e01d869a
AM
1012010-06-14 Sebastian Andrzej Siewior <bigeasy@linutronix.de>
102
103 * ppc.h (PPC_OPCODE_E500): Define.
104
f79e2745
CM
1052010-05-26 Catherine Moore <clm@codesourcery.com>
106
107 * opcode/mips.h (INSN_MIPS16): Remove.
108
2462afa1
JM
1092010-04-21 Joseph Myers <joseph@codesourcery.com>
110
111 * tic6x-insn-formats.h (s_branch): Correct typo in bitmask.
112
e4e42b45
NC
1132010-04-15 Nick Clifton <nickc@redhat.com>
114
115 * alpha.h: Update copyright notice to use GPLv3.
116 * arc.h: Likewise.
117 * arm.h: Likewise.
118 * avr.h: Likewise.
119 * bfin.h: Likewise.
120 * cgen.h: Likewise.
121 * convex.h: Likewise.
122 * cr16.h: Likewise.
123 * cris.h: Likewise.
124 * crx.h: Likewise.
125 * d10v.h: Likewise.
126 * d30v.h: Likewise.
127 * dlx.h: Likewise.
128 * h8300.h: Likewise.
129 * hppa.h: Likewise.
130 * i370.h: Likewise.
131 * i386.h: Likewise.
132 * i860.h: Likewise.
133 * i960.h: Likewise.
134 * ia64.h: Likewise.
135 * m68hc11.h: Likewise.
136 * m68k.h: Likewise.
137 * m88k.h: Likewise.
138 * maxq.h: Likewise.
139 * mips.h: Likewise.
140 * mmix.h: Likewise.
141 * mn10200.h: Likewise.
142 * mn10300.h: Likewise.
143 * msp430.h: Likewise.
144 * np1.h: Likewise.
145 * ns32k.h: Likewise.
146 * or32.h: Likewise.
147 * pdp11.h: Likewise.
148 * pj.h: Likewise.
149 * pn.h: Likewise.
150 * ppc.h: Likewise.
151 * pyr.h: Likewise.
152 * rx.h: Likewise.
153 * s390.h: Likewise.
154 * score-datadep.h: Likewise.
155 * score-inst.h: Likewise.
156 * sparc.h: Likewise.
157 * spu-insns.h: Likewise.
158 * spu.h: Likewise.
159 * tic30.h: Likewise.
160 * tic4x.h: Likewise.
161 * tic54x.h: Likewise.
162 * tic80.h: Likewise.
163 * v850.h: Likewise.
164 * vax.h: Likewise.
165
40b36596
JM
1662010-03-25 Joseph Myers <joseph@codesourcery.com>
167
168 * tic6x-control-registers.h, tic6x-insn-formats.h,
169 tic6x-opcode-table.h, tic6x.h: New.
170
c67a084a
NC
1712010-02-25 Wu Zhangjin <wuzhangjin@gmail.com>
172
173 * mips.h: (LOONGSON2F_NOP_INSN): New macro.
174
466ef64f
AM
1752010-02-08 Philipp Tomsich <philipp.tomsich@theobroma-systems.com>
176
177 * opcode/ppc.h (PPC_OPCODE_TITAN): Define.
178
1319d143
L
1792010-01-14 H.J. Lu <hongjiu.lu@intel.com>
180
181 * ia64.h (ia64_find_opcode): Remove argument name.
182 (ia64_find_next_opcode): Likewise.
183 (ia64_dis_opcode): Likewise.
184 (ia64_free_opcode): Likewise.
185 (ia64_find_dependency): Likewise.
186
1fbb9298
DE
1872009-11-22 Doug Evans <dje@sebabeach.org>
188
189 * cgen.h: Include bfd_stdint.h.
190 (CGEN_INSN_LGSINT, CGEN_INSN_LGUINT): New types.
191
ada65aa3
PB
1922009-11-18 Paul Brook <paul@codesourcery.com>
193
194 * arm.h (FPU_VFP_V4_SP_D16, FPU_ARCH_VFP_V4_SP_D16): Define.
195
9e3c6df6
PB
1962009-11-17 Paul Brook <paul@codesourcery.com>
197 Daniel Jacobowitz <dan@codesourcery.com>
198
199 * arm.h (ARM_EXT_V6_DSP): Define.
200 (ARM_AEXT_V6T2, ARM_AEXT_NOTM): Include ARM_EXT_V6_DSP.
201 (ARM_AEXT_V7EM, ARM_ARCH_V7EM): Define.
202
0d734b5d
DD
2032009-11-04 DJ Delorie <dj@redhat.com>
204
205 * rx.h (rx_decode_opcode) (mvtipl): Add.
206 (mvtcp, mvfcp, opecp): Remove.
207
62f3b8c8
PB
2082009-11-02 Paul Brook <paul@codesourcery.com>
209
210 * arm.h (FPU_VFP_EXT_V3xD, FPU_VFP_EXT_FP16, FPU_NEON_EXT_FMA,
211 FPU_VFP_EXT_FMA, FPU_VFP_V3xD, FPU_VFP_V4D16, FPU_VFP_V4): Define.
212 (FPU_ARCH_VFP_V3D16_FP16, FPU_ARCH_VFP_V3_FP16, FPU_ARCH_VFP_V3xD,
213 FPU_ARCH_VFP_V3xD_FP16, FPU_ARCH_VFP_V4, FPU_ARCH_VFP_V4D16,
214 FPU_ARCH_NEON_VFP_V4): Define.
215
ac1e9eca
DE
2162009-10-23 Doug Evans <dje@sebabeach.org>
217
218 * cgen-bitset.h: Delete, moved to ../cgen/bitset.h.
219 * cgen.h: Update. Improve multi-inclusion macro name.
220
9fe54b1c
PB
2212009-10-02 Peter Bergner <bergner@vnet.ibm.com>
222
223 * ppc.h (PPC_OPCODE_476): Define.
224
634b50f2
PB
2252009-10-01 Peter Bergner <bergner@vnet.ibm.com>
226
227 * ppc.h (PPC_OPCODE_A2): Rename from PPC_OPCODE_PPCA2.
228
c7927a3c
NC
2292009-09-29 DJ Delorie <dj@redhat.com>
230
231 * rx.h: New file.
232
b961e85b
AM
2332009-09-22 Peter Bergner <bergner@vnet.ibm.com>
234
235 * ppc.h (ppc_cpu_t): Typedef to uint64_t.
236
e0d602ec
BE
2372009-09-21 Ben Elliston <bje@au.ibm.com>
238
239 * ppc.h (PPC_OPCODE_PPCA2): New.
240
96d56e9f
NC
2412009-09-05 Martin Thuresson <martin@mtme.org>
242
243 * ia64.h (struct ia64_operand): Renamed member class to op_class.
244
d3ce72d0
NC
2452009-08-29 Martin Thuresson <martin@mtme.org>
246
247 * tic30.h (template): Rename type template to
248 insn_template. Updated code to use new name.
249 * tic54x.h (template): Rename type template to
250 insn_template.
251
824b28db
NH
2522009-08-20 Nick Hudson <nick.hudson@gmx.co.uk>
253
254 * hppa.h (pa_opcodes): Add a pa10 bb without FLAG_STRICT.
255
f865a31d
AG
2562009-06-11 Anthony Green <green@moxielogic.com>
257
258 * moxie.h (MOXIE_F3_PCREL): Define.
259 (moxie_form3_opc_info): Grow.
260
0e7c7f11
AG
2612009-06-06 Anthony Green <green@moxielogic.com>
262
263 * moxie.h (MOXIE_F1_M): Define.
264
20135e4c
NC
2652009-04-15 Anthony Green <green@moxielogic.com>
266
267 * moxie.h: Created.
268
bcb012d3
DD
2692009-04-06 DJ Delorie <dj@redhat.com>
270
271 * h8300.h: Add relaxation attributes to MOVA opcodes.
272
69fe9ce5
AM
2732009-03-10 Alan Modra <amodra@bigpond.net.au>
274
275 * ppc.h (ppc_parse_cpu): Declare.
276
c3b7224a
NC
2772009-03-02 Qinwei <qinwei@sunnorth.com.cn>
278
279 * score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
280 and _IMM11 for mbitclr and mbitset.
281 * score-datadep.h: Update dependency information.
282
066be9f7
PB
2832009-02-26 Peter Bergner <bergner@vnet.ibm.com>
284
285 * ppc.h (PPC_OPCODE_POWER7): New.
286
fedc618e
DE
2872009-02-06 Doug Evans <dje@google.com>
288
289 * i386.h: Add comment regarding sse* insns and prefixes.
290
52b6b6b9
JM
2912009-02-03 Sandip Matte <sandip@rmicorp.com>
292
293 * mips.h (INSN_XLR): Define.
294 (INSN_CHIP_MASK): Update.
295 (CPU_XLR): Define.
296 (OPCODE_IS_MEMBER): Update.
297 (M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
298
35669430
DE
2992009-01-28 Doug Evans <dje@google.com>
300
301 * opcode/i386.h: Add multiple inclusion protection.
302 (EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
303 (EDI_REG_NUM): New macros.
304 (MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
305 (SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
1d801e5f 306 (REX_PREFIX_P): New macro.
35669430 307
1cb0a767
PB
3082009-01-09 Peter Bergner <bergner@vnet.ibm.com>
309
310 * ppc.h (struct powerpc_opcode): New field "deprecated".
311 (PPC_OPCODE_NOPOWER4): Delete.
312
3aa3176b
TS
3132008-11-28 Joshua Kinard <kumba@gentoo.org>
314
315 * mips.h: Define CPU_R14000, CPU_R16000.
316 (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
317
8e79c3df
CM
3182008-11-18 Catherine Moore <clm@codesourcery.com>
319
320 * arm.h (FPU_NEON_FP16): New.
321 (FPU_ARCH_NEON_FP16): New.
322
de9a3e51
CF
3232008-11-06 Chao-ying Fu <fu@mips.com>
324
325 * mips.h: Doucument '1' for 5-bit sync type.
326
1ca35711
L
3272008-08-28 H.J. Lu <hongjiu.lu@intel.com>
328
329 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
330 IA64_RS_CR.
331
9b4e5766
PB
3322008-08-01 Peter Bergner <bergner@vnet.ibm.com>
333
334 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
335
081ba1b3
AM
3362008-07-30 Michael J. Eager <eager@eagercon.com>
337
338 * ppc.h (PPC_OPCODE_405): Define.
339 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
340
fa452fa6
PB
3412008-06-13 Peter Bergner <bergner@vnet.ibm.com>
342
343 * ppc.h (ppc_cpu_t): New typedef.
344 (struct powerpc_opcode <flags>): Use it.
345 (struct powerpc_operand <insert, extract>): Likewise.
346 (struct powerpc_macro <flags>): Likewise.
347
bb35fb24
NC
3482008-06-12 Adam Nemet <anemet@caviumnetworks.com>
349
350 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
351 Update comment before MIPS16 field descriptors to mention MIPS16.
352 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
353 BBIT.
354 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
355 New bit masks and shift counts for cins and exts.
356
dd3cbb7e
NC
357 * mips.h: Document new field descriptors +Q.
358 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
359
d0799671
AN
3602008-04-28 Adam Nemet <anemet@caviumnetworks.com>
361
362 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
363 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
364
19a6653c
AM
3652008-04-14 Edmar Wienskoski <edmar@freescale.com>
366
367 * ppc.h: (PPC_OPCODE_E500MC): New.
368
c0f3af97
L
3692008-04-03 H.J. Lu <hongjiu.lu@intel.com>
370
371 * i386.h (MAX_OPERANDS): Set to 5.
372 (MAX_MNEM_SIZE): Changed to 20.
373
e210c36b
NC
3742008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
375
376 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
377
b1cc4aeb
PB
3782008-03-09 Paul Brook <paul@codesourcery.com>
379
380 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
381
7e806470
PB
3822008-03-04 Paul Brook <paul@codesourcery.com>
383
384 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
385 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
386 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
387
7b2185f9 3882008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
389 Nick Clifton <nickc@redhat.com>
390
391 PR 3134
392 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
393 with a 32-bit displacement but without the top bit of the 4th byte
e4e42b45 394 set.
af7329f0 395
796d5313
NC
3962008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
397
398 * cr16.h (cr16_num_optab): Declared.
399
d669d37f
NC
4002008-02-14 Hakan Ardo <hakan@debian.org>
401
402 PR gas/2626
403 * avr.h (AVR_ISA_2xxe): Define.
404
e6429699
AN
4052008-02-04 Adam Nemet <anemet@caviumnetworks.com>
406
407 * mips.h: Update copyright.
408 (INSN_CHIP_MASK): New macro.
409 (INSN_OCTEON): New macro.
410 (CPU_OCTEON): New macro.
411 (OPCODE_IS_MEMBER): Handle Octeon instructions.
412
e210c36b
NC
4132008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
414
415 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
416
4172008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
418
419 * avr.h (AVR_ISA_USB162): Add new opcode set.
420 (AVR_ISA_AVR3): Likewise.
421
350cc38d
MS
4222007-11-29 Mark Shinwell <shinwell@codesourcery.com>
423
424 * mips.h (INSN_LOONGSON_2E): New.
425 (INSN_LOONGSON_2F): New.
426 (CPU_LOONGSON_2E): New.
427 (CPU_LOONGSON_2F): New.
428 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
429
56950294
MS
4302007-11-29 Mark Shinwell <shinwell@codesourcery.com>
431
432 * mips.h (INSN_ISA*): Redefine certain values as an
433 enumeration. Update comments.
434 (mips_isa_table): New.
435 (ISA_MIPS*): Redefine to match enumeration.
436 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
437 values.
438
c3d65c1c
BE
4392007-08-08 Ben Elliston <bje@au.ibm.com>
440
441 * ppc.h (PPC_OPCODE_PPCPS): New.
442
0fdaa005
L
4432007-07-03 Nathan Sidwell <nathan@codesourcery.com>
444
445 * m68k.h: Document j K & E.
446
4472007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
448
449 * cr16.h: New file for CR16 target.
450
3896c469
AM
4512007-05-02 Alan Modra <amodra@bigpond.net.au>
452
453 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
454
9a2e615a
NS
4552007-04-23 Nathan Sidwell <nathan@codesourcery.com>
456
457 * m68k.h (mcfisa_c): New.
458 (mcfusp, mcf_mask): Adjust.
459
b84bf58a
AM
4602007-04-20 Alan Modra <amodra@bigpond.net.au>
461
462 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
463 (num_powerpc_operands): Declare.
464 (PPC_OPERAND_SIGNED et al): Redefine as hex.
465 (PPC_OPERAND_PLUS1): Define.
466
831480e9 4672007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
468
469 * i386.h (REX_MODE64): Renamed to ...
470 (REX_W): This.
471 (REX_EXTX): Renamed to ...
472 (REX_R): This.
473 (REX_EXTY): Renamed to ...
474 (REX_X): This.
475 (REX_EXTZ): Renamed to ...
476 (REX_B): This.
477
0b1cf022
L
4782007-03-15 H.J. Lu <hongjiu.lu@intel.com>
479
480 * i386.h: Add entries from config/tc-i386.h and move tables
481 to opcodes/i386-opc.h.
482
d796c0ad
L
4832007-03-13 H.J. Lu <hongjiu.lu@intel.com>
484
485 * i386.h (FloatDR): Removed.
486 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
487
30ac7323
AM
4882007-03-01 Alan Modra <amodra@bigpond.net.au>
489
490 * spu-insns.h: Add soma double-float insns.
491
8b082fb1 4922007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 493 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
494
495 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
496 (INSN_DSPR2): Add flag for DSP R2 instructions.
497 (M_BALIGN): New macro.
498
4eed87de
AM
4992007-02-14 Alan Modra <amodra@bigpond.net.au>
500
501 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
502 and Seg3ShortFrom with Shortform.
503
fda592e8
L
5042007-02-11 H.J. Lu <hongjiu.lu@intel.com>
505
506 PR gas/4027
507 * i386.h (i386_optab): Put the real "test" before the pseudo
508 one.
509
3bdcfdf4
KH
5102007-01-08 Kazu Hirata <kazu@codesourcery.com>
511
512 * m68k.h (m68010up): OR fido_a.
513
9840d27e
KH
5142006-12-25 Kazu Hirata <kazu@codesourcery.com>
515
516 * m68k.h (fido_a): New.
517
c629cdac
KH
5182006-12-24 Kazu Hirata <kazu@codesourcery.com>
519
520 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
521 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
522 values.
523
b7d9ef37
L
5242006-11-08 H.J. Lu <hongjiu.lu@intel.com>
525
526 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
527
b138abaa
NC
5282006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
529
530 * score-inst.h (enum score_insn_type): Add Insn_internal.
531
e9f53129
AM
5322006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
533 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
534 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
535 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
536 Alan Modra <amodra@bigpond.net.au>
537
538 * spu-insns.h: New file.
539 * spu.h: New file.
540
ede602d7
AM
5412006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
542
543 * ppc.h (PPC_OPCODE_CELL): Define.
e4e42b45 544
7918206c
MM
5452006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
546
e4e42b45 547 * i386.h : Modify opcode to support for the change in POPCNT opcode
7918206c
MM
548 in amdfam10 architecture.
549
ef05d495
L
5502006-09-28 H.J. Lu <hongjiu.lu@intel.com>
551
552 * i386.h: Replace CpuMNI with CpuSSSE3.
553
2d447fca
JM
5542006-09-26 Mark Shinwell <shinwell@codesourcery.com>
555 Joseph Myers <joseph@codesourcery.com>
556 Ian Lance Taylor <ian@wasabisystems.com>
557 Ben Elliston <bje@wasabisystems.com>
558
559 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
560
1c0d3aa6
NC
5612006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
562
563 * score-datadep.h: New file.
564 * score-inst.h: New file.
565
c2f0420e
L
5662006-07-14 H.J. Lu <hongjiu.lu@intel.com>
567
568 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
569 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
570 movdq2q and movq2dq.
571
050dfa73
MM
5722006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
573 Michael Meissner <michael.meissner@amd.com>
574
575 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
576
15965411
L
5772006-06-12 H.J. Lu <hongjiu.lu@intel.com>
578
579 * i386.h (i386_optab): Add "nop" with memory reference.
580
46e883c5
L
5812006-06-12 H.J. Lu <hongjiu.lu@intel.com>
582
583 * i386.h (i386_optab): Update comment for 64bit NOP.
584
9622b051
AM
5852006-06-06 Ben Elliston <bje@au.ibm.com>
586 Anton Blanchard <anton@samba.org>
587
588 * ppc.h (PPC_OPCODE_POWER6): Define.
589 Adjust whitespace.
590
a9e24354
TS
5912006-06-05 Thiemo Seufer <ths@mips.com>
592
e4e42b45 593 * mips.h: Improve description of MT flags.
a9e24354 594
a596001e
RS
5952006-05-25 Richard Sandiford <richard@codesourcery.com>
596
597 * m68k.h (mcf_mask): Define.
598
d43b4baf
TS
5992006-05-05 Thiemo Seufer <ths@mips.com>
600 David Ung <davidu@mips.com>
601
602 * mips.h (enum): Add macro M_CACHE_AB.
603
39a7806d
TS
6042006-05-04 Thiemo Seufer <ths@mips.com>
605 Nigel Stephens <nigel@mips.com>
606 David Ung <davidu@mips.com>
607
608 * mips.h: Add INSN_SMARTMIPS define.
609
9bcd4f99
TS
6102006-04-30 Thiemo Seufer <ths@mips.com>
611 David Ung <davidu@mips.com>
612
613 * mips.h: Defines udi bits and masks. Add description of
614 characters which may appear in the args field of udi
615 instructions.
616
ef0ee844
TS
6172006-04-26 Thiemo Seufer <ths@networkno.de>
618
619 * mips.h: Improve comments describing the bitfield instruction
620 fields.
621
f7675147
L
6222006-04-26 Julian Brown <julian@codesourcery.com>
623
624 * arm.h (FPU_VFP_EXT_V3): Define constant.
625 (FPU_NEON_EXT_V1): Likewise.
626 (FPU_VFP_HARD): Update.
627 (FPU_VFP_V3): Define macro.
628 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
629
ef0ee844 6302006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
631
632 * avr.h (AVR_ISA_PWMx): New.
633
2da12c60
NS
6342006-03-28 Nathan Sidwell <nathan@codesourcery.com>
635
636 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
637 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
638 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
639 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
640 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
641
0715c387
PB
6422006-03-10 Paul Brook <paul@codesourcery.com>
643
644 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
645
34bdd094
DA
6462006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
647
648 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
649 first. Correct mask of bb "B" opcode.
650
331d2d0d
L
6512006-02-27 H.J. Lu <hongjiu.lu@intel.com>
652
653 * i386.h (i386_optab): Support Intel Merom New Instructions.
654
62b3e311
PB
6552006-02-24 Paul Brook <paul@codesourcery.com>
656
657 * arm.h: Add V7 feature bits.
658
59cf82fe
L
6592006-02-23 H.J. Lu <hongjiu.lu@intel.com>
660
661 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
662
e74cfd16
PB
6632006-01-31 Paul Brook <paul@codesourcery.com>
664 Richard Earnshaw <rearnsha@arm.com>
665
666 * arm.h: Use ARM_CPU_FEATURE.
667 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
668 (arm_feature_set): Change to a structure.
669 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
670 ARM_FEATURE): New macros.
671
5b3f8a92
HPN
6722005-12-07 Hans-Peter Nilsson <hp@axis.com>
673
674 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
675 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
676 (ADD_PC_INCR_OPCODE): Don't define.
677
cb712a9e
L
6782005-12-06 H.J. Lu <hongjiu.lu@intel.com>
679
680 PR gas/1874
681 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
682
0499d65b
TS
6832005-11-14 David Ung <davidu@mips.com>
684
685 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
686 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
687 save/restore encoding of the args field.
688
ea5ca089
DB
6892005-10-28 Dave Brolley <brolley@redhat.com>
690
691 Contribute the following changes:
692 2005-02-16 Dave Brolley <brolley@redhat.com>
693
694 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
695 cgen_isa_mask_* to cgen_bitset_*.
696 * cgen.h: Likewise.
697
16175d96
DB
698 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
699
700 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
701 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
702 (CGEN_CPU_TABLE): Make isas a ponter.
703
704 2003-09-29 Dave Brolley <brolley@redhat.com>
705
706 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
707 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
708 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
709
710 2002-12-13 Dave Brolley <brolley@redhat.com>
711
712 * cgen.h (symcat.h): #include it.
713 (cgen-bitset.h): #include it.
714 (CGEN_ATTR_VALUE_TYPE): Now a union.
715 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
716 (CGEN_ATTR_ENTRY): 'value' now unsigned.
717 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
718 * cgen-bitset.h: New file.
719
3c9b82ba
NC
7202005-09-30 Catherine Moore <clm@cm00re.com>
721
722 * bfin.h: New file.
723
6a2375c6
JB
7242005-10-24 Jan Beulich <jbeulich@novell.com>
725
726 * ia64.h (enum ia64_opnd): Move memory operand out of set of
727 indirect operands.
728
c06a12f8
DA
7292005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
730
731 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
732 Add FLAG_STRICT to pa10 ftest opcode.
733
4d443107
DA
7342005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
735
736 * hppa.h (pa_opcodes): Remove lha entries.
737
f0a3b40f
DA
7382005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
739
740 * hppa.h (FLAG_STRICT): Revise comment.
741 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
742 before corresponding pa11 opcodes. Add strict pa10 register-immediate
743 entries for "fdc".
744
e210c36b
NC
7452005-09-30 Catherine Moore <clm@cm00re.com>
746
747 * bfin.h: New file.
748
1b7e1362
DA
7492005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
750
751 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
752
089b39de
CF
7532005-09-06 Chao-ying Fu <fu@mips.com>
754
755 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
756 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
757 define.
758 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
759 (INSN_ASE_MASK): Update to include INSN_MT.
760 (INSN_MT): New define for MT ASE.
761
93c34b9b
CF
7622005-08-25 Chao-ying Fu <fu@mips.com>
763
764 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
765 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
766 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
767 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
768 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
769 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
770 instructions.
771 (INSN_DSP): New define for DSP ASE.
772
848cf006
AM
7732005-08-18 Alan Modra <amodra@bigpond.net.au>
774
775 * a29k.h: Delete.
776
36ae0db3
DJ
7772005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
778
779 * ppc.h (PPC_OPCODE_E300): Define.
780
8c929562
MS
7812005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
782
783 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
784
f7b8cccc
DA
7852005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
786
787 PR gas/336
788 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
789 and pitlb.
790
8b5328ac
JB
7912005-07-27 Jan Beulich <jbeulich@novell.com>
792
793 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
794 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
795 Add movq-s as 64-bit variants of movd-s.
796
f417d200
DA
7972005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
798
18b3bdfc
DA
799 * hppa.h: Fix punctuation in comment.
800
f417d200
DA
801 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
802 implicit space-register addressing. Set space-register bits on opcodes
803 using implicit space-register addressing. Add various missing pa20
804 long-immediate opcodes. Remove various opcodes using implicit 3-bit
805 space-register addressing. Use "fE" instead of "fe" in various
806 fstw opcodes.
807
9a145ce6
JB
8082005-07-18 Jan Beulich <jbeulich@novell.com>
809
810 * i386.h (i386_optab): Operands of aam and aad are unsigned.
811
90700ea2
L
8122007-07-15 H.J. Lu <hongjiu.lu@intel.com>
813
814 * i386.h (i386_optab): Support Intel VMX Instructions.
815
48f130a8
DA
8162005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
817
818 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
819
30123838
JB
8202005-07-05 Jan Beulich <jbeulich@novell.com>
821
822 * i386.h (i386_optab): Add new insns.
823
47b0e7ad
NC
8242005-07-01 Nick Clifton <nickc@redhat.com>
825
826 * sparc.h: Add typedefs to structure declarations.
827
b300c311
L
8282005-06-20 H.J. Lu <hongjiu.lu@intel.com>
829
830 PR 1013
831 * i386.h (i386_optab): Update comments for 64bit addressing on
832 mov. Allow 64bit addressing for mov and movq.
833
2db495be
DA
8342005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
835
836 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
837 respectively, in various floating-point load and store patterns.
838
caa05036
DA
8392005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
840
841 * hppa.h (FLAG_STRICT): Correct comment.
842 (pa_opcodes): Update load and store entries to allow both PA 1.X and
843 PA 2.0 mneumonics when equivalent. Entries with cache control
844 completers now require PA 1.1. Adjust whitespace.
845
f4411256
AM
8462005-05-19 Anton Blanchard <anton@samba.org>
847
848 * ppc.h (PPC_OPCODE_POWER5): Define.
849
e172dbf8
NC
8502005-05-10 Nick Clifton <nickc@redhat.com>
851
852 * Update the address and phone number of the FSF organization in
853 the GPL notices in the following files:
854 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
855 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
856 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
857 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
858 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
859 tic54x.h, tic80.h, v850.h, vax.h
860
e44823cf
JB
8612005-05-09 Jan Beulich <jbeulich@novell.com>
862
863 * i386.h (i386_optab): Add ht and hnt.
864
791fe849
MK
8652005-04-18 Mark Kettenis <kettenis@gnu.org>
866
867 * i386.h: Insert hyphens into selected VIA PadLock extensions.
868 Add xcrypt-ctr. Provide aliases without hyphens.
869
faa7ef87
L
8702005-04-13 H.J. Lu <hongjiu.lu@intel.com>
871
a63027e5
L
872 Moved from ../ChangeLog
873
faa7ef87
L
874 2005-04-12 Paul Brook <paul@codesourcery.com>
875 * m88k.h: Rename psr macros to avoid conflicts.
876
877 2005-03-12 Zack Weinberg <zack@codesourcery.com>
878 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
879 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
880 and ARM_ARCH_V6ZKT2.
881
882 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
883 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
884 Remove redundant instruction types.
885 (struct argument): X_op - new field.
886 (struct cst4_entry): Remove.
887 (no_op_insn): Declare.
888
889 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
890 * crx.h (enum argtype): Rename types, remove unused types.
891
892 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
893 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
894 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
895 (enum operand_type): Rearrange operands, edit comments.
896 replace us<N> with ui<N> for unsigned immediate.
897 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
898 displacements (respectively).
899 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
900 (instruction type): Add NO_TYPE_INS.
901 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
902 (operand_entry): New field - 'flags'.
903 (operand flags): New.
904
905 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
906 * crx.h (operand_type): Remove redundant types i3, i4,
907 i5, i8, i12.
908 Add new unsigned immediate types us3, us4, us5, us16.
909
bc4bd9ab
MK
9102005-04-12 Mark Kettenis <kettenis@gnu.org>
911
912 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
913 adjust them accordingly.
914
373ff435
JB
9152005-04-01 Jan Beulich <jbeulich@novell.com>
916
917 * i386.h (i386_optab): Add rdtscp.
918
4cc91dba
L
9192005-03-29 H.J. Lu <hongjiu.lu@intel.com>
920
921 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
922 between memory and segment register. Allow movq for moving between
923 general-purpose register and segment register.
4cc91dba 924
9ae09ff9
JB
9252005-02-09 Jan Beulich <jbeulich@novell.com>
926
927 PR gas/707
928 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
929 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
930 fnstsw.
931
638e7a64
NS
9322006-02-07 Nathan Sidwell <nathan@codesourcery.com>
933
934 * m68k.h (m68008, m68ec030, m68882): Remove.
935 (m68k_mask): New.
936 (cpu_m68k, cpu_cf): New.
937 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
938 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
939
90219bd0
AO
9402005-01-25 Alexandre Oliva <aoliva@redhat.com>
941
942 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
943 * cgen.h (enum cgen_parse_operand_type): Add
944 CGEN_PARSE_OPERAND_SYMBOLIC.
945
239cb185
FF
9462005-01-21 Fred Fish <fnf@specifixinc.com>
947
948 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
949 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
950 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
951
dc9a9f39
FF
9522005-01-19 Fred Fish <fnf@specifixinc.com>
953
954 * mips.h (struct mips_opcode): Add new pinfo2 member.
955 (INSN_ALIAS): New define for opcode table entries that are
956 specific instances of another entry, such as 'move' for an 'or'
957 with a zero operand.
958 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
959 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
960
98e7aba8
ILT
9612004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
962
963 * mips.h (CPU_RM9000): Define.
964 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
965
37edbb65
JB
9662004-11-25 Jan Beulich <jbeulich@novell.com>
967
968 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
969 to/from test registers are illegal in 64-bit mode. Add missing
970 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
971 (previously one had to explicitly encode a rex64 prefix). Re-enable
972 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
973 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
974
9752004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
976
977 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
978 available only with SSE2. Change the MMX additions introduced by SSE
979 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
980 instructions by their now designated identifier (since combining i686
981 and 3DNow! does not really imply 3DNow!A).
982
f5c7edf4
AM
9832004-11-19 Alan Modra <amodra@bigpond.net.au>
984
985 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
986 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
987
7499d566
NC
9882004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
989 Vineet Sharma <vineets@noida.hcltech.com>
990
991 * maxq.h: New file: Disassembly information for the maxq port.
992
bcb9eebe
L
9932004-11-05 H.J. Lu <hongjiu.lu@intel.com>
994
995 * i386.h (i386_optab): Put back "movzb".
996
94bb3d38
HPN
9972004-11-04 Hans-Peter Nilsson <hp@axis.com>
998
999 * cris.h (enum cris_insn_version_usage): Tweak formatting and
1000 comments. Remove member cris_ver_sim. Add members
1001 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
1002 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
1003 (struct cris_support_reg, struct cris_cond15): New types.
1004 (cris_conds15): Declare.
1005 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
1006 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
1007 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
1008 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
1009 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
1010 SIZE_FIELD_UNSIGNED.
1011
37edbb65 10122004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
1013
1014 * i386.h (sldx_Suf): Remove.
1015 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
1016 (q_FP): Define, implying no REX64.
1017 (x_FP, sl_FP): Imply FloatMF.
1018 (i386_optab): Split reg and mem forms of moving from segment registers
1019 so that the memory forms can ignore the 16-/32-bit operand size
1020 distinction. Adjust a few others for Intel mode. Remove *FP uses from
1021 all non-floating-point instructions. Unite 32- and 64-bit forms of
1022 movsx, movzx, and movd. Adjust floating point operations for the above
1023 changes to the *FP macros. Add DefaultSize to floating point control
1024 insns operating on larger memory ranges. Remove left over comments
1025 hinting at certain insns being Intel-syntax ones where the ones
1026 actually meant are already gone.
1027
48c9f030
NC
10282004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
1029
1030 * crx.h: Add COPS_REG_INS - Coprocessor Special register
1031 instruction type.
1032
0dd132b6
NC
10332004-09-30 Paul Brook <paul@codesourcery.com>
1034
1035 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
1036 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
1037
23794b24
MM
10382004-09-11 Theodore A. Roth <troth@openavr.org>
1039
1040 * avr.h: Add support for
1041 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
1042
2a309db0
AM
10432004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
1044
1045 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
1046
b18c562e
NC
10472004-08-24 Dmitry Diky <diwil@spec.ru>
1048
1049 * msp430.h (msp430_opc): Add new instructions.
1050 (msp430_rcodes): Declare new instructions.
1051 (msp430_hcodes): Likewise..
1052
45d313cd
NC
10532004-08-13 Nick Clifton <nickc@redhat.com>
1054
1055 PR/301
1056 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
1057 processors.
1058
30d1c836
ML
10592004-08-30 Michal Ludvig <mludvig@suse.cz>
1060
1061 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
1062
9a45f1c2
L
10632004-07-22 H.J. Lu <hongjiu.lu@intel.com>
1064
1065 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
1066
543613e9
NC
10672004-07-21 Jan Beulich <jbeulich@novell.com>
1068
1069 * i386.h: Adjust instruction descriptions to better match the
1070 specification.
1071
b781e558
RE
10722004-07-16 Richard Earnshaw <rearnsha@arm.com>
1073
1074 * arm.h: Remove all old content. Replace with architecture defines
1075 from gas/config/tc-arm.c.
1076
8577e690
AS
10772004-07-09 Andreas Schwab <schwab@suse.de>
1078
1079 * m68k.h: Fix comment.
1080
1fe1f39c
NC
10812004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
1082
1083 * crx.h: New file.
1084
1d9f512f
AM
10852004-06-24 Alan Modra <amodra@bigpond.net.au>
1086
1087 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
1088
be8c092b
NC
10892004-05-24 Peter Barada <peter@the-baradas.com>
1090
1091 * m68k.h: Add 'size' to m68k_opcode.
1092
6b6e92f4
NC
10932004-05-05 Peter Barada <peter@the-baradas.com>
1094
1095 * m68k.h: Switch from ColdFire chip name to core variant.
1096
10972004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
1098
1099 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
1100 descriptions for new EMAC cases.
1101 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
1102 handle Motorola MAC syntax.
1103 Allow disassembly of ColdFire V4e object files.
1104
fdd12ef3
AM
11052004-03-16 Alan Modra <amodra@bigpond.net.au>
1106
1107 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
1108
3922a64c
L
11092004-03-12 Jakub Jelinek <jakub@redhat.com>
1110
1111 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
1112
1f45d988
ML
11132004-03-12 Michal Ludvig <mludvig@suse.cz>
1114
1115 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
1116
0f10071e
ML
11172004-03-12 Michal Ludvig <mludvig@suse.cz>
1118
1119 * i386.h (i386_optab): Added xstore/xcrypt insns.
1120
3255318a
NC
11212004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
1122
1123 * h8300.h (32bit ldc/stc): Add relaxing support.
1124
ca9a79a1 11252004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 1126
ca9a79a1
NC
1127 * h8300.h (BITOP): Pass MEMRELAX flag.
1128
875a0b14
NC
11292004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
1130
1131 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
1132 except for the H8S.
252b5132 1133
c9e214e5 1134For older changes see ChangeLog-9103
252b5132
RH
1135\f
1136Local Variables:
c9e214e5
AM
1137mode: change-log
1138left-margin: 8
1139fill-column: 74
252b5132
RH
1140version-control: never
1141End:
This page took 0.538001 seconds and 4 git commands to generate.