Updated sources to avoid using the identifier name "new", which is a
[deliverable/binutils-gdb.git] / include / opcode / ChangeLog
CommitLineData
d3ce72d0
NC
12009-08-29 Martin Thuresson <martin@mtme.org>
2
3 * tic30.h (template): Rename type template to
4 insn_template. Updated code to use new name.
5 * tic54x.h (template): Rename type template to
6 insn_template.
7
824b28db
NH
82009-08-20 Nick Hudson <nick.hudson@gmx.co.uk>
9
10 * hppa.h (pa_opcodes): Add a pa10 bb without FLAG_STRICT.
11
f865a31d
AG
122009-06-11 Anthony Green <green@moxielogic.com>
13
14 * moxie.h (MOXIE_F3_PCREL): Define.
15 (moxie_form3_opc_info): Grow.
16
0e7c7f11
AG
172009-06-06 Anthony Green <green@moxielogic.com>
18
19 * moxie.h (MOXIE_F1_M): Define.
20
20135e4c
NC
212009-04-15 Anthony Green <green@moxielogic.com>
22
23 * moxie.h: Created.
24
bcb012d3
DD
252009-04-06 DJ Delorie <dj@redhat.com>
26
27 * h8300.h: Add relaxation attributes to MOVA opcodes.
28
69fe9ce5
AM
292009-03-10 Alan Modra <amodra@bigpond.net.au>
30
31 * ppc.h (ppc_parse_cpu): Declare.
32
c3b7224a
NC
332009-03-02 Qinwei <qinwei@sunnorth.com.cn>
34
35 * score-inst.h (score_insn_type, score_data_type): Add Ra_I9_I5
36 and _IMM11 for mbitclr and mbitset.
37 * score-datadep.h: Update dependency information.
38
066be9f7
PB
392009-02-26 Peter Bergner <bergner@vnet.ibm.com>
40
41 * ppc.h (PPC_OPCODE_POWER7): New.
42
fedc618e
DE
432009-02-06 Doug Evans <dje@google.com>
44
45 * i386.h: Add comment regarding sse* insns and prefixes.
46
52b6b6b9
JM
472009-02-03 Sandip Matte <sandip@rmicorp.com>
48
49 * mips.h (INSN_XLR): Define.
50 (INSN_CHIP_MASK): Update.
51 (CPU_XLR): Define.
52 (OPCODE_IS_MEMBER): Update.
53 (M_MSGSND, M_MSGLD, M_MSGLD_T, M_MSGWAIT, M_MSGWAIT_T): Define.
54
35669430
DE
552009-01-28 Doug Evans <dje@google.com>
56
57 * opcode/i386.h: Add multiple inclusion protection.
58 (EAX_REG_NUM,ECX_REG_NUM,EDX_REGNUM,EBX_REG_NUM,ESI_REG_NUM)
59 (EDI_REG_NUM): New macros.
60 (MODRM_MOD_FIELD,MODRM_REG_FIELD,MODRM_RM_FIELD): New macros.
61 (SIB_SCALE_FIELD,SIB_INDEX_FIELD,SIB_BASE_FIELD): New macros.
1d801e5f 62 (REX_PREFIX_P): New macro.
35669430 63
1cb0a767
PB
642009-01-09 Peter Bergner <bergner@vnet.ibm.com>
65
66 * ppc.h (struct powerpc_opcode): New field "deprecated".
67 (PPC_OPCODE_NOPOWER4): Delete.
68
3aa3176b
TS
692008-11-28 Joshua Kinard <kumba@gentoo.org>
70
71 * mips.h: Define CPU_R14000, CPU_R16000.
72 (OPCODE_IS_MEMBER): Include R14000, R16000 in test.
73
8e79c3df
CM
742008-11-18 Catherine Moore <clm@codesourcery.com>
75
76 * arm.h (FPU_NEON_FP16): New.
77 (FPU_ARCH_NEON_FP16): New.
78
de9a3e51
CF
792008-11-06 Chao-ying Fu <fu@mips.com>
80
81 * mips.h: Doucument '1' for 5-bit sync type.
82
1ca35711
L
832008-08-28 H.J. Lu <hongjiu.lu@intel.com>
84
85 * ia64.h (ia64_resource_specifier): Add IA64_RS_CR_IIB. Update
86 IA64_RS_CR.
87
9b4e5766
PB
882008-08-01 Peter Bergner <bergner@vnet.ibm.com>
89
90 * ppc.h (PPC_OPCODE_VSX, PPC_OPERAND_VSR): New.
91
081ba1b3
AM
922008-07-30 Michael J. Eager <eager@eagercon.com>
93
94 * ppc.h (PPC_OPCODE_405): Define.
95 (PPC_OPERAND_FSL, PPC_OPERAND_FCR, PPC_OPERAND_UDI): Define.
96
fa452fa6
PB
972008-06-13 Peter Bergner <bergner@vnet.ibm.com>
98
99 * ppc.h (ppc_cpu_t): New typedef.
100 (struct powerpc_opcode <flags>): Use it.
101 (struct powerpc_operand <insert, extract>): Likewise.
102 (struct powerpc_macro <flags>): Likewise.
103
bb35fb24
NC
1042008-06-12 Adam Nemet <anemet@caviumnetworks.com>
105
106 * mips.h: Document new field descriptors +x, +X, +p, +P, +s, +S.
107 Update comment before MIPS16 field descriptors to mention MIPS16.
108 (OP_SH_BBITIND, OP_MASK_BBITIND): New bit mask and shift count for
109 BBIT.
110 (OP_SH_CINSPOS, OP_MASK_CINSPOS, OP_SH_CINSLM1, OP_MASK_CINSLM1):
111 New bit masks and shift counts for cins and exts.
112
dd3cbb7e
NC
113 * mips.h: Document new field descriptors +Q.
114 (OP_SH_SEQI, OP_MASK_SEQI): New bit mask and shift count for SEQI.
115
d0799671
AN
1162008-04-28 Adam Nemet <anemet@caviumnetworks.com>
117
118 * mips.h (INSN_MACRO): Move it up to the the pinfo macros.
119 (INSN2_M_FP_S, INSN2_M_FP_D): New pinfo2 macros.
120
19a6653c
AM
1212008-04-14 Edmar Wienskoski <edmar@freescale.com>
122
123 * ppc.h: (PPC_OPCODE_E500MC): New.
124
c0f3af97
L
1252008-04-03 H.J. Lu <hongjiu.lu@intel.com>
126
127 * i386.h (MAX_OPERANDS): Set to 5.
128 (MAX_MNEM_SIZE): Changed to 20.
129
e210c36b
NC
1302008-03-28 Eric B. Weddington <eric.weddington@atmel.com>
131
132 * avr.h (AVR_ISA_TINY3): Define new opcode set for attiny167.
133
b1cc4aeb
PB
1342008-03-09 Paul Brook <paul@codesourcery.com>
135
136 * arm.h (FPU_VFP_EXT_D32, FPU_VFP_V3D16, FPU_ARCH_VFP_V3D16): Define.
137
7e806470
PB
1382008-03-04 Paul Brook <paul@codesourcery.com>
139
140 * arm.h (ARM_EXT_V6M, ARM_EXT_BARRIER, ARM_EXT_THUMB_MSR): Define.
141 (ARM_AEXT_V6T2, ARM_AEXT_V7_ARM, ARM_AEXT_V7M): Use new flags.
142 (ARM_AEXT_V6M, ARM_ARCH_V6M): Define.
143
7b2185f9 1442008-02-27 Denis Vlasenko <vda.linux@googlemail.com>
af7329f0
NC
145 Nick Clifton <nickc@redhat.com>
146
147 PR 3134
148 * h8300.h (h8_opcodes): Add an encoding for a mov.l instruction
149 with a 32-bit displacement but without the top bit of the 4th byte
150 set.
151
796d5313
NC
1522008-02-18 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
153
154 * cr16.h (cr16_num_optab): Declared.
155
d669d37f
NC
1562008-02-14 Hakan Ardo <hakan@debian.org>
157
158 PR gas/2626
159 * avr.h (AVR_ISA_2xxe): Define.
160
e6429699
AN
1612008-02-04 Adam Nemet <anemet@caviumnetworks.com>
162
163 * mips.h: Update copyright.
164 (INSN_CHIP_MASK): New macro.
165 (INSN_OCTEON): New macro.
166 (CPU_OCTEON): New macro.
167 (OPCODE_IS_MEMBER): Handle Octeon instructions.
168
e210c36b
NC
1692008-01-23 Eric B. Weddington <eric.weddington@atmel.com>
170
171 * avr.h (AVR_ISA_RF401): Add new opcode set for at86rf401.
172
1732008-01-03 Eric B. Weddington <eric.weddington@atmel.com>
174
175 * avr.h (AVR_ISA_USB162): Add new opcode set.
176 (AVR_ISA_AVR3): Likewise.
177
350cc38d
MS
1782007-11-29 Mark Shinwell <shinwell@codesourcery.com>
179
180 * mips.h (INSN_LOONGSON_2E): New.
181 (INSN_LOONGSON_2F): New.
182 (CPU_LOONGSON_2E): New.
183 (CPU_LOONGSON_2F): New.
184 (OPCODE_IS_MEMBER): Update for Loongson-2E and -2F flags.
185
56950294
MS
1862007-11-29 Mark Shinwell <shinwell@codesourcery.com>
187
188 * mips.h (INSN_ISA*): Redefine certain values as an
189 enumeration. Update comments.
190 (mips_isa_table): New.
191 (ISA_MIPS*): Redefine to match enumeration.
192 (OPCODE_IS_MEMBER): Modify to correctly test new INSN_ISA*
193 values.
194
c3d65c1c
BE
1952007-08-08 Ben Elliston <bje@au.ibm.com>
196
197 * ppc.h (PPC_OPCODE_PPCPS): New.
198
0fdaa005
L
1992007-07-03 Nathan Sidwell <nathan@codesourcery.com>
200
201 * m68k.h: Document j K & E.
202
2032007-06-29 M R Swami Reddy <MR.Swami.Reddy@nsc.com>
3d3d428f
NC
204
205 * cr16.h: New file for CR16 target.
206
3896c469
AM
2072007-05-02 Alan Modra <amodra@bigpond.net.au>
208
209 * ppc.h (PPC_OPERAND_PLUS1): Update comment.
210
9a2e615a
NS
2112007-04-23 Nathan Sidwell <nathan@codesourcery.com>
212
213 * m68k.h (mcfisa_c): New.
214 (mcfusp, mcf_mask): Adjust.
215
b84bf58a
AM
2162007-04-20 Alan Modra <amodra@bigpond.net.au>
217
218 * ppc.h (struct powerpc_operand): Replace "bits" with "bitm".
219 (num_powerpc_operands): Declare.
220 (PPC_OPERAND_SIGNED et al): Redefine as hex.
221 (PPC_OPERAND_PLUS1): Define.
222
831480e9 2232007-03-21 H.J. Lu <hongjiu.lu@intel.com>
161a04f6
L
224
225 * i386.h (REX_MODE64): Renamed to ...
226 (REX_W): This.
227 (REX_EXTX): Renamed to ...
228 (REX_R): This.
229 (REX_EXTY): Renamed to ...
230 (REX_X): This.
231 (REX_EXTZ): Renamed to ...
232 (REX_B): This.
233
0b1cf022
L
2342007-03-15 H.J. Lu <hongjiu.lu@intel.com>
235
236 * i386.h: Add entries from config/tc-i386.h and move tables
237 to opcodes/i386-opc.h.
238
d796c0ad
L
2392007-03-13 H.J. Lu <hongjiu.lu@intel.com>
240
241 * i386.h (FloatDR): Removed.
242 (i386_optab): Use FloatD and FloatD|FloatR instead of FloatDR.
243
30ac7323
AM
2442007-03-01 Alan Modra <amodra@bigpond.net.au>
245
246 * spu-insns.h: Add soma double-float insns.
247
8b082fb1 2482007-02-20 Thiemo Seufer <ths@mips.com>
d796c0ad 249 Chao-Ying Fu <fu@mips.com>
8b082fb1
TS
250
251 * mips.h (OP_SH_BP, OP_MASK_BP): Add support for balign instruction.
252 (INSN_DSPR2): Add flag for DSP R2 instructions.
253 (M_BALIGN): New macro.
254
4eed87de
AM
2552007-02-14 Alan Modra <amodra@bigpond.net.au>
256
257 * i386.h (i386_optab): Replace all occurrences of Seg2ShortForm
258 and Seg3ShortFrom with Shortform.
259
fda592e8
L
2602007-02-11 H.J. Lu <hongjiu.lu@intel.com>
261
262 PR gas/4027
263 * i386.h (i386_optab): Put the real "test" before the pseudo
264 one.
265
3bdcfdf4
KH
2662007-01-08 Kazu Hirata <kazu@codesourcery.com>
267
268 * m68k.h (m68010up): OR fido_a.
269
9840d27e
KH
2702006-12-25 Kazu Hirata <kazu@codesourcery.com>
271
272 * m68k.h (fido_a): New.
273
c629cdac
KH
2742006-12-24 Kazu Hirata <kazu@codesourcery.com>
275
276 * m68k.h (mcfmac, mcfemac, cfloat, mcfhwdiv, mcfisa_a,
277 mcfisa_aa, mcfisa_b, mcfusp, mcf_mask): Double the defined
278 values.
279
b7d9ef37
L
2802006-11-08 H.J. Lu <hongjiu.lu@intel.com>
281
282 * i386.h (i386_optab): Replace CpuPNI with CpuSSE3.
283
b138abaa
NC
2842006-10-31 Mei Ligang <ligang@sunnorth.com.cn>
285
286 * score-inst.h (enum score_insn_type): Add Insn_internal.
287
e9f53129
AM
2882006-10-25 Trevor Smigiel <Trevor_Smigiel@playstation.sony.com>
289 Yukishige Shibata <shibata@rd.scei.sony.co.jp>
290 Nobuhisa Fujinami <fnami@rd.scei.sony.co.jp>
291 Takeaki Fukuoka <fukuoka@rd.scei.sony.co.jp>
292 Alan Modra <amodra@bigpond.net.au>
293
294 * spu-insns.h: New file.
295 * spu.h: New file.
296
ede602d7
AM
2972006-10-24 Andrew Pinski <andrew_pinski@playstation.sony.com>
298
299 * ppc.h (PPC_OPCODE_CELL): Define.
300
7918206c
MM
3012006-10-23 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
302
303 * i386.h : Modify opcode to support for the change in POPCNT opcode
304 in amdfam10 architecture.
305
ef05d495
L
3062006-09-28 H.J. Lu <hongjiu.lu@intel.com>
307
308 * i386.h: Replace CpuMNI with CpuSSSE3.
309
2d447fca
JM
3102006-09-26 Mark Shinwell <shinwell@codesourcery.com>
311 Joseph Myers <joseph@codesourcery.com>
312 Ian Lance Taylor <ian@wasabisystems.com>
313 Ben Elliston <bje@wasabisystems.com>
314
315 * arm.h (ARM_CEXT_IWMMXT2, ARM_ARCH_IWMMXT2): Define.
316
1c0d3aa6
NC
3172006-09-17 Mei Ligang <ligang@sunnorth.com.cn>
318
319 * score-datadep.h: New file.
320 * score-inst.h: New file.
321
c2f0420e
L
3222006-07-14 H.J. Lu <hongjiu.lu@intel.com>
323
324 * i386.h (i386_optab): Remove InvMem from maskmovq, movhlps,
325 movlhps, movmskps, pextrw, pmovmskb, movmskpd, maskmovdqu,
326 movdq2q and movq2dq.
327
050dfa73
MM
3282006-07-10 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
329 Michael Meissner <michael.meissner@amd.com>
330
331 * i386.h: Add amdfam10 new instructions (SSE4a and ABM instructions).
332
15965411
L
3332006-06-12 H.J. Lu <hongjiu.lu@intel.com>
334
335 * i386.h (i386_optab): Add "nop" with memory reference.
336
46e883c5
L
3372006-06-12 H.J. Lu <hongjiu.lu@intel.com>
338
339 * i386.h (i386_optab): Update comment for 64bit NOP.
340
9622b051
AM
3412006-06-06 Ben Elliston <bje@au.ibm.com>
342 Anton Blanchard <anton@samba.org>
343
344 * ppc.h (PPC_OPCODE_POWER6): Define.
345 Adjust whitespace.
346
a9e24354
TS
3472006-06-05 Thiemo Seufer <ths@mips.com>
348
349 * mips.h: Improve description of MT flags.
350
a596001e
RS
3512006-05-25 Richard Sandiford <richard@codesourcery.com>
352
353 * m68k.h (mcf_mask): Define.
354
d43b4baf
TS
3552006-05-05 Thiemo Seufer <ths@mips.com>
356 David Ung <davidu@mips.com>
357
358 * mips.h (enum): Add macro M_CACHE_AB.
359
39a7806d
TS
3602006-05-04 Thiemo Seufer <ths@mips.com>
361 Nigel Stephens <nigel@mips.com>
362 David Ung <davidu@mips.com>
363
364 * mips.h: Add INSN_SMARTMIPS define.
365
9bcd4f99
TS
3662006-04-30 Thiemo Seufer <ths@mips.com>
367 David Ung <davidu@mips.com>
368
369 * mips.h: Defines udi bits and masks. Add description of
370 characters which may appear in the args field of udi
371 instructions.
372
ef0ee844
TS
3732006-04-26 Thiemo Seufer <ths@networkno.de>
374
375 * mips.h: Improve comments describing the bitfield instruction
376 fields.
377
f7675147
L
3782006-04-26 Julian Brown <julian@codesourcery.com>
379
380 * arm.h (FPU_VFP_EXT_V3): Define constant.
381 (FPU_NEON_EXT_V1): Likewise.
382 (FPU_VFP_HARD): Update.
383 (FPU_VFP_V3): Define macro.
384 (FPU_ARCH_VFP_V3, FPU_ARCH_VFP_V3_PLUS_NEON_V1): Define macros.
385
ef0ee844 3862006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
d727e8c2
NC
387
388 * avr.h (AVR_ISA_PWMx): New.
389
2da12c60
NS
3902006-03-28 Nathan Sidwell <nathan@codesourcery.com>
391
392 * m68k.h (cpu_m68k, cpu_cf, cpu_m68000, cpu_m68008, cpu_m68010,
393 cpu_m68020, cpu_m68ec030, cpu_m68040, cpu_m68060, cpu_m68851,
394 cpu_m68881, cpu_m68882, cpu_cpu32, cpu_cf5200, cpu_cf5206e,
395 cpu_cf5208, cpu_cf521x, cpu_cf5213, cpu_cf5249, cpu_cf528x,
396 cpu_cf5307, cpu_cf5329, cpu_cf5407, cpu_cf547x, cpu_cf548x): Remove.
397
0715c387
PB
3982006-03-10 Paul Brook <paul@codesourcery.com>
399
400 * arm.h (ARM_AEXT_V7_ARM): Include v6ZK extensions.
401
34bdd094
DA
4022006-03-04 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
403
404 * hppa.h (pa_opcodes): Reorder bb opcodes so that pa10 opcodes come
405 first. Correct mask of bb "B" opcode.
406
331d2d0d
L
4072006-02-27 H.J. Lu <hongjiu.lu@intel.com>
408
409 * i386.h (i386_optab): Support Intel Merom New Instructions.
410
62b3e311
PB
4112006-02-24 Paul Brook <paul@codesourcery.com>
412
413 * arm.h: Add V7 feature bits.
414
59cf82fe
L
4152006-02-23 H.J. Lu <hongjiu.lu@intel.com>
416
417 * ia64.h (ia64_opnd): Add IA64_OPND_IMMU5b.
418
e74cfd16
PB
4192006-01-31 Paul Brook <paul@codesourcery.com>
420 Richard Earnshaw <rearnsha@arm.com>
421
422 * arm.h: Use ARM_CPU_FEATURE.
423 (ARM_AEXT_*, FPU_ENDIAN_PURE, FPU_VFP_HARD): New.
424 (arm_feature_set): Change to a structure.
425 (ARM_CPU_HAS_FEATURE, ARM_MERGE_FEATURE_SETS, ARM_CLEAR_FEATURE,
426 ARM_FEATURE): New macros.
427
5b3f8a92
HPN
4282005-12-07 Hans-Peter Nilsson <hp@axis.com>
429
430 * cris.h (MOVE_M_TO_PREG_OPCODE, MOVE_M_TO_PREG_ZBITS)
431 (MOVE_PC_INCR_OPCODE_PREFIX, MOVE_PC_INCR_OPCODE_SUFFIX): New macros.
432 (ADD_PC_INCR_OPCODE): Don't define.
433
cb712a9e
L
4342005-12-06 H.J. Lu <hongjiu.lu@intel.com>
435
436 PR gas/1874
437 * i386.h (i386_optab): Add 64bit support for monitor and mwait.
438
0499d65b
TS
4392005-11-14 David Ung <davidu@mips.com>
440
441 * mips.h: Assign 'm'/'M' codes to MIPS16e save/restore
442 instructions. Define MIPS16_ALL_ARGS and MIPS16_ALL_STATICS for
443 save/restore encoding of the args field.
444
ea5ca089
DB
4452005-10-28 Dave Brolley <brolley@redhat.com>
446
447 Contribute the following changes:
448 2005-02-16 Dave Brolley <brolley@redhat.com>
449
450 * cgen-bitset.h: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
451 cgen_isa_mask_* to cgen_bitset_*.
452 * cgen.h: Likewise.
453
16175d96
DB
454 2003-10-21 Richard Sandiford <rsandifo@redhat.com>
455
456 * cgen.h (CGEN_BITSET_ATTR_VALUE): Fix definition.
457 (CGEN_ATTR_ENTRY): Change "value" to type "unsigned".
458 (CGEN_CPU_TABLE): Make isas a ponter.
459
460 2003-09-29 Dave Brolley <brolley@redhat.com>
461
462 * cgen.h (CGEN_ATTR_VALUE_BITSET_TYPE): New typedef.
463 (CGEN_ATTR_VALUE_ENUM_TYPE): Ditto.
464 (CGEN_ATTR_VALUE_TYPE): Use these new typedefs.
465
466 2002-12-13 Dave Brolley <brolley@redhat.com>
467
468 * cgen.h (symcat.h): #include it.
469 (cgen-bitset.h): #include it.
470 (CGEN_ATTR_VALUE_TYPE): Now a union.
471 (CGEN_ATTR_VALUE): Reference macros generated in opcodes/<arch>-desc.h.
472 (CGEN_ATTR_ENTRY): 'value' now unsigned.
473 (cgen_cpu_desc): 'isas' now (CGEN_ISA_MASK*).
474 * cgen-bitset.h: New file.
475
3c9b82ba
NC
4762005-09-30 Catherine Moore <clm@cm00re.com>
477
478 * bfin.h: New file.
479
6a2375c6
JB
4802005-10-24 Jan Beulich <jbeulich@novell.com>
481
482 * ia64.h (enum ia64_opnd): Move memory operand out of set of
483 indirect operands.
484
c06a12f8
DA
4852005-10-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
486
487 * hppa.h (pa_opcodes): Add two fcmp opcodes. Reorder ftest opcodes.
488 Add FLAG_STRICT to pa10 ftest opcode.
489
4d443107
DA
4902005-10-12 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
491
492 * hppa.h (pa_opcodes): Remove lha entries.
493
f0a3b40f
DA
4942005-10-08 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
495
496 * hppa.h (FLAG_STRICT): Revise comment.
497 (pa_opcode): Revise ordering rules. Add/move strict pa10 variants
498 before corresponding pa11 opcodes. Add strict pa10 register-immediate
499 entries for "fdc".
500
e210c36b
NC
5012005-09-30 Catherine Moore <clm@cm00re.com>
502
503 * bfin.h: New file.
504
1b7e1362
DA
5052005-09-24 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
506
507 * hppa.h (pa_opcodes): Add new "fdc" and "fic" opcode entries.
508
089b39de
CF
5092005-09-06 Chao-ying Fu <fu@mips.com>
510
511 * mips.h (OP_SH_MT_U, OP_MASK_MT_U, OP_SH_MT_H, OP_MASK_MT_H,
512 OP_SH_MTACC_T, OP_MASK_MTACC_T, OP_SH_MTACC_D, OP_MASK_MTACC_D): New
513 define.
514 Document !, $, *, &, g, +t, +T operand formats for MT instructions.
515 (INSN_ASE_MASK): Update to include INSN_MT.
516 (INSN_MT): New define for MT ASE.
517
93c34b9b
CF
5182005-08-25 Chao-ying Fu <fu@mips.com>
519
520 * mips.h (OP_SH_DSPACC, OP_MASK_DSPACC, OP_SH_DSPACC_S,
521 OP_MASK_DSPACC_S, OP_SH_DSPSFT, OP_MASK_DSPSFT, OP_SH_DSPSFT_7,
522 OP_MASK_DSPSFT_7, OP_SH_SA3, OP_MASK_SA3, OP_SH_SA4, OP_MASK_SA4,
523 OP_SH_IMM8, OP_MASK_IMM8, OP_SH_IMM10, OP_MASK_IMM10, OP_SH_WRDSP,
524 OP_MASK_WRDSP, OP_SH_RDDSP, OP_MASK_RDDSP): New define.
525 Document 3, 4, 5, 6, 7, 8, 9, 0, :, ', @ operand formats for DSP
526 instructions.
527 (INSN_DSP): New define for DSP ASE.
528
848cf006
AM
5292005-08-18 Alan Modra <amodra@bigpond.net.au>
530
531 * a29k.h: Delete.
532
36ae0db3
DJ
5332005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
534
535 * ppc.h (PPC_OPCODE_E300): Define.
536
8c929562
MS
5372005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
538
539 * s390.h (s390_opcode_cpu_val): Add enum for cpu type z9-109.
540
f7b8cccc
DA
5412005-07-28 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
542
543 PR gas/336
544 * hppa.h (pa_opcodes): Allow 0 immediates in PA 2.0 variants of pdtlb
545 and pitlb.
546
8b5328ac
JB
5472005-07-27 Jan Beulich <jbeulich@novell.com>
548
549 * i386.h (i386_optab): Add comment to movd. Use LongMem for all
550 movd-s. Add NoRex64 to movq-s dealing only with mmx or xmm registers.
551 Add movq-s as 64-bit variants of movd-s.
552
f417d200
DA
5532005-07-18 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
554
18b3bdfc
DA
555 * hppa.h: Fix punctuation in comment.
556
f417d200
DA
557 * hppa.h (pa_opcode): Add rules for opcode ordering. Check first for
558 implicit space-register addressing. Set space-register bits on opcodes
559 using implicit space-register addressing. Add various missing pa20
560 long-immediate opcodes. Remove various opcodes using implicit 3-bit
561 space-register addressing. Use "fE" instead of "fe" in various
562 fstw opcodes.
563
9a145ce6
JB
5642005-07-18 Jan Beulich <jbeulich@novell.com>
565
566 * i386.h (i386_optab): Operands of aam and aad are unsigned.
567
90700ea2
L
5682007-07-15 H.J. Lu <hongjiu.lu@intel.com>
569
570 * i386.h (i386_optab): Support Intel VMX Instructions.
571
48f130a8
DA
5722005-07-10 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
573
574 * hppa.h (pa_opcode): Don't set FLAG_STRICT in pa10 loads and stores.
575
30123838
JB
5762005-07-05 Jan Beulich <jbeulich@novell.com>
577
578 * i386.h (i386_optab): Add new insns.
579
47b0e7ad
NC
5802005-07-01 Nick Clifton <nickc@redhat.com>
581
582 * sparc.h: Add typedefs to structure declarations.
583
b300c311
L
5842005-06-20 H.J. Lu <hongjiu.lu@intel.com>
585
586 PR 1013
587 * i386.h (i386_optab): Update comments for 64bit addressing on
588 mov. Allow 64bit addressing for mov and movq.
589
2db495be
DA
5902005-06-11 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
591
592 * hppa.h (pa_opcodes): Use cM and cX instead of cm and cx,
593 respectively, in various floating-point load and store patterns.
594
caa05036
DA
5952005-05-23 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
596
597 * hppa.h (FLAG_STRICT): Correct comment.
598 (pa_opcodes): Update load and store entries to allow both PA 1.X and
599 PA 2.0 mneumonics when equivalent. Entries with cache control
600 completers now require PA 1.1. Adjust whitespace.
601
f4411256
AM
6022005-05-19 Anton Blanchard <anton@samba.org>
603
604 * ppc.h (PPC_OPCODE_POWER5): Define.
605
e172dbf8
NC
6062005-05-10 Nick Clifton <nickc@redhat.com>
607
608 * Update the address and phone number of the FSF organization in
609 the GPL notices in the following files:
610 a29k.h, alpha.h, arc.h, arm.h, avr.h, cgen.h, convex.h, cris.h,
611 crx.h, d10v.h, d30v.h, dlx.h, h8300.h, hppa.h, i370.h, i386.h,
612 i860.h, i960.h, m68hc11.h, m68k.h, m88k.h, maxq.h, mips.h, mmix.h,
613 mn10200.h, mn10300.h, msp430.h, np1.h, ns32k.h, or32.h, pdp11.h,
614 pj.h, pn.h, ppc.h, pyr.h, s390.h, sparc.h, tic30.h, tic4x.h,
615 tic54x.h, tic80.h, v850.h, vax.h
616
e44823cf
JB
6172005-05-09 Jan Beulich <jbeulich@novell.com>
618
619 * i386.h (i386_optab): Add ht and hnt.
620
791fe849
MK
6212005-04-18 Mark Kettenis <kettenis@gnu.org>
622
623 * i386.h: Insert hyphens into selected VIA PadLock extensions.
624 Add xcrypt-ctr. Provide aliases without hyphens.
625
faa7ef87
L
6262005-04-13 H.J. Lu <hongjiu.lu@intel.com>
627
a63027e5
L
628 Moved from ../ChangeLog
629
faa7ef87
L
630 2005-04-12 Paul Brook <paul@codesourcery.com>
631 * m88k.h: Rename psr macros to avoid conflicts.
632
633 2005-03-12 Zack Weinberg <zack@codesourcery.com>
634 * arm.h: Adjust comments for ARM_EXT_V4T and ARM_EXT_V5T.
635 Add ARM_EXT_V6T2, ARM_ARCH_V6T2, ARM_ARCH_V6KT2, ARM_ARCH_V6ZT2,
636 and ARM_ARCH_V6ZKT2.
637
638 2004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
639 * crx.h (enum operand_type): Rename rbase_cst4 to rbase_dispu4.
640 Remove redundant instruction types.
641 (struct argument): X_op - new field.
642 (struct cst4_entry): Remove.
643 (no_op_insn): Declare.
644
645 2004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
646 * crx.h (enum argtype): Rename types, remove unused types.
647
648 2004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
649 * crx.h (enum reg): Rearrange registers, remove 'ccfg' and `'pc'.
650 (enum reg_type): Remove CRX_PC_REGTYPE, CRX_MTPR_REGTYPE.
651 (enum operand_type): Rearrange operands, edit comments.
652 replace us<N> with ui<N> for unsigned immediate.
653 replace d<N> with disps<N>/dispu<N>/dispe<N> for signed/unsigned/escaped
654 displacements (respectively).
655 replace rbase_ridx_scl2_dispu<N> with rindex_disps<N> for register index.
656 (instruction type): Add NO_TYPE_INS.
657 (instruction flags): Add USER_REG, CST4MAP, NO_SP, NO_RPTR.
658 (operand_entry): New field - 'flags'.
659 (operand flags): New.
660
661 2004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
662 * crx.h (operand_type): Remove redundant types i3, i4,
663 i5, i8, i12.
664 Add new unsigned immediate types us3, us4, us5, us16.
665
bc4bd9ab
MK
6662005-04-12 Mark Kettenis <kettenis@gnu.org>
667
668 * i386.h (i386_optab): Mark VIA PadLock instructions as ImmExt and
669 adjust them accordingly.
670
373ff435
JB
6712005-04-01 Jan Beulich <jbeulich@novell.com>
672
673 * i386.h (i386_optab): Add rdtscp.
674
4cc91dba
L
6752005-03-29 H.J. Lu <hongjiu.lu@intel.com>
676
677 * i386.h (i386_optab): Don't allow the `l' suffix for moving
418a8fca
AS
678 between memory and segment register. Allow movq for moving between
679 general-purpose register and segment register.
4cc91dba 680
9ae09ff9
JB
6812005-02-09 Jan Beulich <jbeulich@novell.com>
682
683 PR gas/707
684 * i386.h (i386_optab): Add x_Suf to fbld and fbstp. Add w_Suf and
685 FloatMF to fldcw, fstcw, fnstcw, and the memory formas of fstsw and
686 fnstsw.
687
638e7a64
NS
6882006-02-07 Nathan Sidwell <nathan@codesourcery.com>
689
690 * m68k.h (m68008, m68ec030, m68882): Remove.
691 (m68k_mask): New.
692 (cpu_m68k, cpu_cf): New.
693 (mcf5200, mcf5206e, mcf521x, mcf5249, mcf528x, mcf5307, mcf5407,
694 mcf5470, mcf5480): Rename to cpu_<foo>. Add m680x0 variants.
695
90219bd0
AO
6962005-01-25 Alexandre Oliva <aoliva@redhat.com>
697
698 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
699 * cgen.h (enum cgen_parse_operand_type): Add
700 CGEN_PARSE_OPERAND_SYMBOLIC.
701
239cb185
FF
7022005-01-21 Fred Fish <fnf@specifixinc.com>
703
704 * mips.h: Change INSN_ALIAS to INSN2_ALIAS.
705 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
706 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
707
dc9a9f39
FF
7082005-01-19 Fred Fish <fnf@specifixinc.com>
709
710 * mips.h (struct mips_opcode): Add new pinfo2 member.
711 (INSN_ALIAS): New define for opcode table entries that are
712 specific instances of another entry, such as 'move' for an 'or'
713 with a zero operand.
714 (INSN_READ_MDMX_ACC): Redefine from 0 to 0x2.
715 (INSN_WRITE_MDMX_ACC): Redefine from 0 to 0x4.
716
98e7aba8
ILT
7172004-12-09 Ian Lance Taylor <ian@wasabisystems.com>
718
719 * mips.h (CPU_RM9000): Define.
720 (OPCODE_IS_MEMBER): Handle CPU_RM9000.
721
37edbb65
JB
7222004-11-25 Jan Beulich <jbeulich@novell.com>
723
724 * i386.h: CpuNo64 mov can't reasonably have a 'q' suffix. Moves
725 to/from test registers are illegal in 64-bit mode. Add missing
726 NoRex64 to sidt. fxsave/fxrstor now allow for a 'q' suffix
727 (previously one had to explicitly encode a rex64 prefix). Re-enable
728 lahf/sahf in 64-bit mode as at least some Athlon64/Opteron steppings
729 support it there. Add cmpxchg16b as per Intel's 64-bit documentation.
730
7312004-11-23 Jan Beulich <jbeulich@novell.com>
5c6af06e
JB
732
733 * i386.h (i386_optab): paddq and psubq, even in their MMX form, are
734 available only with SSE2. Change the MMX additions introduced by SSE
735 and 3DNow!A to CpuMMX2 (rather than CpuMMX). Indicate the 3DNow!A
736 instructions by their now designated identifier (since combining i686
737 and 3DNow! does not really imply 3DNow!A).
738
f5c7edf4
AM
7392004-11-19 Alan Modra <amodra@bigpond.net.au>
740
741 * msp430.h (struct rcodes_s, MSP430_RLC, msp430_rcodes,
742 struct hcodes_s, msp430_hcodes): Move to gas/config/tc-msp430.c.
743
7499d566
NC
7442004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
745 Vineet Sharma <vineets@noida.hcltech.com>
746
747 * maxq.h: New file: Disassembly information for the maxq port.
748
bcb9eebe
L
7492004-11-05 H.J. Lu <hongjiu.lu@intel.com>
750
751 * i386.h (i386_optab): Put back "movzb".
752
94bb3d38
HPN
7532004-11-04 Hans-Peter Nilsson <hp@axis.com>
754
755 * cris.h (enum cris_insn_version_usage): Tweak formatting and
756 comments. Remove member cris_ver_sim. Add members
757 cris_ver_sim_v0_10, cris_ver_v0_10, cris_ver_v3_10,
758 cris_ver_v8_10, cris_ver_v10, cris_ver_v10p.
759 (struct cris_support_reg, struct cris_cond15): New types.
760 (cris_conds15): Declare.
761 (JUMP_PC_INCR_OPCODE_V32, BA_DWORD_OPCODE, NOP_OPCODE_COMMON)
762 (NOP_OPCODE_ZBITS_COMMON, LAPC_DWORD_OPCODE, LAPC_DWORD_Z_BITS)
763 (NOP_OPCODE_V32, NOP_Z_BITS_V32): New macros.
764 (NOP_Z_BITS): Define in terms of NOP_OPCODE.
765 (cris_imm_oprnd_size_type): New members SIZE_FIELD_SIGNED and
766 SIZE_FIELD_UNSIGNED.
767
37edbb65 7682004-11-04 Jan Beulich <jbeulich@novell.com>
9306ca4a
JB
769
770 * i386.h (sldx_Suf): Remove.
771 (FP, l_FP, sl_FP, x_FP): Don't imply IgnoreSize.
772 (q_FP): Define, implying no REX64.
773 (x_FP, sl_FP): Imply FloatMF.
774 (i386_optab): Split reg and mem forms of moving from segment registers
775 so that the memory forms can ignore the 16-/32-bit operand size
776 distinction. Adjust a few others for Intel mode. Remove *FP uses from
777 all non-floating-point instructions. Unite 32- and 64-bit forms of
778 movsx, movzx, and movd. Adjust floating point operations for the above
779 changes to the *FP macros. Add DefaultSize to floating point control
780 insns operating on larger memory ranges. Remove left over comments
781 hinting at certain insns being Intel-syntax ones where the ones
782 actually meant are already gone.
783
48c9f030
NC
7842004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
785
786 * crx.h: Add COPS_REG_INS - Coprocessor Special register
787 instruction type.
788
0dd132b6
NC
7892004-09-30 Paul Brook <paul@codesourcery.com>
790
791 * arm.h (ARM_EXT_V6K, ARM_EXT_V6Z): Define.
792 (ARM_ARCH_V6K, ARM_ARCH_V6Z, ARM_ARCH_V6ZK): Define.
793
23794b24
MM
7942004-09-11 Theodore A. Roth <troth@openavr.org>
795
796 * avr.h: Add support for
797 atmega48, atmega88, atmega168, attiny13, attiny2313, at90can128.
798
2a309db0
AM
7992004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
800
801 * ppc.h (PPC_OPERAND_OPTIONAL): Fix comment.
802
b18c562e
NC
8032004-08-24 Dmitry Diky <diwil@spec.ru>
804
805 * msp430.h (msp430_opc): Add new instructions.
806 (msp430_rcodes): Declare new instructions.
807 (msp430_hcodes): Likewise..
808
45d313cd
NC
8092004-08-13 Nick Clifton <nickc@redhat.com>
810
811 PR/301
812 * h8300.h (O_JSR): Do not allow VECIND addressing for non-SX
813 processors.
814
30d1c836
ML
8152004-08-30 Michal Ludvig <mludvig@suse.cz>
816
817 * i386.h (i386_optab): Added montmul/xsha1/xsha256 insns.
818
9a45f1c2
L
8192004-07-22 H.J. Lu <hongjiu.lu@intel.com>
820
821 * i386.h (i386_optab): Allow cs/ds in 64bit for branch hints.
822
543613e9
NC
8232004-07-21 Jan Beulich <jbeulich@novell.com>
824
825 * i386.h: Adjust instruction descriptions to better match the
826 specification.
827
b781e558
RE
8282004-07-16 Richard Earnshaw <rearnsha@arm.com>
829
830 * arm.h: Remove all old content. Replace with architecture defines
831 from gas/config/tc-arm.c.
832
8577e690
AS
8332004-07-09 Andreas Schwab <schwab@suse.de>
834
835 * m68k.h: Fix comment.
836
1fe1f39c
NC
8372004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
838
839 * crx.h: New file.
840
1d9f512f
AM
8412004-06-24 Alan Modra <amodra@bigpond.net.au>
842
843 * i386.h (i386_optab): Remove fildd, fistpd and fisttpd.
844
be8c092b
NC
8452004-05-24 Peter Barada <peter@the-baradas.com>
846
847 * m68k.h: Add 'size' to m68k_opcode.
848
6b6e92f4
NC
8492004-05-05 Peter Barada <peter@the-baradas.com>
850
851 * m68k.h: Switch from ColdFire chip name to core variant.
852
8532004-04-22 Peter Barada <peter@the-baradas.com>
fd99574b
NC
854
855 * m68k.h: Add mcfmac/mcfemac definitions. Update operand
856 descriptions for new EMAC cases.
857 Remove ColdFire macmw/macml/msacmw/msacmw hacks and properly
858 handle Motorola MAC syntax.
859 Allow disassembly of ColdFire V4e object files.
860
fdd12ef3
AM
8612004-03-16 Alan Modra <amodra@bigpond.net.au>
862
863 * ppc.h (PPC_OPERAND_GPR_0): Define. Bump other operand defines.
864
3922a64c
L
8652004-03-12 Jakub Jelinek <jakub@redhat.com>
866
867 * i386.h (i386_optab): Remove CpuNo64 from sysenter and sysexit.
868
1f45d988
ML
8692004-03-12 Michal Ludvig <mludvig@suse.cz>
870
871 * i386.h (i386_optab): Added xstore as an alias for xstorerng.
872
0f10071e
ML
8732004-03-12 Michal Ludvig <mludvig@suse.cz>
874
875 * i386.h (i386_optab): Added xstore/xcrypt insns.
876
3255318a
NC
8772004-02-09 Anil Paranjpe <anilp1@KPITCummins.com>
878
879 * h8300.h (32bit ldc/stc): Add relaxing support.
880
ca9a79a1 8812004-01-12 Anil Paranjpe <anilp1@KPITCummins.com>
fdd12ef3 882
ca9a79a1
NC
883 * h8300.h (BITOP): Pass MEMRELAX flag.
884
875a0b14
NC
8852004-01-09 Anil Paranjpe <anilp1@KPITCummins.com>
886
887 * h8300.h (BITOP): Dissallow operations on @aa:16 and @aa:32
888 except for the H8S.
252b5132 889
c9e214e5 890For older changes see ChangeLog-9103
252b5132
RH
891\f
892Local Variables:
c9e214e5
AM
893mode: change-log
894left-margin: 8
895fill-column: 74
252b5132
RH
896version-control: never
897End:
This page took 0.443832 seconds and 4 git commands to generate.