Fix recent STM324LXX patch to compile on 32-bit hosts.
[deliverable/binutils-gdb.git] / include / opcode / aarch64.h
CommitLineData
a06ea964
NC
1/* AArch64 assembler/disassembler support.
2
b90efa5b 3 Copyright (C) 2009-2015 Free Software Foundation, Inc.
a06ea964
NC
4 Contributed by ARM Ltd.
5
6 This file is part of GNU Binutils.
7
8 This program is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3 of the license, or
11 (at your option) any later version.
12
13 This program is distributed in the hope that it will be useful,
14 but WITHOUT ANY WARRANTY; without even the implied warranty of
15 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this program; see the file COPYING3. If not,
20 see <http://www.gnu.org/licenses/>. */
21
22#ifndef OPCODE_AARCH64_H
23#define OPCODE_AARCH64_H
24
25#include "bfd.h"
26#include "bfd_stdint.h"
27#include <assert.h>
28#include <stdlib.h>
29
d3e12b29
YQ
30#ifdef __cplusplus
31extern "C" {
32#endif
33
a06ea964
NC
34/* The offset for pc-relative addressing is currently defined to be 0. */
35#define AARCH64_PCREL_OFFSET 0
36
37typedef uint32_t aarch64_insn;
38
39/* The following bitmasks control CPU features. */
40#define AARCH64_FEATURE_V8 0x00000001 /* All processors. */
41#define AARCH64_FEATURE_CRYPTO 0x00010000 /* Crypto instructions. */
42#define AARCH64_FEATURE_FP 0x00020000 /* FP instructions. */
43#define AARCH64_FEATURE_SIMD 0x00040000 /* SIMD instructions. */
e60bb1dd 44#define AARCH64_FEATURE_CRC 0x00080000 /* CRC instructions. */
ee804238 45#define AARCH64_FEATURE_LSE 0x00100000 /* LSE instructions. */
f21cce2c 46#define AARCH64_FEATURE_PAN 0x00200000 /* PAN instructions. */
290806fd 47#define AARCH64_FEATURE_LOR 0x00400000 /* LOR instructions. */
9e1f0fa7 48#define AARCH64_FEATURE_RDMA 0x00800000 /* v8.1 SIMD instructions. */
a06ea964
NC
49
50/* Architectures are the sum of the base and extensions. */
51#define AARCH64_ARCH_V8 AARCH64_FEATURE (AARCH64_FEATURE_V8, \
52 AARCH64_FEATURE_FP \
53 | AARCH64_FEATURE_SIMD)
88f0ea34
MW
54#define AARCH64_ARCH_V8_1 AARCH64_FEATURE (AARCH64_FEATURE_V8, \
55 AARCH64_FEATURE_FP \
56 | AARCH64_FEATURE_SIMD \
57 | AARCH64_FEATURE_LSE \
58 | AARCH64_FEATURE_PAN \
59 | AARCH64_FEATURE_LOR \
60 | AARCH64_FEATURE_RDMA)
61
62
a06ea964
NC
63#define AARCH64_ARCH_NONE AARCH64_FEATURE (0, 0)
64#define AARCH64_ANY AARCH64_FEATURE (-1, 0) /* Any basic core. */
65
66/* CPU-specific features. */
67typedef unsigned long aarch64_feature_set;
68
69#define AARCH64_CPU_HAS_FEATURE(CPU,FEAT) \
70 (((CPU) & (FEAT)) != 0)
71
72#define AARCH64_MERGE_FEATURE_SETS(TARG,F1,F2) \
73 do \
74 { \
75 (TARG) = (F1) | (F2); \
76 } \
77 while (0)
78
79#define AARCH64_CLEAR_FEATURE(TARG,F1,F2) \
80 do \
81 { \
82 (TARG) = (F1) &~ (F2); \
83 } \
84 while (0)
85
86#define AARCH64_FEATURE(core,coproc) ((core) | (coproc))
87
88#define AARCH64_OPCODE_HAS_FEATURE(OPC,FEAT) \
89 (((OPC) & (FEAT)) != 0)
90
91enum aarch64_operand_class
92{
93 AARCH64_OPND_CLASS_NIL,
94 AARCH64_OPND_CLASS_INT_REG,
95 AARCH64_OPND_CLASS_MODIFIED_REG,
96 AARCH64_OPND_CLASS_FP_REG,
97 AARCH64_OPND_CLASS_SIMD_REG,
98 AARCH64_OPND_CLASS_SIMD_ELEMENT,
99 AARCH64_OPND_CLASS_SISD_REG,
100 AARCH64_OPND_CLASS_SIMD_REGLIST,
101 AARCH64_OPND_CLASS_CP_REG,
102 AARCH64_OPND_CLASS_ADDRESS,
103 AARCH64_OPND_CLASS_IMMEDIATE,
104 AARCH64_OPND_CLASS_SYSTEM,
68a64283 105 AARCH64_OPND_CLASS_COND,
a06ea964
NC
106};
107
108/* Operand code that helps both parsing and coding.
109 Keep AARCH64_OPERANDS synced. */
110
111enum aarch64_opnd
112{
113 AARCH64_OPND_NIL, /* no operand---MUST BE FIRST!*/
114
115 AARCH64_OPND_Rd, /* Integer register as destination. */
116 AARCH64_OPND_Rn, /* Integer register as source. */
117 AARCH64_OPND_Rm, /* Integer register as source. */
118 AARCH64_OPND_Rt, /* Integer register used in ld/st instructions. */
119 AARCH64_OPND_Rt2, /* Integer register used in ld/st pair instructions. */
120 AARCH64_OPND_Rs, /* Integer register used in ld/st exclusive. */
121 AARCH64_OPND_Ra, /* Integer register used in ddp_3src instructions. */
122 AARCH64_OPND_Rt_SYS, /* Integer register used in system instructions. */
123
124 AARCH64_OPND_Rd_SP, /* Integer Rd or SP. */
125 AARCH64_OPND_Rn_SP, /* Integer Rn or SP. */
ee804238 126 AARCH64_OPND_PAIRREG, /* Paired register operand. */
a06ea964
NC
127 AARCH64_OPND_Rm_EXT, /* Integer Rm extended. */
128 AARCH64_OPND_Rm_SFT, /* Integer Rm shifted. */
129
130 AARCH64_OPND_Fd, /* Floating-point Fd. */
131 AARCH64_OPND_Fn, /* Floating-point Fn. */
132 AARCH64_OPND_Fm, /* Floating-point Fm. */
133 AARCH64_OPND_Fa, /* Floating-point Fa. */
134 AARCH64_OPND_Ft, /* Floating-point Ft. */
135 AARCH64_OPND_Ft2, /* Floating-point Ft2. */
136
137 AARCH64_OPND_Sd, /* AdvSIMD Scalar Sd. */
138 AARCH64_OPND_Sn, /* AdvSIMD Scalar Sn. */
139 AARCH64_OPND_Sm, /* AdvSIMD Scalar Sm. */
140
141 AARCH64_OPND_Vd, /* AdvSIMD Vector Vd. */
142 AARCH64_OPND_Vn, /* AdvSIMD Vector Vn. */
143 AARCH64_OPND_Vm, /* AdvSIMD Vector Vm. */
144 AARCH64_OPND_VdD1, /* AdvSIMD <Vd>.D[1]; for FMOV only. */
145 AARCH64_OPND_VnD1, /* AdvSIMD <Vn>.D[1]; for FMOV only. */
146 AARCH64_OPND_Ed, /* AdvSIMD Vector Element Vd. */
147 AARCH64_OPND_En, /* AdvSIMD Vector Element Vn. */
148 AARCH64_OPND_Em, /* AdvSIMD Vector Element Vm. */
149 AARCH64_OPND_LVn, /* AdvSIMD Vector register list used in e.g. TBL. */
150 AARCH64_OPND_LVt, /* AdvSIMD Vector register list used in ld/st. */
151 AARCH64_OPND_LVt_AL, /* AdvSIMD Vector register list for loading single
152 structure to all lanes. */
153 AARCH64_OPND_LEt, /* AdvSIMD Vector Element list. */
154
155 AARCH64_OPND_Cn, /* Co-processor register in CRn field. */
156 AARCH64_OPND_Cm, /* Co-processor register in CRm field. */
157
158 AARCH64_OPND_IDX, /* AdvSIMD EXT index operand. */
159 AARCH64_OPND_IMM_VLSL,/* Immediate for shifting vector registers left. */
160 AARCH64_OPND_IMM_VLSR,/* Immediate for shifting vector registers right. */
161 AARCH64_OPND_SIMD_IMM,/* AdvSIMD modified immediate without shift. */
162 AARCH64_OPND_SIMD_IMM_SFT, /* AdvSIMD modified immediate with shift. */
163 AARCH64_OPND_SIMD_FPIMM,/* AdvSIMD 8-bit fp immediate. */
164 AARCH64_OPND_SHLL_IMM,/* Immediate shift for AdvSIMD SHLL instruction
165 (no encoding). */
166 AARCH64_OPND_IMM0, /* Immediate for #0. */
167 AARCH64_OPND_FPIMM0, /* Immediate for #0.0. */
168 AARCH64_OPND_FPIMM, /* Floating-point Immediate. */
169 AARCH64_OPND_IMMR, /* Immediate #<immr> in e.g. BFM. */
170 AARCH64_OPND_IMMS, /* Immediate #<imms> in e.g. BFM. */
171 AARCH64_OPND_WIDTH, /* Immediate #<width> in e.g. BFI. */
172 AARCH64_OPND_IMM, /* Immediate. */
173 AARCH64_OPND_UIMM3_OP1,/* Unsigned 3-bit immediate in the op1 field. */
174 AARCH64_OPND_UIMM3_OP2,/* Unsigned 3-bit immediate in the op2 field. */
175 AARCH64_OPND_UIMM4, /* Unsigned 4-bit immediate in the CRm field. */
176 AARCH64_OPND_UIMM7, /* Unsigned 7-bit immediate in the CRm:op2 fields. */
177 AARCH64_OPND_BIT_NUM, /* Immediate. */
178 AARCH64_OPND_EXCEPTION,/* imm16 operand in exception instructions. */
179 AARCH64_OPND_CCMP_IMM,/* Immediate in conditional compare instructions. */
180 AARCH64_OPND_NZCV, /* Flag bit specifier giving an alternative value for
181 each condition flag. */
182
183 AARCH64_OPND_LIMM, /* Logical Immediate. */
184 AARCH64_OPND_AIMM, /* Arithmetic immediate. */
185 AARCH64_OPND_HALF, /* #<imm16>{, LSL #<shift>} operand in move wide. */
186 AARCH64_OPND_FBITS, /* FP #<fbits> operand in e.g. SCVTF */
187 AARCH64_OPND_IMM_MOV, /* Immediate operand for the MOV alias. */
188
189 AARCH64_OPND_COND, /* Standard condition as the last operand. */
68a64283 190 AARCH64_OPND_COND1, /* Same as the above, but excluding AL and NV. */
a06ea964
NC
191
192 AARCH64_OPND_ADDR_ADRP, /* Memory address for ADRP */
193 AARCH64_OPND_ADDR_PCREL14, /* 14-bit PC-relative address for e.g. TBZ. */
194 AARCH64_OPND_ADDR_PCREL19, /* 19-bit PC-relative address for e.g. LDR. */
195 AARCH64_OPND_ADDR_PCREL21, /* 21-bit PC-relative address for e.g. ADR. */
196 AARCH64_OPND_ADDR_PCREL26, /* 26-bit PC-relative address for e.g. BL. */
197
198 AARCH64_OPND_ADDR_SIMPLE, /* Address of ld/st exclusive. */
199 AARCH64_OPND_ADDR_REGOFF, /* Address of register offset. */
200 AARCH64_OPND_ADDR_SIMM7, /* Address of signed 7-bit immediate. */
201 AARCH64_OPND_ADDR_SIMM9, /* Address of signed 9-bit immediate. */
202 AARCH64_OPND_ADDR_SIMM9_2, /* Same as the above, but the immediate is
203 negative or unaligned and there is
204 no writeback allowed. This operand code
205 is only used to support the programmer-
206 friendly feature of using LDR/STR as the
207 the mnemonic name for LDUR/STUR instructions
208 wherever there is no ambiguity. */
209 AARCH64_OPND_ADDR_UIMM12, /* Address of unsigned 12-bit immediate. */
210 AARCH64_OPND_SIMD_ADDR_SIMPLE,/* Address of ld/st multiple structures. */
211 AARCH64_OPND_SIMD_ADDR_POST, /* Address of ld/st multiple post-indexed. */
212
213 AARCH64_OPND_SYSREG, /* System register operand. */
214 AARCH64_OPND_PSTATEFIELD, /* PSTATE field name operand. */
215 AARCH64_OPND_SYSREG_AT, /* System register <at_op> operand. */
216 AARCH64_OPND_SYSREG_DC, /* System register <dc_op> operand. */
217 AARCH64_OPND_SYSREG_IC, /* System register <ic_op> operand. */
218 AARCH64_OPND_SYSREG_TLBI, /* System register <tlbi_op> operand. */
219 AARCH64_OPND_BARRIER, /* Barrier operand. */
220 AARCH64_OPND_BARRIER_ISB, /* Barrier operand for ISB. */
221 AARCH64_OPND_PRFOP, /* Prefetch operation. */
222};
223
224/* Qualifier constrains an operand. It either specifies a variant of an
225 operand type or limits values available to an operand type.
226
227 N.B. Order is important; keep aarch64_opnd_qualifiers synced. */
228
229enum aarch64_opnd_qualifier
230{
231 /* Indicating no further qualification on an operand. */
232 AARCH64_OPND_QLF_NIL,
233
234 /* Qualifying an operand which is a general purpose (integer) register;
235 indicating the operand data size or a specific register. */
236 AARCH64_OPND_QLF_W, /* Wn, WZR or WSP. */
237 AARCH64_OPND_QLF_X, /* Xn, XZR or XSP. */
238 AARCH64_OPND_QLF_WSP, /* WSP. */
239 AARCH64_OPND_QLF_SP, /* SP. */
240
241 /* Qualifying an operand which is a floating-point register, a SIMD
242 vector element or a SIMD vector element list; indicating operand data
243 size or the size of each SIMD vector element in the case of a SIMD
244 vector element list.
245 These qualifiers are also used to qualify an address operand to
246 indicate the size of data element a load/store instruction is
247 accessing.
248 They are also used for the immediate shift operand in e.g. SSHR. Such
249 a use is only for the ease of operand encoding/decoding and qualifier
250 sequence matching; such a use should not be applied widely; use the value
251 constraint qualifiers for immediate operands wherever possible. */
252 AARCH64_OPND_QLF_S_B,
253 AARCH64_OPND_QLF_S_H,
254 AARCH64_OPND_QLF_S_S,
255 AARCH64_OPND_QLF_S_D,
256 AARCH64_OPND_QLF_S_Q,
257
258 /* Qualifying an operand which is a SIMD vector register or a SIMD vector
259 register list; indicating register shape.
260 They are also used for the immediate shift operand in e.g. SSHR. Such
261 a use is only for the ease of operand encoding/decoding and qualifier
262 sequence matching; such a use should not be applied widely; use the value
263 constraint qualifiers for immediate operands wherever possible. */
264 AARCH64_OPND_QLF_V_8B,
265 AARCH64_OPND_QLF_V_16B,
266 AARCH64_OPND_QLF_V_4H,
267 AARCH64_OPND_QLF_V_8H,
268 AARCH64_OPND_QLF_V_2S,
269 AARCH64_OPND_QLF_V_4S,
270 AARCH64_OPND_QLF_V_1D,
271 AARCH64_OPND_QLF_V_2D,
272 AARCH64_OPND_QLF_V_1Q,
273
274 /* Constraint on value. */
275 AARCH64_OPND_QLF_imm_0_7,
276 AARCH64_OPND_QLF_imm_0_15,
277 AARCH64_OPND_QLF_imm_0_31,
278 AARCH64_OPND_QLF_imm_0_63,
279 AARCH64_OPND_QLF_imm_1_32,
280 AARCH64_OPND_QLF_imm_1_64,
281
282 /* Indicate whether an AdvSIMD modified immediate operand is shift-zeros
283 or shift-ones. */
284 AARCH64_OPND_QLF_LSL,
285 AARCH64_OPND_QLF_MSL,
286
287 /* Special qualifier helping retrieve qualifier information during the
288 decoding time (currently not in use). */
289 AARCH64_OPND_QLF_RETRIEVE,
290};
291\f
292/* Instruction class. */
293
294enum aarch64_insn_class
295{
296 addsub_carry,
297 addsub_ext,
298 addsub_imm,
299 addsub_shift,
300 asimdall,
301 asimddiff,
302 asimdelem,
303 asimdext,
304 asimdimm,
305 asimdins,
306 asimdmisc,
307 asimdperm,
308 asimdsame,
309 asimdshf,
310 asimdtbl,
311 asisddiff,
312 asisdelem,
313 asisdlse,
314 asisdlsep,
315 asisdlso,
316 asisdlsop,
317 asisdmisc,
318 asisdone,
319 asisdpair,
320 asisdsame,
321 asisdshf,
322 bitfield,
323 branch_imm,
324 branch_reg,
325 compbranch,
326 condbranch,
327 condcmp_imm,
328 condcmp_reg,
329 condsel,
330 cryptoaes,
331 cryptosha2,
332 cryptosha3,
333 dp_1src,
334 dp_2src,
335 dp_3src,
336 exception,
337 extract,
338 float2fix,
339 float2int,
340 floatccmp,
341 floatcmp,
342 floatdp1,
343 floatdp2,
344 floatdp3,
345 floatimm,
346 floatsel,
347 ldst_immpost,
348 ldst_immpre,
349 ldst_imm9, /* immpost or immpre */
350 ldst_pos,
351 ldst_regoff,
352 ldst_unpriv,
353 ldst_unscaled,
354 ldstexcl,
355 ldstnapair_offs,
356 ldstpair_off,
357 ldstpair_indexed,
358 loadlit,
359 log_imm,
360 log_shift,
ee804238 361 lse_atomic,
a06ea964
NC
362 movewide,
363 pcreladdr,
364 ic_system,
365 testbranch,
366};
367
368/* Opcode enumerators. */
369
370enum aarch64_op
371{
372 OP_NIL,
373 OP_STRB_POS,
374 OP_LDRB_POS,
375 OP_LDRSB_POS,
376 OP_STRH_POS,
377 OP_LDRH_POS,
378 OP_LDRSH_POS,
379 OP_STR_POS,
380 OP_LDR_POS,
381 OP_STRF_POS,
382 OP_LDRF_POS,
383 OP_LDRSW_POS,
384 OP_PRFM_POS,
385
386 OP_STURB,
387 OP_LDURB,
388 OP_LDURSB,
389 OP_STURH,
390 OP_LDURH,
391 OP_LDURSH,
392 OP_STUR,
393 OP_LDUR,
394 OP_STURV,
395 OP_LDURV,
396 OP_LDURSW,
397 OP_PRFUM,
398
399 OP_LDR_LIT,
400 OP_LDRV_LIT,
401 OP_LDRSW_LIT,
402 OP_PRFM_LIT,
403
404 OP_ADD,
405 OP_B,
406 OP_BL,
407
408 OP_MOVN,
409 OP_MOVZ,
410 OP_MOVK,
411
412 OP_MOV_IMM_LOG, /* MOV alias for moving bitmask immediate. */
413 OP_MOV_IMM_WIDE, /* MOV alias for moving wide immediate. */
414 OP_MOV_IMM_WIDEN, /* MOV alias for moving wide immediate (negated). */
415
416 OP_MOV_V, /* MOV alias for moving vector register. */
417
418 OP_ASR_IMM,
419 OP_LSR_IMM,
420 OP_LSL_IMM,
421
422 OP_BIC,
423
424 OP_UBFX,
425 OP_BFXIL,
426 OP_SBFX,
427 OP_SBFIZ,
428 OP_BFI,
429 OP_UBFIZ,
430 OP_UXTB,
431 OP_UXTH,
432 OP_UXTW,
433
a06ea964
NC
434 OP_CINC,
435 OP_CINV,
436 OP_CNEG,
437 OP_CSET,
438 OP_CSETM,
439
440 OP_FCVT,
441 OP_FCVTN,
442 OP_FCVTN2,
443 OP_FCVTL,
444 OP_FCVTL2,
445 OP_FCVTXN_S, /* Scalar version. */
446
447 OP_ROR_IMM,
448
e30181a5
YZ
449 OP_SXTL,
450 OP_SXTL2,
451 OP_UXTL,
452 OP_UXTL2,
453
a06ea964
NC
454 OP_TOTAL_NUM, /* Pseudo. */
455};
456
457/* Maximum number of operands an instruction can have. */
458#define AARCH64_MAX_OPND_NUM 6
459/* Maximum number of qualifier sequences an instruction can have. */
460#define AARCH64_MAX_QLF_SEQ_NUM 10
461/* Operand qualifier typedef; optimized for the size. */
462typedef unsigned char aarch64_opnd_qualifier_t;
463/* Operand qualifier sequence typedef. */
464typedef aarch64_opnd_qualifier_t \
465 aarch64_opnd_qualifier_seq_t [AARCH64_MAX_OPND_NUM];
466
467/* FIXME: improve the efficiency. */
468static inline bfd_boolean
469empty_qualifier_sequence_p (const aarch64_opnd_qualifier_t *qualifiers)
470{
471 int i;
472 for (i = 0; i < AARCH64_MAX_OPND_NUM; ++i)
473 if (qualifiers[i] != AARCH64_OPND_QLF_NIL)
474 return FALSE;
475 return TRUE;
476}
477
478/* This structure holds information for a particular opcode. */
479
480struct aarch64_opcode
481{
482 /* The name of the mnemonic. */
483 const char *name;
484
485 /* The opcode itself. Those bits which will be filled in with
486 operands are zeroes. */
487 aarch64_insn opcode;
488
489 /* The opcode mask. This is used by the disassembler. This is a
490 mask containing ones indicating those bits which must match the
491 opcode field, and zeroes indicating those bits which need not
492 match (and are presumably filled in by operands). */
493 aarch64_insn mask;
494
495 /* Instruction class. */
496 enum aarch64_insn_class iclass;
497
498 /* Enumerator identifier. */
499 enum aarch64_op op;
500
501 /* Which architecture variant provides this instruction. */
502 const aarch64_feature_set *avariant;
503
504 /* An array of operand codes. Each code is an index into the
505 operand table. They appear in the order which the operands must
506 appear in assembly code, and are terminated by a zero. */
507 enum aarch64_opnd operands[AARCH64_MAX_OPND_NUM];
508
509 /* A list of operand qualifier code sequence. Each operand qualifier
510 code qualifies the corresponding operand code. Each operand
511 qualifier sequence specifies a valid opcode variant and related
512 constraint on operands. */
513 aarch64_opnd_qualifier_seq_t qualifiers_list[AARCH64_MAX_QLF_SEQ_NUM];
514
515 /* Flags providing information about this instruction */
516 uint32_t flags;
517};
518
519typedef struct aarch64_opcode aarch64_opcode;
520
521/* Table describing all the AArch64 opcodes. */
522extern aarch64_opcode aarch64_opcode_table[];
523
524/* Opcode flags. */
525#define F_ALIAS (1 << 0)
526#define F_HAS_ALIAS (1 << 1)
527/* Disassembly preference priority 1-3 (the larger the higher). If nothing
528 is specified, it is the priority 0 by default, i.e. the lowest priority. */
529#define F_P1 (1 << 2)
530#define F_P2 (2 << 2)
531#define F_P3 (3 << 2)
532/* Flag an instruction that is truly conditional executed, e.g. b.cond. */
533#define F_COND (1 << 4)
534/* Instruction has the field of 'sf'. */
535#define F_SF (1 << 5)
536/* Instruction has the field of 'size:Q'. */
537#define F_SIZEQ (1 << 6)
538/* Floating-point instruction has the field of 'type'. */
539#define F_FPTYPE (1 << 7)
540/* AdvSIMD scalar instruction has the field of 'size'. */
541#define F_SSIZE (1 << 8)
542/* AdvSIMD vector register arrangement specifier encoded in "imm5<3:0>:Q". */
543#define F_T (1 << 9)
544/* Size of GPR operand in AdvSIMD instructions encoded in Q. */
545#define F_GPRSIZE_IN_Q (1 << 10)
546/* Size of Rt load signed instruction encoded in opc[0], i.e. bit 22. */
547#define F_LDS_SIZE (1 << 11)
548/* Optional operand; assume maximum of 1 operand can be optional. */
549#define F_OPD0_OPT (1 << 12)
550#define F_OPD1_OPT (2 << 12)
551#define F_OPD2_OPT (3 << 12)
552#define F_OPD3_OPT (4 << 12)
553#define F_OPD4_OPT (5 << 12)
554/* Default value for the optional operand when omitted from the assembly. */
555#define F_DEFAULT(X) (((X) & 0x1f) << 15)
556/* Instruction that is an alias of another instruction needs to be
557 encoded/decoded by converting it to/from the real form, followed by
558 the encoding/decoding according to the rules of the real opcode.
559 This compares to the direct coding using the alias's information.
560 N.B. this flag requires F_ALIAS to be used together. */
561#define F_CONV (1 << 20)
562/* Use together with F_ALIAS to indicate an alias opcode is a programmer
563 friendly pseudo instruction available only in the assembly code (thus will
564 not show up in the disassembly). */
565#define F_PSEUDO (1 << 21)
566/* Instruction has miscellaneous encoding/decoding rules. */
567#define F_MISC (1 << 22)
568/* Instruction has the field of 'N'; used in conjunction with F_SF. */
569#define F_N (1 << 23)
570/* Opcode dependent field. */
571#define F_OD(X) (((X) & 0x7) << 24)
ee804238
JW
572/* Instruction has the field of 'sz'. */
573#define F_LSE_SZ (1 << 27)
574/* Next bit is 28. */
a06ea964
NC
575
576static inline bfd_boolean
577alias_opcode_p (const aarch64_opcode *opcode)
578{
579 return (opcode->flags & F_ALIAS) ? TRUE : FALSE;
580}
581
582static inline bfd_boolean
583opcode_has_alias (const aarch64_opcode *opcode)
584{
585 return (opcode->flags & F_HAS_ALIAS) ? TRUE : FALSE;
586}
587
588/* Priority for disassembling preference. */
589static inline int
590opcode_priority (const aarch64_opcode *opcode)
591{
592 return (opcode->flags >> 2) & 0x3;
593}
594
595static inline bfd_boolean
596pseudo_opcode_p (const aarch64_opcode *opcode)
597{
598 return (opcode->flags & F_PSEUDO) != 0lu ? TRUE : FALSE;
599}
600
601static inline bfd_boolean
602optional_operand_p (const aarch64_opcode *opcode, unsigned int idx)
603{
604 return (((opcode->flags >> 12) & 0x7) == idx + 1)
605 ? TRUE : FALSE;
606}
607
608static inline aarch64_insn
609get_optional_operand_default_value (const aarch64_opcode *opcode)
610{
611 return (opcode->flags >> 15) & 0x1f;
612}
613
614static inline unsigned int
615get_opcode_dependent_value (const aarch64_opcode *opcode)
616{
617 return (opcode->flags >> 24) & 0x7;
618}
619
620static inline bfd_boolean
621opcode_has_special_coder (const aarch64_opcode *opcode)
622{
ee804238 623 return (opcode->flags & (F_SF | F_LSE_SZ | F_SIZEQ | F_FPTYPE | F_SSIZE | F_T
a06ea964
NC
624 | F_GPRSIZE_IN_Q | F_LDS_SIZE | F_MISC | F_N | F_COND)) ? TRUE
625 : FALSE;
626}
627\f
628struct aarch64_name_value_pair
629{
630 const char * name;
631 aarch64_insn value;
632};
633
634extern const struct aarch64_name_value_pair aarch64_operand_modifiers [];
a06ea964
NC
635extern const struct aarch64_name_value_pair aarch64_barrier_options [16];
636extern const struct aarch64_name_value_pair aarch64_prfops [32];
637
49eec193
YZ
638typedef struct
639{
640 const char * name;
641 aarch64_insn value;
642 uint32_t flags;
643} aarch64_sys_reg;
644
645extern const aarch64_sys_reg aarch64_sys_regs [];
87b8eed7 646extern const aarch64_sys_reg aarch64_pstatefields [];
49eec193 647extern bfd_boolean aarch64_sys_reg_deprecated_p (const aarch64_sys_reg *);
f21cce2c
MW
648extern bfd_boolean aarch64_sys_reg_supported_p (const aarch64_feature_set,
649 const aarch64_sys_reg *);
650extern bfd_boolean aarch64_pstatefield_supported_p (const aarch64_feature_set,
651 const aarch64_sys_reg *);
49eec193 652
a06ea964
NC
653typedef struct
654{
875880c6 655 const char *name;
a06ea964
NC
656 uint32_t value;
657 int has_xt;
658} aarch64_sys_ins_reg;
659
660extern const aarch64_sys_ins_reg aarch64_sys_regs_ic [];
661extern const aarch64_sys_ins_reg aarch64_sys_regs_dc [];
662extern const aarch64_sys_ins_reg aarch64_sys_regs_at [];
663extern const aarch64_sys_ins_reg aarch64_sys_regs_tlbi [];
664
665/* Shift/extending operator kinds.
666 N.B. order is important; keep aarch64_operand_modifiers synced. */
667enum aarch64_modifier_kind
668{
669 AARCH64_MOD_NONE,
670 AARCH64_MOD_MSL,
671 AARCH64_MOD_ROR,
672 AARCH64_MOD_ASR,
673 AARCH64_MOD_LSR,
674 AARCH64_MOD_LSL,
675 AARCH64_MOD_UXTB,
676 AARCH64_MOD_UXTH,
677 AARCH64_MOD_UXTW,
678 AARCH64_MOD_UXTX,
679 AARCH64_MOD_SXTB,
680 AARCH64_MOD_SXTH,
681 AARCH64_MOD_SXTW,
682 AARCH64_MOD_SXTX,
683};
684
685bfd_boolean
686aarch64_extend_operator_p (enum aarch64_modifier_kind);
687
688enum aarch64_modifier_kind
689aarch64_get_operand_modifier (const struct aarch64_name_value_pair *);
690/* Condition. */
691
692typedef struct
693{
694 /* A list of names with the first one as the disassembly preference;
695 terminated by NULL if fewer than 3. */
696 const char *names[3];
697 aarch64_insn value;
698} aarch64_cond;
699
700extern const aarch64_cond aarch64_conds[16];
701
702const aarch64_cond* get_cond_from_value (aarch64_insn value);
703const aarch64_cond* get_inverted_cond (const aarch64_cond *cond);
704\f
705/* Structure representing an operand. */
706
707struct aarch64_opnd_info
708{
709 enum aarch64_opnd type;
710 aarch64_opnd_qualifier_t qualifier;
711 int idx;
712
713 union
714 {
715 struct
716 {
717 unsigned regno;
718 } reg;
719 struct
720 {
721 unsigned regno : 5;
722 unsigned index : 4;
723 } reglane;
724 /* e.g. LVn. */
725 struct
726 {
727 unsigned first_regno : 5;
728 unsigned num_regs : 3;
729 /* 1 if it is a list of reg element. */
730 unsigned has_index : 1;
731 /* Lane index; valid only when has_index is 1. */
732 unsigned index : 4;
733 } reglist;
734 /* e.g. immediate or pc relative address offset. */
735 struct
736 {
737 int64_t value;
738 unsigned is_fp : 1;
739 } imm;
740 /* e.g. address in STR (register offset). */
741 struct
742 {
743 unsigned base_regno;
744 struct
745 {
746 union
747 {
748 int imm;
749 unsigned regno;
750 };
751 unsigned is_reg;
752 } offset;
753 unsigned pcrel : 1; /* PC-relative. */
754 unsigned writeback : 1;
755 unsigned preind : 1; /* Pre-indexed. */
756 unsigned postind : 1; /* Post-indexed. */
757 } addr;
758 const aarch64_cond *cond;
759 /* The encoding of the system register. */
760 aarch64_insn sysreg;
761 /* The encoding of the PSTATE field. */
762 aarch64_insn pstatefield;
763 const aarch64_sys_ins_reg *sysins_op;
764 const struct aarch64_name_value_pair *barrier;
765 const struct aarch64_name_value_pair *prfop;
766 };
767
768 /* Operand shifter; in use when the operand is a register offset address,
769 add/sub extended reg, etc. e.g. <R><m>{, <extend> {#<amount>}}. */
770 struct
771 {
772 enum aarch64_modifier_kind kind;
773 int amount;
774 unsigned operator_present: 1; /* Only valid during encoding. */
775 /* Value of the 'S' field in ld/st reg offset; used only in decoding. */
776 unsigned amount_present: 1;
777 } shifter;
778
779 unsigned skip:1; /* Operand is not completed if there is a fixup needed
780 to be done on it. In some (but not all) of these
781 cases, we need to tell libopcodes to skip the
782 constraint checking and the encoding for this
783 operand, so that the libopcodes can pick up the
784 right opcode before the operand is fixed-up. This
785 flag should only be used during the
786 assembling/encoding. */
787 unsigned present:1; /* Whether this operand is present in the assembly
788 line; not used during the disassembly. */
789};
790
791typedef struct aarch64_opnd_info aarch64_opnd_info;
792
793/* Structure representing an instruction.
794
795 It is used during both the assembling and disassembling. The assembler
796 fills an aarch64_inst after a successful parsing and then passes it to the
797 encoding routine to do the encoding. During the disassembling, the
798 disassembler calls the decoding routine to decode a binary instruction; on a
799 successful return, such a structure will be filled with information of the
800 instruction; then the disassembler uses the information to print out the
801 instruction. */
802
803struct aarch64_inst
804{
805 /* The value of the binary instruction. */
806 aarch64_insn value;
807
808 /* Corresponding opcode entry. */
809 const aarch64_opcode *opcode;
810
811 /* Condition for a truly conditional-executed instrutions, e.g. b.cond. */
812 const aarch64_cond *cond;
813
814 /* Operands information. */
815 aarch64_opnd_info operands[AARCH64_MAX_OPND_NUM];
816};
817
818typedef struct aarch64_inst aarch64_inst;
819\f
820/* Diagnosis related declaration and interface. */
821
822/* Operand error kind enumerators.
823
824 AARCH64_OPDE_RECOVERABLE
825 Less severe error found during the parsing, very possibly because that
826 GAS has picked up a wrong instruction template for the parsing.
827
828 AARCH64_OPDE_SYNTAX_ERROR
829 General syntax error; it can be either a user error, or simply because
830 that GAS is trying a wrong instruction template.
831
832 AARCH64_OPDE_FATAL_SYNTAX_ERROR
833 Definitely a user syntax error.
834
835 AARCH64_OPDE_INVALID_VARIANT
836 No syntax error, but the operands are not a valid combination, e.g.
837 FMOV D0,S0
838
839 AARCH64_OPDE_OUT_OF_RANGE
840 Error about some immediate value out of a valid range.
841
842 AARCH64_OPDE_UNALIGNED
843 Error about some immediate value not properly aligned (i.e. not being a
844 multiple times of a certain value).
845
846 AARCH64_OPDE_REG_LIST
847 Error about the register list operand having unexpected number of
848 registers.
849
850 AARCH64_OPDE_OTHER_ERROR
851 Error of the highest severity and used for any severe issue that does not
852 fall into any of the above categories.
853
854 The enumerators are only interesting to GAS. They are declared here (in
855 libopcodes) because that some errors are detected (and then notified to GAS)
856 by libopcodes (rather than by GAS solely).
857
858 The first three errors are only deteced by GAS while the
859 AARCH64_OPDE_INVALID_VARIANT error can only be spotted by libopcodes as
860 only libopcodes has the information about the valid variants of each
861 instruction.
862
863 The enumerators have an increasing severity. This is helpful when there are
864 multiple instruction templates available for a given mnemonic name (e.g.
865 FMOV); this mechanism will help choose the most suitable template from which
866 the generated diagnostics can most closely describe the issues, if any. */
867
868enum aarch64_operand_error_kind
869{
870 AARCH64_OPDE_NIL,
871 AARCH64_OPDE_RECOVERABLE,
872 AARCH64_OPDE_SYNTAX_ERROR,
873 AARCH64_OPDE_FATAL_SYNTAX_ERROR,
874 AARCH64_OPDE_INVALID_VARIANT,
875 AARCH64_OPDE_OUT_OF_RANGE,
876 AARCH64_OPDE_UNALIGNED,
877 AARCH64_OPDE_REG_LIST,
878 AARCH64_OPDE_OTHER_ERROR
879};
880
881/* N.B. GAS assumes that this structure work well with shallow copy. */
882struct aarch64_operand_error
883{
884 enum aarch64_operand_error_kind kind;
885 int index;
886 const char *error;
887 int data[3]; /* Some data for extra information. */
888};
889
890typedef struct aarch64_operand_error aarch64_operand_error;
891
892/* Encoding entrypoint. */
893
894extern int
895aarch64_opcode_encode (const aarch64_opcode *, const aarch64_inst *,
896 aarch64_insn *, aarch64_opnd_qualifier_t *,
897 aarch64_operand_error *);
898
899extern const aarch64_opcode *
900aarch64_replace_opcode (struct aarch64_inst *,
901 const aarch64_opcode *);
902
903/* Given the opcode enumerator OP, return the pointer to the corresponding
904 opcode entry. */
905
906extern const aarch64_opcode *
907aarch64_get_opcode (enum aarch64_op);
908
909/* Generate the string representation of an operand. */
910extern void
911aarch64_print_operand (char *, size_t, bfd_vma, const aarch64_opcode *,
912 const aarch64_opnd_info *, int, int *, bfd_vma *);
913
914/* Miscellaneous interface. */
915
916extern int
917aarch64_operand_index (const enum aarch64_opnd *, enum aarch64_opnd);
918
919extern aarch64_opnd_qualifier_t
920aarch64_get_expected_qualifier (const aarch64_opnd_qualifier_seq_t *, int,
921 const aarch64_opnd_qualifier_t, int);
922
923extern int
924aarch64_num_of_operands (const aarch64_opcode *);
925
926extern int
927aarch64_stack_pointer_p (const aarch64_opnd_info *);
928
e141d84e
YQ
929extern int
930aarch64_zero_register_p (const aarch64_opnd_info *);
a06ea964 931
36f4aab1
YQ
932extern int
933aarch64_decode_insn (aarch64_insn, aarch64_inst *);
934
a06ea964
NC
935/* Given an operand qualifier, return the expected data element size
936 of a qualified operand. */
937extern unsigned char
938aarch64_get_qualifier_esize (aarch64_opnd_qualifier_t);
939
940extern enum aarch64_operand_class
941aarch64_get_operand_class (enum aarch64_opnd);
942
943extern const char *
944aarch64_get_operand_name (enum aarch64_opnd);
945
946extern const char *
947aarch64_get_operand_desc (enum aarch64_opnd);
948
949#ifdef DEBUG_AARCH64
950extern int debug_dump;
951
952extern void
953aarch64_verbose (const char *, ...) __attribute__ ((format (printf, 1, 2)));
954
955#define DEBUG_TRACE(M, ...) \
956 { \
957 if (debug_dump) \
958 aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \
959 }
960
961#define DEBUG_TRACE_IF(C, M, ...) \
962 { \
963 if (debug_dump && (C)) \
964 aarch64_verbose ("%s: " M ".", __func__, ##__VA_ARGS__); \
965 }
966#else /* !DEBUG_AARCH64 */
967#define DEBUG_TRACE(M, ...) ;
968#define DEBUG_TRACE_IF(C, M, ...) ;
969#endif /* DEBUG_AARCH64 */
970
d3e12b29
YQ
971#ifdef __cplusplus
972}
973#endif
974
a06ea964 975#endif /* OPCODE_AARCH64_H */
This page took 0.180248 seconds and 4 git commands to generate.