Test undefined symbols in shared libraries
[deliverable/binutils-gdb.git] / include / opcode / ppc.h
CommitLineData
252b5132 1/* ppc.h -- Header file for PowerPC opcode table
2571583a 2 Copyright (C) 1994-2017 Free Software Foundation, Inc.
252b5132
RH
3 Written by Ian Lance Taylor, Cygnus Support
4
e4e42b45
NC
5 This file is part of GDB, GAS, and the GNU binutils.
6
7 GDB, GAS, and the GNU binutils are free software; you can redistribute
8 them and/or modify them under the terms of the GNU General Public
9 License as published by the Free Software Foundation; either version 3,
10 or (at your option) any later version.
11
12 GDB, GAS, and the GNU binutils are distributed in the hope that they
13 will be useful, but WITHOUT ANY WARRANTY; without even the implied
14 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
15 the GNU General Public License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with this file; see the file COPYING3. If not, write to the Free
19 Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
252b5132
RH
21
22#ifndef PPC_H
23#define PPC_H
24
b961e85b
AM
25#include "bfd_stdint.h"
26
1fe0971e
TS
27#ifdef __cplusplus
28extern "C" {
29#endif
30
b961e85b 31typedef uint64_t ppc_cpu_t;
fa452fa6 32
252b5132
RH
33/* The opcode table is an array of struct powerpc_opcode. */
34
35struct powerpc_opcode
36{
37 /* The opcode name. */
38 const char *name;
39
40 /* The opcode itself. Those bits which will be filled in with
41 operands are zeroes. */
42 unsigned long opcode;
43
44 /* The opcode mask. This is used by the disassembler. This is a
45 mask containing ones indicating those bits which must match the
46 opcode field, and zeroes indicating those bits which need not
47 match (and are presumably filled in by operands). */
48 unsigned long mask;
49
50 /* One bit flags for the opcode. These are used to indicate which
51 specific processors support the instructions. The defined values
52 are listed below. */
fa452fa6 53 ppc_cpu_t flags;
252b5132 54
1cb0a767
PB
55 /* One bit flags for the opcode. These are used to indicate which
56 specific processors no longer support the instructions. The defined
57 values are listed below. */
58 ppc_cpu_t deprecated;
59
252b5132
RH
60 /* An array of operand codes. Each code is an index into the
61 operand table. They appear in the order which the operands must
62 appear in assembly code, and are terminated by a zero. */
63 unsigned char operands[8];
64};
65
66/* The table itself is sorted by major opcode number, and is otherwise
67 in the order in which the disassembler should consider
68 instructions. */
69extern const struct powerpc_opcode powerpc_opcodes[];
70extern const int powerpc_num_opcodes;
b9c361e0
JL
71extern const struct powerpc_opcode vle_opcodes[];
72extern const int vle_num_opcodes;
252b5132
RH
73
74/* Values defined for the flags field of a struct powerpc_opcode. */
75
76/* Opcode is defined for the PowerPC architecture. */
52be03fd 77#define PPC_OPCODE_PPC 0x1ull
252b5132
RH
78
79/* Opcode is defined for the POWER (RS/6000) architecture. */
52be03fd 80#define PPC_OPCODE_POWER 0x2ull
252b5132
RH
81
82/* Opcode is defined for the POWER2 (Rios 2) architecture. */
52be03fd 83#define PPC_OPCODE_POWER2 0x4ull
252b5132 84
c03dc33b
AM
85/* Opcode is only defined on 64 bit architectures. */
86#define PPC_OPCODE_64 0x8ull
87
252b5132
RH
88/* Opcode is supported by the Motorola PowerPC 601 processor. The 601
89 is assumed to support all PowerPC (PPC_OPCODE_PPC) instructions,
90 but it also supports many additional POWER instructions. */
c03dc33b 91#define PPC_OPCODE_601 0x10ull
252b5132
RH
92
93/* Opcode is supported in both the Power and PowerPC architectures
f2bae120
AM
94 (ie, compiler's -mcpu=common or assembler's -mcom). More than just
95 the intersection of PPC_OPCODE_PPC with the union of PPC_OPCODE_POWER
96 and PPC_OPCODE_POWER2 because many instructions changed mnemonics
97 between POWER and POWERPC. */
c03dc33b 98#define PPC_OPCODE_COMMON 0x20ull
252b5132
RH
99
100/* Opcode is supported for any Power or PowerPC platform (this is
101 for the assembler's -many option, and it eliminates duplicates). */
c03dc33b 102#define PPC_OPCODE_ANY 0x40ull
252b5132 103
45c18104 104/* Opcode is supported as part of the 64-bit bridge. */
52be03fd 105#define PPC_OPCODE_64_BRIDGE 0x80ull
45c18104 106
966f959b 107/* Opcode is supported by Altivec Vector Unit */
52be03fd 108#define PPC_OPCODE_ALTIVEC 0x100ull
418c1742
MG
109
110/* Opcode is supported by PowerPC 403 processor. */
52be03fd 111#define PPC_OPCODE_403 0x200ull
418c1742 112
a09cf9bd 113/* Opcode is supported by PowerPC BookE processor. */
52be03fd 114#define PPC_OPCODE_BOOKE 0x400ull
68d23d21 115
fc1e7121 116/* Opcode is only supported by Power4 architecture. */
c03dc33b 117#define PPC_OPCODE_POWER4 0x800ull
fc1e7121 118
c03dc33b
AM
119/* Opcode is only supported by e500x2 Core.
120 This bit, PPC_OPCODE_EFS, PPC_OPCODE_VLE, and all those with APU in
121 their comment mark opcodes so that when those instructions are used
122 an APUinfo entry can be generated. */
123#define PPC_OPCODE_SPE 0x1000ull
0449635d 124
c03dc33b
AM
125/* Opcode is supported by Integer select APU. */
126#define PPC_OPCODE_ISEL 0x2000ull
0449635d
EZ
127
128/* Opcode is an e500 SPE floating point instruction. */
c03dc33b 129#define PPC_OPCODE_EFS 0x4000ull
0449635d
EZ
130
131/* Opcode is supported by branch locking APU. */
c03dc33b 132#define PPC_OPCODE_BRLOCK 0x8000ull
0449635d
EZ
133
134/* Opcode is supported by performance monitor APU. */
c03dc33b 135#define PPC_OPCODE_PMR 0x10000ull
0449635d
EZ
136
137/* Opcode is supported by cache locking APU. */
c03dc33b 138#define PPC_OPCODE_CACHELCK 0x20000ull
0449635d
EZ
139
140/* Opcode is supported by machine check APU. */
c03dc33b
AM
141#define PPC_OPCODE_RFMCI 0x40000ull
142
143/* Opcode is supported by PowerPC 440 processor. */
144#define PPC_OPCODE_440 0x80000ull
0449635d 145
f4411256 146/* Opcode is only supported by Power5 architecture. */
c03dc33b 147#define PPC_OPCODE_POWER5 0x100000ull
f4411256 148
36ae0db3 149/* Opcode is supported by PowerPC e300 family. */
c03dc33b 150#define PPC_OPCODE_E300 0x200000ull
9622b051
AM
151
152/* Opcode is only supported by Power6 architecture. */
c03dc33b 153#define PPC_OPCODE_POWER6 0x400000ull
9622b051 154
ede602d7 155/* Opcode is only supported by PowerPC Cell family. */
c03dc33b 156#define PPC_OPCODE_CELL 0x800000ull
36ae0db3 157
c3d65c1c 158/* Opcode is supported by CPUs with paired singles support. */
c03dc33b 159#define PPC_OPCODE_PPCPS 0x1000000ull
c3d65c1c 160
19a6653c 161/* Opcode is supported by Power E500MC */
c03dc33b 162#define PPC_OPCODE_E500MC 0x2000000ull
19a6653c 163
081ba1b3 164/* Opcode is supported by PowerPC 405 processor. */
c03dc33b 165#define PPC_OPCODE_405 0x4000000ull
081ba1b3 166
9b4e5766 167/* Opcode is supported by Vector-Scalar (VSX) Unit */
c03dc33b
AM
168#define PPC_OPCODE_VSX 0x8000000ull
169
170/* Opcode is only supported by Power7 architecture. */
171#define PPC_OPCODE_POWER7 0x10000000ull
9b4e5766 172
e0d602ec 173/* Opcode is supported by A2. */
c03dc33b 174#define PPC_OPCODE_A2 0x20000000ull
e0d602ec 175
9fe54b1c 176/* Opcode is supported by PowerPC 476 processor. */
52be03fd 177#define PPC_OPCODE_476 0x40000000ull
9fe54b1c 178
ce3d2015 179/* Opcode is supported by AppliedMicro Titan core */
c03dc33b 180#define PPC_OPCODE_TITAN 0x80000000ull
ce3d2015 181
e01d869a 182/* Opcode which is supported by the e500 family */
c03dc33b 183#define PPC_OPCODE_E500 0x100000000ull
e01d869a 184
aea77599 185/* Opcode is supported by Power E6500 */
c03dc33b 186#define PPC_OPCODE_E6500 0x200000000ull
aea77599
AM
187
188/* Opcode is supported by Thread management APU */
c03dc33b 189#define PPC_OPCODE_TMR 0x400000000ull
aea77599 190
b9c361e0 191/* Opcode which is supported by the VLE extension. */
c03dc33b 192#define PPC_OPCODE_VLE 0x800000000ull
b9c361e0 193
5817ffd1 194/* Opcode is only supported by Power8 architecture. */
c03dc33b 195#define PPC_OPCODE_POWER8 0x1000000000ull
5817ffd1 196
ef5a96d5 197/* Opcode is supported by ppc750cl. */
c03dc33b 198#define PPC_OPCODE_750 0x2000000000ull
ef5a96d5
AM
199
200/* Opcode is supported by ppc7450. */
c03dc33b 201#define PPC_OPCODE_7450 0x4000000000ull
ef5a96d5
AM
202
203/* Opcode is supported by ppc821/850/860. */
c03dc33b 204#define PPC_OPCODE_860 0x8000000000ull
ef5a96d5 205
a680de9a 206/* Opcode is only supported by Power9 architecture. */
c03dc33b 207#define PPC_OPCODE_POWER9 0x10000000000ull
a680de9a 208
52be03fd 209/* Opcode is supported by e200z4. */
c03dc33b 210#define PPC_OPCODE_E200Z4 0x20000000000ull
52be03fd
AM
211
212/* Disassemble to instructions matching later in the opcode table
213 with fewer "mask" bits set rather than the earlist match. Fewer
214 "mask" bits set imply a more general form of the opcode, in fact
215 the underlying machine instruction. */
c03dc33b 216#define PPC_OPCODE_RAW 0x40000000000ull
dfdaec14 217
e3c2f928
AF
218/* Opcode is supported by PowerPC LSP */
219#define PPC_OPCODE_LSP 0x80000000000ull
220
252b5132
RH
221/* A macro to extract the major opcode from an instruction. */
222#define PPC_OP(i) (((i) >> 26) & 0x3f)
b9c361e0
JL
223
224/* A macro to determine if the instruction is a 2-byte VLE insn. */
225#define PPC_OP_SE_VLE(m) ((m) <= 0xffff)
226
227/* A macro to extract the major opcode from a VLE instruction. */
228#define VLE_OP(i,m) (((i) >> ((m) <= 0xffff ? 10 : 26)) & 0x3f)
229
230/* A macro to convert a VLE opcode to a VLE opcode segment. */
231#define VLE_OP_TO_SEG(i) ((i) >> 1)
252b5132
RH
232\f
233/* The operands table is an array of struct powerpc_operand. */
234
235struct powerpc_operand
236{
b84bf58a
AM
237 /* A bitmask of bits in the operand. */
238 unsigned int bitm;
252b5132 239
b9c361e0
JL
240 /* The shift operation to be applied to the operand. No shift
241 is made if this is zero. For positive values, the operand
242 is shifted left by SHIFT. For negative values, the operand
243 is shifted right by -SHIFT. Use PPC_OPSHIFT_INV to indicate
244 that BITM and SHIFT cannot be used to determine where the
245 operand goes in the insn. */
252b5132
RH
246 int shift;
247
248 /* Insertion function. This is used by the assembler. To insert an
249 operand value into an instruction, check this field.
250
251 If it is NULL, execute
b9c361e0
JL
252 if (o->shift >= 0)
253 i |= (op & o->bitm) << o->shift;
254 else
255 i |= (op & o->bitm) >> -o->shift;
252b5132 256 (i is the instruction which we are filling in, o is a pointer to
b84bf58a 257 this structure, and op is the operand value).
252b5132
RH
258
259 If this field is not NULL, then simply call it with the
260 instruction and the operand value. It will return the new value
261 of the instruction. If the ERRMSG argument is not NULL, then if
262 the operand value is illegal, *ERRMSG will be set to a warning
263 string (the operand will be inserted in any case). If the
264 operand value is legal, *ERRMSG will be unchanged (most operands
265 can accept any value). */
8cf3f354 266 unsigned long (*insert)
fa452fa6 267 (unsigned long instruction, long op, ppc_cpu_t dialect, const char **errmsg);
252b5132
RH
268
269 /* Extraction function. This is used by the disassembler. To
270 extract this operand type from an instruction, check this field.
271
272 If it is NULL, compute
b9c361e0
JL
273 if (o->shift >= 0)
274 op = (i >> o->shift) & o->bitm;
275 else
276 op = (i << -o->shift) & o->bitm;
b84bf58a
AM
277 if ((o->flags & PPC_OPERAND_SIGNED) != 0)
278 sign_extend (op);
252b5132 279 (i is the instruction, o is a pointer to this structure, and op
b84bf58a 280 is the result).
252b5132
RH
281
282 If this field is not NULL, then simply call it with the
283 instruction value. It will return the value of the operand. If
284 the INVALID argument is not NULL, *INVALID will be set to
285 non-zero if this operand type can not actually be extracted from
286 this operand (i.e., the instruction does not match). If the
287 operand is valid, *INVALID will not be changed. */
fa452fa6 288 long (*extract) (unsigned long instruction, ppc_cpu_t dialect, int *invalid);
252b5132
RH
289
290 /* One bit syntax flags. */
291 unsigned long flags;
292};
293
294/* Elements in the table are retrieved by indexing with values from
295 the operands field of the powerpc_opcodes table. */
296
297extern const struct powerpc_operand powerpc_operands[];
b84bf58a 298extern const unsigned int num_powerpc_operands;
252b5132 299
b9c361e0
JL
300/* Use with the shift field of a struct powerpc_operand to indicate
301 that BITM and SHIFT cannot be used to determine where the operand
302 goes in the insn. */
b6518b38 303#define PPC_OPSHIFT_INV (-1U << 31)
b9c361e0 304
7e0de605
AM
305/* Values defined for the flags field of a struct powerpc_operand.
306 Keep the register bits low: They need to fit in an unsigned short. */
252b5132 307
7e0de605
AM
308/* This operand names a register. The disassembler uses this to print
309 register names with a leading 'r'. */
310#define PPC_OPERAND_GPR (0x1)
252b5132 311
7e0de605
AM
312/* Like PPC_OPERAND_GPR, but don't print a leading 'r' for r0. */
313#define PPC_OPERAND_GPR_0 (0x2)
252b5132 314
7e0de605
AM
315/* This operand names a floating point register. The disassembler
316 prints these with a leading 'f'. */
317#define PPC_OPERAND_FPR (0x4)
252b5132 318
7e0de605
AM
319/* This operand names a vector unit register. The disassembler
320 prints these with a leading 'v'. */
321#define PPC_OPERAND_VR (0x8)
252b5132 322
7e0de605
AM
323/* This operand names a vector-scalar unit register. The disassembler
324 prints these with a leading 'vs'. */
325#define PPC_OPERAND_VSR (0x10)
326
327/* This operand may use the symbolic names for the CR fields (even
328 without -mregnames), which are
252b5132
RH
329 lt 0 gt 1 eq 2 so 3 un 3
330 cr0 0 cr1 1 cr2 2 cr3 3
331 cr4 4 cr5 5 cr6 6 cr7 7
332 These may be combined arithmetically, as in cr2*4+gt. These are
333 only supported on the PowerPC, not the POWER. */
7e0de605 334#define PPC_OPERAND_CR_BIT (0x20)
252b5132 335
7e0de605
AM
336/* This is a CR FIELD that does not use symbolic names (unless
337 -mregnames is in effect). */
338#define PPC_OPERAND_CR_REG (0x40)
252b5132 339
7e0de605
AM
340/* This operand names a special purpose register. */
341#define PPC_OPERAND_SPR (0x80)
fdd12ef3 342
7e0de605
AM
343/* This operand names a paired-single graphics quantization register. */
344#define PPC_OPERAND_GQR (0x100)
252b5132
RH
345
346/* This operand is a relative branch displacement. The disassembler
347 prints these symbolically if possible. */
7e0de605 348#define PPC_OPERAND_RELATIVE (0x200)
252b5132
RH
349
350/* This operand is an absolute branch address. The disassembler
351 prints these symbolically if possible. */
7e0de605 352#define PPC_OPERAND_ABSOLUTE (0x400)
252b5132 353
7e0de605
AM
354/* This operand takes signed values. */
355#define PPC_OPERAND_SIGNED (0x800)
252b5132 356
7e0de605
AM
357/* This operand takes signed values, but also accepts a full positive
358 range of values when running in 32 bit mode. That is, if bits is
359 16, it takes any value from -0x8000 to 0xffff. In 64 bit mode,
360 this flag is ignored. */
361#define PPC_OPERAND_SIGNOPT (0x1000)
966f959b 362
7e0de605
AM
363/* The next operand should be wrapped in parentheses rather than
364 separated from this one by a comma. This is used for the load and
365 store instructions which want their operands to look like
366 reg,displacement(reg)
367 */
368#define PPC_OPERAND_PARENS (0x2000)
966f959b 369
a6959011 370/* This operand is for the DS field in a DS form instruction. */
b84bf58a 371#define PPC_OPERAND_DS (0x4000)
adadcc0c
AM
372
373/* This operand is for the DQ field in a DQ form instruction. */
b84bf58a
AM
374#define PPC_OPERAND_DQ (0x8000)
375
7e0de605
AM
376/* This operand should be regarded as a negative number for the
377 purposes of overflow checking (i.e., the normal most negative
378 number is disallowed and one more than the normal most positive
379 number is allowed). This flag will only be set for a signed
380 operand. */
381#define PPC_OPERAND_NEGATIVE (0x10000)
382
3896c469 383/* Valid range of operand is 0..n rather than 0..n-1. */
7e0de605 384#define PPC_OPERAND_PLUS1 (0x20000)
081ba1b3 385
7e0de605
AM
386/* This operand does not actually exist in the assembler input. This
387 is used to support extended mnemonics such as mr, for which two
388 operands fields are identical. The assembler should call the
389 insert function with any op value. The disassembler should call
390 the extract function, ignore the return value, and check the value
391 placed in the valid argument. */
392#define PPC_OPERAND_FAKE (0x40000)
9b4e5766 393
7e0de605
AM
394/* This operand is optional, and is zero if omitted. This is used for
395 example, in the optional BF field in the comparison instructions. The
396 assembler must count the number of operands remaining on the line,
397 and the number of operands remaining for the opcode, and decide
398 whether this operand is present or not. The disassembler should
399 print this operand out only if it is not zero. */
400#define PPC_OPERAND_OPTIONAL (0x80000)
b9c361e0 401
7e0de605
AM
402/* This flag is only used with PPC_OPERAND_OPTIONAL. If this operand
403 is omitted, then for the next operand use this operand value plus
404 1, ignoring the next operand field for the opcode. This wretched
405 hack is needed because the Power rotate instructions can take
406 either 4 or 5 operands. The disassembler should print this operand
407 out regardless of the PPC_OPERAND_OPTIONAL field. */
408#define PPC_OPERAND_NEXT (0x100000)
11a0cf2e
PB
409
410/* This flag is only used with PPC_OPERAND_OPTIONAL. If this operand
411 is omitted, then the value it should use for the operand is stored
412 in the SHIFT field of the immediatly following operand field. */
7e0de605 413#define PPC_OPERAND_OPTIONAL_VALUE (0x200000)
a5721ba2
AM
414
415/* This flag is only used with PPC_OPERAND_OPTIONAL. The operand is
416 only optional when generating 32-bit code. */
7e0de605
AM
417#define PPC_OPERAND_OPTIONAL32 (0x400000)
418
419/* Xilinx APU and FSL related operands */
420#define PPC_OPERAND_FSL (0x800000)
421#define PPC_OPERAND_FCR (0x1000000)
422#define PPC_OPERAND_UDI (0x2000000)
252b5132
RH
423\f
424/* The POWER and PowerPC assemblers use a few macros. We keep them
425 with the operands table for simplicity. The macro table is an
426 array of struct powerpc_macro. */
427
428struct powerpc_macro
429{
430 /* The macro name. */
431 const char *name;
432
433 /* The number of operands the macro takes. */
434 unsigned int operands;
435
436 /* One bit flags for the opcode. These are used to indicate which
437 specific processors support the instructions. The values are the
438 same as those for the struct powerpc_opcode flags field. */
fa452fa6 439 ppc_cpu_t flags;
252b5132
RH
440
441 /* A format string to turn the macro into a normal instruction.
442 Each %N in the string is replaced with operand number N (zero
443 based). */
444 const char *format;
445};
446
447extern const struct powerpc_macro powerpc_macros[];
448extern const int powerpc_num_macros;
449
776fc418 450extern ppc_cpu_t ppc_parse_cpu (ppc_cpu_t, ppc_cpu_t *, const char *);
69fe9ce5 451
11a0cf2e
PB
452static inline long
453ppc_optional_operand_value (const struct powerpc_operand *operand)
454{
455 if ((operand->flags & PPC_OPERAND_OPTIONAL_VALUE) != 0)
456 return (operand+1)->shift;
457 return 0;
458}
459
08dc996f
AM
460/* PowerPC VLE insns. */
461/* Form I16L, uses 16A relocs. */
462#define E_OR2I_INSN 0x7000C000
463#define E_AND2I_DOT_INSN 0x7000C800
464#define E_OR2IS_INSN 0x7000D000
465#define E_LIS_INSN 0x7000E000
466#define E_AND2IS_DOT_INSN 0x7000E800
467
468/* Form I16A, uses 16D relocs. */
469#define E_ADD2I_DOT_INSN 0x70008800
470#define E_ADD2IS_INSN 0x70009000
471#define E_CMP16I_INSN 0x70009800
472#define E_MULL2I_INSN 0x7000A000
473#define E_CMPL16I_INSN 0x7000A800
474#define E_CMPH16I_INSN 0x7000B000
475#define E_CMPHL16I_INSN 0x7000B800
476
1fe0971e
TS
477#ifdef __cplusplus
478}
479#endif
480
252b5132 481#endif /* PPC_H */
This page took 0.75222 seconds and 4 git commands to generate.