Upgrade header files to use GPLv3
[deliverable/binutils-gdb.git] / include / opcode / ppc.h
CommitLineData
252b5132 1/* ppc.h -- Header file for PowerPC opcode table
b84bf58a 2 Copyright 1994, 1995, 1999, 2000, 2001, 2002, 2003, 2004, 2005, 2006,
ce3d2015 3 2007, 2008, 2009, 2010 Free Software Foundation, Inc.
252b5132
RH
4 Written by Ian Lance Taylor, Cygnus Support
5
e4e42b45
NC
6 This file is part of GDB, GAS, and the GNU binutils.
7
8 GDB, GAS, and the GNU binutils are free software; you can redistribute
9 them and/or modify them under the terms of the GNU General Public
10 License as published by the Free Software Foundation; either version 3,
11 or (at your option) any later version.
12
13 GDB, GAS, and the GNU binutils are distributed in the hope that they
14 will be useful, but WITHOUT ANY WARRANTY; without even the implied
15 warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See
16 the GNU General Public License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this file; see the file COPYING3. If not, write to the Free
20 Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
21 MA 02110-1301, USA. */
252b5132
RH
22
23#ifndef PPC_H
24#define PPC_H
25
b961e85b
AM
26#include "bfd_stdint.h"
27
28typedef uint64_t ppc_cpu_t;
fa452fa6 29
252b5132
RH
30/* The opcode table is an array of struct powerpc_opcode. */
31
32struct powerpc_opcode
33{
34 /* The opcode name. */
35 const char *name;
36
37 /* The opcode itself. Those bits which will be filled in with
38 operands are zeroes. */
39 unsigned long opcode;
40
41 /* The opcode mask. This is used by the disassembler. This is a
42 mask containing ones indicating those bits which must match the
43 opcode field, and zeroes indicating those bits which need not
44 match (and are presumably filled in by operands). */
45 unsigned long mask;
46
47 /* One bit flags for the opcode. These are used to indicate which
48 specific processors support the instructions. The defined values
49 are listed below. */
fa452fa6 50 ppc_cpu_t flags;
252b5132 51
1cb0a767
PB
52 /* One bit flags for the opcode. These are used to indicate which
53 specific processors no longer support the instructions. The defined
54 values are listed below. */
55 ppc_cpu_t deprecated;
56
252b5132
RH
57 /* An array of operand codes. Each code is an index into the
58 operand table. They appear in the order which the operands must
59 appear in assembly code, and are terminated by a zero. */
60 unsigned char operands[8];
61};
62
63/* The table itself is sorted by major opcode number, and is otherwise
64 in the order in which the disassembler should consider
65 instructions. */
66extern const struct powerpc_opcode powerpc_opcodes[];
67extern const int powerpc_num_opcodes;
68
69/* Values defined for the flags field of a struct powerpc_opcode. */
70
71/* Opcode is defined for the PowerPC architecture. */
68d23d21 72#define PPC_OPCODE_PPC 1
252b5132
RH
73
74/* Opcode is defined for the POWER (RS/6000) architecture. */
68d23d21 75#define PPC_OPCODE_POWER 2
252b5132
RH
76
77/* Opcode is defined for the POWER2 (Rios 2) architecture. */
68d23d21 78#define PPC_OPCODE_POWER2 4
252b5132
RH
79
80/* Opcode is only defined on 32 bit architectures. */
68d23d21 81#define PPC_OPCODE_32 8
252b5132
RH
82
83/* Opcode is only defined on 64 bit architectures. */
68d23d21 84#define PPC_OPCODE_64 0x10
252b5132
RH
85
86/* Opcode is supported by the Motorola PowerPC 601 processor. The 601
87 is assumed to support all PowerPC (PPC_OPCODE_PPC) instructions,
88 but it also supports many additional POWER instructions. */
68d23d21 89#define PPC_OPCODE_601 0x20
252b5132
RH
90
91/* Opcode is supported in both the Power and PowerPC architectures
92 (ie, compiler's -mcpu=common or assembler's -mcom). */
68d23d21 93#define PPC_OPCODE_COMMON 0x40
252b5132
RH
94
95/* Opcode is supported for any Power or PowerPC platform (this is
96 for the assembler's -many option, and it eliminates duplicates). */
68d23d21 97#define PPC_OPCODE_ANY 0x80
252b5132 98
45c18104 99/* Opcode is supported as part of the 64-bit bridge. */
68d23d21 100#define PPC_OPCODE_64_BRIDGE 0x100
45c18104 101
966f959b 102/* Opcode is supported by Altivec Vector Unit */
68d23d21 103#define PPC_OPCODE_ALTIVEC 0x200
418c1742
MG
104
105/* Opcode is supported by PowerPC 403 processor. */
68d23d21 106#define PPC_OPCODE_403 0x400
418c1742 107
a09cf9bd 108/* Opcode is supported by PowerPC BookE processor. */
68d23d21 109#define PPC_OPCODE_BOOKE 0x800
418c1742 110
a09cf9bd 111/* Opcode is only supported by 64-bit PowerPC BookE processor. */
68d23d21
AM
112#define PPC_OPCODE_BOOKE64 0x1000
113
114/* Opcode is supported by PowerPC 440 processor. */
115#define PPC_OPCODE_440 0x2000
966f959b 116
fc1e7121 117/* Opcode is only supported by Power4 architecture. */
68d23d21 118#define PPC_OPCODE_POWER4 0x4000
fc1e7121 119
066be9f7
PB
120/* Opcode is only supported by Power7 architecture. */
121#define PPC_OPCODE_POWER7 0x8000
122
0449635d 123/* Opcode is only supported by POWERPC Classic architecture. */
68d23d21 124#define PPC_OPCODE_CLASSIC 0x10000
0449635d
EZ
125
126/* Opcode is only supported by e500x2 Core. */
68d23d21 127#define PPC_OPCODE_SPE 0x20000
0449635d
EZ
128
129/* Opcode is supported by e500x2 Integer select APU. */
68d23d21 130#define PPC_OPCODE_ISEL 0x40000
0449635d
EZ
131
132/* Opcode is an e500 SPE floating point instruction. */
68d23d21 133#define PPC_OPCODE_EFS 0x80000
0449635d
EZ
134
135/* Opcode is supported by branch locking APU. */
68d23d21 136#define PPC_OPCODE_BRLOCK 0x100000
0449635d
EZ
137
138/* Opcode is supported by performance monitor APU. */
68d23d21 139#define PPC_OPCODE_PMR 0x200000
0449635d
EZ
140
141/* Opcode is supported by cache locking APU. */
68d23d21 142#define PPC_OPCODE_CACHELCK 0x400000
0449635d
EZ
143
144/* Opcode is supported by machine check APU. */
68d23d21 145#define PPC_OPCODE_RFMCI 0x800000
0449635d 146
f4411256 147/* Opcode is only supported by Power5 architecture. */
9622b051 148#define PPC_OPCODE_POWER5 0x1000000
f4411256 149
36ae0db3 150/* Opcode is supported by PowerPC e300 family. */
9622b051
AM
151#define PPC_OPCODE_E300 0x2000000
152
153/* Opcode is only supported by Power6 architecture. */
154#define PPC_OPCODE_POWER6 0x4000000
155
ede602d7
AM
156/* Opcode is only supported by PowerPC Cell family. */
157#define PPC_OPCODE_CELL 0x8000000
36ae0db3 158
c3d65c1c
BE
159/* Opcode is supported by CPUs with paired singles support. */
160#define PPC_OPCODE_PPCPS 0x10000000
161
19a6653c
AM
162/* Opcode is supported by Power E500MC */
163#define PPC_OPCODE_E500MC 0x20000000
164
081ba1b3
AM
165/* Opcode is supported by PowerPC 405 processor. */
166#define PPC_OPCODE_405 0x40000000
167
9b4e5766
PB
168/* Opcode is supported by Vector-Scalar (VSX) Unit */
169#define PPC_OPCODE_VSX 0x80000000
170
e0d602ec 171/* Opcode is supported by A2. */
ce3d2015 172#define PPC_OPCODE_A2 0x100000000ULL
e0d602ec 173
9fe54b1c
PB
174/* Opcode is supported by PowerPC 476 processor. */
175#define PPC_OPCODE_476 0x200000000ULL
176
ce3d2015
AM
177/* Opcode is supported by AppliedMicro Titan core */
178#define PPC_OPCODE_TITAN 0x400000000ULL
179
252b5132
RH
180/* A macro to extract the major opcode from an instruction. */
181#define PPC_OP(i) (((i) >> 26) & 0x3f)
182\f
183/* The operands table is an array of struct powerpc_operand. */
184
185struct powerpc_operand
186{
b84bf58a
AM
187 /* A bitmask of bits in the operand. */
188 unsigned int bitm;
252b5132 189
b84bf58a
AM
190 /* How far the operand is left shifted in the instruction.
191 -1 to indicate that BITM and SHIFT cannot be used to determine
192 where the operand goes in the insn. */
252b5132
RH
193 int shift;
194
195 /* Insertion function. This is used by the assembler. To insert an
196 operand value into an instruction, check this field.
197
198 If it is NULL, execute
b84bf58a 199 i |= (op & o->bitm) << o->shift;
252b5132 200 (i is the instruction which we are filling in, o is a pointer to
b84bf58a 201 this structure, and op is the operand value).
252b5132
RH
202
203 If this field is not NULL, then simply call it with the
204 instruction and the operand value. It will return the new value
205 of the instruction. If the ERRMSG argument is not NULL, then if
206 the operand value is illegal, *ERRMSG will be set to a warning
207 string (the operand will be inserted in any case). If the
208 operand value is legal, *ERRMSG will be unchanged (most operands
209 can accept any value). */
8cf3f354 210 unsigned long (*insert)
fa452fa6 211 (unsigned long instruction, long op, ppc_cpu_t dialect, const char **errmsg);
252b5132
RH
212
213 /* Extraction function. This is used by the disassembler. To
214 extract this operand type from an instruction, check this field.
215
216 If it is NULL, compute
b84bf58a
AM
217 op = (i >> o->shift) & o->bitm;
218 if ((o->flags & PPC_OPERAND_SIGNED) != 0)
219 sign_extend (op);
252b5132 220 (i is the instruction, o is a pointer to this structure, and op
b84bf58a 221 is the result).
252b5132
RH
222
223 If this field is not NULL, then simply call it with the
224 instruction value. It will return the value of the operand. If
225 the INVALID argument is not NULL, *INVALID will be set to
226 non-zero if this operand type can not actually be extracted from
227 this operand (i.e., the instruction does not match). If the
228 operand is valid, *INVALID will not be changed. */
fa452fa6 229 long (*extract) (unsigned long instruction, ppc_cpu_t dialect, int *invalid);
252b5132
RH
230
231 /* One bit syntax flags. */
232 unsigned long flags;
233};
234
235/* Elements in the table are retrieved by indexing with values from
236 the operands field of the powerpc_opcodes table. */
237
238extern const struct powerpc_operand powerpc_operands[];
b84bf58a 239extern const unsigned int num_powerpc_operands;
252b5132
RH
240
241/* Values defined for the flags field of a struct powerpc_operand. */
242
243/* This operand takes signed values. */
b84bf58a 244#define PPC_OPERAND_SIGNED (0x1)
252b5132
RH
245
246/* This operand takes signed values, but also accepts a full positive
247 range of values when running in 32 bit mode. That is, if bits is
248 16, it takes any value from -0x8000 to 0xffff. In 64 bit mode,
249 this flag is ignored. */
b84bf58a 250#define PPC_OPERAND_SIGNOPT (0x2)
252b5132
RH
251
252/* This operand does not actually exist in the assembler input. This
253 is used to support extended mnemonics such as mr, for which two
254 operands fields are identical. The assembler should call the
255 insert function with any op value. The disassembler should call
256 the extract function, ignore the return value, and check the value
257 placed in the valid argument. */
b84bf58a 258#define PPC_OPERAND_FAKE (0x4)
252b5132
RH
259
260/* The next operand should be wrapped in parentheses rather than
261 separated from this one by a comma. This is used for the load and
262 store instructions which want their operands to look like
263 reg,displacement(reg)
264 */
b84bf58a 265#define PPC_OPERAND_PARENS (0x8)
252b5132
RH
266
267/* This operand may use the symbolic names for the CR fields, which
268 are
269 lt 0 gt 1 eq 2 so 3 un 3
270 cr0 0 cr1 1 cr2 2 cr3 3
271 cr4 4 cr5 5 cr6 6 cr7 7
272 These may be combined arithmetically, as in cr2*4+gt. These are
273 only supported on the PowerPC, not the POWER. */
b84bf58a 274#define PPC_OPERAND_CR (0x10)
252b5132
RH
275
276/* This operand names a register. The disassembler uses this to print
277 register names with a leading 'r'. */
b84bf58a 278#define PPC_OPERAND_GPR (0x20)
252b5132 279
fdd12ef3 280/* Like PPC_OPERAND_GPR, but don't print a leading 'r' for r0. */
b84bf58a 281#define PPC_OPERAND_GPR_0 (0x40)
fdd12ef3 282
252b5132
RH
283/* This operand names a floating point register. The disassembler
284 prints these with a leading 'f'. */
b84bf58a 285#define PPC_OPERAND_FPR (0x80)
252b5132
RH
286
287/* This operand is a relative branch displacement. The disassembler
288 prints these symbolically if possible. */
b84bf58a 289#define PPC_OPERAND_RELATIVE (0x100)
252b5132
RH
290
291/* This operand is an absolute branch address. The disassembler
292 prints these symbolically if possible. */
b84bf58a 293#define PPC_OPERAND_ABSOLUTE (0x200)
252b5132
RH
294
295/* This operand is optional, and is zero if omitted. This is used for
2a309db0 296 example, in the optional BF field in the comparison instructions. The
252b5132
RH
297 assembler must count the number of operands remaining on the line,
298 and the number of operands remaining for the opcode, and decide
299 whether this operand is present or not. The disassembler should
300 print this operand out only if it is not zero. */
b84bf58a 301#define PPC_OPERAND_OPTIONAL (0x400)
252b5132
RH
302
303/* This flag is only used with PPC_OPERAND_OPTIONAL. If this operand
304 is omitted, then for the next operand use this operand value plus
305 1, ignoring the next operand field for the opcode. This wretched
306 hack is needed because the Power rotate instructions can take
307 either 4 or 5 operands. The disassembler should print this operand
308 out regardless of the PPC_OPERAND_OPTIONAL field. */
b84bf58a 309#define PPC_OPERAND_NEXT (0x800)
252b5132
RH
310
311/* This operand should be regarded as a negative number for the
312 purposes of overflow checking (i.e., the normal most negative
313 number is disallowed and one more than the normal most positive
314 number is allowed). This flag will only be set for a signed
315 operand. */
b84bf58a 316#define PPC_OPERAND_NEGATIVE (0x1000)
966f959b
C
317
318/* This operand names a vector unit register. The disassembler
319 prints these with a leading 'v'. */
b84bf58a 320#define PPC_OPERAND_VR (0x2000)
966f959b 321
a6959011 322/* This operand is for the DS field in a DS form instruction. */
b84bf58a 323#define PPC_OPERAND_DS (0x4000)
adadcc0c
AM
324
325/* This operand is for the DQ field in a DQ form instruction. */
b84bf58a
AM
326#define PPC_OPERAND_DQ (0x8000)
327
3896c469 328/* Valid range of operand is 0..n rather than 0..n-1. */
b84bf58a 329#define PPC_OPERAND_PLUS1 (0x10000)
081ba1b3
AM
330
331/* Xilinx APU and FSL related operands */
332#define PPC_OPERAND_FSL (0x20000)
333#define PPC_OPERAND_FCR (0x40000)
334#define PPC_OPERAND_UDI (0x80000)
9b4e5766
PB
335
336/* This operand names a vector-scalar unit register. The disassembler
337 prints these with a leading 'vs'. */
338#define PPC_OPERAND_VSR (0x100000)
252b5132
RH
339\f
340/* The POWER and PowerPC assemblers use a few macros. We keep them
341 with the operands table for simplicity. The macro table is an
342 array of struct powerpc_macro. */
343
344struct powerpc_macro
345{
346 /* The macro name. */
347 const char *name;
348
349 /* The number of operands the macro takes. */
350 unsigned int operands;
351
352 /* One bit flags for the opcode. These are used to indicate which
353 specific processors support the instructions. The values are the
354 same as those for the struct powerpc_opcode flags field. */
fa452fa6 355 ppc_cpu_t flags;
252b5132
RH
356
357 /* A format string to turn the macro into a normal instruction.
358 Each %N in the string is replaced with operand number N (zero
359 based). */
360 const char *format;
361};
362
363extern const struct powerpc_macro powerpc_macros[];
364extern const int powerpc_num_macros;
365
69fe9ce5
AM
366extern ppc_cpu_t ppc_parse_cpu (ppc_cpu_t, const char *);
367
252b5132 368#endif /* PPC_H */
This page took 0.428467 seconds and 4 git commands to generate.