* po/POTFILES.in: Regenerate.
[deliverable/binutils-gdb.git] / opcodes / ChangeLog
CommitLineData
aa137e4d
NC
12011-06-13 Walter Lee <walt@tilera.com>
2
3 * Makefile.am (TARGET_LIBOPCODES_CFILES): Add tilegx-dis.c,
4 tilegx-opc.c, tilepro-dis.c, and tilepro-opc.c.
5 * Makefile.in: Regenerate.
6 * configure.in: Handle bfd_tilegx_arch and bfd_tilepro_arch.
7 * configure: Regenerate.
8 * disassemble.c (disassembler): Add ARCH_tilegx and ARCH_tilepro.
9 * po/POTFILES.in: Regenerate.
10 * tilegx-dis.c: New file.
11 * tilegx-opc.c: New file.
12 * tilepro-dis.c: New file.
13 * tilepro-opc.c: New file.
14
6c30d220
L
152011-06-10 H.J. Lu <hongjiu.lu@intel.com>
16
17 AVX Programming Reference (June, 2011)
18 * i386-dis.c (XMGatherQ): New.
19 * i386-dis.c (EXxmm_mb): New.
20 (EXxmm_mb): Likewise.
21 (EXxmm_mw): Likewise.
22 (EXxmm_md): Likewise.
23 (EXxmm_mq): Likewise.
24 (EXxmmdw): Likewise.
25 (EXxmmqd): Likewise.
26 (VexGatherQ): Likewise.
27 (MVexVSIBDWpX): Likewise.
28 (MVexVSIBQWpX): Likewise.
29 (xmm_mb_mode): Likewise.
30 (xmm_mw_mode): Likewise.
31 (xmm_md_mode): Likewise.
32 (xmm_mq_mode): Likewise.
33 (xmmdw_mode): Likewise.
34 (xmmqd_mode): Likewise.
35 (ymmxmm_mode): Likewise.
36 (vex_vsib_d_w_dq_mode): Likewise.
37 (vex_vsib_q_w_dq_mode): Likewise.
38 (MOD_VEX_0F385A_PREFIX_2): Likewise.
39 (MOD_VEX_0F388C_PREFIX_2): Likewise.
40 (MOD_VEX_0F388E_PREFIX_2): Likewise.
41 (PREFIX_0F3882): Likewise.
42 (PREFIX_VEX_0F3816): Likewise.
43 (PREFIX_VEX_0F3836): Likewise.
44 (PREFIX_VEX_0F3845): Likewise.
45 (PREFIX_VEX_0F3846): Likewise.
46 (PREFIX_VEX_0F3847): Likewise.
47 (PREFIX_VEX_0F3858): Likewise.
48 (PREFIX_VEX_0F3859): Likewise.
49 (PREFIX_VEX_0F385A): Likewise.
50 (PREFIX_VEX_0F3878): Likewise.
51 (PREFIX_VEX_0F3879): Likewise.
52 (PREFIX_VEX_0F388C): Likewise.
53 (PREFIX_VEX_0F388E): Likewise.
54 (PREFIX_VEX_0F3890..PREFIX_VEX_0F3893): Likewise.
55 (PREFIX_VEX_0F38F5): Likewise.
56 (PREFIX_VEX_0F38F6): Likewise.
57 (PREFIX_VEX_0F3A00): Likewise.
58 (PREFIX_VEX_0F3A01): Likewise.
59 (PREFIX_VEX_0F3A02): Likewise.
60 (PREFIX_VEX_0F3A38): Likewise.
61 (PREFIX_VEX_0F3A39): Likewise.
62 (PREFIX_VEX_0F3A46): Likewise.
63 (PREFIX_VEX_0F3AF0): Likewise.
64 (VEX_LEN_0F3816_P_2): Likewise.
65 (VEX_LEN_0F3819_P_2): Likewise.
66 (VEX_LEN_0F3836_P_2): Likewise.
67 (VEX_LEN_0F385A_P_2_M_0): Likewise.
68 (VEX_LEN_0F38F5_P_0): Likewise.
69 (VEX_LEN_0F38F5_P_1): Likewise.
70 (VEX_LEN_0F38F5_P_3): Likewise.
71 (VEX_LEN_0F38F6_P_3): Likewise.
72 (VEX_LEN_0F38F7_P_1): Likewise.
73 (VEX_LEN_0F38F7_P_2): Likewise.
74 (VEX_LEN_0F38F7_P_3): Likewise.
75 (VEX_LEN_0F3A00_P_2): Likewise.
76 (VEX_LEN_0F3A01_P_2): Likewise.
77 (VEX_LEN_0F3A38_P_2): Likewise.
78 (VEX_LEN_0F3A39_P_2): Likewise.
79 (VEX_LEN_0F3A46_P_2): Likewise.
80 (VEX_LEN_0F3AF0_P_3): Likewise.
81 (VEX_W_0F3816_P_2): Likewise.
82 (VEX_W_0F3818_P_2): Likewise.
83 (VEX_W_0F3819_P_2): Likewise.
84 (VEX_W_0F3836_P_2): Likewise.
85 (VEX_W_0F3846_P_2): Likewise.
86 (VEX_W_0F3858_P_2): Likewise.
87 (VEX_W_0F3859_P_2): Likewise.
88 (VEX_W_0F385A_P_2_M_0): Likewise.
89 (VEX_W_0F3878_P_2): Likewise.
90 (VEX_W_0F3879_P_2): Likewise.
91 (VEX_W_0F3A00_P_2): Likewise.
92 (VEX_W_0F3A01_P_2): Likewise.
93 (VEX_W_0F3A02_P_2): Likewise.
94 (VEX_W_0F3A38_P_2): Likewise.
95 (VEX_W_0F3A39_P_2): Likewise.
96 (VEX_W_0F3A46_P_2): Likewise.
97 (MOD_VEX_0F3818_PREFIX_2): Removed.
98 (MOD_VEX_0F3819_PREFIX_2): Likewise.
99 (VEX_LEN_0F60_P_2..VEX_LEN_0F6D_P_2): Likewise.
100 (VEX_LEN_0F70_P_1..VEX_LEN_0F76_P_2): Likewise.
101 (VEX_LEN_0FD1_P_2..VEX_LEN_0FD5_P_2): Likewise.
102 (VEX_LEN_0FD7_P_2_M_1..VEX_LEN_0F3819_P_2_M_0): Likewise.
103 (VEX_LEN_0F381C_P_2..VEX_LEN_0F3840_P_2): Likewise.
104 (VEX_LEN_0F3A0E_P_2): Likewise.
105 (VEX_LEN_0F3A0F_P_2): Likewise.
106 (VEX_LEN_0F3A42_P_2): Likewise.
107 (VEX_LEN_0F3A4C_P_2): Likewise.
108 (VEX_W_0F3818_P_2_M_0): Likewise.
109 (VEX_W_0F3819_P_2_M_0): Likewise.
110 (prefix_table): Updated.
111 (three_byte_table): Likewise.
112 (vex_table): Likewise.
113 (vex_len_table): Likewise.
114 (vex_w_table): Likewise.
115 (mod_table): Likewise.
116 (putop): Handle "LW".
117 (intel_operand_size): Handle xmm_mb_mode, xmm_mw_mode,
118 xmm_md_mode, xmm_mq_mode, xmmdw_mode, xmmqd_mode, ymmxmm_mode,
119 vex_vsib_d_w_dq_mode, vex_vsib_q_w_dq_mode.
120 (OP_EX): Likewise.
121 (OP_E_memory): Handle vex_vsib_d_w_dq_mode and
122 vex_vsib_q_w_dq_mode.
123 (OP_XMM): Handle vex_vsib_q_w_dq_mode.
124 (OP_VEX): Likewise.
125
126 * i386-gen.c (cpu_flag_init): Add CpuAVX2 to CPU_ANY_SSE_FLAGS
127 and CPU_ANY_AVX_FLAGS. Add CPU_BMI2_FLAGS, CPU_LZCNT_FLAGS,
128 CPU_INVPCID_FLAGS and CPU_AVX2_FLAGS.
129 (cpu_flags): Add CpuAVX2, CpuBMI2, CpuLZCNT and CpuINVPCID.
130 (opcode_modifiers): Add VecSIB.
131
132 * i386-opc.h (CpuAVX2): New.
133 (CpuBMI2): Likewise.
134 (CpuLZCNT): Likewise.
135 (CpuINVPCID): Likewise.
136 (VecSIB128): Likewise.
137 (VecSIB256): Likewise.
138 (VecSIB): Likewise.
139 (i386_cpu_flags): Add cpuavx2, cpubmi2, cpulzcnt and cpuinvpcid.
140 (i386_opcode_modifier): Add vecsib.
141
142 * i386-opc.tbl: Add invpcid, AVX2 and BMI2 instructions.
143 * i386-init.h: Regenerated.
144 * i386-tbl.h: Likewise.
145
d535accd
QN
1462011-06-03 Quentin Neill <quentin.neill@amd.com>
147
148 * i386-gen.c (cpu_flag_init): Add CpuF16C to CPU_BDVER2_FLAGS.
149 * i386-init.h: Regenerated.
150
f8b960bc
NC
1512011-06-03 Nick Clifton <nickc@redhat.com>
152
153 PR binutils/12752
154 * arm-dis.c (print_insn_coprocessor): Use bfd_vma type for
155 computing address offsets.
156 (print_arm_address): Likewise.
157 (print_insn_arm): Likewise.
158 (print_insn_thumb16): Likewise.
159 (print_insn_thumb32): Likewise.
160
26d97720
NS
1612011-06-02 Jie Zhang <jie@codesourcery.com>
162 Nathan Sidwell <nathan@codesourcery.com>
163 Maciej Rozycki <macro@codesourcery.com>
164
165 * arm-dis.c (print_insn_coprocessor): Explicitly print #-0
166 as address offset.
167 (print_arm_address): Likewise. Elide positive #0 appropriately.
168 (print_insn_arm): Likewise.
169
f8b960bc
NC
1702011-06-02 Nick Clifton <nickc@redhat.com>
171
172 PR gas/12752
173 * arm-dis.c (print_insn_thumb32): Do not sign extend addresses
174 passed to print_address_func.
175
cc643b88
NC
1762011-06-02 Nick Clifton <nickc@redhat.com>
177
178 * arm-dis.c: Fix spelling mistakes.
179 * op/opcodes.pot: Regenerate.
180
c8fa16ed
AK
1812011-05-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
182
183 * s390-opc.c: Replace S390_OPERAND_REG_EVEN with
184 S390_OPERAND_REG_PAIR. Fix INSTR_RRF_0UFEF instruction type.
185 * s390-opc.txt: Fix cxr instruction type.
186
5e4b319c
AK
1872011-05-24 Andreas Krebbel <Andreas.Krebbel@de.ibm.com>
188
189 * s390-opc.c: Add new instruction types marking register pair
190 operands.
191 * s390-opc.txt: Match instructions having register pair operands
192 to the new instruction types.
193
fda544a2
NC
1942011-05-19 Nick Clifton <nickc@redhat.com>
195
196 * v850-opc.c (cmpf.[sd]): Reverse the order of the reg1 and reg2
197 operands.
198
4cab4add
QN
1992011-05-10 Quentin Neill <quentin.neill@amd.com>
200
201 * i386-gen.c (cpu_flag_init): Add new CPU_BDVER2_FLAGS.
202 * i386-init.h: Regenerated.
203
b4e7b885
NC
2042011-04-27 Nick Clifton <nickc@redhat.com>
205
206 * po/da.po: Updated Danish translation.
207
2f7f7710
AM
2082011-04-26 Anton Blanchard <anton@samba.org>
209
210 * ppc-opc.c: (powerpc_opcodes): Enable icswx for POWER7.
211
9887672f
DD
2122011-04-21 DJ Delorie <dj@redhat.com>
213
214 * rx-decode.opc (rx_decode_opcode): Set the syntax for multi-byte NOPs.
215 * rx-decode.c: Regenerate.
216
3251b375
L
2172011-04-20 H.J. Lu <hongjiu.lu@intel.com>
218
219 * i386-init.h: Regenerated.
220
b13a3ca6
QN
2212011-04-19 Quentin Neill <quentin.neill@amd.com>
222
223 * i386-gen.c (cpu_flag_init): Remove 3dnow and 3dnowa bits
224 from bdver1 flags.
225
7d063384
NC
2262011-04-13 Nick Clifton <nickc@redhat.com>
227
228 * v850-dis.c (disassemble): Always print a closing square brace if
229 an opening square brace was printed.
230
32a94698
NC
2312011-04-12 Nick Clifton <nickc@redhat.com>
232
233 PR binutils/12534
234 * arm-dis.c (thumb32_opcodes): Add %L suffix to LDRD and STRD insn
235 patterns.
236 (print_insn_thumb32): Handle %L.
237
d2cd1205
JB
2382011-04-11 Julian Brown <julian@codesourcery.com>
239
240 * arm-dis.c (psr_name): Fix typo for BASEPRI_MAX.
241 (print_insn_thumb32): Add APSR bitmask support.
242
1fbaefec
PB
2432011-04-07 Paul Carroll<pcarroll@codesourcery.com>
244
245 * arm-dis.c (print_insn): init vars moved into private_data structure.
246
67171547
MF
2472011-03-24 Mike Frysinger <vapier@gentoo.org>
248
249 * bfin-dis.c (decode_dsp32mac_0): Move MM zeroing down to MAC0 logic.
250
8cc66334
EW
2512011-03-22 Eric B. Weddington <eric.weddington@atmel.com>
252
253 * avr-dis.c (avr_operand): Add opcode_str parameter. Check for
254 post-increment to support LPM Z+ instruction. Add support for 'E'
255 constraint for DES instruction.
256 (print_insn_avr): Adjust calls to avr_operand. Rename variable.
257
34e77a92
RS
2582011-03-14 Richard Sandiford <richard.sandiford@linaro.org>
259
260 * arm-dis.c (get_sym_code_type): Treat STT_GNU_IFUNCs as code.
261
35fc36a8
RS
2622011-03-14 Richard Sandiford <richard.sandiford@linaro.org>
263
264 * arm-dis.c (get_sym_code_type): Don't check for STT_ARM_TFUNC.
265 Use branch types instead.
266 (print_insn): Likewise.
267
0067d8fc
MR
2682011-02-28 Maciej W. Rozycki <macro@codesourcery.com>
269
270 * mips-opc.c (mips_builtin_opcodes): Correct register use
271 annotation of "alnv.ps".
272
3eebd5eb
MR
2732011-02-28 Maciej W. Rozycki <macro@codesourcery.com>
274
275 * mips-opc.c (mips_builtin_opcodes): Add "pref" macro.
276
500cccad
MF
2772011-02-22 Mike Frysinger <vapier@gentoo.org>
278
279 * bfin-dis.c (OUTS): Remove p NULL check and txt NUL check.
280
f5caf9f4
MF
2812011-02-22 Mike Frysinger <vapier@gentoo.org>
282
283 * bfin-dis.c (print_insn_bfin): Change outf->fprintf_func to OUTS.
284
e5bc4265
MF
2852011-02-19 Mike Frysinger <vapier@gentoo.org>
286
287 * bfin-dis.c (saved_state): Mark static. Change a[01]x to ax[] and
288 a[01]w to aw[]. Delete ac0, ac0_copy, ac1, an, aq, av0, av0s, av1,
289 av1s, az, cc, v, v_copy, vs, rnd_mod, v_internal, pc, ticks, insts,
290 exception, end_of_registers, msize, memory, bfd_mach.
291 (CCREG, PCREG, A0XREG, A0WREG, A1XREG, A1WREG, LC0REG, LT0REG,
292 LB0REG, LC1REG, LT1REG, LB1REG): Delete
293 (AXREG, AWREG, LCREG, LTREG, LBREG): Define.
294 (get_allreg): Change to new defines. Fallback to abort().
295
602427c4
MF
2962011-02-14 Mike Frysinger <vapier@gentoo.org>
297
298 * bfin-dis.c: Add whitespace/parenthesis where needed.
299
298c1ec2
MF
3002011-02-14 Mike Frysinger <vapier@gentoo.org>
301
302 * bfin-dis.c (decode_LoopSetup_0): Return when reg is greater
303 than 7.
304
822ce8ee
RW
3052011-02-13 Ralf Wildenhues <Ralf.Wildenhues@gmx.de>
306
307 * configure: Regenerate.
308
13c02f06
MF
3092011-02-13 Mike Frysinger <vapier@gentoo.org>
310
311 * bfin-dis.c (decode_dsp32alu_0): Fix typo with A1 reg.
312
4db66394
MF
3132011-02-13 Mike Frysinger <vapier@gentoo.org>
314
315 * bfin-dis.c (decode_dsp32mult_0): Add 1 to dst for mac1. Output
316 dregs only when P is set, and dregs_lo otherwise.
317
36f44611
MF
3182011-02-13 Mike Frysinger <vapier@gentoo.org>
319
320 * bfin-dis.c (decode_dsp32alu_0): Delete BYTEOP2M code.
321
9805c0a5
MF
3222011-02-12 Mike Frysinger <vapier@gentoo.org>
323
324 * bfin-dis.c (decode_pseudoDEBUG_0): Add space after PRNT.
325
43a6aa65
MF
3262011-02-12 Mike Frysinger <vapier@gentoo.org>
327
328 * bfin-dis.c (machine_registers): Delete REG_GP.
329 (reg_names): Delete "GP".
330 (decode_allregs): Change REG_GP to REG_LASTREG.
331
26bb3ddd
MF
3322011-02-12 Mike Frysinger <vapier@gentoo.org>
333
89c0d58c
MR
334 * bfin-dis.c (M_S2RND, M_T, M_W32, M_FU, M_TFU, M_IS, M_ISS2,
335 M_IH, M_IU): Delete.
26bb3ddd 336
69b8ea4a
MF
3372011-02-11 Mike Frysinger <vapier@gentoo.org>
338
339 * bfin-dis.c (reg_names): Add const.
340 (decode_dregs_lo, decode_dregs_hi, decode_dregs, decode_dregs_byte,
341 decode_pregs, decode_iregs, decode_mregs, decode_dpregs, decode_gregs,
342 decode_regs, decode_regs_lo, decode_regs_hi, decode_statbits,
343 decode_counters, decode_allregs): Likewise.
344
42d5f9c6
MS
3452011-02-09 Michael Snyder <msnyder@vmware.com>
346
347 * i386-dis.c (OP_J): Parenthesize expression to prevent
348 truncated addresses.
349 (print_insn): Fix indentation off-by-one.
350
4be0c941
NC
3512011-02-01 Nick Clifton <nickc@redhat.com>
352
353 * po/da.po: Updated Danish translation.
354
6b069ee7
AM
3552011-01-21 Dave Murphy <davem@devkitpro.org>
356
357 * ppc-opc.c (NON32, NO371): Remove PPC_OPCODE_PPCPS.
358
e3949f17
L
3592011-01-18 H.J. Lu <hongjiu.lu@intel.com>
360
361 * i386-dis.c (sIbT): New.
362 (b_T_mode): Likewise.
363 (dis386): Replace sIb with sIbT on "pushT".
364 (x86_64_table): Replace sIb with Ib on "aam" and "aad".
365 (OP_sI): Handle b_T_mode. Properly sign-extend byte.
366
752573b2
JK
3672011-01-18 Jan Kratochvil <jan.kratochvil@redhat.com>
368
369 * i386-init.h: Regenerated.
370 * i386-tbl.h: Regenerated
371
2a2a0f38
QN
3722011-01-17 Quentin Neill <quentin.neill@amd.com>
373
374 * i386-dis.c (REG_XOP_TBM_01): New.
375 (REG_XOP_TBM_02): New.
376 (reg_table): Add REG_XOP_TBM_01 and REG_XOP_TBM_02 tables.
377 (xop_table): Redirect to REG_XOP_TBM_01 and REG_XOP_TBM_02
378 entries, and add bextr instruction.
379
380 * i386-gen.c (cpu_flag_init): Add CPU_TBM_FLAGS, CpuTBM.
381 (cpu_flags): Add CpuTBM.
382
383 * i386-opc.h (CpuTBM) New.
384 (i386_cpu_flags): Add bit cputbm.
385
386 * i386-opc.tbl: Add bextr, blcfill, blci, blcic, blcmsk,
387 blcs, blsfill, blsic, t1mskc, and tzmsk.
388
90d6ff62
DD
3892011-01-12 DJ Delorie <dj@redhat.com>
390
391 * rx-dis.c (print_insn_rx): Support RX_Operand_TwoReg.
392
c95354ed
MX
3932011-01-11 Mingjie Xing <mingjie.xing@gmail.com>
394
395 * mips-dis.c (print_insn_args): Adjust the value to print the real
396 offset for "+c" argument.
397
f7465604
NC
3982011-01-10 Nick Clifton <nickc@redhat.com>
399
400 * po/da.po: Updated Danish translation.
401
639e30d2
NS
4022011-01-05 Nathan Sidwell <nathan@codesourcery.com>
403
404 * arm-dis.c (thumb32_opcodes): BLX must have bit zero clear.
405
f12dc422
L
4062011-01-04 H.J. Lu <hongjiu.lu@intel.com>
407
408 * i386-dis.c (REG_VEX_38F3): New.
409 (PREFIX_0FBC): Likewise.
410 (PREFIX_VEX_38F2): Likewise.
411 (PREFIX_VEX_38F3_REG_1): Likewise.
412 (PREFIX_VEX_38F3_REG_2): Likewise.
413 (PREFIX_VEX_38F3_REG_3): Likewise.
414 (PREFIX_VEX_38F7): Likewise.
415 (VEX_LEN_38F2_P_0): Likewise.
416 (VEX_LEN_38F3_R_1_P_0): Likewise.
417 (VEX_LEN_38F3_R_2_P_0): Likewise.
418 (VEX_LEN_38F3_R_3_P_0): Likewise.
419 (VEX_LEN_38F7_P_0): Likewise.
420 (dis386_twobyte): Use PREFIX_0FBC.
421 (reg_table): Add REG_VEX_38F3.
422 (prefix_table): Add PREFIX_0FBC, PREFIX_VEX_38F2,
423 PREFIX_VEX_38F3_REG_1, PREFIX_VEX_38F3_REG_2,
424 PREFIX_VEX_38F3_REG_3 and PREFIX_VEX_38F7.
425 (vex_table): Use PREFIX_VEX_38F2, REG_VEX_38F3 and
426 PREFIX_VEX_38F7.
427 (vex_len_table): Add VEX_LEN_38F2_P_0, VEX_LEN_38F3_R_1_P_0,
428 VEX_LEN_38F3_R_2_P_0, VEX_LEN_38F3_R_3_P_0 and
429 VEX_LEN_38F7_P_0.
430
431 * i386-gen.c (cpu_flag_init): Add CPU_BMI_FLAGS.
432 (cpu_flags): Add CpuBMI.
433
434 * i386-opc.h (CpuBMI): New.
435 (i386_cpu_flags): Add cpubmi.
436
437 * i386-opc.tbl: Add andn, bextr, blsi, blsmsk, blsr and tzcnt.
438 * i386-init.h: Regenerated.
439 * i386-tbl.h: Likewise.
440
cb21baef
L
4412011-01-04 H.J. Lu <hongjiu.lu@intel.com>
442
443 * i386-dis.c (VexGdq): New.
444 (OP_VEX): Handle dq_mode.
445
0db46eb4
L
4462011-01-01 H.J. Lu <hongjiu.lu@intel.com>
447
448 * i386-gen.c (process_copyright): Update copyright to 2011.
449
9e9e0820 450For older changes see ChangeLog-2010
252b5132
RH
451\f
452Local Variables:
2f6d2f85
NC
453mode: change-log
454left-margin: 8
455fill-column: 74
252b5132
RH
456version-control: never
457End:
This page took 0.568301 seconds and 4 git commands to generate.