* m32c.cpu (jsri): Fix order so register names aren't treated as
[deliverable/binutils-gdb.git] / opcodes / ChangeLog
CommitLineData
eda87aba
DD
12005-12-13 DJ Delorie <dj@redhat.com>
2
3 * m32c-desc.c: Regenerate.
4 * m32c-opc.c: Regenerate.
5 * m32c-opc.h: Regenerate.
6
4970f871
NS
72005-12-12 Nathan Sidwell <nathan@codesourcery.com>
8
9 * Makefile.am (CLEANFILES, CGEN_CPUS, MT_DEPS): Replace ms1 with mt.
10 * Makefile.in: Rebuilt.
11 * configure.in: Replace ms1 files with mt files.
12 * configure: Rebuilt.
13
272c9217
JB
142005-12-08 Jan Beulich <jbeulich@novell.com>
15
16 * i386-dis.c (MAXLEN): Reduce to architectural limit.
17 (fetch_data): Check for sufficient buffer size.
18
422673a9
JB
192005-12-08 Jan Beulich <jbeulich@novell.com>
20
21 * i386-dis.c (OP_ST): Remove prefix in Intel mode.
22
6e50d963
AM
232005-12-08 Daniel Jacobowitz <dan@codesourcery.com>
24
25 * i386-dis.c (dofloat): Handle %rip-relative floating point addressing.
26
cf54500c
HPN
272005-12-07 Hans-Peter Nilsson <hp@axis.com>
28
29 * cris-opc.c (cris_opcodes) <"move" "s,P">: Define using
30 MOVE_M_TO_PREG_OPCODE and MOVE_M_TO_PREG_ZBITS instead of constants.
31
cb712a9e
L
322005-12-06 H.J. Lu <hongjiu.lu@intel.com>
33
34 PR gas/1874
35 * i386-dis.c (address_mode): New enum type.
36 (address_mode): New variable.
37 (mode_64bit): Removed.
38 (ckprefix): Updated to check address_mode instead of mode_64bit.
39 (prefix_name): Likewise.
40 (print_insn): Likewise.
41 (putop): Likewise.
42 (print_operand_value): Likewise.
43 (intel_operand_size): Likewise.
44 (OP_E): Likewise.
45 (OP_G): Likewise.
46 (set_op): Likewise.
47 (OP_REG): Likewise.
48 (OP_I): Likewise.
49 (OP_I64): Likewise.
50 (OP_OFF): Likewise.
51 (OP_OFF64): Likewise.
52 (ptr_reg): Likewise.
53 (OP_C): Likewise.
54 (SVME_Fixup): Likewise.
55 (print_insn): Set address_mode.
56 (PNI_Fixup): Add 64bit and address size override support for
57 monitor and mwait.
58
cdedc9f0
HPN
592005-12-06 Hans-Peter Nilsson <hp@axis.com>
60
61 * cris-dis.c (bytes_to_skip): Handle new parameter prefix_matchedp.
62 (print_with_operands): Check for prefix when [PC+] is seen.
63
3609e0fe
DB
642005-12-02 Dave Brolley <brolley@redhat.com>
65
66 * configure.in (cgen_files): Add cgen-bitset.lo.
67 (ta): Add cgen-bitset.lo when arch==bfd_cris_arch.
68 * Makefile.am (CFILES): Add cgen-bitset.c.
69 (ALL_MACHINES): Add cgen-bitset.lo.
70 (cgen-bitset.lo): New target.
6e50d963
AM
71 * cgen-opc.c (cgen_bitset_create, cgen_bitset_init, cgen_bitset_clear)
72 (cgen_bitset_add, cgen_bitset_set, cgen_bitset_contains)
73 (cgen_bitset_compare, cgen_bitset_intersect_p, cgen_bitset_copy)
3609e0fe
DB
74 (cgen_bitset_union): Moved from here ...
75 * cgen-bitset.c: ... to here. New file.
76 * Makefile.in: Regenerated.
77 * configure: Regenerated.
78
aa2273ba
JW
792005-11-22 James E Wilson <wilson@specifix.com>
80
81 * ia64-gen.c (_opcode_int64_low, _opcode_int64_high,
82 opcode_fprintf_vma): New.
83 (print_main_table): New opcode_fprintf_vma instead of fprintf_vma.
84
ce7a772b
AM
852005-11-16 Alan Modra <amodra@bigpond.net.au>
86
87 * ppc-opc.c (powerpc_opcodes): Add frin,friz,frip,frim. Correct
88 frsqrtes.
89
0499d65b
TS
902005-11-14 David Ung <davidu@mips.com>
91
92 * mips16-opc.c: Add MIPS16e save/restore opcodes.
93 * mips-dis.c (print_mips16_insn_arg): Handle printing of 'm'/'M'
94 codes for save/restore.
95
dc82c973
AS
962005-11-10 Andreas Schwab <schwab@suse.de>
97
98 * m68k-dis.c (print_insn_m68k): Only match FPU insns with
99 coprocessor ID 1.
100
dbb33a87
NC
1012005-11-08 H.J. Lu <hongjiu.lu@intel.com>
102
103 * m32c-desc.c: Regenerated.
104
6f84a2a6
NS
1052005-11-08 Nathan Sidwell <nathan@codesourcery.com>
106
107 Add ms2.
108 * ms1-asm.c, ms1-desc.c, ms1-desc.h, ms1-dis.c, ms1-ibld.c,
109 ms1-opc.c, ms1-opc.h: Regenerated.
110
a541e3ce
SE
1112005-11-07 Steve Ellcey <sje@cup.hp.com>
112
113 * configure: Regenerate after modifying bfd/warning.m4.
114
3e7d61b2
AM
1152005-11-07 Alan Modra <amodra@bigpond.net.au>
116
117 * i386-dis.c (ckprefix): Handle rex on fwait. Don't print
118 ignored rex prefixes here.
119 (print_insn): Instead, handle them similarly to fwait followed
120 by non-fp insns.
121
a92e0d0a
L
1222005-11-02 H.J. Lu <hongjiu.lu@intel.com>
123
124 * iq2000-desc.c: Regenerated.
125 * iq2000-desc.h: Likewise.
126 * iq2000-dis.c: Likewise.
127 * iq2000-opc.c: Likewise.
128
36b0c57d
PB
1292005-11-02 Paul Brook <paul@codesourcery.com>
130
131 * arm-dis.c (print_insn_thumb32): Word align blx target address.
132
9a2ff3f5
AM
1332005-10-31 Alan Modra <amodra@bigpond.net.au>
134
135 * arm-dis.c (print_insn): Warning fix.
136
9e5169a8
L
1372005-10-30 H.J. Lu <hongjiu.lu@intel.com>
138
139 * Makefile.am: Run "make dep-am".
140 * Makefile.in: Regenerated.
141
142 * dep-in.sed: Replace " ./" with " ".
143
fb53f5a8
DB
1442005-10-28 Dave Brolley <brolley@redhat.com>
145
146 * All CGEN-generated sources: Regenerate.
147
148 Contribute the following changes:
149 2005-09-19 Dave Brolley <brolley@redhat.com>
150
151 * disassemble.c (disassemble_init_for_target): Add 'break' to case for
152 bfd_arch_tic4x. Use cgen_bitset_create and cgen_bitset_set for
153 bfd_arch_m32c case.
154
155 2005-02-16 Dave Brolley <brolley@redhat.com>
156
157 * cgen-dis.in: Rename CGEN_ISA_MASK to CGEN_BITSET. Rename
158 cgen_isa_mask_* to cgen_bitset_*.
159 * cgen-opc.c: Likewise.
160
161 2003-11-28 Richard Sandiford <rsandifo@redhat.com>
162
163 * cgen-dis.in (print_insn_@arch@): Fix comparison with cached isas.
164 * *-dis.c: Regenerate.
165
166 2003-06-05 DJ Delorie <dj@redhat.com>
167
168 * cgen-dis.in (print_insn_@arch@): Copy prev_isas, don't assign
169 it, as it may point to a reused buffer. Set prev_isas when we
170 change cpus.
171
172 2002-12-13 Dave Brolley <brolley@redhat.com>
173
174 * cgen-opc.c (cgen_isa_mask_create): New support function for
175 CGEN_ISA_MASK.
176 (cgen_isa_mask_init): Ditto.
177 (cgen_isa_mask_clear): Ditto.
178 (cgen_isa_mask_add): Ditto.
179 (cgen_isa_mask_set): Ditto.
180 (cgen_isa_supported): Ditto.
181 (cgen_isa_mask_compare): Ditto.
182 (cgen_isa_mask_intersection): Ditto.
183 (cgen_isa_mask_copy): Ditto.
184 (cgen_isa_mask_combine): Ditto.
185 * cgen-dis.in (libiberty.h): #include it.
186 (isas): Renamed from 'isa' and now (CGEN_ISA_MASK *).
187 (print_insn_@arch@): Use CGEN_ISA_MASK and support functions.
188 * Makefile.am (CGENDEPS): Add utils-cgen.scm and attrs.scm.
189 * Makefile.in: Regenerated.
190
c6552317
DD
1912005-10-27 DJ Delorie <dj@redhat.com>
192
193 * m32c-asm.c: Regenerate.
194 * m32c-desc.c: Regenerate.
195 * m32c-desc.h: Regenerate.
196 * m32c-dis.c: Regenerate.
197 * m32c-ibld.c: Regenerate.
198 * m32c-opc.c: Regenerate.
199 * m32c-opc.h: Regenerate.
200
f75eb1c0
DD
2012005-10-26 DJ Delorie <dj@redhat.com>
202
203 * m32c-asm.c: Regenerate.
204 * m32c-desc.c: Regenerate.
205 * m32c-desc.h: Regenerate.
206 * m32c-dis.c: Regenerate.
207 * m32c-ibld.c: Regenerate.
208 * m32c-opc.c: Regenerate.
209 * m32c-opc.h: Regenerate.
210
f1022c90
PB
2112005-10-26 Paul Brook <paul@codesourcery.com>
212
213 * arm-dis.c (arm_opcodes): Correct "sel" entry.
214
e277c00b
AM
2152005-10-26 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
216
217 * m32r-asm.c: Regenerate.
218
92e0a941
DD
2192005-10-25 DJ Delorie <dj@redhat.com>
220
221 * m32c-asm.c: Regenerate.
222 * m32c-desc.c: Regenerate.
223 * m32c-desc.h: Regenerate.
224 * m32c-dis.c: Regenerate.
225 * m32c-ibld.c: Regenerate.
226 * m32c-opc.c: Regenerate.
227 * m32c-opc.h: Regenerate.
228
3c9b82ba
NC
2292005-10-25 Arnold Metselaar <arnold.metselaar@planet.nl>
230
231 * configure.in: Add target architecture bfd_arch_z80.
232 * configure: Regenerated.
3e7d61b2 233 * disassemble.c (disassembler)<ARCH_z80>: Add case
3c9b82ba
NC
234 bfd_arch_z80.
235 * z80-dis.c: New file.
236
3caac5b8
AM
2372005-10-25 Alan Modra <amodra@bigpond.net.au>
238
239 * po/POTFILES.in: Regenerate.
240 * po/opcodes.pot: Regenerate.
241
6a2375c6
JB
2422005-10-24 Jan Beulich <jbeulich@novell.com>
243
244 * ia64-asmtab.c: Regenerate.
245
a1a280bb
DD
2462005-10-21 DJ Delorie <dj@redhat.com>
247
248 * m32c-asm.c: Regenerate.
249 * m32c-desc.c: Regenerate.
250 * m32c-desc.h: Regenerate.
251 * m32c-dis.c: Regenerate.
252 * m32c-ibld.c: Regenerate.
253 * m32c-opc.c: Regenerate.
254 * m32c-opc.h: Regenerate.
255
b7d48530
NC
2562005-10-21 Nick Clifton <nickc@redhat.com>
257
258 * bfin-dis.c: Tidy up code, removing redundant constructs.
259
8dd744b6
MS
2602005-10-19 Martin Schwidefsky <schwidefsky@de.ibm.com>
261
262 * s390-opc.txt: Add unnormalized hfp multiply and multiply-and-add
263 instructions.
264
e74eb924
NC
2652005-10-18 Nick Clifton <nickc@redhat.com>
266
267 * m32r-asm.c: Regenerate after updating m32r.opc.
268
471e4e36
JZ
2692005-10-18 Jie Zhang <jie.zhang@analog.com>
270
271 * bfin-dis.c (print_insn_bfin): Do proper endian transform when
272 reading instruction from memory.
273
5e03663f
NC
2742005-10-18 Nick Clifton <nickc@redhat.com>
275
276 * m32r-asm.c: Regenerate after updating m32r.opc.
277
ab7c9a26
NC
2782005-10-14 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
279
280 * m32r-asm.c: Regenerate after updating m32r.opc.
281
19590ef7
RE
2822005-10-08 James Lemke <jim@wasabisystems.com>
283
284 * arm-dis.c (coprocessor_opcodes): Fix mask for various Maverick CDP
285 operations.
286
6edfbbad
DJ
2872005-10-06 Daniel Jacobowitz <dan@codesourcery.com>
288
289 * ppc-dis.c (struct dis_private): Remove.
290 (powerpc_dialect): Avoid aliasing warnings.
291 (print_insn_big_powerpc, print_insn_little_powerpc): Likewise.
292
095f2843
NC
2932005-09-30 Nick Clifton <nickc@redhat.com>
294
295 * po/ga.po: New Irish translation.
296 * configure.in (ALL_LINGUAS): Add "ga".
297 * configure: Regenerate.
298
fdd3b9b3
L
2992005-09-30 H.J. Lu <hongjiu.lu@intel.com>
300
301 * Makefile.am: Run "make dep-am".
302 * Makefile.in: Regenerated.
303 * aclocal.m4: Likewise.
304 * configure: Likewise.
305
4b7f6baa
CM
3062005-09-30 Catherine Moore <clm@cm00re.com>
307
308 * Makefile.am: Bfin support.
309 * Makefile.in: Regenerated.
310 * aclocal.m4: Regenerated.
311 * bfin-dis.c: New file.
312 * configure.in: Bfin support.
313 * configure: Regenerated.
314 * disassemble.c (ARCH_bfin): Define.
315 (disassembler): Add case for bfd_arch_bfin.
316
1a114b12
JB
3172005-09-28 Jan Beulich <jbeulich@novell.com>
318
319 * i386-dis.c (stack_v_mode): Renamed from branch_v_mode.
320 (indirEv): Use it.
321 (stackEv): New.
322 (Ob64, Ov64): Rename to Ob, Ov. Delete unused original definitions.
323 (dis386): Document and use new 'V' meta character. Use it for
324 single-byte push/pop opcode forms. Use stackEv for mod-r/m push/pop
325 opcode forms. Correct typo in 'pop ss'. Replace Ob64/Ov64 by Ob/Ov.
326 (putop): 'q' suffix for 'T' and 'U' meta depends on DFLAG. Mark
327 data prefix as used whenever DFLAG was examined. Handle 'V'.
328 (intel_operand_size): Use stack_v_mode.
329 (OP_E): Use stack_v_mode, but handle only the special case of
330 64-bit mode without operand size override here; fall through to
331 v_mode case otherwise.
332 (OP_REG): Special case rAX_reg ... rDI_reg only when 64-bit mode
333 and no operand size override is present.
334 (OP_J): Use get32s for obtaining the displacement also when rex64
335 is present.
336
3eb17e6b
PB
3372005-09-08 Paul Brook <paul@codesourcery.com>
338
339 * arm-dis.c (arm_opcodes, thumb32_opcodes): Rename smi to smc.
340
61cc0267
CF
3412005-09-06 Chao-ying Fu <fu@mips.com>
342
343 * mips-opc.c (MT32): New define.
344 (mips_builtin_opcodes): Move "bc0f", "bc0fl", "bc0t", "bc0tl" to the
345 bottom to avoid opcode collision with "mftr" and "mttr".
346 Add MT instructions.
347 * mips-dis.c (mips_arch_choices): Enable INSN_MT for mips32r2.
348 (print_insn_args): Add supports for +t, +T, !, $, *, &, g operand
349 formats.
350
b13dd07a
PB
3512005-09-02 Paul Brook <paul@codesourcery.com>
352
353 * arm-dis.c (coprocessor_opcodes): Add null terminator.
354
8f06b2d8
PB
3552005-09-02 Paul Brook <paul@codesourcery.com>
356
357 * arm-dis.c (coprocessor_opcodes): New.
358 (arm_opcodes, thumb32_opcodes): Remove coprocessor insns.
359 (print_insn_coprocessor): New function.
360 (print_insn_arm): Use print_insn_coprocessor. Remove coprocessor
361 format characters.
362 (print_insn_thumb32): Use print_insn_coprocessor.
363
a2dfd01f
PB
3642005-08-30 Paul Brook <paul@codesourcery.com>
365
366 * arm-dis.c (thumb_opcodes): Disassemble sub(3) as subs.
367
3f31e633
JB
3682005-08-26 Jan Beulich <jbeulich@novell.com>
369
370 * i386-dis.c (intel_operand_size): New, broken out from OP_E for
371 re-use.
372 (OP_E): Call intel_operand_size, move call site out of mode
373 dependent code.
374 (OP_OFF): Call intel_operand_size if suffix_always. Remove
375 ATTRIBUTE_UNUSED from parameters.
376 (OP_OFF64): Likewise.
377 (OP_ESreg): Call intel_operand_size.
378 (OP_DSreg): Likewise.
379 (OP_DIR): Use colon rather than semicolon as separator of far
380 jump/call operands.
381
fd25c5a9
CF
3822005-08-25 Chao-ying Fu <fu@mips.com>
383
384 * mips-opc.c (WR_a, RD_a, MOD_a, DSP_VOLA, D32): New define.
385 (mips_builtin_opcodes): Add DSP instructions.
386 * mips-dis.c (mips_arch_choices): Enable INSN_DSP for mips32, mips32r2,
387 mips64, mips64r2.
388 (print_insn_args): Add supports for 3, 4, 5, 6, 7, 8, 9, 0, :, ', @
389 operand formats.
390
dd8b7c22
DU
3912005-08-23 David Ung <davidu@mips.com>
392
393 * mips16-opc.c (mips16_opcodes): Add the MIPS16e jalrc/jrc
3e7d61b2 394 instructions to the table.
dd8b7c22 395
c17ae8a2
AM
3962005-08-18 Alan Modra <amodra@bigpond.net.au>
397
848cf006 398 * a29k-dis.c: Delete.
c17ae8a2
AM
399 * Makefile.am: Remove a29k support.
400 * configure.in: Likewise.
401 * disassemble.c: Likewise.
402 * Makefile.in: Regenerate.
403 * configure: Regenerate.
404 * po/POTFILES.in: Regenerate.
405
36ae0db3
DJ
4062005-08-15 Daniel Jacobowitz <dan@codesourcery.com>
407
408 * ppc-dis.c (powerpc_dialect): Handle e300.
409 (print_ppc_disassembler_options): Likewise.
410 * ppc-opc.c (PPCE300): Define.
411 (powerpc_opcodes): Mark icbt as available for the e300.
412
63a3357b
DA
4132005-08-13 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
414
415 * hppa-dis.c (print_insn_hppa): Don't print '%' before register names.
416 Use "rp" instead of "%r2" in "b,l" insns.
417
ad101263
MS
4182005-08-12 Martin Schwidefsky <schwidefsky@de.ibm.com>
419
420 * s390-dis.c (print_insn_s390): Print unsigned operands with %u.
421 * s390-mkopc.c (s390_opcode_cpu_val): Add support for cpu type z9-109.
422 (main): Likewise.
423 * s390-opc.c (I32_16, U32_16, M_16): Add defines 32 bit immediates
424 and 4 bit optional masks.
425 (INSTR_RIL_RI, INSTR_RIL_RU, INSTR_RRF_M0RR, INSTR_RSE_CCRD,
426 INSTR_RSY_CCRD, INSTR_SSF_RRDRD): Add new instruction formats.
427 (MASK_RIL_RI, MASK_RIL_RU, MASK_RRF_M0RR, MASK_RSE_CCRD,
428 MASK_RSY_CCRD, MASK_SSF_RRDRD): Likewise.
429 (s390_opformats): Likewise.
430 * s390-opc.txt: Add new instructions for cpu type z9-109.
431
f1fa1093
DA
4322005-08-05 John David Anglin <dave.anglin@nrc-crnc.gc.ca>
433
434 * hppa-dis.c (print_insn_hppa): Prefix 21-bit values with "L%".
435
e9f89963
PB
4362005-07-29 Paul Brook <paul@codesourcery.com>
437
438 * arm-dis.c: Fix disassebly of thumb2 writeback addressing modes.
439
92e90b6e
PB
4402005-07-29 Paul Brook <paul@codesourcery.com>
441
442 * arm-dis.c (thumb32_opc): Fix addressing mode for tbh.
443 (print_insn_thumb32): Fix decoding of thumb2 'I' operands.
444
fd54057a
DD
4452005-07-25 DJ Delorie <dj@redhat.com>
446
447 * m32c-asm.c Regenerate.
448 * m32c-dis.c Regenerate.
449
760c0f6a
DD
4502005-07-20 DJ Delorie <dj@redhat.com>
451
452 * disassemble.c (disassemble_init_for_target): M32C ISAs are
453 enums, so convert them to bit masks, which attributes are.
454
85da3a56
NC
4552005-07-18 Nick Clifton <nickc@redhat.com>
456
457 * configure.in: Restore alpha ordering to list of arches.
458 * configure: Regenerate.
459 * disassemble.c: Restore alpha ordering to list of arches.
460
4612005-07-18 Nick Clifton <nickc@redhat.com>
462
463 * m32c-asm.c: Regenerate.
464 * m32c-desc.c: Regenerate.
465 * m32c-desc.h: Regenerate.
466 * m32c-dis.c: Regenerate.
467 * m32c-ibld.h: Regenerate.
468 * m32c-opc.c: Regenerate.
469 * m32c-opc.h: Regenerate.
470
22cbf2e7
L
4712005-07-18 H.J. Lu <hongjiu.lu@intel.com>
472
473 * i386-dis.c (PNI_Fixup): Update comment.
474 (VMX_Fixup): Properly handle the suffix check.
475
0aea0460
DA
4762005-07-16 John David Anglin <dave.anglin@nrc-cnrc.gc.ca>
477
478 * hppa-dis.c (print_insn_hppa): Add space after 'w' in wide-mode
479 mfctl disassembly.
480
0f82ff91
AM
4812005-07-16 Alan Modra <amodra@bigpond.net.au>
482
483 * Makefile.am: Run "make dep-am".
484 (stamp-m32c): Fix cpu dependencies.
485 * Makefile.in: Regenerate.
486 * ip2k-dis.c: Regenerate.
487
90700ea2
L
4882007-07-15 H.J. Lu <hongjiu.lu@intel.com>
489
490 * i386-dis.c (OP_VMX): New. Handle Intel VMX Instructions.
491 (VMX_Fixup): New. Fix up Intel VMX Instructions.
492 (Em): New.
493 (Gm): New.
494 (VM): New.
495 (dis386_twobyte): Updated entries 0x78 and 0x79.
496 (twobyte_has_modrm): Likewise.
497 (grps): Use OP_VMX in the "sgdtIQ" entry. Updated GRP9.
498 (OP_G): Handle m_mode.
499
49f58d10
JB
5002005-07-14 Jim Blandy <jimb@redhat.com>
501
502 Add support for the Renesas M32C and M16C.
503 * m32c-asm.c, m32c-desc.c, m32c-dis.c, m32c-ibld.c, m32c-opc.c: New.
504 * m32c-desc.h, m32c-opc.h: New.
505 * Makefile.am (HFILES): List m32c-desc.h and m32c-opc.h.
506 (CFILES): List m32c-asm.c, m32c-desc.c, m32c-dis.c, m32c-ibld.c,
507 m32c-opc.c.
508 (ALL_MACHINES): List m32c-asm.lo, m32c-desc.lo, m32c-dis.lo,
509 m32c-ibld.lo, m32c-opc.lo.
510 (CLEANFILES): List stamp-m32c.
511 (M32C_DEPS): List stamp-m32c, if CGEN_MAINT.
512 (CGEN_CPUS): Add m32c.
513 (m32c-asm.c, m32c-desc.c, m32c-dis.c, m32c-ibld.c, m32c-opc.c)
514 (m32c-desc.h, m32c-opc.h): Depend on M32C_DEPS.
515 (m32c_opc_h): New variable.
516 (stamp-m32c, m32c-asm.lo, m32c-desc.lo, m32c-dis.lo, m32c-ibld.lo)
517 (m32c-opc.lo): New rules.
518 * Makefile.in: Regenerated.
519 * configure.in: Add case for bfd_m32c_arch.
520 * configure: Regenerated.
521 * disassemble.c (ARCH_m32c): New.
522 [ARCH_m32c]: #include "m32c-desc.h".
523 (disassembler) [ARCH_m32c]: Add case for bfd_arch_m32c.
524 (disassemble_init_for_target) [ARCH_m32c]: Same.
525
526 * cgen-ops.h, cgen-types.h: New files.
527 * Makefile.am (HFILES): List them.
528 * Makefile.in: Regenerated.
3e7d61b2 529
0fd3a477
JW
5302005-07-07 Kaveh R. Ghazi <ghazi@caip.rutgers.edu>
531
532 * arc-dis.c, arm-dis.c, cris-dis.c, crx-dis.c, d10v-dis.c,
533 d30v-dis.c, fr30-dis.c, h8300-dis.c, h8500-dis.c, i860-dis.c,
534 ia64-dis.c, ip2k-dis.c, m10200-dis.c, m10300-dis.c,
535 m88k-dis.c, mcore-dis.c, mips-dis.c, ms1-dis.c, or32-dis.c,
536 ppc-dis.c, sh64-dis.c, sparc-dis.c, tic4x-dis.c, tic80-dis.c,
537 v850-dis.c: Fix format bugs.
538 * ia64-gen.c (fail, warn): Add format attribute.
539 * or32-opc.c (debug): Likewise.
540
22f8fcbd
NC
5412005-07-07 Khem Raj <kraj@mvista.com>
542
543 * arm-dis.c (opcode32 arm_opcodes): Fix ARM VFP fadds instruction
544 disassembly pattern.
545
d125c27b
AM
5462005-07-06 Alan Modra <amodra@bigpond.net.au>
547
548 * Makefile.am (stamp-m32r): Fix path to cpu files.
549 (stamp-m32r, stamp-iq2000): Likewise.
550 * Makefile.in: Regenerate.
551 * m32r-asm.c: Regenerate.
552 * po/POTFILES.in: Remove arm-opc.h. Add ms1-asm.c, ms1-desc.c,
553 ms1-desc.h, ms1-dis.c, ms1-ibld.c, ms1-opc.c, ms1-opc.h.
554
3ec2b351
NC
5552005-07-05 Nick Clifton <nickc@redhat.com>
556
557 * iq2000-asm.c: Regenerate.
558 * ms1-asm.c: Regenerate.
559
30123838
JB
5602005-07-05 Jan Beulich <jbeulich@novell.com>
561
562 * i386-dis.c (SVME_Fixup): New.
563 (grps): Use it for the lidt entry.
564 (PNI_Fixup): Call OP_M rather than OP_E.
565 (INVLPG_Fixup): Likewise.
566
b0eec63e
L
5672005-07-04 H.J. Lu <hongjiu.lu@intel.com>
568
569 * tic30-dis.c (cnvt_tmsfloat_ieee): Use HUGE_VALF if defined.
570
47b0e7ad
NC
5712005-07-01 Nick Clifton <nickc@redhat.com>
572
573 * a29k-dis.c: Update to ISO C90 style function declarations and
574 fix formatting.
575 * alpha-opc.c: Likewise.
576 * arc-dis.c: Likewise.
577 * arc-opc.c: Likewise.
578 * avr-dis.c: Likewise.
579 * cgen-asm.in: Likewise.
580 * cgen-dis.in: Likewise.
581 * cgen-ibld.in: Likewise.
582 * cgen-opc.c: Likewise.
583 * cris-dis.c: Likewise.
584 * d10v-dis.c: Likewise.
585 * d30v-dis.c: Likewise.
586 * d30v-opc.c: Likewise.
587 * dis-buf.c: Likewise.
588 * dlx-dis.c: Likewise.
589 * h8300-dis.c: Likewise.
590 * h8500-dis.c: Likewise.
591 * hppa-dis.c: Likewise.
592 * i370-dis.c: Likewise.
593 * i370-opc.c: Likewise.
594 * m10200-dis.c: Likewise.
595 * m10300-dis.c: Likewise.
596 * m68k-dis.c: Likewise.
597 * m88k-dis.c: Likewise.
598 * mips-dis.c: Likewise.
599 * mmix-dis.c: Likewise.
600 * msp430-dis.c: Likewise.
601 * ns32k-dis.c: Likewise.
602 * or32-dis.c: Likewise.
603 * or32-opc.c: Likewise.
604 * pdp11-dis.c: Likewise.
605 * pj-dis.c: Likewise.
606 * s390-dis.c: Likewise.
607 * sh-dis.c: Likewise.
608 * sh64-dis.c: Likewise.
609 * sparc-dis.c: Likewise.
610 * sparc-opc.c: Likewise.
611 * sysdep.h: Likewise.
612 * tic30-dis.c: Likewise.
613 * tic4x-dis.c: Likewise.
614 * tic80-dis.c: Likewise.
615 * v850-dis.c: Likewise.
616 * v850-opc.c: Likewise.
617 * vax-dis.c: Likewise.
618 * w65-dis.c: Likewise.
619 * z8kgen.c: Likewise.
3e7d61b2 620
47b0e7ad
NC
621 * fr30-*: Regenerate.
622 * frv-*: Regenerate.
623 * ip2k-*: Regenerate.
624 * iq2000-*: Regenerate.
625 * m32r-*: Regenerate.
626 * ms1-*: Regenerate.
627 * openrisc-*: Regenerate.
628 * xstormy16-*: Regenerate.
629
cc16ba8c
BE
6302005-06-23 Ben Elliston <bje@gnu.org>
631
632 * m68k-dis.c: Use ISC C90.
633 * m68k-opc.c: Formatting fixes.
634
4b185e97
DU
6352005-06-16 David Ung <davidu@mips.com>
636
3e7d61b2
AM
637 * mips16-opc.c (mips16_opcodes): Add the following MIPS16e
638 instructions to the table; seb/seh/sew/zeb/zeh/zew.
4b185e97 639
ac188222
DB
6402005-06-15 Dave Brolley <brolley@redhat.com>
641
642 Contribute Morpho ms1 on behalf of Red Hat
3e7d61b2 643 * ms1-asm.c, ms1-desc.c, ms1-dis.c, ms1-ibld.c, ms1-opc.c,
ac188222
DB
644 ms1-opc.h: New files, Morpho ms1 target.
645
646 2004-05-14 Stan Cox <scox@redhat.com>
647
648 * disassemble.c (ARCH_ms1): Define.
649 (disassembler): Handle bfd_arch_ms1
650
651 2004-05-13 Michael Snyder <msnyder@redhat.com>
652
653 * Makefile.am, Makefile.in: Add ms1 target.
654 * configure.in: Ditto.
655
6b5d3a4d
ZW
6562005-06-08 Zack Weinberg <zack@codesourcery.com>
657
658 * arm-opc.h: Delete; fold contents into ...
659 * arm-dis.c: ... here. Move includes of internal COFF headers
660 next to includes of internal ELF headers.
661 (streq, WORD_ADDRESS, BDISP, BDISP23): Delete, unused.
662 (struct arm_opcode): Rename struct opcode32. Make 'assembler' const.
663 (struct thumb_opcode): Rename struct opcode16. Make 'assembler' const.
664 (arm_conditional, arm_fp_const, arm_shift, arm_regname, regnames)
665 (iwmmxt_wwnames, iwmmxt_wwssnames):
666 Make const.
667 (regnames): Remove iWMMXt coprocessor register sets.
668 (iwmmxt_regnames, iwmmxt_cregnames): New statics.
669 (get_arm_regnames): Adjust fourth argument to match above changes.
670 (set_iwmmxt_regnames): Delete.
671 (print_insn_arm): Constify 'c'. Use ISO syntax for function
672 pointer calls. Expand sole use of BDISP. Use iwmmxt_regnames
673 and iwmmxt_cregnames, not set_iwmmxt_regnames.
674 (print_insn_thumb16, print_insn_thumb32): Constify 'c'. Use
675 ISO syntax for function pointer calls.
676
4a5329c6
ZW
6772005-06-07 Zack Weinberg <zack@codesourcery.com>
678
679 * arm-dis.c: Split up the comments describing the format codes, so
680 that the ARM and 16-bit Thumb opcode tables each have comments
681 preceding them that describe all the codes, and only the codes,
682 valid in those tables. (32-bit Thumb table is already like this.)
683 Reorder the lists in all three comments to match the order in
684 which the codes are implemented.
685 Remove all forward declarations of static functions. Convert all
686 function definitions to ISO C format.
687 (print_insn_arm, print_insn_thumb16, print_insn_thumb32):
688 Return nothing.
689 (print_insn_thumb16): Remove unused case 'I'.
690 (print_insn): Update for changed calling convention of subroutines.
691
3d456fa1
JB
6922005-05-25 Jan Beulich <jbeulich@novell.com>
693
694 * i386-dis.c (OP_E): In Intel mode, display 32-bit displacements in
695 hex (but retain it being displayed as signed). Remove redundant
696 checks. Add handling of displacements for 16-bit addressing in Intel
697 mode.
698
2888cb7a
JB
6992005-05-25 Jan Beulich <jbeulich@novell.com>
700
701 * i386-dis.c (prefix_name): Remove pointless mode_64bit check.
702 (OP_E): Remove redundant REX_EXTZ handling. Remove pointless
703 masking of 'rm' in 16-bit memory address handling.
704
1ed8e1e4
AM
7052005-05-19 Anton Blanchard <anton@samba.org>
706
707 * ppc-dis.c (powerpc_dialect): Handle "-Mpower5".
708 (print_ppc_disassembler_options): Document it.
709 * ppc-opc.c (SVC_LEV): Define.
710 (LEV): Allow optional operand.
711 (POWER5): Define.
712 (powerpc_opcodes): Extend "sc". Adjust "svc" and "svcl". Add
713 "hrfid", "popcntb", "fsqrtes", "fsqrtes.", "fre" and "fre.".
714
49cc2e69
KC
7152005-05-19 Kelley Cook <kcook@gcc.gnu.org>
716
717 * Makefile.in: Regenerate.
718
c19d1205
ZW
7192005-05-17 Zack Weinberg <zack@codesourcery.com>
720
721 * arm-dis.c (thumb_opcodes): Add disassembly for V6T2 16-bit
722 instructions. Adjust disassembly of some opcodes to match
723 unified syntax.
724 (thumb32_opcodes): New table.
725 (print_insn_thumb): Rename print_insn_thumb16; don't handle
726 two-halfword branches here.
727 (print_insn_thumb32): New function.
728 (print_insn): Choose among print_insn_arm, print_insn_thumb16,
729 and print_insn_thumb32. Be consistent about order of
730 halfwords when printing 32-bit instructions.
731
003519a7
L
7322005-05-07 H.J. Lu <hongjiu.lu@intel.com>
733
734 PR 843
735 * i386-dis.c (branch_v_mode): New.
736 (indirEv): Use branch_v_mode instead of v_mode.
737 (OP_E): Handle branch_v_mode.
738
920a34a7
L
7392005-05-07 H.J. Lu <hongjiu.lu@intel.com>
740
741 * d10v-dis.c (dis_2_short): Support 64bit host.
742
5de773c1
NC
7432005-05-07 Nick Clifton <nickc@redhat.com>
744
745 * po/nl.po: Updated translation.
746
f4321104
NC
7472005-05-07 Nick Clifton <nickc@redhat.com>
748
749 * Update the address and phone number of the FSF organization in
750 the GPL notices in the following files:
751 a29k-dis.c, aclocal.m4, alpha-dis.c, alpha-opc.c, arc-dis.c,
752 arc-dis.h, arc-ext.c, arc-ext.h, arc-opc.c, arm-dis.c, arm-opc.h,
753 avr-dis.c, cgen-asm.c, cgen-asm.in, cgen-dis.c, cgen-dis.in,
754 cgen-ibld.in, cgen-opc.c, cgen.sh, cris-dis.c, cris-opc.c,
755 crx-dis.c, crx-opc.c, d10v-dis.c, d10v-opc.c, d30v-dis.c,
756 d30v-opc.c, dis-buf.c, dis-init.c, disassemble.c, dlx-dis.c,
757 fr30-asm.c, fr30-desc.c, fr30-desc.h, fr30-dis.c, fr30-ibld.c,
758 fr30-opc.c, fr30-opc.h, frv-asm.c, frv-desc.c, frv-desc.h,
759 frv-dis.c, frv-ibld.c, frv-opc.c, frv-opc.h, h8300-dis.c,
760 h8500-dis.c, h8500-opc.h, hppa-dis.c, i370-dis.c, i370-opc.c,
761 i386-dis.c, i860-dis.c, i960-dis.c, ia64-asmtab.h, ia64-dis.c,
762 ia64-gen.c, ia64-opc-a.c, ia64-opc-b.c, ia64-opc-d.c,
763 ia64-opc-f.c, ia64-opc-i.c, ia64-opc-m.c, ia64-opc-x.c,
764 ia64-opc.c, ia64-opc.h, ip2k-asm.c, ip2k-desc.c, ip2k-desc.h,
765 ip2k-dis.c, ip2k-ibld.c, ip2k-opc.c, ip2k-opc.h, iq2000-asm.c,
766 iq2000-desc.c, iq2000-desc.h, iq2000-dis.c, iq2000-ibld.c,
767 iq2000-opc.c, iq2000-opc.h, m10200-dis.c, m10200-opc.c,
768 m10300-dis.c, m10300-opc.c, m32r-asm.c, m32r-desc.c, m32r-desc.h,
769 m32r-dis.c, m32r-ibld.c, m32r-opc.c, m32r-opc.h, m32r-opinst.c,
770 m68hc11-dis.c, m68hc11-opc.c, m68k-dis.c, m68k-opc.c, m88k-dis.c,
771 maxq-dis.c, mcore-dis.c, mcore-opc.h, mips-dis.c, mips-opc.c,
772 mips16-opc.c, mmix-dis.c, mmix-opc.c, msp430-dis.c, ns32k-dis.c,
773 openrisc-asm.c, openrisc-desc.c, openrisc-desc.h, openrisc-dis.c,
774 openrisc-ibld.c, openrisc-opc.c, openrisc-opc.h, opintl.h,
775 or32-dis.c, or32-opc.c, pdp11-dis.c, pdp11-opc.c, pj-dis.c,
776 pj-opc.c, ppc-dis.c, ppc-opc.c, s390-dis.c, s390-mkopc.c,
777 s390-opc.c, sh-dis.c, sh-opc.h, sh64-dis.c, sh64-opc.c,
778 sh64-opc.h, sparc-dis.c, sparc-opc.c, sysdep.h, tic30-dis.c,
779 tic4x-dis.c, tic54x-dis.c, tic54x-opc.c, tic80-dis.c, tic80-opc.c,
780 v850-dis.c, v850-opc.c, vax-dis.c, w65-dis.c, w65-opc.h,
781 xstormy16-asm.c, xstormy16-desc.c, xstormy16-desc.h,
782 xstormy16-dis.c, xstormy16-ibld.c, xstormy16-opc.c,
783 xstormy16-opc.h, xtensa-dis.c, z8k-dis.c, z8kgen.c
784
10b076a2
JW
7852005-05-05 James E Wilson <wilson@specifixinc.com>
786
787 * ia64-opc.c: Include sysdep.h before libiberty.h.
788
022716b6
NC
7892005-05-05 Nick Clifton <nickc@redhat.com>
790
791 * configure.in (ALL_LINGUAS): Add vi.
792 * configure: Regenerate.
793 * po/vi.po: New.
794
db5152b4
JG
7952005-04-26 Jerome Guitton <guitton@gnat.com>
796
797 * configure.in: Fix the check for basename declaration.
798 * configure: Regenerate.
799
eed0d89a
AM
8002005-04-19 Alan Modra <amodra@bigpond.net.au>
801
802 * ppc-opc.c (RTO): Define.
803 (powerpc_opcodes <tlbsx, tlbsx., tlbre>): Combine PPC403 and BOOKE
804 entries to suit PPC440.
805
791fe849
MK
8062005-04-18 Mark Kettenis <kettenis@gnu.org>
807
808 * i386-dis.c: Insert hyphens into selected VIA PadLock extensions.
809 Add xcrypt-ctr.
810
ffe58f7c
NC
8112005-04-14 Nick Clifton <nickc@redhat.com>
812
813 * po/fi.po: New translation: Finnish.
814 * configure.in (ALL_LINGUAS): Add fi.
815 * configure: Regenerate.
816
9e9b66a9
AM
8172005-04-14 Alan Modra <amodra@bigpond.net.au>
818
819 * Makefile.am (NO_WERROR): Define.
820 * configure.in: Invoke AM_BINUTILS_WARNINGS.
821 * Makefile.in: Regenerate.
822 * aclocal.m4: Regenerate.
823 * configure: Regenerate.
824
9494d739
NC
8252005-04-04 Nick Clifton <nickc@redhat.com>
826
827 * fr30-asm.c: Regenerate.
828 * frv-asm.c: Regenerate.
829 * iq2000-asm.c: Regenerate.
830 * m32r-asm.c: Regenerate.
831 * openrisc-asm.c: Regenerate.
832
6128c599
JB
8332005-04-01 Jan Beulich <jbeulich@novell.com>
834
835 * i386-dis.c (PNI_Fixup): Neither mwait nor monitor have any
836 visible operands in Intel mode. The first operand of monitor is
837 %rax in 64-bit mode.
838
373ff435
JB
8392005-04-01 Jan Beulich <jbeulich@novell.com>
840
841 * i386-dis.c (INVLPG_Fixup): Decode rdtscp; change code to allow for
842 easier future additions.
843
4bd60896
JG
8442005-03-31 Jerome Guitton <guitton@gnat.com>
845
846 * configure.in: Check for basename.
847 * configure: Regenerate.
848 * config.in: Ditto.
849
4cc91dba
L
8502005-03-29 H.J. Lu <hongjiu.lu@intel.com>
851
852 * i386-dis.c (SEG_Fixup): New.
853 (Sv): New.
854 (dis386): Use "Sv" for 0x8c and 0x8e.
855
ec72cfe5
NC
8562005-03-21 Jan-Benedict Glaw <jbglaw@lug-owl.de>
857 Nick Clifton <nickc@redhat.com>
c19d1205 858
ec72cfe5
NC
859 * vax-dis.c: (entry_addr): New varible: An array of user supplied
860 function entry mask addresses.
861 (entry_addr_occupied_slots): New variable: The number of occupied
c19d1205 862 elements in entry_addr.
ec72cfe5
NC
863 (entry_addr_total_slots): New variable: The total number of
864 elements in entry_addr.
865 (parse_disassembler_options): New function. Fills in the entry_addr
866 array.
867 (free_entry_array): New function. Release the memory used by the
868 entry addr array. Suppressed because there is no way to call it.
869 (is_function_entry): Check if a given address is a function's
870 start address by looking at supplied entry mask addresses and
871 symbol information, if available.
872 (print_insn_vax): Use parse_disassembler_options and is_function_entry.
873
85064c79
L
8742005-03-23 H.J. Lu <hongjiu.lu@intel.com>
875
876 * cris-dis.c (print_with_operands): Use ~31L for long instead
877 of ~31.
878
de7141c7
L
8792005-03-20 H.J. Lu <hongjiu.lu@intel.com>
880
881 * mmix-opc.c (O): Revert the last change.
882 (Z): Likewise.
883
e493ab45
L
8842005-03-19 H.J. Lu <hongjiu.lu@intel.com>
885
886 * mmix-opc.c (O): Use 24UL instead of 24 for unsigned long.
887 (Z): Likewise.
888
d8d7c459
HPN
8892005-03-19 Hans-Peter Nilsson <hp@bitrange.com>
890
891 * mmix-opc.c (O, Z): Force expression as unsigned long.
892
ebdb0383
NC
8932005-03-18 Nick Clifton <nickc@redhat.com>
894
895 * ip2k-asm.c: Regenerate.
896 * op/opcodes.pot: Regenerate.
897
1ad12f97
NC
8982005-03-16 Nick Clifton <nickc@redhat.com>
899 Ben Elliston <bje@au.ibm.com>
900
569acd2c 901 * configure.in (werror): New switch: Add -Werror to the
1ad12f97 902 compiler command line. Enabled by default. Disable via
569acd2c 903 --disable-werror.
1ad12f97
NC
904 * configure: Regenerate.
905
4eb30afc
AM
9062005-03-16 Alan Modra <amodra@bigpond.net.au>
907
908 * ppc-dis.c (powerpc_dialect): Don't set PPC_OPCODE_ALTIVEC when
909 BOOKE.
910
ea8409f7
AM
9112005-03-15 Alan Modra <amodra@bigpond.net.au>
912
729ae8d2
AM
913 * po/es.po: Commit new Spanish translation.
914
ea8409f7
AM
915 * po/fr.po: Commit new French translation.
916
4f495e61
NC
9172005-03-14 Jan-Benedict Glaw <jbglaw@lug-owl.de>
918
919 * vax-dis.c: Fix spelling error
920 (print_insn_vax): Use ".word 0x0012 # Entry mask: r1 r2 >" instead
921 of just "Entry mask: < r1 ... >"
922
0a003adc
ZW
9232005-03-12 Zack Weinberg <zack@codesourcery.com>
924
925 * arm-dis.c (arm_opcodes): Document %E and %V.
926 Add entries for v6T2 ARM instructions:
927 bfc bfi mls strht ldrht ldrsht ldrsbt movw movt rbit ubfx sbfx.
928 (print_insn_arm): Add support for %E and %V.
885fc257 929 (thumb_opcodes): Add ARMv6K instructions nop, sev, wfe, wfi, yield.
0a003adc 930
da99ee72
AM
9312005-03-10 Jeff Baker <jbaker@qnx.com>
932 Alan Modra <amodra@bigpond.net.au>
933
934 * ppc-opc.c (insert_sprg, extract_sprg): New Functions.
935 (powerpc_operands <SPRG>): Call the above. Bit field is 5 bits.
936 (SPRG_MASK): Delete.
937 (XSPRG_MASK): Mask off extra bits now part of sprg field.
0a003adc 938 (powerpc_opcodes): Asjust mfsprg and mtsprg to suit new mask. Move
da99ee72
AM
939 mfsprg4..7 after msprg and consolidate.
940
220abb21
AM
9412005-03-09 Jan-Benedict Glaw <jbglaw@lug-owl.de>
942
943 * vax-dis.c (entry_mask_bit): New array.
944 (print_insn_vax): Decode function entry mask.
945
0e06657a
AH
9462005-03-07 Aldy Hernandez <aldyh@redhat.com>
947
948 * ppc-opc.c (powerpc_opcodes): Fix encoding of efscfd.
949
06647dfd
AM
9502005-03-05 Alan Modra <amodra@bigpond.net.au>
951
952 * po/opcodes.pot: Regenerate.
953
82b829a7
RR
9542005-03-03 Ramana Radhakrishnan <ramana.radhakrishnan@codito.com>
955
220abb21 956 * arc-dis.c (a4_decoding_class): New enum.
06647dfd
AM
957 (dsmOneArcInst): Use the enum values for the decoding class.
958 Remove redundant case in the switch for decodingClass value 11.
82b829a7 959
c4a530c5
JB
9602005-03-02 Jan Beulich <jbeulich@novell.com>
961
962 * i386-dis.c (print_insn): Suppress lock prefix printing for cr8...15
963 accesses.
964 (OP_C): Consider lock prefix in non-64-bit modes.
965
47d8304e
AM
9662005-02-24 Alan Modra <amodra@bigpond.net.au>
967
968 * cris-dis.c (format_hex): Remove ineffective warning fix.
969 * crx-dis.c (make_instruction): Warning fix.
970 * frv-asm.c: Regenerate.
971
ec36c4a4
NC
9722005-02-23 Nick Clifton <nickc@redhat.com>
973
33b71eeb
NC
974 * cgen-dis.in: Use bfd_byte for buffers that are passed to
975 read_memory.
06647dfd 976
33b71eeb 977 * ia64-opc.c (locate_opcode_ent): Initialise opval array.
06647dfd 978
ec36c4a4
NC
979 * crx-dis.c (make_instruction): Move argument structure into inner
980 scope and ensure that all of its fields are initialised before
981 they are used.
982
33b71eeb
NC
983 * fr30-asm.c: Regenerate.
984 * fr30-dis.c: Regenerate.
985 * frv-asm.c: Regenerate.
986 * frv-dis.c: Regenerate.
987 * ip2k-asm.c: Regenerate.
988 * ip2k-dis.c: Regenerate.
989 * iq2000-asm.c: Regenerate.
990 * iq2000-dis.c: Regenerate.
991 * m32r-asm.c: Regenerate.
992 * m32r-dis.c: Regenerate.
993 * openrisc-asm.c: Regenerate.
994 * openrisc-dis.c: Regenerate.
995 * xstormy16-asm.c: Regenerate.
996 * xstormy16-dis.c: Regenerate.
997
53c9ebc5
AM
9982005-02-22 Alan Modra <amodra@bigpond.net.au>
999
1000 * arc-ext.c: Warning fixes.
1001 * arc-ext.h: Likewise.
1002 * cgen-opc.c: Likewise.
1003 * ia64-gen.c: Likewise.
1004 * maxq-dis.c: Likewise.
1005 * ns32k-dis.c: Likewise.
1006 * w65-dis.c: Likewise.
1007 * ia64-asmtab.c: Regenerate.
1008
610ad19b
AM
10092005-02-22 Alan Modra <amodra@bigpond.net.au>
1010
1011 * fr30-desc.c: Regenerate.
1012 * fr30-desc.h: Regenerate.
1013 * fr30-opc.c: Regenerate.
1014 * fr30-opc.h: Regenerate.
1015 * frv-desc.c: Regenerate.
1016 * frv-desc.h: Regenerate.
1017 * frv-opc.c: Regenerate.
1018 * frv-opc.h: Regenerate.
1019 * ip2k-desc.c: Regenerate.
1020 * ip2k-desc.h: Regenerate.
1021 * ip2k-opc.c: Regenerate.
1022 * ip2k-opc.h: Regenerate.
1023 * iq2000-desc.c: Regenerate.
1024 * iq2000-desc.h: Regenerate.
1025 * iq2000-opc.c: Regenerate.
1026 * iq2000-opc.h: Regenerate.
1027 * m32r-desc.c: Regenerate.
1028 * m32r-desc.h: Regenerate.
1029 * m32r-opc.c: Regenerate.
1030 * m32r-opc.h: Regenerate.
1031 * m32r-opinst.c: Regenerate.
1032 * openrisc-desc.c: Regenerate.
1033 * openrisc-desc.h: Regenerate.
1034 * openrisc-opc.c: Regenerate.
1035 * openrisc-opc.h: Regenerate.
1036 * xstormy16-desc.c: Regenerate.
1037 * xstormy16-desc.h: Regenerate.
1038 * xstormy16-opc.c: Regenerate.
1039 * xstormy16-opc.h: Regenerate.
1040
db9db6f2
AM
10412005-02-21 Alan Modra <amodra@bigpond.net.au>
1042
1043 * Makefile.am: Run "make dep-am"
1044 * Makefile.in: Regenerate.
1045
bf143b25
NC
10462005-02-15 Nick Clifton <nickc@redhat.com>
1047
1048 * cgen-dis.in (print_address): Add an ATTRIBUTE_UNUSED to prevent
1049 compile time warnings.
1050 (print_keyword): Likewise.
1051 (default_print_insn): Likewise.
1052
1053 * fr30-desc.c: Regenerated.
1054 * fr30-desc.h: Regenerated.
1055 * fr30-dis.c: Regenerated.
1056 * fr30-opc.c: Regenerated.
1057 * fr30-opc.h: Regenerated.
1058 * frv-desc.c: Regenerated.
1059 * frv-dis.c: Regenerated.
1060 * frv-opc.c: Regenerated.
1061 * ip2k-asm.c: Regenerated.
1062 * ip2k-desc.c: Regenerated.
1063 * ip2k-desc.h: Regenerated.
1064 * ip2k-dis.c: Regenerated.
1065 * ip2k-opc.c: Regenerated.
1066 * ip2k-opc.h: Regenerated.
1067 * iq2000-desc.c: Regenerated.
1068 * iq2000-dis.c: Regenerated.
1069 * iq2000-opc.c: Regenerated.
1070 * m32r-asm.c: Regenerated.
1071 * m32r-desc.c: Regenerated.
1072 * m32r-desc.h: Regenerated.
1073 * m32r-dis.c: Regenerated.
1074 * m32r-opc.c: Regenerated.
1075 * m32r-opc.h: Regenerated.
1076 * m32r-opinst.c: Regenerated.
1077 * openrisc-desc.c: Regenerated.
1078 * openrisc-desc.h: Regenerated.
1079 * openrisc-dis.c: Regenerated.
1080 * openrisc-opc.c: Regenerated.
1081 * openrisc-opc.h: Regenerated.
1082 * xstormy16-desc.c: Regenerated.
1083 * xstormy16-desc.h: Regenerated.
1084 * xstormy16-dis.c: Regenerated.
1085 * xstormy16-opc.c: Regenerated.
1086 * xstormy16-opc.h: Regenerated.
1087
d6098898
L
10882005-02-14 H.J. Lu <hongjiu.lu@intel.com>
1089
1090 * dis-buf.c (perror_memory): Use sprintf_vma to print out
1091 address.
1092
5a84f3e0
NC
10932005-02-11 Nick Clifton <nickc@redhat.com>
1094
bc18c937
NC
1095 * iq2000-asm.c: Regenerate.
1096
5a84f3e0
NC
1097 * frv-dis.c: Regenerate.
1098
0a40490e
JB
10992005-02-07 Jim Blandy <jimb@redhat.com>
1100
1101 * Makefile.am (CGEN): Load guile.scm before calling the main
1102 application script.
1103 * Makefile.in: Regenerated.
1104 * cgen.sh: Be prepared for the 'cgen' argument to contain spaces.
1105 Simply pass the cgen-opc.scm path to ${cgen} as its first
1106 argument; ${cgen} itself now contains the '-s', or whatever is
1107 appropriate for the Scheme being used.
1108
c46f8c51
AC
11092005-01-31 Andrew Cagney <cagney@gnu.org>
1110
1111 * configure: Regenerate to track ../gettext.m4.
1112
60b9a617
JB
11132005-01-31 Jan Beulich <jbeulich@novell.com>
1114
1115 * ia64-gen.c (NELEMS): Define.
1116 (shrink): Generate alias with missing second predicate register when
1117 opcode has two outputs and these are both predicates.
1118 * ia64-opc-i.c (FULL17): Define.
1119 (ia64_opcodes_i): Add mov-to-pr alias without second input. Use FULL17
1120 here to generate output template.
1121 (TBITCM, TNATCM): Undefine after use.
1122 * ia64-opc-m.c (ia64_opcodes_i): Add alloc alias without ar.pfs as
1123 first input. Add ld16 aliases without ar.csd as second output. Add
1124 st16 aliases without ar.csd as second input. Add cmpxchg aliases
1125 without ar.ccv as third input. Add cmp8xchg16 aliases without ar.csd/
1126 ar.ccv as third/fourth inputs. Consolidate through...
1127 (CMPXCHG_acq, CMPXCHG_rel, CMPXCHG_1, CMPXCHG_2, CMPXCHG_4, CMPXCHG_8,
1128 CMPXCHGn, CMP8XCHG16, CMPXCHG_ALL): Define.
1129 * ia64-asmtab.c: Regenerate.
1130
a53bf506
AC
11312005-01-27 Andrew Cagney <cagney@gnu.org>
1132
1133 * configure: Regenerate to track ../gettext.m4 change.
1134
90219bd0
AO
11352005-01-25 Alexandre Oliva <aoliva@redhat.com>
1136
1137 2004-11-10 Alexandre Oliva <aoliva@redhat.com>
1138 * frv-asm.c: Rebuilt.
1139 * frv-desc.c: Rebuilt.
1140 * frv-desc.h: Rebuilt.
1141 * frv-dis.c: Rebuilt.
1142 * frv-ibld.c: Rebuilt.
1143 * frv-opc.c: Rebuilt.
1144 * frv-opc.h: Rebuilt.
1145
45181ed1
AC
11462005-01-24 Andrew Cagney <cagney@gnu.org>
1147
1148 * configure: Regenerate, ../gettext.m4 was updated.
1149
9e836e3d
FF
11502005-01-21 Fred Fish <fnf@specifixinc.com>
1151
1152 * mips-opc.c: Change INSN_ALIAS to INSN2_ALIAS.
1153 Change INSN_WRITE_MDMX_ACC to INSN2_WRITE_MDMX_ACC.
1154 Change INSN_READ_MDMX_ACC to INSN2_READ_MDMX_ACC.
1155 * mips-dis.c: Ditto.
1156
5e8cb021
AM
11572005-01-20 Alan Modra <amodra@bigpond.net.au>
1158
1159 * ppc-opc.c (powerpc_opcodes): Add optional 'l' arg to tlbiel.
1160
986e18a5
FF
11612005-01-19 Fred Fish <fnf@specifixinc.com>
1162
1163 * mips-dis.c (no_aliases): New disassembly option flag.
1164 (set_default_mips_dis_options): Init no_aliases to zero.
1165 (parse_mips_dis_option): Handle no-aliases option.
1166 (print_insn_mips): Ignore table entries that are aliases
1167 if no_aliases is set.
1168 (print_insn_mips16): Ditto.
1169 * mips-opc.c (mips_builtin_opcodes): Add initializer column for
1170 new pinfo2 member and add INSN_ALIAS initializers as needed. Also
1171 move WR_MACC and RD_MACC initializers from pinfo to pinfo2.
1172 * mips16-opc.c (mips16_opcodes): Ditto.
1173
e38bc3b5
NC
11742005-01-17 Andrew Stubbs <andrew.stubbs@st.com>
1175
1176 * sh-opc.h (arch_sh2a_or_sh3e,arch_sh2a_or_sh4): Correct definition.
1177 (inheritance diagram): Add missing edge.
1178 (arch_sh1_up): Rename arch_sh_up to match external name to make life
1179 easier for the testsuite.
1180 (arch_sh4_nofp_up): Likewise, rename arch_sh4_nofpu_up.
1181 (arch_sh4a_nofp_up): Likewise, rename arch_sh4a_nofpu_up.
610ad19b 1182 (arch_sh2a_nofpu_or_sh4_nommu_nofpu_up): Add missing
e38bc3b5
NC
1183 arch_sh2a_or_sh4_up child.
1184 (sh_table): Do renaming as above.
1185 Correct comment for ldc.l for gas testsuite to read.
1186 Remove rogue mul.l from sh1 (duplicate of the one for sh2).
1187 Correct comments for movy.w and movy.l for gas testsuite to read.
1188 Correct comments for fmov.d and fmov.s for gas testsuite to read.
1189
9df48ba9
L
11902005-01-12 H.J. Lu <hongjiu.lu@intel.com>
1191
1192 * i386-dis.c (OP_E): Don't ignore scale in SIB for 64 bit mode.
1193
2033b4b9
L
11942005-01-12 H.J. Lu <hongjiu.lu@intel.com>
1195
1196 * i386-dis.c (OP_E): Ignore scale when index == 0x4 in SIB.
1197
0bcb06d2
AS
11982005-01-10 Andreas Schwab <schwab@suse.de>
1199
1200 * disassemble.c (disassemble_init_for_target) <case
1201 bfd_arch_ia64>: Set skip_zeroes to 16.
1202 <case bfd_arch_tic4x>: Set skip_zeroes to 32.
1203
47add74d
TL
12042004-12-23 Tomer Levi <Tomer.Levi@nsc.com>
1205
1206 * crx-opc.c: Mark 'bcop' instruction as RELAXABLE.
1207
246f4c05
SS
12082004-12-14 Svein E. Seldal <Svein.Seldal@solidas.com>
1209
1210 * avr-dis.c: Prettyprint. Added printing of symbol names in all
1211 memory references. Convert avr_operand() to C90 formatting.
1212
0e1200e5
TL
12132004-12-05 Tomer Levi <Tomer.Levi@nsc.com>
1214
1215 * crx-dis.c (print_arg): Use 'info->print_address_func' for address printing.
1216
89a649f7
TL
12172004-11-29 Tomer Levi <Tomer.Levi@nsc.com>
1218
1219 * crx-opc.c (crx_optab): Mark all rbase_disps* operands as signed.
1220 (no_op_insn): Initialize array with instructions that have no
1221 operands.
1222 * crx-dis.c (make_instruction): Get rid of COP_BRANCH_INS operand swapping.
1223
6255809c
RE
12242004-11-29 Richard Earnshaw <rearnsha@arm.com>
1225
1226 * arm-dis.c: Correct top-level comment.
1227
2fbad815
RE
12282004-11-27 Richard Earnshaw <rearnsha@arm.com>
1229
1230 * arm-opc.h (arm_opcode, thumb_opcode): Add extra field for the
1231 architecuture defining the insn.
1232 (arm_opcodes, thumb_opcodes): Delete. Move to ...
6b8725b9
RE
1233 * arm-dis.c (arm_opcodes, thumb_opcodes): Here. Add architecutre
1234 field.
2fbad815
RE
1235 Also include opcode/arm.h.
1236 * Makefile.am (arm-dis.lo): Update dependency list.
1237 * Makefile.in: Regenerate.
1238
d81acc42
NC
12392004-11-22 Ravi Ramaseshan <ravi.ramaseshan@codito.com>
1240
1241 * opcode/arc-opc.c (insert_base): Modify ls_operand[LS_OFFSET] to
1242 reflect the change to the short immediate syntax.
1243
ca4f2377
AM
12442004-11-19 Alan Modra <amodra@bigpond.net.au>
1245
5da8bf1b
AM
1246 * or32-opc.c (debug): Warning fix.
1247 * po/POTFILES.in: Regenerate.
1248
ca4f2377
AM
1249 * maxq-dis.c: Formatting.
1250 (print_insn): Warning fix.
1251
b7693d02
DJ
12522004-11-17 Daniel Jacobowitz <dan@codesourcery.com>
1253
1254 * arm-dis.c (WORD_ADDRESS): Define.
1255 (print_insn): Use it. Correct big-endian end-of-section handling.
1256
300dac7e
NC
12572004-11-08 Inderpreet Singh <inderpreetb@nioda.hcltech.com>
1258 Vineet Sharma <vineets@noida.hcltech.com>
1259
1260 * maxq-dis.c: New file.
1261 * disassemble.c (ARCH_maxq): Define.
610ad19b 1262 (disassembler): Add 'print_insn_maxq_little' for handling maxq
300dac7e
NC
1263 instructions..
1264 * configure.in: Add case for bfd_maxq_arch.
1265 * configure: Regenerate.
1266 * Makefile.am: Add support for maxq-dis.c
1267 * Makefile.in: Regenerate.
1268 * aclocal.m4: Regenerate.
1269
42048ee7
TL
12702004-11-05 Tomer Levi <Tomer.Levi@nsc.com>
1271
1272 * crx-opc.c (crx_optab): Rename 'arg_icr' to 'arg_idxr' for Index register
1273 mode.
1274 * crx-dis.c: Likewise.
1275
bd21e58e
HPN
12762004-11-04 Hans-Peter Nilsson <hp@axis.com>
1277
1278 Generally, handle CRISv32.
1279 * cris-dis.c (TRACE_CASE): Define as (disdata->trace_case).
1280 (struct cris_disasm_data): New type.
1281 (format_reg, format_hex, cris_constraint, print_flags)
1282 (get_opcode_entry): Add struct cris_disasm_data * parameter. All
1283 callers changed.
1284 (format_sup_reg, print_insn_crisv32_with_register_prefix)
1285 (print_insn_crisv32_without_register_prefix)
1286 (print_insn_crisv10_v32_with_register_prefix)
1287 (print_insn_crisv10_v32_without_register_prefix)
1288 (cris_parse_disassembler_options): New functions.
1289 (bytes_to_skip, cris_spec_reg): Add enum cris_disass_family
1290 parameter. All callers changed.
1291 (get_opcode_entry): Call malloc, not xmalloc. Return NULL on
1292 failure.
1293 (cris_constraint) <case 'Y', 'U'>: New cases.
1294 (bytes_to_skip): Handle 'Y' and 'N' as 's'. Skip size is 4 bytes
1295 for constraint 'n'.
1296 (print_with_operands) <case 'Y'>: New case.
1297 (print_with_operands) <case 'T', 'A', '[', ']', 'd', 'n', 'u'>
1298 <case 'N', 'Y', 'Q'>: New cases.
1299 (print_insn_cris_generic): Emit "bcc ." for zero and CRISv32.
1300 (print_insn_cris_with_register_prefix)
1301 (print_insn_cris_without_register_prefix): Call
1302 cris_parse_disassembler_options.
1303 * cris-opc.c (cris_spec_regs): Mention that this table isn't used
1304 for CRISv32 and the size of immediate operands. New v32-only
1305 entries for bz, pid, srs, wz, exs, eda, dz, ebp, erp, nrp, ccs and
1306 spc. Add v32-only 4-byte entries for p2, p3, p5 and p6. Change
1307 ccr, ibr, irp to be v0..v10. Change bar, dccr to be v8..v10.
1308 Change brp to be v3..v10.
1309 (cris_support_regs): New vector.
1310 (cris_opcodes): Update head comment. New format characters '[',
1311 ']', space, 'A', 'd', 'N', 'n', 'Q', 'T', 'u', 'U', 'Y'.
1312 Add new opcodes for v32 and adjust existing opcodes to accommodate
1313 differences to earlier variants.
1314 (cris_cond15s): New vector.
1315
9306ca4a
JB
13162004-11-04 Jan Beulich <jbeulich@novell.com>
1317
1318 * i386-dis.c (Eq, Edqw, indirEp, Gdq, I1): Define.
1319 (indirEb): Remove.
1320 (Mp): Use f_mode rather than none at all.
1321 (t_mode, dq_mode, dqw_mode, f_mode, const_1_mode): Define. t_mode
1322 replaces what previously was x_mode; x_mode now means 128-bit SSE
1323 operands.
1324 (dis386): Make far jumps and calls have an 'l' prefix only in AT&T
1325 mode. movmskpX's, pextrw's, and pmovmskb's first operands are Gdq.
1326 pinsrw's second operand is Edqw.
1327 (grps): 1-bit shifts' and rotates' second operands are I1. cmpxchg8b's
1328 operand is Eq. movntq's and movntdq's first operands are EM. s[gi]dt,
1329 fldenv, frstor, fsave, fstenv all should also have suffixes in Intel
1330 mode when an operand size override is present or always suffixing.
1331 More instructions will need to be added to this group.
1332 (putop): Handle new macro chars 'C' (short/long suffix selector),
1333 'I' (Intel mode override for following macro char), and 'J' (for
1334 adding the 'l' prefix to far branches in AT&T mode). When an
1335 alternative was specified in the template, honor macro character when
1336 specified for Intel mode.
1337 (OP_E): Handle new *_mode values. Correct pointer specifications for
1338 memory operands. Consolidate output of index register.
1339 (OP_G): Handle new *_mode values.
1340 (OP_I): Handle const_1_mode.
1341 (OP_ESreg, OP_DSreg): Generate pointer specifications. Indicate
1342 respective opcode prefix bits have been consumed.
1343 (OP_EM, OP_EX): Provide some default handling for generating pointer
1344 specifications.
1345
f39c96a9
TL
13462004-10-28 Tomer Levi <Tomer.Levi@nsc.com>
1347
1348 * crx-opc.c (REV_COP_INST): New macro, reverse operand order of
1349 COP_INST macro.
1350
812337be
TL
13512004-10-27 Tomer Levi <Tomer.Levi@nsc.com>
1352
1353 * crx-dis.c (enum REG_ARG_TYPE): New, replacing COP_ARG_TYPE.
1354 (getregliststring): Support HI/LO and user registers.
610ad19b 1355 * crx-opc.c (crx_instruction): Update data structure according to the
812337be
TL
1356 rearrangement done in CRX opcode header file.
1357 (crx_regtab): Likewise.
1358 (crx_optab): Likewise.
610ad19b 1359 (crx_instruction): Reorder load/stor instructions, remove unsupported
812337be
TL
1360 formats.
1361 support new Co-Processor instruction 'cpi'.
1362
4030fa5a
NC
13632004-10-27 Nick Clifton <nickc@redhat.com>
1364
1365 * opcodes/iq2000-asm.c: Regenerate.
1366 * opcodes/iq2000-desc.c: Regenerate.
1367 * opcodes/iq2000-desc.h: Regenerate.
1368 * opcodes/iq2000-dis.c: Regenerate.
1369 * opcodes/iq2000-ibld.c: Regenerate.
1370 * opcodes/iq2000-opc.c: Regenerate.
1371 * opcodes/iq2000-opc.h: Regenerate.
1372
fc3d45e8
TL
13732004-10-21 Tomer Levi <Tomer.Levi@nsc.com>
1374
1375 * crx-opc.c (crx_instruction): Replace i3, i4, i5 with us3,
1376 us4, us5 (respectively).
1377 Remove unsupported 'popa' instruction.
1378 Reverse operands order in store co-processor instructions.
1379
3c55da70
AM
13802004-10-15 Alan Modra <amodra@bigpond.net.au>
1381
1382 * Makefile.am: Run "make dep-am"
1383 * Makefile.in: Regenerate.
1384
7fa3d080
BW
13852004-10-12 Bob Wilson <bob.wilson@acm.org>
1386
1387 * xtensa-dis.c: Use ISO C90 formatting.
1388
e612bb4d
AM
13892004-10-09 Alan Modra <amodra@bigpond.net.au>
1390
1391 * ppc-opc.c: Revert 2004-09-09 change.
1392
43cd72b9
BW
13932004-10-07 Bob Wilson <bob.wilson@acm.org>
1394
1395 * xtensa-dis.c (state_names): Delete.
1396 (fetch_data): Use xtensa_isa_maxlength.
1397 (print_xtensa_operand): Replace operand parameter with opcode/operand
1398 pair. Remove print_sr_name parameter. Use new xtensa-isa.h functions.
1399 (print_insn_xtensa): Use new xtensa-isa.h functions. Handle multislot
1400 instruction bundles. Use xmalloc instead of malloc.
1401
bbac1f2a
NC
14022004-10-07 David Gibson <david@gibson.dropbear.id.au>
1403
1404 * ppc-opc.c: Replace literal "0"s with NULLs in pointer
1405 initializers.
1406
48c9f030
NC
14072004-10-07 Tomer Levi <Tomer.Levi@nsc.com>
1408
1409 * crx-opc.c (crx_instruction): Support Co-processor insns.
1410 * crx-dis.c (COP_ARG_TYPE): New enum for CO-Processor arguments.
1411 (getregliststring): Change function to use the above enum.
1412 (print_arg): Handle CO-Processor insns.
1413 (crx_cinvs): Add 'b' option to invalidate the branch-target
1414 cache.
1415
12c64a4e
AH
14162004-10-06 Aldy Hernandez <aldyh@redhat.com>
1417
1418 * ppc-opc.c (powerpc_opcodes): Add efscfd, efdabs, efdnabs,
1419 efdneg, efdadd, efdsub, efdmul, efddiv, efdcmpgt, efdcmplt,
1420 efdcmpeq, efdtstgt, efdtstlt, efdtsteq, efdcfsi, efdcfsid,
1421 efdcfui, efdcfuid, efdcfsf, efdcfuf, efdctsi, efdctsidz, efdctsiz,
1422 efdctui, efdctuidz, efdctuiz, efdctsf, efdctuf, efdctuf, efdcfs.
1423
14127cc4
NC
14242004-10-01 Bill Farmer <Bill@the-farmers.freeserve.co.uk>
1425
1426 * pdp11-dis.c (print_insn_pdp11): Subtract the SOB's displacement
1427 rather than add it.
1428
0dd132b6
NC
14292004-09-30 Paul Brook <paul@codesourcery.com>
1430
1431 * arm-dis.c (print_insn_arm): Handle 'e' for SMI instruction.
1432 * arm-opc.h: Document %e. Add ARMv6ZK instructions.
1433
3f85e526
L
14342004-09-17 H.J. Lu <hongjiu.lu@intel.com>
1435
1436 * Makefile.am (AUTOMAKE_OPTIONS): Require 1.9.
1437 (CONFIG_STATUS_DEPENDENCIES): New.
1438 (Makefile): Removed.
1439 (config.status): Likewise.
1440 * Makefile.in: Regenerated.
1441
8ae85421
AM
14422004-09-17 Alan Modra <amodra@bigpond.net.au>
1443
1444 * Makefile.am: Run "make dep-am".
1445 * Makefile.in: Regenerate.
1446 * aclocal.m4: Regenerate.
1447 * configure: Regenerate.
1448 * po/POTFILES.in: Regenerate.
1449 * po/opcodes.pot: Regenerate.
1450
24443139
AS
14512004-09-11 Andreas Schwab <schwab@suse.de>
1452
1453 * configure: Rebuild.
1454
2a309db0
AM
14552004-09-09 Segher Boessenkool <segher@kernel.crashing.org>
1456
1457 * ppc-opc.c (L): Make this field not optional.
1458
42851540
NC
14592004-09-03 Tomer Levi <Tomer.Levi@nsc.com>
1460
1461 * opc-crx.c: Rename 'popma' to 'popa', remove 'pushma'.
1462 Fix parameter to 'm[t|f]csr' insns.
1463
979273e3
NN
14642004-08-30 Nathanael Nerode <neroden@gcc.gnu.org>
1465
1466 * configure.in: Autoupdate to autoconf 2.59.
1467 * aclocal.m4: Rebuild with aclocal 1.4p6.
1468 * configure: Rebuild with autoconf 2.59.
1469 * Makefile.in: Rebuild with automake 1.4p6 (picking up
1470 bfd changes for autoconf 2.59 on the way).
1471 * config.in: Rebuild with autoheader 2.59.
1472
ac28a1cb
RS
14732004-08-27 Richard Sandiford <rsandifo@redhat.com>
1474
1475 * frv-desc.[ch], frv-opc.[ch]: Regenerated.
1476
30d1c836
ML
14772004-07-30 Michal Ludvig <mludvig@suse.cz>
1478
1479 * i386-dis.c (GRPPADLCK): Renamed to GRPPADLCK1
1480 (GRPPADLCK2): New define.
1481 (twobyte_has_modrm): True for 0xA6.
1482 (grps): GRPPADLCK2 for opcode 0xA6.
1483
0b0ac059
AO
14842004-07-29 Alexandre Oliva <aoliva@redhat.com>
1485
1486 Introduce SH2a support.
1487 * sh-opc.h (arch_sh2a_base): Renumber.
1488 (arch_sh2a_nofpu_base): Remove.
1489 (arch_sh_base_mask): Adjust.
1490 (arch_opann_mask): New.
1491 (arch_sh2a, arch_sh2a_nofpu): Adjust.
1492 (arch_sh2a_up, arch_sh2a_nofpu_up): Likewise.
1493 (sh_table): Adjust whitespace.
1494 2004-02-24 Corinna Vinschen <vinschen@redhat.com>
1495 * sh-opc.h (arch_sh2a_nofpu_up): New. Use instead of arch_sh2a_up in
1496 instruction list throughout.
1497 (arch_sh2a_up): Redefine to include fpu instruction set. Use instead
1498 of arch_sh2a in instruction list throughout.
1499 (arch_sh2e_up): Accomodate above changes.
1500 (arch_sh2_up): Ditto.
1501 2004-02-20 Corinna Vinschen <vinschen@redhat.com>
1502 * sh-opc.h: Add arch_sh2a_nofpu to arch_sh2_up.
1503 2004-02-18 Corinna Vinschen <vinschen@redhat.com>
1504 * sh-dis.c (print_insn_sh): Add bfd_mach_sh2a_nofpu handling.
1505 * sh-opc.h (arch_sh2a_nofpu): New.
1506 (arch_sh2a_up): New, defines sh2a and sh2a_nofpu.
1507 (sh_table): Change all arch_sh2a to arch_sh2a_up unless FPU
1508 instruction.
1509 2004-01-20 DJ Delorie <dj@redhat.com>
1510 * sh-dis.c (print_insn_sh): SH2A does not have 'X' fp regs.
1511 2003-12-29 DJ Delorie <dj@redhat.com>
1512 * sh-opc.c (sh_nibble_type, sh_arg_type, arch_2a, arch_2e_up,
1513 sh_opcode_info, sh_table): Add sh2a support.
1514 (arch_op32): New, to tag 32-bit opcodes.
1515 * sh-dis.c (print_insn_sh): Support sh2a opcodes.
1516 2003-12-02 Michael Snyder <msnyder@redhat.com>
1517 * sh-opc.h (arch_sh2a): Add.
1518 * sh-dis.c (arch_sh2a): Handle.
1519 * sh-opc.h (arch_sh2_up): Fix up to include arch_sh2a.
1520
670ec21d
NC
15212004-07-27 Tomer Levi <Tomer.Levi@nsc.com>
1522
1523 * crx-opc.c: Add popx,pushx insns. Indent code, fix comments.
1524
ed049af3
NC
15252004-07-22 Nick Clifton <nickc@redhat.com>
1526
1527 PR/280
1528 * h8300-dis.c (bfd_h8_disassemble): Do not dump raw bytes for the
1529 insns - this is done by objdump itself.
1530 * h8500-dis.c (print_insn_h8500): Likewise.
1531
20f0a1fc
NC
15322004-07-21 Jan Beulich <jbeulich@novell.com>
1533
1534 * i386-dis.c (OP_E): Show rip-relative addressing in 64-bit mode
1535 regardless of address size prefix in effect.
1536 (ptr_reg): Size or address registers does not depend on rex64, but
1537 on the presence of an address size override.
1538 (OP_MMX): Use rex.x only for xmm registers.
1539 (OP_EM): Use rex.z only for xmm registers.
1540
6f14957b
MR
15412004-07-20 Maciej W. Rozycki <macro@linux-mips.org>
1542
1543 * mips-opc.c (mips_builtin_opcodes): Move coprocessor 2
1544 move/branch operations to the bottom so that VR5400 multimedia
1545 instructions take precedence in disassembly.
1546
1586d91e
MR
15472004-07-20 Maciej W. Rozycki <macro@linux-mips.org>
1548
1549 * mips-opc.c (mips_builtin_opcodes): Remove the MIPS32
1550 ISA-specific "break" encoding.
1551
982de27a
NC
15522004-07-13 Elvis Chiang <elvisfb@gmail.com>
1553
1554 * arm-opc.h: Fix typo in comment.
1555
4300ab10
AS
15562004-07-11 Andreas Schwab <schwab@suse.de>
1557
1558 * m68k-dis.c (m68k_valid_ea): Fix typos in last change.
1559
8577e690
AS
15602004-07-09 Andreas Schwab <schwab@suse.de>
1561
1562 * m68k-dis.c (m68k_valid_ea): Check validity of all codes.
1563
1fe1f39c
NC
15642004-07-07 Tomer Levi <Tomer.Levi@nsc.com>
1565
1566 * Makefile.am (CFILES): Add crx-dis.c, crx-opc.c.
1567 (ALL_MACHINES): Add crx-dis.lo, crx-opc.lo.
1568 (crx-dis.lo): New target.
1569 (crx-opc.lo): Likewise.
1570 * Makefile.in: Regenerate.
1571 * configure.in: Handle bfd_crx_arch.
1572 * configure: Regenerate.
1573 * crx-dis.c: New file.
1574 * crx-opc.c: New file.
1575 * disassemble.c (ARCH_crx): Define.
1576 (disassembler): Handle ARCH_crx.
1577
7a33b495
JW
15782004-06-29 James E Wilson <wilson@specifixinc.com>
1579
1580 * ia64-opc-a.c (ia64_opcodes_a): Delete mov immediate pseudo for adds.
1581 * ia64-asmtab.c: Regnerate.
1582
98e69875
AM
15832004-06-28 Alan Modra <amodra@bigpond.net.au>
1584
1585 * ppc-opc.c (insert_fxm): Handle mfocrf and mtocrf.
1586 (extract_fxm): Don't test dialect.
1587 (XFXFXM_MASK): Include the power4 bit.
1588 (XFXM): Add p4 param.
1589 (powerpc_opcodes): Add mfocrf and mtocrf. Adjust mtcr.
1590
a53b85e2
AO
15912004-06-27 Alexandre Oliva <aoliva@redhat.com>
1592
1593 2003-07-21 Richard Sandiford <rsandifo@redhat.com>
1594 * disassemble.c (disassembler): Handle bfd_mach_h8300sxn.
1595
d0618d1c
AM
15962004-06-26 Alan Modra <amodra@bigpond.net.au>
1597
1598 * ppc-opc.c (BH, XLBH_MASK): Define.
1599 (powerpc_opcodes): Allow BH field on bclr, bclrl, bcctr, bcctrl.
1600
1d9f512f
AM
16012004-06-24 Alan Modra <amodra@bigpond.net.au>
1602
1603 * i386-dis.c (x_mode): Comment.
1604 (two_source_ops): File scope.
1605 (float_mem): Correct fisttpll and fistpll.
1606 (float_mem_mode): New table.
1607 (dofloat): Use it.
1608 (OP_E): Correct intel mode PTR output.
1609 (ptr_reg): Use open_char and close_char.
1610 (PNI_Fixup): Handle possible suffix on sidt. Use op1out etc. for
1611 operands. Set two_source_ops.
1612
52886d70
AM
16132004-06-15 Alan Modra <amodra@bigpond.net.au>
1614
1615 * arc-ext.c (build_ARC_extmap): Use bfd_get_section_size
1616 instead of _raw_size.
1617
bad9ceea
JJ
16182004-06-08 Jakub Jelinek <jakub@redhat.com>
1619
1620 * ia64-gen.c (in_iclass): Handle more postinc st
1621 and ld variants.
1622 * ia64-asmtab.c: Rebuilt.
1623
0451f5df
MS
16242004-06-01 Martin Schwidefsky <schwidefsky@de.ibm.com>
1625
1626 * s390-opc.txt: Correct architecture mask for some opcodes.
1627 lrv, lrvh, strv, ml, dl, alc, slb rll and mvclu are available
1628 in the esa mode as well.
1629
f6f9408f
JR
16302004-05-28 Andrew Stubbs <andrew.stubbs@superh.com>
1631
1632 * sh-dis.c (target_arch): Make unsigned.
1633 (print_insn_sh): Replace (most of) switch with a call to
1634 sh_get_arch_from_bfd_mach(). Also use new architecture flags system.
1635 * sh-opc.h: Redefine architecture flags values.
1636 Add sh3-nommu architecture.
1637 Reorganise <arch>_up macros so they make more visual sense.
1638 (SH_MERGE_ARCH_SET): Define new macro.
1639 (SH_VALID_BASE_ARCH_SET): Likewise.
1640 (SH_VALID_MMU_ARCH_SET): Likewise.
1641 (SH_VALID_CO_ARCH_SET): Likewise.
1642 (SH_VALID_ARCH_SET): Likewise.
1643 (SH_MERGE_ARCH_SET_VALID): Likewise.
1644 (SH_ARCH_SET_HAS_FPU): Likewise.
1645 (SH_ARCH_SET_HAS_DSP): Likewise.
1646 (SH_ARCH_UNKNOWN_ARCH): Likewise.
1647 (sh_get_arch_from_bfd_mach): Add prototype.
1648 (sh_get_arch_up_from_bfd_mach): Likewise.
1649 (sh_get_bfd_mach_from_arch_set): Likewise.
1650 (sh_merge_bfd_arc): Likewise.
1651
be8c092b
NC
16522004-05-24 Peter Barada <peter@the-baradas.com>
1653
1654 * m68k-dis.c(print_insn_m68k): Strip body of diassembly out
610ad19b
AM
1655 into new match_insn_m68k function. Loop over canidate
1656 matches and select first that completely matches.
be8c092b
NC
1657 * m68k-dis.c(print_insn_arg): Fix 'g' case to only extract 1 bit.
1658 * m68k-dis.c(print_insn_arg): Call new function m68k_valid_ea
610ad19b 1659 to verify addressing for MAC/EMAC.
be8c092b
NC
1660 * m68k-dis.c(print_insn_arg): Use reg_half_names for MAC/EMAC
1661 reigster halves since 'fpu' and 'spl' look misleading.
1662 * m68k-dis.c(fetch_arg): Fix 'G', 'H', 'I', 'f', 'M', 'N' cases.
1663 * m68k-opc.c: Rearragne mac/emac cases to use longest for
1664 first, tighten up match masks.
1665 * m68k-opc.c: Add 'size' field to struct m68k_opcode. Produce
1666 'size' from special case code in print_insn_m68k to
1667 determine decode size of insns.
1668
a30e9cc4
AM
16692004-05-19 Alan Modra <amodra@bigpond.net.au>
1670
1671 * ppc-opc.c (insert_fxm): Enable two operand mfcr when -many as
1672 well as when -mpower4.
1673
9598fbe5
NC
16742004-05-13 Nick Clifton <nickc@redhat.com>
1675
1676 * po/fr.po: Updated French translation.
1677
6b6e92f4
NC
16782004-05-05 Peter Barada <peter@the-baradas.com>
1679
1680 * m68k-dis.c(print_insn_m68k): Add new chips, use core
1681 variants in arch_mask. Only set m68881/68851 for 68k chips.
1682 * m68k-op.c: Switch from ColdFire chips to core variants.
1683
a404d431
AM
16842004-05-05 Alan Modra <amodra@bigpond.net.au>
1685
a30e9cc4 1686 PR 147.
a404d431
AM
1687 * ppc-opc.c (PPCVEC): Remove PPC_OPCODE_PPC.
1688
f3806e43
BE
16892004-04-29 Ben Elliston <bje@au.ibm.com>
1690
520ceea4
BE
1691 * ppc-opc.c (XCMPL): Renmame to XOPL. Update users.
1692 (powerpc_opcodes): Add "dbczl" instruction for PPC970.
f3806e43 1693
1f1799d5
KK
16942004-04-22 Kaz Kojima <kkojima@rr.iij4u.or.jp>
1695
1696 * sh-dis.c (print_insn_sh): Print the value in constant pool
1697 as a symbol if it looks like a symbol.
1698
fd99574b
NC
16992004-04-22 Peter Barada <peter@the-baradas.com>
1700
1701 * m68k-dis.c(print_insn_m68k): Set mfcmac/mcfemac on
1702 appropriate ColdFire architectures.
1703 (print_insn_m68k): Handle EMAC, MAC/EMAC scalefactor, and MAC/EMAC
1704 mask addressing.
1705 Add EMAC instructions, fix MAC instructions. Remove
1706 macmw/macml/msacmw/msacml instructions since mask addressing now
1707 supported.
1708
b4781d44
JJ
17092004-04-20 Jakub Jelinek <jakub@redhat.com>
1710
1711 * sparc-opc.c (fmoviccx, fmovfccx, fmovccx): Define.
1712 (fmovicc, fmovfcc, fmovcc): Remove fpsize argument, change opcode to
1713 suffix. Use fmov*x macros, create all 3 fpsize variants in one
1714 macro. Adjust all users.
1715
91809fda 17162004-04-15 Anil Paranjpe <anilp1@kpitcummins.com>
610ad19b 1717
91809fda
NC
1718 * h8300-dis.c (bfd_h8_disassemble) : Treat "adds" & "subs"
1719 separately.
1720
f4453dfa
NC
17212004-03-30 Kazuhiro Inaoka <inaoka.kazuhiro@renesas.com>
1722
1723 * m32r-asm.c: Regenerate.
1724
9b0de91a
SS
17252004-03-29 Stan Shebs <shebs@apple.com>
1726
1727 * mpw-config.in, mpw-make.sed: Remove MPW support files, no longer
1728 used.
1729
e20c0b3d
AM
17302004-03-19 Alan Modra <amodra@bigpond.net.au>
1731
1732 * aclocal.m4: Regenerate.
1733 * config.in: Regenerate.
1734 * configure: Regenerate.
1735 * po/POTFILES.in: Regenerate.
1736 * po/opcodes.pot: Regenerate.
1737
fdd12ef3
AM
17382004-03-16 Alan Modra <amodra@bigpond.net.au>
1739
1740 * ppc-dis.c (print_insn_powerpc): Don't print tabs. Handle
1741 PPC_OPERANDS_GPR_0.
1742 * ppc-opc.c (RA0): Define.
1743 (RAQ, RAL, RAM, RAS, RSQ, RTQ, RSO): Use PPC_OPERAND_GPR_0.
1744 (RAOPT): Rename from RAO. Update all uses.
a9c3619e 1745 (powerpc_opcodes): Use RA0 as appropriate.
fdd12ef3 1746
2dc111b3 17472004-03-15 Aldy Hernandez <aldyh@redhat.com>
fdd12ef3
AM
1748
1749 * ppc-opc.c (powerpc_opcodes): Add BOOKE versions of mfsprg.
2dc111b3 1750
7bfeee7b
AM
17512004-03-15 Alan Modra <amodra@bigpond.net.au>
1752
1753 * sparc-dis.c (print_insn_sparc): Update getword prototype.
1754
7ffdda93
ML
17552004-03-12 Michal Ludvig <mludvig@suse.cz>
1756
1757 * i386-dis.c (GRPPLOCK): Delete.
7bfeee7b 1758 (grps): Delete GRPPLOCK entry.
7ffdda93 1759
cc0ec051
AM
17602004-03-12 Alan Modra <amodra@bigpond.net.au>
1761
1762 * i386-dis.c (OP_M, OP_0f0e, OP_0fae, NOP_Fixup): New functions.
1763 (M, Mp): Use OP_M.
1764 (None, PADLOCK_SPECIAL, PADLOCK_0): Delete.
1765 (GRPPADLCK): Define.
1766 (dis386): Use NOP_Fixup on "nop".
1767 (dis386_twobyte): Use GRPPADLCK on opcode 0xa7.
1768 (twobyte_has_modrm): Set for 0xa7.
1769 (padlock_table): Delete. Move to..
1770 (grps): ..here, using OP_0f07. Use OP_Ofae on lfence, mfence
1771 and clflush.
1772 (print_insn): Revert PADLOCK_SPECIAL code.
1773 (OP_E): Delete sfence, lfence, mfence checks.
1774
4fd61dcb
JJ
17752004-03-12 Jakub Jelinek <jakub@redhat.com>
1776
1777 * i386-dis.c (grps): Use INVLPG_Fixup instead of OP_E for invlpg.
1778 (INVLPG_Fixup): New function.
1779 (PNI_Fixup): Remove ATTRIBUTE_UNUSED from sizeflag.
1780
0f10071e
ML
17812004-03-12 Michal Ludvig <mludvig@suse.cz>
1782
1783 * i386-dis.c (PADLOCK_SPECIAL, PADLOCK_0): New defines.
1784 (dis386_twobyte): Opcode 0xa7 is PADLOCK_0.
1785 (padlock_table): New struct with PadLock instructions.
1786 (print_insn): Handle PADLOCK_SPECIAL.
1787
c02908d2
AM
17882004-03-12 Alan Modra <amodra@bigpond.net.au>
1789
1790 * i386-dis.c (grps): Use clflush by default for 0x0fae/7.
1791 (OP_E): Twiddle clflush to sfence here.
1792
d5bb7600
NC
17932004-03-08 Nick Clifton <nickc@redhat.com>
1794
1795 * po/de.po: Updated German translation.
1796
ae51a426
JR
17972003-03-03 Andrew Stubbs <andrew.stubbs@superh.com>
1798
1799 * sh-dis.c (print_insn_sh): Don't disassemble fp instructions in
1800 nofpu mode. Add BFD type bfd_mach_sh4_nommu_nofpu.
1801 * sh-opc.h: Add sh4_nommu_nofpu architecture and adjust instructions
1802 accordingly.
1803
676a64f4
RS
18042004-03-01 Richard Sandiford <rsandifo@redhat.com>
1805
1806 * frv-asm.c: Regenerate.
1807 * frv-desc.c: Regenerate.
1808 * frv-desc.h: Regenerate.
1809 * frv-dis.c: Regenerate.
1810 * frv-ibld.c: Regenerate.
1811 * frv-opc.c: Regenerate.
1812 * frv-opc.h: Regenerate.
1813
c7a48b9a
RS
18142004-03-01 Richard Sandiford <rsandifo@redhat.com>
1815
1816 * frv-desc.c, frv-opc.c: Regenerate.
1817
8ae0baa2
RS
18182004-03-01 Richard Sandiford <rsandifo@redhat.com>
1819
1820 * frv-desc.c, frv-opc.c, frv-opc.h: Regenerate.
1821
ce11586c
JR
18222004-02-26 Andrew Stubbs <andrew.stubbs@superh.com>
1823
1824 * sh-opc.h: Move fsca and fsrra instructions from sh4a to sh4.
1825 Also correct mistake in the comment.
1826
6a5709a5
JR
18272004-02-26 Andrew Stubbs <andrew.stubbs@superh.com>
1828
1829 * sh-dis.c (print_insn_sh): Add REG_N_D nibble type to
1830 ensure that double registers have even numbers.
1831 Add REG_N_B01 for nn01 (binary 01) nibble to ensure
1832 that reserved instruction 0xfffd does not decode the same
1833 as 0xfdfd (ftrv).
1834 * sh-opc.h: Add REG_N_D nibble type and use it whereever
1835 REG_N refers to a double register.
1836 Add REG_N_B01 nibble type and use it instead of REG_NM
1837 in ftrv.
1838 Adjust the bit patterns in a few comments.
1839
e5d2b64f 18402004-02-25 Aldy Hernandez <aldyh@redhat.com>
7bfeee7b
AM
1841
1842 * ppc-opc.c (powerpc_opcodes): Change mask for dcbt and dcbtst.
e5d2b64f 1843
1f04b05f
AH
18442004-02-20 Aldy Hernandez <aldyh@redhat.com>
1845
1846 * ppc-opc.c (powerpc_opcodes): Move mfmcsrr0 before mfdc_dat.
1847
2f3b8700
AH
18482004-02-20 Aldy Hernandez <aldyh@redhat.com>
1849
1850 * ppc-opc.c (powerpc_opcodes): Add m*ivor35.
1851
f0b26da6 18522004-02-20 Aldy Hernandez <aldyh@redhat.com>
7bfeee7b
AM
1853
1854 * ppc-opc.c (powerpc_opcodes): Add mfivor32, mfivor33, mfivor34,
1855 mtivor32, mtivor33, mtivor34.
f0b26da6 1856
23d59c56 18572004-02-19 Aldy Hernandez <aldyh@redhat.com>
7bfeee7b
AM
1858
1859 * ppc-opc.c (powerpc_opcodes): Add mfmcar.
23d59c56 1860
34920d91
NC
18612004-02-10 Petko Manolov <petkan@nucleusys.com>
1862
1863 * arm-opc.h Maverick accumulator register opcode fixes.
1864
44d86481
BE
18652004-02-13 Ben Elliston <bje@wasabisystems.com>
1866
1867 * m32r-dis.c: Regenerate.
1868
17707c23
MS
18692004-01-27 Michael Snyder <msnyder@redhat.com>
1870
1871 * sh-opc.h (sh_table): "fsrra", not "fssra".
1872
fe3a9bc4
NC
18732004-01-23 Andrew Over <andrew.over@cs.anu.edu.au>
1874
1875 * sparc-opc.c (fdtox, fstox, fqtox, fxtod, fxtos, fxtoq): Tighten
1876 contraints.
1877
ff24f124
JJ
18782004-01-19 Andrew Over <andrew.over@cs.anu.edu.au>
1879
1880 * sparc-opc.c (sparc_opcodes) <f[dsq]tox, fxto[dsq]>: Fix args.
1881
a02a862a
AM
18822004-01-19 Alan Modra <amodra@bigpond.net.au>
1883
1884 * i386-dis.c (OP_E): Print scale factor on intel mode sib when not
1885 1. Don't print scale factor on AT&T mode when index missing.
1886
d164ea7f
AO
18872004-01-16 Alexandre Oliva <aoliva@redhat.com>
1888
1889 * m10300-opc.c (mov): 8- and 24-bit immediates are zero-extended
1890 when loaded into XR registers.
1891
cb10e79a
RS
18922004-01-14 Richard Sandiford <rsandifo@redhat.com>
1893
1894 * frv-desc.h: Regenerate.
1895 * frv-desc.c: Regenerate.
1896 * frv-opc.c: Regenerate.
1897
f532f3fa
MS
18982004-01-13 Michael Snyder <msnyder@redhat.com>
1899
1900 * sh-dis.c (print_insn_sh): Allocate 4 bytes for insn.
1901
e45d0630
PB
19022004-01-09 Paul Brook <paul@codesourcery.com>
1903
1904 * arm-opc.h (arm_opcodes): Move generic mcrr after known
1905 specific opcodes.
1906
3ba7a1aa
DJ
19072004-01-07 Daniel Jacobowitz <drow@mvista.com>
1908
1909 * Makefile.am (libopcodes_la_DEPENDENCIES)
1910 (libopcodes_la_LIBADD): Revert 2003-05-17 change. Add explanatory
1911 comment about the problem.
1912 * Makefile.in: Regenerate.
1913
ba2d3f07
AO
19142004-01-06 Alexandre Oliva <aoliva@redhat.com>
1915
1916 2003-12-19 Alexandre Oliva <aoliva@redhat.com>
1917 * frv-asm.c (parse_ulo16, parse_uhi16, parse_d12): Fix some
1918 cut&paste errors in shifting/truncating numerical operands.
1919 2003-08-04 Alexandre Oliva <aoliva@redhat.com>
1920 * frv-asm.c (parse_ulo16): Parse gotofflo and gotofffuncdesclo.
1921 (parse_uslo16): Likewise.
1922 (parse_uhi16): Parse gotoffhi and gotofffuncdeschi.
1923 (parse_d12): Parse gotoff12 and gotofffuncdesc12.
1924 (parse_s12): Likewise.
1925 2003-08-04 Alexandre Oliva <aoliva@redhat.com>
1926 * frv-asm.c (parse_ulo16): Parse gotlo and gotfuncdesclo.
1927 (parse_uslo16): Likewise.
1928 (parse_uhi16): Parse gothi and gotfuncdeschi.
1929 (parse_d12): Parse got12 and gotfuncdesc12.
1930 (parse_s12): Likewise.
1931
3ab48931
NC
19322004-01-02 Albert Bartoszko <albar@nt.kegel.com.pl>
1933
1934 * msp430-dis.c (msp430_doubleoperand): Check for an 'add'
1935 instruction which looks similar to an 'rla' instruction.
a0bd404e 1936
c9e214e5 1937For older changes see ChangeLog-0203
252b5132
RH
1938\f
1939Local Variables:
2f6d2f85
NC
1940mode: change-log
1941left-margin: 8
1942fill-column: 74
252b5132
RH
1943version-control: never
1944End:
This page took 0.414225 seconds and 4 git commands to generate.