Commit | Line | Data |
---|---|---|
252b5132 | 1 | /* Instruction printing code for the ARM |
82704155 | 2 | Copyright (C) 1994-2019 Free Software Foundation, Inc. |
252b5132 RH |
3 | Contributed by Richard Earnshaw (rwe@pegasus.esprit.ec.org) |
4 | Modification by James G. Smith (jsmith@cygnus.co.uk) | |
5 | ||
e16bb312 | 6 | This file is part of libopcodes. |
252b5132 | 7 | |
9b201bb5 NC |
8 | This library is free software; you can redistribute it and/or modify |
9 | it under the terms of the GNU General Public License as published by | |
10 | the Free Software Foundation; either version 3 of the License, or | |
11 | (at your option) any later version. | |
252b5132 | 12 | |
9b201bb5 NC |
13 | It is distributed in the hope that it will be useful, but WITHOUT |
14 | ANY WARRANTY; without even the implied warranty of MERCHANTABILITY | |
15 | or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public | |
16 | License for more details. | |
252b5132 | 17 | |
e16bb312 NC |
18 | You should have received a copy of the GNU General Public License |
19 | along with this program; if not, write to the Free Software | |
9b201bb5 NC |
20 | Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, |
21 | MA 02110-1301, USA. */ | |
252b5132 | 22 | |
cb6a5892 | 23 | #include "sysdep.h" |
143275ea | 24 | #include <assert.h> |
2fbad815 | 25 | |
6394c606 | 26 | #include "disassemble.h" |
2fbad815 | 27 | #include "opcode/arm.h" |
252b5132 | 28 | #include "opintl.h" |
31e0f3cd | 29 | #include "safe-ctype.h" |
65b48a81 | 30 | #include "libiberty.h" |
0dbde4cf | 31 | #include "floatformat.h" |
252b5132 | 32 | |
baf0cc5e | 33 | /* FIXME: This shouldn't be done here. */ |
6b5d3a4d ZW |
34 | #include "coff/internal.h" |
35 | #include "libcoff.h" | |
2d5d5a8f | 36 | #include "bfd.h" |
252b5132 RH |
37 | #include "elf-bfd.h" |
38 | #include "elf/internal.h" | |
39 | #include "elf/arm.h" | |
e49d43ff | 40 | #include "mach-o.h" |
252b5132 | 41 | |
6b5d3a4d | 42 | /* FIXME: Belongs in global header. */ |
01c7f630 | 43 | #ifndef strneq |
58efb6c0 NC |
44 | #define strneq(a,b,n) (strncmp ((a), (b), (n)) == 0) |
45 | #endif | |
46 | ||
1fbaefec PB |
47 | /* Cached mapping symbol state. */ |
48 | enum map_type | |
49 | { | |
50 | MAP_ARM, | |
51 | MAP_THUMB, | |
52 | MAP_DATA | |
53 | }; | |
54 | ||
b0e28b39 DJ |
55 | struct arm_private_data |
56 | { | |
57 | /* The features to use when disassembling optional instructions. */ | |
58 | arm_feature_set features; | |
59 | ||
1fbaefec PB |
60 | /* Track the last type (although this doesn't seem to be useful) */ |
61 | enum map_type last_type; | |
62 | ||
63 | /* Tracking symbol table information */ | |
64 | int last_mapping_sym; | |
796d6298 TC |
65 | |
66 | /* The end range of the current range being disassembled. */ | |
67 | bfd_vma last_stop_offset; | |
1fbaefec | 68 | bfd_vma last_mapping_addr; |
b0e28b39 DJ |
69 | }; |
70 | ||
73cd51e5 AV |
71 | enum mve_instructions |
72 | { | |
143275ea AV |
73 | MVE_VPST, |
74 | MVE_VPT_FP_T1, | |
75 | MVE_VPT_FP_T2, | |
76 | MVE_VPT_VEC_T1, | |
77 | MVE_VPT_VEC_T2, | |
78 | MVE_VPT_VEC_T3, | |
79 | MVE_VPT_VEC_T4, | |
80 | MVE_VPT_VEC_T5, | |
81 | MVE_VPT_VEC_T6, | |
82 | MVE_VCMP_FP_T1, | |
83 | MVE_VCMP_FP_T2, | |
84 | MVE_VCMP_VEC_T1, | |
85 | MVE_VCMP_VEC_T2, | |
86 | MVE_VCMP_VEC_T3, | |
87 | MVE_VCMP_VEC_T4, | |
88 | MVE_VCMP_VEC_T5, | |
89 | MVE_VCMP_VEC_T6, | |
9743db03 AV |
90 | MVE_VDUP, |
91 | MVE_VEOR, | |
92 | MVE_VFMAS_FP_SCALAR, | |
93 | MVE_VFMA_FP_SCALAR, | |
94 | MVE_VFMA_FP, | |
95 | MVE_VFMS_FP, | |
96 | MVE_VHADD_T1, | |
97 | MVE_VHADD_T2, | |
98 | MVE_VHSUB_T1, | |
99 | MVE_VHSUB_T2, | |
100 | MVE_VRHADD, | |
04d54ace AV |
101 | MVE_VLD2, |
102 | MVE_VLD4, | |
103 | MVE_VST2, | |
104 | MVE_VST4, | |
aef6d006 AV |
105 | MVE_VLDRB_T1, |
106 | MVE_VLDRH_T2, | |
107 | MVE_VLDRB_T5, | |
108 | MVE_VLDRH_T6, | |
109 | MVE_VLDRW_T7, | |
110 | MVE_VSTRB_T1, | |
111 | MVE_VSTRH_T2, | |
112 | MVE_VSTRB_T5, | |
113 | MVE_VSTRH_T6, | |
114 | MVE_VSTRW_T7, | |
ef1576a1 AV |
115 | MVE_VLDRB_GATHER_T1, |
116 | MVE_VLDRH_GATHER_T2, | |
117 | MVE_VLDRW_GATHER_T3, | |
118 | MVE_VLDRD_GATHER_T4, | |
119 | MVE_VLDRW_GATHER_T5, | |
120 | MVE_VLDRD_GATHER_T6, | |
121 | MVE_VSTRB_SCATTER_T1, | |
122 | MVE_VSTRH_SCATTER_T2, | |
123 | MVE_VSTRW_SCATTER_T3, | |
124 | MVE_VSTRD_SCATTER_T4, | |
125 | MVE_VSTRW_SCATTER_T5, | |
126 | MVE_VSTRD_SCATTER_T6, | |
bf0b396d AV |
127 | MVE_VCVT_FP_FIX_VEC, |
128 | MVE_VCVT_BETWEEN_FP_INT, | |
129 | MVE_VCVT_FP_HALF_FP, | |
130 | MVE_VCVT_FROM_FP_TO_INT, | |
131 | MVE_VRINT_FP, | |
c507f10b AV |
132 | MVE_VMOV_HFP_TO_GP, |
133 | MVE_VMOV_GP_TO_VEC_LANE, | |
134 | MVE_VMOV_IMM_TO_VEC, | |
135 | MVE_VMOV_VEC_TO_VEC, | |
136 | MVE_VMOV2_VEC_LANE_TO_GP, | |
137 | MVE_VMOV2_GP_TO_VEC_LANE, | |
138 | MVE_VMOV_VEC_LANE_TO_GP, | |
139 | MVE_VMVN_IMM, | |
140 | MVE_VMVN_REG, | |
141 | MVE_VORR_IMM, | |
142 | MVE_VORR_REG, | |
143 | MVE_VORN, | |
144 | MVE_VBIC_IMM, | |
145 | MVE_VBIC_REG, | |
146 | MVE_VMOVX, | |
73cd51e5 AV |
147 | MVE_NONE |
148 | }; | |
149 | ||
150 | enum mve_unpredictable | |
151 | { | |
152 | UNPRED_IT_BLOCK, /* Unpredictable because mve insn in it block. | |
153 | */ | |
143275ea AV |
154 | UNPRED_FCA_0_FCB_1, /* Unpredictable because fcA = 0 and |
155 | fcB = 1 (vpt). */ | |
156 | UNPRED_R13, /* Unpredictable because r13 (sp) or | |
157 | r15 (sp) used. */ | |
9743db03 | 158 | UNPRED_R15, /* Unpredictable because r15 (pc) is used. */ |
04d54ace AV |
159 | UNPRED_Q_GT_4, /* Unpredictable because |
160 | vec reg start > 4 (vld4/st4). */ | |
161 | UNPRED_Q_GT_6, /* Unpredictable because | |
162 | vec reg start > 6 (vld2/st2). */ | |
163 | UNPRED_R13_AND_WB, /* Unpredictable becase gp reg = r13 | |
164 | and WB bit = 1. */ | |
ef1576a1 AV |
165 | UNPRED_Q_REGS_EQUAL, /* Unpredictable because vector registers are |
166 | equal. */ | |
167 | UNPRED_OS, /* Unpredictable because offset scaled == 1. */ | |
bf0b396d AV |
168 | UNPRED_GP_REGS_EQUAL, /* Unpredictable because gp registers are the |
169 | same. */ | |
c507f10b AV |
170 | UNPRED_Q_REGS_EQ_AND_SIZE_1, /* Unpredictable because q regs equal and |
171 | size = 1. */ | |
172 | UNPRED_Q_REGS_EQ_AND_SIZE_2, /* Unpredictable because q regs equal and | |
173 | size = 2. */ | |
73cd51e5 AV |
174 | UNPRED_NONE /* No unpredictable behavior. */ |
175 | }; | |
176 | ||
177 | enum mve_undefined | |
178 | { | |
bf0b396d | 179 | UNDEF_SIZE_0, /* undefined because size == 0. */ |
c507f10b | 180 | UNDEF_SIZE_2, /* undefined because size == 2. */ |
aef6d006 AV |
181 | UNDEF_SIZE_3, /* undefined because size == 3. */ |
182 | UNDEF_SIZE_LE_1, /* undefined because size <= 1. */ | |
ef1576a1 AV |
183 | UNDEF_SIZE_NOT_2, /* undefined because size != 2. */ |
184 | UNDEF_SIZE_NOT_3, /* undefined because size != 3. */ | |
185 | UNDEF_NOT_UNS_SIZE_0, /* undefined because U == 0 and | |
186 | size == 0. */ | |
187 | UNDEF_NOT_UNS_SIZE_1, /* undefined because U == 0 and | |
188 | size == 1. */ | |
189 | UNDEF_NOT_UNSIGNED, /* undefined because U == 0. */ | |
bf0b396d AV |
190 | UNDEF_VCVT_IMM6, /* imm6 < 32. */ |
191 | UNDEF_VCVT_FSI_IMM6, /* fsi = 0 and 32 >= imm6 <= 47. */ | |
c507f10b AV |
192 | UNDEF_BAD_OP1_OP2, /* undefined with op2 = 2 and |
193 | op1 == (0 or 1). */ | |
194 | UNDEF_BAD_U_OP1_OP2, /* undefined with U = 1 and | |
195 | op2 == 0 and op1 == (0 or 1). */ | |
196 | UNDEF_OP_0_BAD_CMODE, /* undefined because op == 0 and cmode | |
197 | in {0xx1, x0x1}. */ | |
73cd51e5 AV |
198 | UNDEF_NONE /* no undefined behavior. */ |
199 | }; | |
200 | ||
6b5d3a4d ZW |
201 | struct opcode32 |
202 | { | |
823d2571 TG |
203 | arm_feature_set arch; /* Architecture defining this insn. */ |
204 | unsigned long value; /* If arch is 0 then value is a sentinel. */ | |
fe56b6ce | 205 | unsigned long mask; /* Recognise insn if (op & mask) == value. */ |
05413229 | 206 | const char * assembler; /* How to disassemble this insn. */ |
6b5d3a4d ZW |
207 | }; |
208 | ||
73cd51e5 AV |
209 | /* MVE opcodes. */ |
210 | ||
211 | struct mopcode32 | |
212 | { | |
213 | arm_feature_set arch; /* Architecture defining this insn. */ | |
214 | enum mve_instructions mve_op; /* Specific mve instruction for faster | |
215 | decoding. */ | |
216 | unsigned long value; /* If arch is 0 then value is a sentinel. */ | |
217 | unsigned long mask; /* Recognise insn if (op & mask) == value. */ | |
218 | const char * assembler; /* How to disassemble this insn. */ | |
219 | }; | |
220 | ||
6b0dd094 AV |
221 | enum isa { |
222 | ANY, | |
223 | T32, | |
224 | ARM | |
225 | }; | |
226 | ||
227 | ||
228 | /* Shared (between Arm and Thumb mode) opcode. */ | |
229 | struct sopcode32 | |
230 | { | |
231 | enum isa isa; /* Execution mode instruction availability. */ | |
232 | arm_feature_set arch; /* Architecture defining this insn. */ | |
233 | unsigned long value; /* If arch is 0 then value is a sentinel. */ | |
234 | unsigned long mask; /* Recognise insn if (op & mask) == value. */ | |
235 | const char * assembler; /* How to disassemble this insn. */ | |
236 | }; | |
237 | ||
6b5d3a4d ZW |
238 | struct opcode16 |
239 | { | |
823d2571 | 240 | arm_feature_set arch; /* Architecture defining this insn. */ |
aefd8a40 | 241 | unsigned short value, mask; /* Recognise insn if (op & mask) == value. */ |
6b5d3a4d ZW |
242 | const char *assembler; /* How to disassemble this insn. */ |
243 | }; | |
b7693d02 | 244 | |
8f06b2d8 | 245 | /* print_insn_coprocessor recognizes the following format control codes: |
4a5329c6 | 246 | |
2fbad815 | 247 | %% % |
4a5329c6 | 248 | |
c22aaad1 | 249 | %c print condition code (always bits 28-31 in ARM mode) |
37b37b2d | 250 | %q print shifter argument |
e2efe87d MGD |
251 | %u print condition code (unconditional in ARM mode, |
252 | UNPREDICTABLE if not AL in Thumb) | |
4a5329c6 | 253 | %A print address for ldc/stc/ldf/stf instruction |
16980d0b | 254 | %B print vstm/vldm register list |
efd6b359 | 255 | %C print vscclrm register list |
4a5329c6 | 256 | %I print cirrus signed shift immediate: bits 0..3|4..6 |
32c36c3c AV |
257 | %J print register for VLDR instruction |
258 | %K print address for VLDR instruction | |
4a5329c6 ZW |
259 | %F print the COUNT field of a LFM/SFM instruction. |
260 | %P print floating point precision in arithmetic insn | |
261 | %Q print floating point precision in ldf/stf insn | |
262 | %R print floating point rounding mode | |
263 | ||
33399f07 | 264 | %<bitfield>c print as a condition code (for vsel) |
4a5329c6 | 265 | %<bitfield>r print as an ARM register |
ff4a8d2b NC |
266 | %<bitfield>R as %<>r but r15 is UNPREDICTABLE |
267 | %<bitfield>ru as %<>r but each u register must be unique. | |
2fbad815 | 268 | %<bitfield>d print the bitfield in decimal |
16980d0b | 269 | %<bitfield>k print immediate for VFPv3 conversion instruction |
2fbad815 RE |
270 | %<bitfield>x print the bitfield in hex |
271 | %<bitfield>X print the bitfield as 1 hex digit without leading "0x" | |
2fbad815 RE |
272 | %<bitfield>f print a floating point constant if >7 else a |
273 | floating point register | |
4a5329c6 ZW |
274 | %<bitfield>w print as an iWMMXt width field - [bhwd]ss/us |
275 | %<bitfield>g print as an iWMMXt 64-bit register | |
276 | %<bitfield>G print as an iWMMXt general purpose or control register | |
16980d0b JB |
277 | %<bitfield>D print as a NEON D register |
278 | %<bitfield>Q print as a NEON Q register | |
c28eeff2 | 279 | %<bitfield>V print as a NEON D or Q register |
6f1c2142 | 280 | %<bitfield>E print a quarter-float immediate value |
4a5329c6 | 281 | |
16980d0b | 282 | %y<code> print a single precision VFP reg. |
2fbad815 | 283 | Codes: 0=>Sm, 1=>Sd, 2=>Sn, 3=>multi-list, 4=>Sm pair |
16980d0b | 284 | %z<code> print a double precision VFP reg |
2fbad815 | 285 | Codes: 0=>Dm, 1=>Dd, 2=>Dn, 3=>multi-list |
4a5329c6 | 286 | |
16980d0b JB |
287 | %<bitfield>'c print specified char iff bitfield is all ones |
288 | %<bitfield>`c print specified char iff bitfield is all zeroes | |
289 | %<bitfield>?ab... select from array of values in big endian order | |
43e65147 | 290 | |
2fbad815 | 291 | %L print as an iWMMXt N/M width field. |
4a5329c6 | 292 | %Z print the Immediate of a WSHUFH instruction. |
8f06b2d8 | 293 | %l like 'A' except use byte offsets for 'B' & 'H' |
2d447fca JM |
294 | versions. |
295 | %i print 5-bit immediate in bits 8,3..0 | |
296 | (print "32" when 0) | |
fe56b6ce | 297 | %r print register offset address for wldt/wstr instruction. */ |
2fbad815 | 298 | |
21d799b5 | 299 | enum opcode_sentinel_enum |
05413229 NC |
300 | { |
301 | SENTINEL_IWMMXT_START = 1, | |
302 | SENTINEL_IWMMXT_END, | |
303 | SENTINEL_GENERIC_START | |
304 | } opcode_sentinels; | |
305 | ||
aefd8a40 | 306 | #define UNDEFINED_INSTRUCTION "\t\t; <UNDEFINED> instruction: %0-31x" |
0b347048 TC |
307 | #define UNKNOWN_INSTRUCTION_32BIT "\t\t; <UNDEFINED> instruction: %08x" |
308 | #define UNKNOWN_INSTRUCTION_16BIT "\t\t; <UNDEFINED> instruction: %04x" | |
c1e26897 | 309 | #define UNPREDICTABLE_INSTRUCTION "\t; <UNPREDICTABLE>" |
05413229 | 310 | |
8f06b2d8 | 311 | /* Common coprocessor opcodes shared between Arm and Thumb-2. */ |
2fbad815 | 312 | |
6b0dd094 | 313 | static const struct sopcode32 coprocessor_opcodes[] = |
2fbad815 | 314 | { |
2fbad815 | 315 | /* XScale instructions. */ |
6b0dd094 | 316 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 TG |
317 | 0x0e200010, 0x0fff0ff0, |
318 | "mia%c\tacc0, %0-3r, %12-15r"}, | |
6b0dd094 | 319 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 TG |
320 | 0x0e280010, 0x0fff0ff0, |
321 | "miaph%c\tacc0, %0-3r, %12-15r"}, | |
6b0dd094 | 322 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 323 | 0x0e2c0010, 0x0ffc0ff0, "mia%17'T%17`B%16'T%16`B%c\tacc0, %0-3r, %12-15r"}, |
6b0dd094 | 324 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 325 | 0x0c400000, 0x0ff00fff, "mar%c\tacc0, %12-15r, %16-19r"}, |
6b0dd094 | 326 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 327 | 0x0c500000, 0x0ff00fff, "mra%c\t%12-15r, %16-19r, acc0"}, |
05413229 | 328 | |
2fbad815 | 329 | /* Intel Wireless MMX technology instructions. */ |
6b0dd094 AV |
330 | {ANY, ARM_FEATURE_CORE_LOW (0), SENTINEL_IWMMXT_START, 0, "" }, |
331 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_IWMMXT), | |
823d2571 | 332 | 0x0e130130, 0x0f3f0fff, "tandc%22-23w%c\t%12-15r"}, |
6b0dd094 | 333 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 334 | 0x0e400010, 0x0ff00f3f, "tbcst%6-7w%c\t%16-19g, %12-15r"}, |
6b0dd094 | 335 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 336 | 0x0e130170, 0x0f3f0ff8, "textrc%22-23w%c\t%12-15r, #%0-2d"}, |
6b0dd094 | 337 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 338 | 0x0e100070, 0x0f300ff0, "textrm%3?su%22-23w%c\t%12-15r, %16-19g, #%0-2d"}, |
6b0dd094 | 339 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 340 | 0x0e600010, 0x0ff00f38, "tinsr%6-7w%c\t%16-19g, %12-15r, #%0-2d"}, |
6b0dd094 | 341 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 342 | 0x0e000110, 0x0ff00fff, "tmcr%c\t%16-19G, %12-15r"}, |
6b0dd094 | 343 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 344 | 0x0c400000, 0x0ff00ff0, "tmcrr%c\t%0-3g, %12-15r, %16-19r"}, |
6b0dd094 | 345 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 346 | 0x0e2c0010, 0x0ffc0e10, "tmia%17?tb%16?tb%c\t%5-8g, %0-3r, %12-15r"}, |
6b0dd094 | 347 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 348 | 0x0e200010, 0x0fff0e10, "tmia%c\t%5-8g, %0-3r, %12-15r"}, |
6b0dd094 | 349 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 350 | 0x0e280010, 0x0fff0e10, "tmiaph%c\t%5-8g, %0-3r, %12-15r"}, |
6b0dd094 | 351 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 352 | 0x0e100030, 0x0f300fff, "tmovmsk%22-23w%c\t%12-15r, %16-19g"}, |
6b0dd094 | 353 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 354 | 0x0e100110, 0x0ff00ff0, "tmrc%c\t%12-15r, %16-19G"}, |
6b0dd094 | 355 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 356 | 0x0c500000, 0x0ff00ff0, "tmrrc%c\t%12-15r, %16-19r, %0-3g"}, |
6b0dd094 | 357 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 358 | 0x0e130150, 0x0f3f0fff, "torc%22-23w%c\t%12-15r"}, |
6b0dd094 | 359 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 360 | 0x0e120190, 0x0f3f0fff, "torvsc%22-23w%c\t%12-15r"}, |
6b0dd094 | 361 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 362 | 0x0e2001c0, 0x0f300fff, "wabs%22-23w%c\t%12-15g, %16-19g"}, |
6b0dd094 | 363 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 364 | 0x0e0001c0, 0x0f300fff, "wacc%22-23w%c\t%12-15g, %16-19g"}, |
6b0dd094 | 365 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 366 | 0x0e000180, 0x0f000ff0, "wadd%20-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 367 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 368 | 0x0e2001a0, 0x0fb00ff0, "waddbhus%22?ml%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 369 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 370 | 0x0ea001a0, 0x0ff00ff0, "waddsubhx%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 371 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 372 | 0x0e000020, 0x0f800ff0, "waligni%c\t%12-15g, %16-19g, %0-3g, #%20-22d"}, |
6b0dd094 | 373 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 374 | 0x0e800020, 0x0fc00ff0, "walignr%20-21d%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 375 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 376 | 0x0e200000, 0x0fe00ff0, "wand%20'n%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 377 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 378 | 0x0e800000, 0x0fa00ff0, "wavg2%22?hb%20'r%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 379 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 380 | 0x0e400000, 0x0fe00ff0, "wavg4%20'r%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 381 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 382 | 0x0e000060, 0x0f300ff0, "wcmpeq%22-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 383 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 384 | 0x0e100060, 0x0f100ff0, "wcmpgt%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 385 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 386 | 0xfc500100, 0xfe500f00, "wldrd\t%12-15g, %r"}, |
6b0dd094 | 387 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 388 | 0xfc100100, 0xfe500f00, "wldrw\t%12-15G, %A"}, |
6b0dd094 | 389 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 390 | 0x0c100000, 0x0e100e00, "wldr%L%c\t%12-15g, %l"}, |
6b0dd094 | 391 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 392 | 0x0e400100, 0x0fc00ff0, "wmac%21?su%20'z%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 393 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 394 | 0x0e800100, 0x0fc00ff0, "wmadd%21?su%20'x%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 395 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 396 | 0x0ec00100, 0x0fd00ff0, "wmadd%21?sun%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 397 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 398 | 0x0e000160, 0x0f100ff0, "wmax%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 399 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 400 | 0x0e000080, 0x0f100fe0, "wmerge%c\t%12-15g, %16-19g, %0-3g, #%21-23d"}, |
6b0dd094 | 401 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 402 | 0x0e0000a0, 0x0f800ff0, "wmia%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 403 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 TG |
404 | 0x0e800120, 0x0f800ff0, |
405 | "wmiaw%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"}, | |
6b0dd094 | 406 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 407 | 0x0e100160, 0x0f100ff0, "wmin%21?su%22-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 408 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 409 | 0x0e000100, 0x0fc00ff0, "wmul%21?su%20?ml%23'r%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 410 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 411 | 0x0ed00100, 0x0fd00ff0, "wmul%21?sumr%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 412 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 413 | 0x0ee000c0, 0x0fe00ff0, "wmulwsm%20`r%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 414 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 415 | 0x0ec000c0, 0x0fe00ff0, "wmulwum%20`r%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 416 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 417 | 0x0eb000c0, 0x0ff00ff0, "wmulwl%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 418 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 TG |
419 | 0x0e8000a0, 0x0f800ff0, |
420 | "wqmia%21?tb%20?tb%22'n%c\t%12-15g, %16-19g, %0-3g"}, | |
6b0dd094 | 421 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 422 | 0x0e100080, 0x0fd00ff0, "wqmulm%21'r%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 423 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 424 | 0x0ec000e0, 0x0fd00ff0, "wqmulwm%21'r%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 425 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 426 | 0x0e000000, 0x0ff00ff0, "wor%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 427 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 428 | 0x0e000080, 0x0f000ff0, "wpack%20-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 429 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 430 | 0xfe300040, 0xff300ef0, "wror%22-23w\t%12-15g, %16-19g, #%i"}, |
6b0dd094 | 431 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 432 | 0x0e300040, 0x0f300ff0, "wror%22-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 433 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 434 | 0x0e300140, 0x0f300ff0, "wror%22-23wg%c\t%12-15g, %16-19g, %0-3G"}, |
6b0dd094 | 435 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 436 | 0x0e000120, 0x0fa00ff0, "wsad%22?hb%20'z%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 437 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 438 | 0x0e0001e0, 0x0f000ff0, "wshufh%c\t%12-15g, %16-19g, #%Z"}, |
6b0dd094 | 439 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 440 | 0xfe100040, 0xff300ef0, "wsll%22-23w\t%12-15g, %16-19g, #%i"}, |
6b0dd094 | 441 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 442 | 0x0e100040, 0x0f300ff0, "wsll%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 443 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 444 | 0x0e100148, 0x0f300ffc, "wsll%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"}, |
6b0dd094 | 445 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 446 | 0xfe000040, 0xff300ef0, "wsra%22-23w\t%12-15g, %16-19g, #%i"}, |
6b0dd094 | 447 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 448 | 0x0e000040, 0x0f300ff0, "wsra%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 449 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 450 | 0x0e000148, 0x0f300ffc, "wsra%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"}, |
6b0dd094 | 451 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 452 | 0xfe200040, 0xff300ef0, "wsrl%22-23w\t%12-15g, %16-19g, #%i"}, |
6b0dd094 | 453 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 454 | 0x0e200040, 0x0f300ff0, "wsrl%22-23w%8'g%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 455 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 456 | 0x0e200148, 0x0f300ffc, "wsrl%22-23w%8'g%c\t%12-15g, %16-19g, %0-3G"}, |
6b0dd094 | 457 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 458 | 0xfc400100, 0xfe500f00, "wstrd\t%12-15g, %r"}, |
6b0dd094 | 459 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 460 | 0xfc000100, 0xfe500f00, "wstrw\t%12-15G, %A"}, |
6b0dd094 | 461 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 462 | 0x0c000000, 0x0e100e00, "wstr%L%c\t%12-15g, %l"}, |
6b0dd094 | 463 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 464 | 0x0e0001a0, 0x0f000ff0, "wsub%20-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 465 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 466 | 0x0ed001c0, 0x0ff00ff0, "wsubaddhx%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 467 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 468 | 0x0e1001c0, 0x0f300ff0, "wabsdiff%22-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 469 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 470 | 0x0e0000c0, 0x0fd00fff, "wunpckeh%21?sub%c\t%12-15g, %16-19g"}, |
6b0dd094 | 471 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 472 | 0x0e4000c0, 0x0fd00fff, "wunpckeh%21?suh%c\t%12-15g, %16-19g"}, |
6b0dd094 | 473 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 474 | 0x0e8000c0, 0x0fd00fff, "wunpckeh%21?suw%c\t%12-15g, %16-19g"}, |
6b0dd094 | 475 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 476 | 0x0e0000e0, 0x0f100fff, "wunpckel%21?su%22-23w%c\t%12-15g, %16-19g"}, |
6b0dd094 | 477 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 478 | 0x0e1000c0, 0x0f300ff0, "wunpckih%22-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 479 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 480 | 0x0e1000e0, 0x0f300ff0, "wunpckil%22-23w%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 481 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_XSCALE), |
823d2571 | 482 | 0x0e100000, 0x0ff00ff0, "wxor%c\t%12-15g, %16-19g, %0-3g"}, |
6b0dd094 | 483 | {ANY, ARM_FEATURE_CORE_LOW (0), |
823d2571 | 484 | SENTINEL_IWMMXT_END, 0, "" }, |
2fbad815 | 485 | |
fe56b6ce | 486 | /* Floating point coprocessor (FPA) instructions. */ |
6b0dd094 | 487 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 488 | 0x0e000100, 0x0ff08f10, "adf%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 489 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 490 | 0x0e100100, 0x0ff08f10, "muf%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 491 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 492 | 0x0e200100, 0x0ff08f10, "suf%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 493 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 494 | 0x0e300100, 0x0ff08f10, "rsf%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 495 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 496 | 0x0e400100, 0x0ff08f10, "dvf%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 497 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 498 | 0x0e500100, 0x0ff08f10, "rdf%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 499 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 500 | 0x0e600100, 0x0ff08f10, "pow%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 501 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 502 | 0x0e700100, 0x0ff08f10, "rpw%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 503 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 504 | 0x0e800100, 0x0ff08f10, "rmf%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 505 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 506 | 0x0e900100, 0x0ff08f10, "fml%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 507 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 508 | 0x0ea00100, 0x0ff08f10, "fdv%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 509 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 510 | 0x0eb00100, 0x0ff08f10, "frd%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 511 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 512 | 0x0ec00100, 0x0ff08f10, "pol%c%P%R\t%12-14f, %16-18f, %0-3f"}, |
6b0dd094 | 513 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 514 | 0x0e008100, 0x0ff08f10, "mvf%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 515 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 516 | 0x0e108100, 0x0ff08f10, "mnf%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 517 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 518 | 0x0e208100, 0x0ff08f10, "abs%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 519 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 520 | 0x0e308100, 0x0ff08f10, "rnd%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 521 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 522 | 0x0e408100, 0x0ff08f10, "sqt%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 523 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 524 | 0x0e508100, 0x0ff08f10, "log%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 525 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 526 | 0x0e608100, 0x0ff08f10, "lgn%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 527 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 528 | 0x0e708100, 0x0ff08f10, "exp%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 529 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 530 | 0x0e808100, 0x0ff08f10, "sin%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 531 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 532 | 0x0e908100, 0x0ff08f10, "cos%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 533 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 534 | 0x0ea08100, 0x0ff08f10, "tan%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 535 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 536 | 0x0eb08100, 0x0ff08f10, "asn%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 537 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 538 | 0x0ec08100, 0x0ff08f10, "acs%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 539 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 540 | 0x0ed08100, 0x0ff08f10, "atn%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 541 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 542 | 0x0ee08100, 0x0ff08f10, "urd%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 543 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 544 | 0x0ef08100, 0x0ff08f10, "nrm%c%P%R\t%12-14f, %0-3f"}, |
6b0dd094 | 545 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 546 | 0x0e000110, 0x0ff00f1f, "flt%c%P%R\t%16-18f, %12-15r"}, |
6b0dd094 | 547 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 548 | 0x0e100110, 0x0fff0f98, "fix%c%R\t%12-15r, %0-2f"}, |
6b0dd094 | 549 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 550 | 0x0e200110, 0x0fff0fff, "wfs%c\t%12-15r"}, |
6b0dd094 | 551 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 552 | 0x0e300110, 0x0fff0fff, "rfs%c\t%12-15r"}, |
6b0dd094 | 553 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 554 | 0x0e400110, 0x0fff0fff, "wfc%c\t%12-15r"}, |
6b0dd094 | 555 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 556 | 0x0e500110, 0x0fff0fff, "rfc%c\t%12-15r"}, |
6b0dd094 | 557 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 558 | 0x0e90f110, 0x0ff8fff0, "cmf%c\t%16-18f, %0-3f"}, |
6b0dd094 | 559 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 560 | 0x0eb0f110, 0x0ff8fff0, "cnf%c\t%16-18f, %0-3f"}, |
6b0dd094 | 561 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 562 | 0x0ed0f110, 0x0ff8fff0, "cmfe%c\t%16-18f, %0-3f"}, |
6b0dd094 | 563 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 564 | 0x0ef0f110, 0x0ff8fff0, "cnfe%c\t%16-18f, %0-3f"}, |
6b0dd094 | 565 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 566 | 0x0c000100, 0x0e100f00, "stf%c%Q\t%12-14f, %A"}, |
6b0dd094 | 567 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V1), |
823d2571 | 568 | 0x0c100100, 0x0e100f00, "ldf%c%Q\t%12-14f, %A"}, |
6b0dd094 | 569 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V2), |
823d2571 | 570 | 0x0c000200, 0x0e100f00, "sfm%c\t%12-14f, %F, %A"}, |
6b0dd094 | 571 | {ANY, ARM_FEATURE_COPROC (FPU_FPA_EXT_V2), |
823d2571 | 572 | 0x0c100200, 0x0e100f00, "lfm%c\t%12-14f, %F, %A"}, |
2fbad815 | 573 | |
efd6b359 AV |
574 | /* Armv8.1-M Mainline instructions. */ |
575 | {T32, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), | |
576 | 0xec9f0b00, 0xffbf0f01, "vscclrm%c\t%C"}, | |
577 | {T32, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), | |
578 | 0xec9f0a00, 0xffbf0f00, "vscclrm%c\t%C"}, | |
579 | ||
16a1fa25 | 580 | /* ARMv8-M Mainline Security Extensions instructions. */ |
6b0dd094 | 581 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M_MAIN), |
16a1fa25 | 582 | 0xec300a00, 0xfff0ffff, "vlldm\t%16-19r"}, |
6b0dd094 | 583 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M_MAIN), |
16a1fa25 TP |
584 | 0xec200a00, 0xfff0ffff, "vlstm\t%16-19r"}, |
585 | ||
fe56b6ce | 586 | /* Register load/store. */ |
6b0dd094 | 587 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1), |
823d2571 | 588 | 0x0d2d0b00, 0x0fbf0f01, "vpush%c\t%B"}, |
6b0dd094 | 589 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1), |
823d2571 | 590 | 0x0d200b00, 0x0fb00f01, "vstmdb%c\t%16-19r!, %B"}, |
6b0dd094 | 591 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1), |
823d2571 | 592 | 0x0d300b00, 0x0fb00f01, "vldmdb%c\t%16-19r!, %B"}, |
6b0dd094 | 593 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1), |
823d2571 | 594 | 0x0c800b00, 0x0f900f01, "vstmia%c\t%16-19r%21'!, %B"}, |
6b0dd094 | 595 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1), |
823d2571 | 596 | 0x0cbd0b00, 0x0fbf0f01, "vpop%c\t%B"}, |
6b0dd094 | 597 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1), |
823d2571 | 598 | 0x0c900b00, 0x0f900f01, "vldmia%c\t%16-19r%21'!, %B"}, |
6b0dd094 | 599 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1), |
823d2571 | 600 | 0x0d000b00, 0x0f300f00, "vstr%c\t%12-15,22D, %A"}, |
6b0dd094 | 601 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD | FPU_NEON_EXT_V1), |
823d2571 | 602 | 0x0d100b00, 0x0f300f00, "vldr%c\t%12-15,22D, %A"}, |
6b0dd094 | 603 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 604 | 0x0d2d0a00, 0x0fbf0f00, "vpush%c\t%y3"}, |
6b0dd094 | 605 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 606 | 0x0d200a00, 0x0fb00f00, "vstmdb%c\t%16-19r!, %y3"}, |
6b0dd094 | 607 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 608 | 0x0d300a00, 0x0fb00f00, "vldmdb%c\t%16-19r!, %y3"}, |
6b0dd094 | 609 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 610 | 0x0c800a00, 0x0f900f00, "vstmia%c\t%16-19r%21'!, %y3"}, |
6b0dd094 | 611 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 612 | 0x0cbd0a00, 0x0fbf0f00, "vpop%c\t%y3"}, |
6b0dd094 | 613 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 614 | 0x0c900a00, 0x0f900f00, "vldmia%c\t%16-19r%21'!, %y3"}, |
6b0dd094 | 615 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 616 | 0x0d000a00, 0x0f300f00, "vstr%c\t%y1, %A"}, |
6b0dd094 | 617 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 618 | 0x0d100a00, 0x0f300f00, "vldr%c\t%y1, %A"}, |
32c36c3c AV |
619 | {ANY, ARM_FEATURE_COPROC (ARM_EXT2_V8_1M_MAIN), |
620 | 0xec100f80, 0xfe101f80, "vldr%c\t%J, %K"}, | |
621 | {ANY, ARM_FEATURE_COPROC (ARM_EXT2_V8_1M_MAIN), | |
622 | 0xec000f80, 0xfe101f80, "vstr%c\t%J, %K"}, | |
823d2571 | 623 | |
6b0dd094 | 624 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 625 | 0x0d200b01, 0x0fb00f01, "fstmdbx%c\t%16-19r!, %z3\t;@ Deprecated"}, |
6b0dd094 | 626 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 627 | 0x0d300b01, 0x0fb00f01, "fldmdbx%c\t%16-19r!, %z3\t;@ Deprecated"}, |
6b0dd094 | 628 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 629 | 0x0c800b01, 0x0f900f01, "fstmiax%c\t%16-19r%21'!, %z3\t;@ Deprecated"}, |
6b0dd094 | 630 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 631 | 0x0c900b01, 0x0f900f01, "fldmiax%c\t%16-19r%21'!, %z3\t;@ Deprecated"}, |
16980d0b | 632 | |
fe56b6ce | 633 | /* Data transfer between ARM and NEON registers. */ |
6b0dd094 | 634 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
823d2571 | 635 | 0x0c400b10, 0x0ff00fd0, "vmov%c\t%0-3,5D, %12-15r, %16-19r"}, |
6b0dd094 | 636 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
823d2571 | 637 | 0x0c500b10, 0x0ff00fd0, "vmov%c\t%12-15r, %16-19r, %0-3,5D"}, |
6b0dd094 | 638 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
823d2571 | 639 | 0x0e000b10, 0x0fd00f70, "vmov%c.32\t%16-19,7D[%21d], %12-15r"}, |
6b0dd094 | 640 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
823d2571 | 641 | 0x0e100b10, 0x0f500f70, "vmov%c.32\t%12-15r, %16-19,7D[%21d]"}, |
6b0dd094 | 642 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
823d2571 | 643 | 0x0e000b30, 0x0fd00f30, "vmov%c.16\t%16-19,7D[%6,21d], %12-15r"}, |
6b0dd094 | 644 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
823d2571 | 645 | 0x0e100b30, 0x0f500f30, "vmov%c.%23?us16\t%12-15r, %16-19,7D[%6,21d]"}, |
6b0dd094 | 646 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
823d2571 | 647 | 0x0e400b10, 0x0fd00f10, "vmov%c.8\t%16-19,7D[%5,6,21d], %12-15r"}, |
6b0dd094 | 648 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
823d2571 | 649 | 0x0e500b10, 0x0f500f10, "vmov%c.%23?us8\t%12-15r, %16-19,7D[%5,6,21d]"}, |
8e79c3df | 650 | /* Half-precision conversion instructions. */ |
6b0dd094 | 651 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
823d2571 | 652 | 0x0eb20b40, 0x0fbf0f50, "vcvt%7?tb%c.f64.f16\t%z1, %y0"}, |
6b0dd094 | 653 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
823d2571 | 654 | 0x0eb30b40, 0x0fbf0f50, "vcvt%7?tb%c.f16.f64\t%y1, %z0"}, |
6b0dd094 | 655 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16), |
823d2571 | 656 | 0x0eb20a40, 0x0fbf0f50, "vcvt%7?tb%c.f32.f16\t%y1, %y0"}, |
6b0dd094 | 657 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16), |
823d2571 | 658 | 0x0eb30a40, 0x0fbf0f50, "vcvt%7?tb%c.f16.f32\t%y1, %y0"}, |
16980d0b | 659 | |
fe56b6ce | 660 | /* Floating point coprocessor (VFP) instructions. */ |
6b0dd094 | 661 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 662 | 0x0ee00a10, 0x0fff0fff, "vmsr%c\tfpsid, %12-15r"}, |
6b0dd094 | 663 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 664 | 0x0ee10a10, 0x0fff0fff, "vmsr%c\tfpscr, %12-15r"}, |
6b0dd094 | 665 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 666 | 0x0ee60a10, 0x0fff0fff, "vmsr%c\tmvfr1, %12-15r"}, |
6b0dd094 | 667 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 668 | 0x0ee70a10, 0x0fff0fff, "vmsr%c\tmvfr0, %12-15r"}, |
6b0dd094 | 669 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
40c7d507 | 670 | 0x0ee50a10, 0x0fff0fff, "vmsr%c\tmvfr2, %12-15r"}, |
6b0dd094 | 671 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 672 | 0x0ee80a10, 0x0fff0fff, "vmsr%c\tfpexc, %12-15r"}, |
6b0dd094 | 673 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 674 | 0x0ee90a10, 0x0fff0fff, "vmsr%c\tfpinst, %12-15r\t@ Impl def"}, |
6b0dd094 | 675 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 676 | 0x0eea0a10, 0x0fff0fff, "vmsr%c\tfpinst2, %12-15r\t@ Impl def"}, |
6b0dd094 | 677 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 678 | 0x0ef00a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpsid"}, |
6b0dd094 | 679 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 680 | 0x0ef1fa10, 0x0fffffff, "vmrs%c\tAPSR_nzcv, fpscr"}, |
6b0dd094 | 681 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 682 | 0x0ef10a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpscr"}, |
6b0dd094 | 683 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
40c7d507 | 684 | 0x0ef50a10, 0x0fff0fff, "vmrs%c\t%12-15r, mvfr2"}, |
6b0dd094 | 685 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 686 | 0x0ef60a10, 0x0fff0fff, "vmrs%c\t%12-15r, mvfr1"}, |
6b0dd094 | 687 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 688 | 0x0ef70a10, 0x0fff0fff, "vmrs%c\t%12-15r, mvfr0"}, |
6b0dd094 | 689 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 690 | 0x0ef80a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpexc"}, |
6b0dd094 | 691 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 692 | 0x0ef90a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpinst\t@ Impl def"}, |
6b0dd094 | 693 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 694 | 0x0efa0a10, 0x0fff0fff, "vmrs%c\t%12-15r, fpinst2\t@ Impl def"}, |
6b0dd094 | 695 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 696 | 0x0e000b10, 0x0fd00fff, "vmov%c.32\t%z2[%21d], %12-15r"}, |
6b0dd094 | 697 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 698 | 0x0e100b10, 0x0fd00fff, "vmov%c.32\t%12-15r, %z2[%21d]"}, |
6b0dd094 | 699 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 700 | 0x0ee00a10, 0x0ff00fff, "vmsr%c\t<impl def %16-19x>, %12-15r"}, |
6b0dd094 | 701 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 702 | 0x0ef00a10, 0x0ff00fff, "vmrs%c\t%12-15r, <impl def %16-19x>"}, |
6b0dd094 | 703 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 704 | 0x0e000a10, 0x0ff00f7f, "vmov%c\t%y2, %12-15r"}, |
6b0dd094 | 705 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 706 | 0x0e100a10, 0x0ff00f7f, "vmov%c\t%12-15r, %y2"}, |
6b0dd094 | 707 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 708 | 0x0eb50a40, 0x0fbf0f70, "vcmp%7'e%c.f32\t%y1, #0.0"}, |
6b0dd094 | 709 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 710 | 0x0eb50b40, 0x0fbf0f70, "vcmp%7'e%c.f64\t%z1, #0.0"}, |
6b0dd094 | 711 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 712 | 0x0eb00a40, 0x0fbf0fd0, "vmov%c.f32\t%y1, %y0"}, |
6b0dd094 | 713 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 714 | 0x0eb00ac0, 0x0fbf0fd0, "vabs%c.f32\t%y1, %y0"}, |
6b0dd094 | 715 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 716 | 0x0eb00b40, 0x0fbf0fd0, "vmov%c.f64\t%z1, %z0"}, |
6b0dd094 | 717 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 718 | 0x0eb00bc0, 0x0fbf0fd0, "vabs%c.f64\t%z1, %z0"}, |
6b0dd094 | 719 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 720 | 0x0eb10a40, 0x0fbf0fd0, "vneg%c.f32\t%y1, %y0"}, |
6b0dd094 | 721 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 722 | 0x0eb10ac0, 0x0fbf0fd0, "vsqrt%c.f32\t%y1, %y0"}, |
6b0dd094 | 723 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 724 | 0x0eb10b40, 0x0fbf0fd0, "vneg%c.f64\t%z1, %z0"}, |
6b0dd094 | 725 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 726 | 0x0eb10bc0, 0x0fbf0fd0, "vsqrt%c.f64\t%z1, %z0"}, |
6b0dd094 | 727 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 728 | 0x0eb70ac0, 0x0fbf0fd0, "vcvt%c.f64.f32\t%z1, %y0"}, |
6b0dd094 | 729 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 730 | 0x0eb70bc0, 0x0fbf0fd0, "vcvt%c.f32.f64\t%y1, %z0"}, |
6b0dd094 | 731 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 732 | 0x0eb80a40, 0x0fbf0f50, "vcvt%c.f32.%7?su32\t%y1, %y0"}, |
6b0dd094 | 733 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 734 | 0x0eb80b40, 0x0fbf0f50, "vcvt%c.f64.%7?su32\t%z1, %y0"}, |
6b0dd094 | 735 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 736 | 0x0eb40a40, 0x0fbf0f50, "vcmp%7'e%c.f32\t%y1, %y0"}, |
6b0dd094 | 737 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 738 | 0x0eb40b40, 0x0fbf0f50, "vcmp%7'e%c.f64\t%z1, %z0"}, |
6b0dd094 | 739 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD), |
823d2571 | 740 | 0x0eba0a40, 0x0fbe0f50, "vcvt%c.f32.%16?us%7?31%7?26\t%y1, %y1, #%5,0-3k"}, |
6b0dd094 | 741 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V3), |
823d2571 | 742 | 0x0eba0b40, 0x0fbe0f50, "vcvt%c.f64.%16?us%7?31%7?26\t%z1, %z1, #%5,0-3k"}, |
6b0dd094 | 743 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 744 | 0x0ebc0a40, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f32\t%y1, %y0"}, |
6b0dd094 | 745 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 746 | 0x0ebc0b40, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f64\t%y1, %z0"}, |
6b0dd094 | 747 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD), |
823d2571 | 748 | 0x0ebe0a40, 0x0fbe0f50, "vcvt%c.%16?us%7?31%7?26.f32\t%y1, %y1, #%5,0-3k"}, |
6b0dd094 | 749 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V3), |
823d2571 | 750 | 0x0ebe0b40, 0x0fbe0f50, "vcvt%c.%16?us%7?31%7?26.f64\t%z1, %z1, #%5,0-3k"}, |
6b0dd094 | 751 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 752 | 0x0c500b10, 0x0fb00ff0, "vmov%c\t%12-15r, %16-19r, %z0"}, |
6b0dd094 | 753 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V3xD), |
6f1c2142 | 754 | 0x0eb00a00, 0x0fb00ff0, "vmov%c.f32\t%y1, #%0-3,16-19E"}, |
6b0dd094 | 755 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V3), |
6f1c2142 | 756 | 0x0eb00b00, 0x0fb00ff0, "vmov%c.f64\t%z1, #%0-3,16-19E"}, |
6b0dd094 | 757 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V2), |
823d2571 | 758 | 0x0c400a10, 0x0ff00fd0, "vmov%c\t%y4, %12-15r, %16-19r"}, |
6b0dd094 | 759 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V2), |
823d2571 | 760 | 0x0c400b10, 0x0ff00fd0, "vmov%c\t%z0, %12-15r, %16-19r"}, |
6b0dd094 | 761 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V2), |
823d2571 | 762 | 0x0c500a10, 0x0ff00fd0, "vmov%c\t%12-15r, %16-19r, %y4"}, |
6b0dd094 | 763 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 764 | 0x0e000a00, 0x0fb00f50, "vmla%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 765 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 766 | 0x0e000a40, 0x0fb00f50, "vmls%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 767 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 768 | 0x0e000b00, 0x0fb00f50, "vmla%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 769 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 770 | 0x0e000b40, 0x0fb00f50, "vmls%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 771 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 772 | 0x0e100a00, 0x0fb00f50, "vnmls%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 773 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 774 | 0x0e100a40, 0x0fb00f50, "vnmla%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 775 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 776 | 0x0e100b00, 0x0fb00f50, "vnmls%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 777 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 778 | 0x0e100b40, 0x0fb00f50, "vnmla%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 779 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 780 | 0x0e200a00, 0x0fb00f50, "vmul%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 781 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 782 | 0x0e200a40, 0x0fb00f50, "vnmul%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 783 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 784 | 0x0e200b00, 0x0fb00f50, "vmul%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 785 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 786 | 0x0e200b40, 0x0fb00f50, "vnmul%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 787 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 788 | 0x0e300a00, 0x0fb00f50, "vadd%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 789 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 790 | 0x0e300a40, 0x0fb00f50, "vsub%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 791 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 792 | 0x0e300b00, 0x0fb00f50, "vadd%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 793 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 794 | 0x0e300b40, 0x0fb00f50, "vsub%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 795 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1xD), |
823d2571 | 796 | 0x0e800a00, 0x0fb00f50, "vdiv%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 797 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_V1), |
823d2571 | 798 | 0x0e800b00, 0x0fb00f50, "vdiv%c.f64\t%z1, %z2, %z0"}, |
2fbad815 RE |
799 | |
800 | /* Cirrus coprocessor instructions. */ | |
6b0dd094 | 801 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 802 | 0x0d100400, 0x0f500f00, "cfldrs%c\tmvf%12-15d, %A"}, |
6b0dd094 | 803 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 804 | 0x0c100400, 0x0f500f00, "cfldrs%c\tmvf%12-15d, %A"}, |
6b0dd094 | 805 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 806 | 0x0d500400, 0x0f500f00, "cfldrd%c\tmvd%12-15d, %A"}, |
6b0dd094 | 807 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 808 | 0x0c500400, 0x0f500f00, "cfldrd%c\tmvd%12-15d, %A"}, |
6b0dd094 | 809 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 810 | 0x0d100500, 0x0f500f00, "cfldr32%c\tmvfx%12-15d, %A"}, |
6b0dd094 | 811 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 812 | 0x0c100500, 0x0f500f00, "cfldr32%c\tmvfx%12-15d, %A"}, |
6b0dd094 | 813 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 814 | 0x0d500500, 0x0f500f00, "cfldr64%c\tmvdx%12-15d, %A"}, |
6b0dd094 | 815 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 816 | 0x0c500500, 0x0f500f00, "cfldr64%c\tmvdx%12-15d, %A"}, |
6b0dd094 | 817 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 818 | 0x0d000400, 0x0f500f00, "cfstrs%c\tmvf%12-15d, %A"}, |
6b0dd094 | 819 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 820 | 0x0c000400, 0x0f500f00, "cfstrs%c\tmvf%12-15d, %A"}, |
6b0dd094 | 821 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 822 | 0x0d400400, 0x0f500f00, "cfstrd%c\tmvd%12-15d, %A"}, |
6b0dd094 | 823 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 824 | 0x0c400400, 0x0f500f00, "cfstrd%c\tmvd%12-15d, %A"}, |
6b0dd094 | 825 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 826 | 0x0d000500, 0x0f500f00, "cfstr32%c\tmvfx%12-15d, %A"}, |
6b0dd094 | 827 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 828 | 0x0c000500, 0x0f500f00, "cfstr32%c\tmvfx%12-15d, %A"}, |
6b0dd094 | 829 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 830 | 0x0d400500, 0x0f500f00, "cfstr64%c\tmvdx%12-15d, %A"}, |
6b0dd094 | 831 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 832 | 0x0c400500, 0x0f500f00, "cfstr64%c\tmvdx%12-15d, %A"}, |
6b0dd094 | 833 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 834 | 0x0e000450, 0x0ff00ff0, "cfmvsr%c\tmvf%16-19d, %12-15r"}, |
6b0dd094 | 835 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 836 | 0x0e100450, 0x0ff00ff0, "cfmvrs%c\t%12-15r, mvf%16-19d"}, |
6b0dd094 | 837 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 838 | 0x0e000410, 0x0ff00ff0, "cfmvdlr%c\tmvd%16-19d, %12-15r"}, |
6b0dd094 | 839 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 840 | 0x0e100410, 0x0ff00ff0, "cfmvrdl%c\t%12-15r, mvd%16-19d"}, |
6b0dd094 | 841 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 842 | 0x0e000430, 0x0ff00ff0, "cfmvdhr%c\tmvd%16-19d, %12-15r"}, |
6b0dd094 | 843 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 844 | 0x0e100430, 0x0ff00fff, "cfmvrdh%c\t%12-15r, mvd%16-19d"}, |
6b0dd094 | 845 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 846 | 0x0e000510, 0x0ff00fff, "cfmv64lr%c\tmvdx%16-19d, %12-15r"}, |
6b0dd094 | 847 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 848 | 0x0e100510, 0x0ff00fff, "cfmvr64l%c\t%12-15r, mvdx%16-19d"}, |
6b0dd094 | 849 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 850 | 0x0e000530, 0x0ff00fff, "cfmv64hr%c\tmvdx%16-19d, %12-15r"}, |
6b0dd094 | 851 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 852 | 0x0e100530, 0x0ff00fff, "cfmvr64h%c\t%12-15r, mvdx%16-19d"}, |
6b0dd094 | 853 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 854 | 0x0e200440, 0x0ff00fff, "cfmval32%c\tmvax%12-15d, mvfx%16-19d"}, |
6b0dd094 | 855 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 856 | 0x0e100440, 0x0ff00fff, "cfmv32al%c\tmvfx%12-15d, mvax%16-19d"}, |
6b0dd094 | 857 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 858 | 0x0e200460, 0x0ff00fff, "cfmvam32%c\tmvax%12-15d, mvfx%16-19d"}, |
6b0dd094 | 859 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 860 | 0x0e100460, 0x0ff00fff, "cfmv32am%c\tmvfx%12-15d, mvax%16-19d"}, |
6b0dd094 | 861 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 862 | 0x0e200480, 0x0ff00fff, "cfmvah32%c\tmvax%12-15d, mvfx%16-19d"}, |
6b0dd094 | 863 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 864 | 0x0e100480, 0x0ff00fff, "cfmv32ah%c\tmvfx%12-15d, mvax%16-19d"}, |
6b0dd094 | 865 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 866 | 0x0e2004a0, 0x0ff00fff, "cfmva32%c\tmvax%12-15d, mvfx%16-19d"}, |
6b0dd094 | 867 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 868 | 0x0e1004a0, 0x0ff00fff, "cfmv32a%c\tmvfx%12-15d, mvax%16-19d"}, |
6b0dd094 | 869 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 870 | 0x0e2004c0, 0x0ff00fff, "cfmva64%c\tmvax%12-15d, mvdx%16-19d"}, |
6b0dd094 | 871 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 872 | 0x0e1004c0, 0x0ff00fff, "cfmv64a%c\tmvdx%12-15d, mvax%16-19d"}, |
6b0dd094 | 873 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 874 | 0x0e2004e0, 0x0fff0fff, "cfmvsc32%c\tdspsc, mvdx%12-15d"}, |
6b0dd094 | 875 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 876 | 0x0e1004e0, 0x0fff0fff, "cfmv32sc%c\tmvdx%12-15d, dspsc"}, |
6b0dd094 | 877 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 878 | 0x0e000400, 0x0ff00fff, "cfcpys%c\tmvf%12-15d, mvf%16-19d"}, |
6b0dd094 | 879 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 880 | 0x0e000420, 0x0ff00fff, "cfcpyd%c\tmvd%12-15d, mvd%16-19d"}, |
6b0dd094 | 881 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 882 | 0x0e000460, 0x0ff00fff, "cfcvtsd%c\tmvd%12-15d, mvf%16-19d"}, |
6b0dd094 | 883 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 884 | 0x0e000440, 0x0ff00fff, "cfcvtds%c\tmvf%12-15d, mvd%16-19d"}, |
6b0dd094 | 885 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 886 | 0x0e000480, 0x0ff00fff, "cfcvt32s%c\tmvf%12-15d, mvfx%16-19d"}, |
6b0dd094 | 887 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 888 | 0x0e0004a0, 0x0ff00fff, "cfcvt32d%c\tmvd%12-15d, mvfx%16-19d"}, |
6b0dd094 | 889 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 890 | 0x0e0004c0, 0x0ff00fff, "cfcvt64s%c\tmvf%12-15d, mvdx%16-19d"}, |
6b0dd094 | 891 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 892 | 0x0e0004e0, 0x0ff00fff, "cfcvt64d%c\tmvd%12-15d, mvdx%16-19d"}, |
6b0dd094 | 893 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 894 | 0x0e100580, 0x0ff00fff, "cfcvts32%c\tmvfx%12-15d, mvf%16-19d"}, |
6b0dd094 | 895 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 896 | 0x0e1005a0, 0x0ff00fff, "cfcvtd32%c\tmvfx%12-15d, mvd%16-19d"}, |
6b0dd094 | 897 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 898 | 0x0e1005c0, 0x0ff00fff, "cftruncs32%c\tmvfx%12-15d, mvf%16-19d"}, |
6b0dd094 | 899 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 900 | 0x0e1005e0, 0x0ff00fff, "cftruncd32%c\tmvfx%12-15d, mvd%16-19d"}, |
6b0dd094 | 901 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 902 | 0x0e000550, 0x0ff00ff0, "cfrshl32%c\tmvfx%16-19d, mvfx%0-3d, %12-15r"}, |
6b0dd094 | 903 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 904 | 0x0e000570, 0x0ff00ff0, "cfrshl64%c\tmvdx%16-19d, mvdx%0-3d, %12-15r"}, |
6b0dd094 | 905 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 906 | 0x0e000500, 0x0ff00f10, "cfsh32%c\tmvfx%12-15d, mvfx%16-19d, #%I"}, |
6b0dd094 | 907 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 908 | 0x0e200500, 0x0ff00f10, "cfsh64%c\tmvdx%12-15d, mvdx%16-19d, #%I"}, |
6b0dd094 | 909 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 910 | 0x0e100490, 0x0ff00ff0, "cfcmps%c\t%12-15r, mvf%16-19d, mvf%0-3d"}, |
6b0dd094 | 911 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 912 | 0x0e1004b0, 0x0ff00ff0, "cfcmpd%c\t%12-15r, mvd%16-19d, mvd%0-3d"}, |
6b0dd094 | 913 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 914 | 0x0e100590, 0x0ff00ff0, "cfcmp32%c\t%12-15r, mvfx%16-19d, mvfx%0-3d"}, |
6b0dd094 | 915 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 916 | 0x0e1005b0, 0x0ff00ff0, "cfcmp64%c\t%12-15r, mvdx%16-19d, mvdx%0-3d"}, |
6b0dd094 | 917 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 918 | 0x0e300400, 0x0ff00fff, "cfabss%c\tmvf%12-15d, mvf%16-19d"}, |
6b0dd094 | 919 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 920 | 0x0e300420, 0x0ff00fff, "cfabsd%c\tmvd%12-15d, mvd%16-19d"}, |
6b0dd094 | 921 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 922 | 0x0e300440, 0x0ff00fff, "cfnegs%c\tmvf%12-15d, mvf%16-19d"}, |
6b0dd094 | 923 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 924 | 0x0e300460, 0x0ff00fff, "cfnegd%c\tmvd%12-15d, mvd%16-19d"}, |
6b0dd094 | 925 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 926 | 0x0e300480, 0x0ff00ff0, "cfadds%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"}, |
6b0dd094 | 927 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 928 | 0x0e3004a0, 0x0ff00ff0, "cfaddd%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"}, |
6b0dd094 | 929 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 930 | 0x0e3004c0, 0x0ff00ff0, "cfsubs%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"}, |
6b0dd094 | 931 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 932 | 0x0e3004e0, 0x0ff00ff0, "cfsubd%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"}, |
6b0dd094 | 933 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 934 | 0x0e100400, 0x0ff00ff0, "cfmuls%c\tmvf%12-15d, mvf%16-19d, mvf%0-3d"}, |
6b0dd094 | 935 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 936 | 0x0e100420, 0x0ff00ff0, "cfmuld%c\tmvd%12-15d, mvd%16-19d, mvd%0-3d"}, |
6b0dd094 | 937 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 938 | 0x0e300500, 0x0ff00fff, "cfabs32%c\tmvfx%12-15d, mvfx%16-19d"}, |
6b0dd094 | 939 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 940 | 0x0e300520, 0x0ff00fff, "cfabs64%c\tmvdx%12-15d, mvdx%16-19d"}, |
6b0dd094 | 941 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 942 | 0x0e300540, 0x0ff00fff, "cfneg32%c\tmvfx%12-15d, mvfx%16-19d"}, |
6b0dd094 | 943 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 944 | 0x0e300560, 0x0ff00fff, "cfneg64%c\tmvdx%12-15d, mvdx%16-19d"}, |
6b0dd094 | 945 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 946 | 0x0e300580, 0x0ff00ff0, "cfadd32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"}, |
6b0dd094 | 947 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 948 | 0x0e3005a0, 0x0ff00ff0, "cfadd64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"}, |
6b0dd094 | 949 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 950 | 0x0e3005c0, 0x0ff00ff0, "cfsub32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"}, |
6b0dd094 | 951 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 952 | 0x0e3005e0, 0x0ff00ff0, "cfsub64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"}, |
6b0dd094 | 953 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 954 | 0x0e100500, 0x0ff00ff0, "cfmul32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"}, |
6b0dd094 | 955 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 956 | 0x0e100520, 0x0ff00ff0, "cfmul64%c\tmvdx%12-15d, mvdx%16-19d, mvdx%0-3d"}, |
6b0dd094 | 957 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 958 | 0x0e100540, 0x0ff00ff0, "cfmac32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"}, |
6b0dd094 | 959 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 | 960 | 0x0e100560, 0x0ff00ff0, "cfmsc32%c\tmvfx%12-15d, mvfx%16-19d, mvfx%0-3d"}, |
6b0dd094 | 961 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 TG |
962 | 0x0e000600, 0x0ff00f10, |
963 | "cfmadd32%c\tmvax%5-7d, mvfx%12-15d, mvfx%16-19d, mvfx%0-3d"}, | |
6b0dd094 | 964 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 TG |
965 | 0x0e100600, 0x0ff00f10, |
966 | "cfmsub32%c\tmvax%5-7d, mvfx%12-15d, mvfx%16-19d, mvfx%0-3d"}, | |
6b0dd094 | 967 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 TG |
968 | 0x0e200600, 0x0ff00f10, |
969 | "cfmadda32%c\tmvax%5-7d, mvax%12-15d, mvfx%16-19d, mvfx%0-3d"}, | |
6b0dd094 | 970 | {ANY, ARM_FEATURE_COPROC (ARM_CEXT_MAVERICK), |
823d2571 TG |
971 | 0x0e300600, 0x0ff00f10, |
972 | "cfmsuba32%c\tmvax%5-7d, mvax%12-15d, mvfx%16-19d, mvfx%0-3d"}, | |
2fbad815 | 973 | |
62f3b8c8 | 974 | /* VFP Fused multiply add instructions. */ |
6b0dd094 | 975 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA), |
823d2571 | 976 | 0x0ea00a00, 0x0fb00f50, "vfma%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 977 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA), |
823d2571 | 978 | 0x0ea00b00, 0x0fb00f50, "vfma%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 979 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA), |
823d2571 | 980 | 0x0ea00a40, 0x0fb00f50, "vfms%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 981 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA), |
823d2571 | 982 | 0x0ea00b40, 0x0fb00f50, "vfms%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 983 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA), |
823d2571 | 984 | 0x0e900a40, 0x0fb00f50, "vfnma%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 985 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA), |
823d2571 | 986 | 0x0e900b40, 0x0fb00f50, "vfnma%c.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 987 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA), |
823d2571 | 988 | 0x0e900a00, 0x0fb00f50, "vfnms%c.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 989 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_FMA), |
823d2571 | 990 | 0x0e900b00, 0x0fb00f50, "vfnms%c.f64\t%z1, %z2, %z0"}, |
62f3b8c8 | 991 | |
33399f07 | 992 | /* FP v5. */ |
6b0dd094 | 993 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
3e309328 | 994 | 0xfe000a00, 0xff800f50, "vsel%20-21c%u.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 995 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
3e309328 | 996 | 0xfe000b00, 0xff800f50, "vsel%20-21c%u.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 997 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
3e309328 | 998 | 0xfe800a00, 0xffb00f50, "vmaxnm%u.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 999 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
3e309328 | 1000 | 0xfe800b00, 0xffb00f50, "vmaxnm%u.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 1001 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
3e309328 | 1002 | 0xfe800a40, 0xffb00f50, "vminnm%u.f32\t%y1, %y2, %y0"}, |
6b0dd094 | 1003 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
3e309328 | 1004 | 0xfe800b40, 0xffb00f50, "vminnm%u.f64\t%z1, %z2, %z0"}, |
6b0dd094 | 1005 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
823d2571 | 1006 | 0xfebc0a40, 0xffbc0f50, "vcvt%16-17?mpna%u.%7?su32.f32\t%y1, %y0"}, |
6b0dd094 | 1007 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
823d2571 | 1008 | 0xfebc0b40, 0xffbc0f50, "vcvt%16-17?mpna%u.%7?su32.f64\t%y1, %z0"}, |
6b0dd094 | 1009 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
823d2571 | 1010 | 0x0eb60a40, 0x0fbe0f50, "vrint%7,16??xzr%c.f32\t%y1, %y0"}, |
6b0dd094 | 1011 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
823d2571 | 1012 | 0x0eb60b40, 0x0fbe0f50, "vrint%7,16??xzr%c.f64\t%z1, %z0"}, |
6b0dd094 | 1013 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
3e309328 | 1014 | 0xfeb80a40, 0xffbc0fd0, "vrint%16-17?mpna%u.f32\t%y1, %y0"}, |
6b0dd094 | 1015 | {ANY, ARM_FEATURE_COPROC (FPU_VFP_EXT_ARMV8), |
3e309328 | 1016 | 0xfeb80b40, 0xffbc0fd0, "vrint%16-17?mpna%u.f64\t%z1, %z0"}, |
33399f07 | 1017 | |
05413229 | 1018 | /* Generic coprocessor instructions. */ |
6b0dd094 AV |
1019 | {ANY, ARM_FEATURE_CORE_LOW (0), SENTINEL_GENERIC_START, 0, "" }, |
1020 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V5E), | |
823d2571 | 1021 | 0x0c400000, 0x0ff00000, "mcrr%c\t%8-11d, %4-7d, %12-15R, %16-19r, cr%0-3d"}, |
6b0dd094 | 1022 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V5E), |
823d2571 TG |
1023 | 0x0c500000, 0x0ff00000, |
1024 | "mrrc%c\t%8-11d, %4-7d, %12-15Ru, %16-19Ru, cr%0-3d"}, | |
6b0dd094 | 1025 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V2), |
823d2571 TG |
1026 | 0x0e000000, 0x0f000010, |
1027 | "cdp%c\t%8-11d, %20-23d, cr%12-15d, cr%16-19d, cr%0-3d, {%5-7d}"}, | |
6b0dd094 | 1028 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V2), |
823d2571 TG |
1029 | 0x0e10f010, 0x0f10f010, |
1030 | "mrc%c\t%8-11d, %21-23d, APSR_nzcv, cr%16-19d, cr%0-3d, {%5-7d}"}, | |
6b0dd094 | 1031 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V2), |
823d2571 TG |
1032 | 0x0e100010, 0x0f100010, |
1033 | "mrc%c\t%8-11d, %21-23d, %12-15r, cr%16-19d, cr%0-3d, {%5-7d}"}, | |
6b0dd094 | 1034 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V2), |
823d2571 TG |
1035 | 0x0e000010, 0x0f100010, |
1036 | "mcr%c\t%8-11d, %21-23d, %12-15R, cr%16-19d, cr%0-3d, {%5-7d}"}, | |
6b0dd094 | 1037 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V2), |
823d2571 | 1038 | 0x0c000000, 0x0e100000, "stc%22'l%c\t%8-11d, cr%12-15d, %A"}, |
6b0dd094 | 1039 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V2), |
823d2571 | 1040 | 0x0c100000, 0x0e100000, "ldc%22'l%c\t%8-11d, cr%12-15d, %A"}, |
2fbad815 | 1041 | |
05413229 | 1042 | /* V6 coprocessor instructions. */ |
6b0dd094 | 1043 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V6), |
823d2571 TG |
1044 | 0xfc500000, 0xfff00000, |
1045 | "mrrc2%c\t%8-11d, %4-7d, %12-15Ru, %16-19Ru, cr%0-3d"}, | |
6b0dd094 | 1046 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V6), |
823d2571 TG |
1047 | 0xfc400000, 0xfff00000, |
1048 | "mcrr2%c\t%8-11d, %4-7d, %12-15R, %16-19R, cr%0-3d"}, | |
8f06b2d8 | 1049 | |
c28eeff2 | 1050 | /* ARMv8.3 AdvSIMD instructions in the space of coprocessor 8. */ |
6b0dd094 | 1051 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c28eeff2 | 1052 | 0xfc800800, 0xfeb00f10, "vcadd%c.f16\t%12-15,22V, %16-19,7V, %0-3,5V, #%24?29%24'70"}, |
6b0dd094 | 1053 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c28eeff2 | 1054 | 0xfc900800, 0xfeb00f10, "vcadd%c.f32\t%12-15,22V, %16-19,7V, %0-3,5V, #%24?29%24'70"}, |
6b0dd094 | 1055 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c28eeff2 | 1056 | 0xfc200800, 0xff300f10, "vcmla%c.f16\t%12-15,22V, %16-19,7V, %0-3,5V, #%23'90"}, |
6b0dd094 | 1057 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c28eeff2 | 1058 | 0xfd200800, 0xff300f10, "vcmla%c.f16\t%12-15,22V, %16-19,7V, %0-3,5V, #%23?21%23?780"}, |
6b0dd094 | 1059 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c28eeff2 | 1060 | 0xfc300800, 0xff300f10, "vcmla%c.f32\t%12-15,22V, %16-19,7V, %0-3,5V, #%23'90"}, |
6b0dd094 | 1061 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c28eeff2 | 1062 | 0xfd300800, 0xff300f10, "vcmla%c.f32\t%12-15,22V, %16-19,7V, %0-3,5V, #%23?21%23?780"}, |
6b0dd094 | 1063 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c13a63b0 | 1064 | 0xfe000800, 0xffa00f10, "vcmla%c.f16\t%12-15,22V, %16-19,7V, %0-3D[%5?10], #%20'90"}, |
6b0dd094 | 1065 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c13a63b0 | 1066 | 0xfe200800, 0xffa00f10, "vcmla%c.f16\t%12-15,22V, %16-19,7V, %0-3D[%5?10], #%20?21%20?780"}, |
6b0dd094 | 1067 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c13a63b0 | 1068 | 0xfe800800, 0xffa00f10, "vcmla%c.f32\t%12-15,22V, %16-19,7V, %0-3,5D[0], #%20'90"}, |
6b0dd094 | 1069 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
c13a63b0 | 1070 | 0xfea00800, 0xffa00f10, "vcmla%c.f32\t%12-15,22V, %16-19,7V, %0-3,5D[0], #%20?21%20?780"}, |
c28eeff2 | 1071 | |
c604a79a | 1072 | /* Dot Product instructions in the space of coprocessor 13. */ |
6b0dd094 | 1073 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_DOTPROD), |
c604a79a | 1074 | 0xfc200d00, 0xffb00f00, "v%4?usdot.%4?us8\t%12-15,22V, %16-19,7V, %0-3,5V"}, |
6b0dd094 | 1075 | {ANY, ARM_FEATURE_COPROC (FPU_NEON_EXT_DOTPROD), |
c604a79a JW |
1076 | 0xfe000d00, 0xff000f00, "v%4?usdot.%4?us8\t%12-15,22V, %16-19,7V, %0-3D[%5?10]"}, |
1077 | ||
dec41383 | 1078 | /* ARMv8.2 FMAC Long instructions in the space of coprocessor 8. */ |
6b0dd094 | 1079 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST | ARM_EXT2_V8_2A), |
dec41383 | 1080 | 0xfc200810, 0xffb00f50, "vfmal.f16\t%12-15,22D, s%7,16-19d, s%5,0-3d"}, |
6b0dd094 | 1081 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST | ARM_EXT2_V8_2A), |
dec41383 | 1082 | 0xfca00810, 0xffb00f50, "vfmsl.f16\t%12-15,22D, s%7,16-19d, s%5,0-3d"}, |
6b0dd094 | 1083 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST | ARM_EXT2_V8_2A), |
dec41383 | 1084 | 0xfc200850, 0xffb00f50, "vfmal.f16\t%12-15,22Q, d%16-19,7d, d%0-3,5d"}, |
6b0dd094 | 1085 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST | ARM_EXT2_V8_2A), |
dec41383 | 1086 | 0xfca00850, 0xffb00f50, "vfmsl.f16\t%12-15,22Q, d%16-19,7d, d%0-3,5d"}, |
6b0dd094 | 1087 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST | ARM_EXT2_V8_2A), |
dec41383 | 1088 | 0xfe000810, 0xffb00f50, "vfmal.f16\t%12-15,22D, s%7,16-19d, s%5,0-2d[%3d]"}, |
6b0dd094 | 1089 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST | ARM_EXT2_V8_2A), |
dec41383 | 1090 | 0xfe100810, 0xffb00f50, "vfmsl.f16\t%12-15,22D, s%7,16-19d, s%5,0-2d[%3d]"}, |
6b0dd094 | 1091 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST | ARM_EXT2_V8_2A), |
dec41383 | 1092 | 0xfe000850, 0xffb00f50, "vfmal.f16\t%12-15,22Q, d%16-19,7d, d%0-2d[%3,5d]"}, |
6b0dd094 | 1093 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST | ARM_EXT2_V8_2A), |
dec41383 JW |
1094 | 0xfe100850, 0xffb00f50, "vfmsl.f16\t%12-15,22Q, d%16-19,7d, d%0-2d[%3,5d]"}, |
1095 | ||
05413229 | 1096 | /* V5 coprocessor instructions. */ |
6b0dd094 | 1097 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V5), |
823d2571 | 1098 | 0xfc100000, 0xfe100000, "ldc2%22'l%c\t%8-11d, cr%12-15d, %A"}, |
6b0dd094 | 1099 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V5), |
823d2571 | 1100 | 0xfc000000, 0xfe100000, "stc2%22'l%c\t%8-11d, cr%12-15d, %A"}, |
6b0dd094 | 1101 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V5), |
823d2571 TG |
1102 | 0xfe000000, 0xff000010, |
1103 | "cdp2%c\t%8-11d, %20-23d, cr%12-15d, cr%16-19d, cr%0-3d, {%5-7d}"}, | |
6b0dd094 | 1104 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V5), |
823d2571 TG |
1105 | 0xfe000010, 0xff100010, |
1106 | "mcr2%c\t%8-11d, %21-23d, %12-15R, cr%16-19d, cr%0-3d, {%5-7d}"}, | |
6b0dd094 | 1107 | {ANY, ARM_FEATURE_CORE_LOW (ARM_EXT_V5), |
823d2571 TG |
1108 | 0xfe100010, 0xff100010, |
1109 | "mrc2%c\t%8-11d, %21-23d, %12-15r, cr%16-19d, cr%0-3d, {%5-7d}"}, | |
1110 | ||
b0c11777 RL |
1111 | /* ARMv8.2 half-precision Floating point coprocessor 9 (VFP) instructions. |
1112 | cp_num: bit <11:8> == 0b1001. | |
1113 | cond: bit <31:28> == 0b1110, otherwise, it's UNPREDICTABLE. */ | |
6b0dd094 | 1114 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1115 | 0x0eb009c0, 0x0fbf0fd0, "vabs%c.f16\t%y1, %y0"}, |
6b0dd094 | 1116 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1117 | 0x0e300900, 0x0fb00f50, "vadd%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1118 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1119 | 0x0eb40940, 0x0fbf0f50, "vcmp%7'e%c.f16\t%y1, %y0"}, |
6b0dd094 | 1120 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1121 | 0x0eb50940, 0x0fbf0f70, "vcmp%7'e%c.f16\t%y1, #0.0"}, |
6b0dd094 | 1122 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1123 | 0x0eba09c0, 0x0fbe0fd0, "vcvt%c.f16.%16?us%7?31%7?26\t%y1, %y1, #%5,0-3k"}, |
6b0dd094 | 1124 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1125 | 0x0ebe09c0, 0x0fbe0fd0, "vcvt%c.%16?us%7?31%7?26.f16\t%y1, %y1, #%5,0-3k"}, |
6b0dd094 | 1126 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1127 | 0x0ebc0940, 0x0fbe0f50, "vcvt%7`r%c.%16?su32.f16\t%y1, %y0"}, |
6b0dd094 | 1128 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1129 | 0x0eb80940, 0x0fbf0f50, "vcvt%c.f16.%7?su32\t%y1, %y0"}, |
6b0dd094 | 1130 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1131 | 0xfebc0940, 0xffbc0f50, "vcvt%16-17?mpna%u.%7?su32.f16\t%y1, %y0"}, |
6b0dd094 | 1132 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1133 | 0x0e800900, 0x0fb00f50, "vdiv%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1134 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1135 | 0x0ea00900, 0x0fb00f50, "vfma%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1136 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1137 | 0x0ea00940, 0x0fb00f50, "vfms%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1138 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1139 | 0x0e900940, 0x0fb00f50, "vfnma%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1140 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1141 | 0x0e900900, 0x0fb00f50, "vfnms%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1142 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1143 | 0xfeb00ac0, 0xffbf0fd0, "vins.f16\t%y1, %y0"}, |
6b0dd094 | 1144 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1145 | 0xfeb00a40, 0xffbf0fd0, "vmovx%c.f16\t%y1, %y0"}, |
6b0dd094 | 1146 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1147 | 0x0d100900, 0x0f300f00, "vldr%c.16\t%y1, %A"}, |
6b0dd094 | 1148 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1149 | 0x0d000900, 0x0f300f00, "vstr%c.16\t%y1, %A"}, |
6b0dd094 | 1150 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1151 | 0xfe800900, 0xffb00f50, "vmaxnm%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1152 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1153 | 0xfe800940, 0xffb00f50, "vminnm%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1154 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1155 | 0x0e000900, 0x0fb00f50, "vmla%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1156 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1157 | 0x0e000940, 0x0fb00f50, "vmls%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1158 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1159 | 0x0e100910, 0x0ff00f7f, "vmov%c.f16\t%12-15r, %y2"}, |
6b0dd094 | 1160 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1161 | 0x0e000910, 0x0ff00f7f, "vmov%c.f16\t%y2, %12-15r"}, |
6b0dd094 | 1162 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1163 | 0xeb00900, 0x0fb00ff0, "vmov%c.f16\t%y1, #%0-3,16-19E"}, |
6b0dd094 | 1164 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1165 | 0x0e200900, 0x0fb00f50, "vmul%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1166 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1167 | 0x0eb10940, 0x0fbf0fd0, "vneg%c.f16\t%y1, %y0"}, |
6b0dd094 | 1168 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1169 | 0x0e100940, 0x0fb00f50, "vnmla%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1170 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1171 | 0x0e100900, 0x0fb00f50, "vnmls%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1172 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1173 | 0x0e200940, 0x0fb00f50, "vnmul%c.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1174 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1175 | 0x0eb60940, 0x0fbe0f50, "vrint%7,16??xzr%c.f16\t%y1, %y0"}, |
6b0dd094 | 1176 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1177 | 0xfeb80940, 0xffbc0fd0, "vrint%16-17?mpna%u.f16\t%y1, %y0"}, |
6b0dd094 | 1178 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1179 | 0xfe000900, 0xff800f50, "vsel%20-21c%u.f16\t%y1, %y2, %y0"}, |
6b0dd094 | 1180 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 | 1181 | 0x0eb109c0, 0x0fbf0fd0, "vsqrt%c.f16\t%y1, %y0"}, |
6b0dd094 | 1182 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
b0c11777 RL |
1183 | 0x0e300940, 0x0fb00f50, "vsub%c.f16\t%y1, %y2, %y0"}, |
1184 | ||
49e8a725 | 1185 | /* ARMv8.3 javascript conversion instruction. */ |
6b0dd094 | 1186 | {ANY, ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_3A), |
49e8a725 SN |
1187 | 0x0eb90bc0, 0x0fbf0fd0, "vjcvt%c.s32.f64\t%y1, %z0"}, |
1188 | ||
6b0dd094 | 1189 | {ANY, ARM_FEATURE_CORE_LOW (0), 0, 0, 0} |
2fbad815 RE |
1190 | }; |
1191 | ||
16980d0b JB |
1192 | /* Neon opcode table: This does not encode the top byte -- that is |
1193 | checked by the print_insn_neon routine, as it depends on whether we are | |
1194 | doing thumb32 or arm32 disassembly. */ | |
1195 | ||
1196 | /* print_insn_neon recognizes the following format control codes: | |
1197 | ||
1198 | %% % | |
1199 | ||
c22aaad1 | 1200 | %c print condition code |
e2efe87d MGD |
1201 | %u print condition code (unconditional in ARM mode, |
1202 | UNPREDICTABLE if not AL in Thumb) | |
16980d0b JB |
1203 | %A print v{st,ld}[1234] operands |
1204 | %B print v{st,ld}[1234] any one operands | |
1205 | %C print v{st,ld}[1234] single->all operands | |
1206 | %D print scalar | |
1207 | %E print vmov, vmvn, vorr, vbic encoded constant | |
1208 | %F print vtbl,vtbx register list | |
1209 | ||
1210 | %<bitfield>r print as an ARM register | |
1211 | %<bitfield>d print the bitfield in decimal | |
1212 | %<bitfield>e print the 2^N - bitfield in decimal | |
1213 | %<bitfield>D print as a NEON D register | |
1214 | %<bitfield>Q print as a NEON Q register | |
1215 | %<bitfield>R print as a NEON D or Q register | |
1216 | %<bitfield>Sn print byte scaled width limited by n | |
1217 | %<bitfield>Tn print short scaled width limited by n | |
1218 | %<bitfield>Un print long scaled width limited by n | |
43e65147 | 1219 | |
16980d0b JB |
1220 | %<bitfield>'c print specified char iff bitfield is all ones |
1221 | %<bitfield>`c print specified char iff bitfield is all zeroes | |
fe56b6ce | 1222 | %<bitfield>?ab... select from array of values in big endian order. */ |
16980d0b JB |
1223 | |
1224 | static const struct opcode32 neon_opcodes[] = | |
1225 | { | |
fe56b6ce | 1226 | /* Extract. */ |
823d2571 TG |
1227 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1228 | 0xf2b00840, 0xffb00850, | |
1229 | "vext%c.8\t%12-15,22R, %16-19,7R, %0-3,5R, #%8-11d"}, | |
1230 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1231 | 0xf2b00000, 0xffb00810, | |
1232 | "vext%c.8\t%12-15,22R, %16-19,7R, %0-3,5R, #%8-11d"}, | |
16980d0b | 1233 | |
9743db03 AV |
1234 | /* Data transfer between ARM and NEON registers. */ |
1235 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1236 | 0x0e800b10, 0x1ff00f70, "vdup%c.32\t%16-19,7D, %12-15r"}, | |
1237 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1238 | 0x0e800b30, 0x1ff00f70, "vdup%c.16\t%16-19,7D, %12-15r"}, | |
1239 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1240 | 0x0ea00b10, 0x1ff00f70, "vdup%c.32\t%16-19,7Q, %12-15r"}, | |
1241 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1242 | 0x0ea00b30, 0x1ff00f70, "vdup%c.16\t%16-19,7Q, %12-15r"}, | |
1243 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1244 | 0x0ec00b10, 0x1ff00f70, "vdup%c.8\t%16-19,7D, %12-15r"}, | |
1245 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1246 | 0x0ee00b10, 0x1ff00f70, "vdup%c.8\t%16-19,7Q, %12-15r"}, | |
1247 | ||
fe56b6ce | 1248 | /* Move data element to all lanes. */ |
823d2571 TG |
1249 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1250 | 0xf3b40c00, 0xffb70f90, "vdup%c.32\t%12-15,22R, %0-3,5D[%19d]"}, | |
1251 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1252 | 0xf3b20c00, 0xffb30f90, "vdup%c.16\t%12-15,22R, %0-3,5D[%18-19d]"}, | |
1253 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1254 | 0xf3b10c00, 0xffb10f90, "vdup%c.8\t%12-15,22R, %0-3,5D[%17-19d]"}, | |
16980d0b | 1255 | |
fe56b6ce | 1256 | /* Table lookup. */ |
823d2571 TG |
1257 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1258 | 0xf3b00800, 0xffb00c50, "vtbl%c.8\t%12-15,22D, %F, %0-3,5D"}, | |
1259 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1260 | 0xf3b00840, 0xffb00c50, "vtbx%c.8\t%12-15,22D, %F, %0-3,5D"}, | |
1261 | ||
8e79c3df | 1262 | /* Half-precision conversions. */ |
823d2571 TG |
1263 | {ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16), |
1264 | 0xf3b60600, 0xffbf0fd0, "vcvt%c.f16.f32\t%12-15,22D, %0-3,5Q"}, | |
1265 | {ARM_FEATURE_COPROC (FPU_VFP_EXT_FP16), | |
1266 | 0xf3b60700, 0xffbf0fd0, "vcvt%c.f32.f16\t%12-15,22Q, %0-3,5D"}, | |
62f3b8c8 PB |
1267 | |
1268 | /* NEON fused multiply add instructions. */ | |
823d2571 | 1269 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_FMA), |
cc933301 JW |
1270 | 0xf2000c10, 0xffb00f10, "vfma%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1271 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1272 | 0xf2100c10, 0xffb00f10, "vfma%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1273 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_FMA), |
cc933301 JW |
1274 | 0xf2200c10, 0xffb00f10, "vfms%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1275 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1276 | 0xf2300c10, 0xffb00f10, "vfms%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
8e79c3df | 1277 | |
fe56b6ce | 1278 | /* Two registers, miscellaneous. */ |
823d2571 TG |
1279 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8), |
1280 | 0xf3ba0400, 0xffbf0c10, "vrint%7-9?p?m?zaxn%u.f32\t%12-15,22R, %0-3,5R"}, | |
cc933301 JW |
1281 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
1282 | 0xf3b60400, 0xffbf0c10, "vrint%7-9?p?m?zaxn%u.f16\t%12-15,22R, %0-3,5R"}, | |
823d2571 TG |
1283 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8), |
1284 | 0xf3bb0000, 0xffbf0c10, "vcvt%8-9?mpna%u.%7?us32.f32\t%12-15,22R, %0-3,5R"}, | |
cc933301 JW |
1285 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
1286 | 0xf3b70000, 0xffbf0c10, "vcvt%8-9?mpna%u.%7?us16.f16\t%12-15,22R, %0-3,5R"}, | |
823d2571 TG |
1287 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), |
1288 | 0xf3b00300, 0xffbf0fd0, "aese%u.8\t%12-15,22Q, %0-3,5Q"}, | |
1289 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1290 | 0xf3b00340, 0xffbf0fd0, "aesd%u.8\t%12-15,22Q, %0-3,5Q"}, | |
1291 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1292 | 0xf3b00380, 0xffbf0fd0, "aesmc%u.8\t%12-15,22Q, %0-3,5Q"}, | |
1293 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1294 | 0xf3b003c0, 0xffbf0fd0, "aesimc%u.8\t%12-15,22Q, %0-3,5Q"}, | |
1295 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1296 | 0xf3b902c0, 0xffbf0fd0, "sha1h%u.32\t%12-15,22Q, %0-3,5Q"}, | |
1297 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1298 | 0xf3ba0380, 0xffbf0fd0, "sha1su1%u.32\t%12-15,22Q, %0-3,5Q"}, | |
1299 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1300 | 0xf3ba03c0, 0xffbf0fd0, "sha256su0%u.32\t%12-15,22Q, %0-3,5Q"}, | |
1301 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1302 | 0xf2880a10, 0xfebf0fd0, "vmovl%c.%24?us8\t%12-15,22Q, %0-3,5D"}, | |
1303 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1304 | 0xf2900a10, 0xfebf0fd0, "vmovl%c.%24?us16\t%12-15,22Q, %0-3,5D"}, | |
1305 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1306 | 0xf2a00a10, 0xfebf0fd0, "vmovl%c.%24?us32\t%12-15,22Q, %0-3,5D"}, | |
1307 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1308 | 0xf3b00500, 0xffbf0f90, "vcnt%c.8\t%12-15,22R, %0-3,5R"}, | |
1309 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1310 | 0xf3b00580, 0xffbf0f90, "vmvn%c\t%12-15,22R, %0-3,5R"}, | |
1311 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1312 | 0xf3b20000, 0xffbf0f90, "vswp%c\t%12-15,22R, %0-3,5R"}, | |
1313 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1314 | 0xf3b20200, 0xffb30fd0, "vmovn%c.i%18-19T2\t%12-15,22D, %0-3,5Q"}, | |
1315 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1316 | 0xf3b20240, 0xffb30fd0, "vqmovun%c.s%18-19T2\t%12-15,22D, %0-3,5Q"}, | |
1317 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1318 | 0xf3b20280, 0xffb30fd0, "vqmovn%c.s%18-19T2\t%12-15,22D, %0-3,5Q"}, | |
1319 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1320 | 0xf3b202c0, 0xffb30fd0, "vqmovn%c.u%18-19T2\t%12-15,22D, %0-3,5Q"}, | |
1321 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1322 | 0xf3b20300, 0xffb30fd0, | |
1323 | "vshll%c.i%18-19S2\t%12-15,22Q, %0-3,5D, #%18-19S2"}, | |
1324 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1325 | 0xf3bb0400, 0xffbf0e90, "vrecpe%c.%8?fu%18-19S2\t%12-15,22R, %0-3,5R"}, | |
cc933301 JW |
1326 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
1327 | 0xf3b70400, 0xffbf0e90, "vrecpe%c.%8?fu16\t%12-15,22R, %0-3,5R"}, | |
823d2571 TG |
1328 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1329 | 0xf3bb0480, 0xffbf0e90, "vrsqrte%c.%8?fu%18-19S2\t%12-15,22R, %0-3,5R"}, | |
cc933301 JW |
1330 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
1331 | 0xf3b70480, 0xffbf0e90, "vrsqrte%c.%8?fu16\t%12-15,22R, %0-3,5R"}, | |
823d2571 TG |
1332 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1333 | 0xf3b00000, 0xffb30f90, "vrev64%c.%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1334 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1335 | 0xf3b00080, 0xffb30f90, "vrev32%c.%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1336 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1337 | 0xf3b00100, 0xffb30f90, "vrev16%c.%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1338 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1339 | 0xf3b00400, 0xffb30f90, "vcls%c.s%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1340 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1341 | 0xf3b00480, 0xffb30f90, "vclz%c.i%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1342 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1343 | 0xf3b00700, 0xffb30f90, "vqabs%c.s%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1344 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1345 | 0xf3b00780, 0xffb30f90, "vqneg%c.s%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1346 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1347 | 0xf3b20080, 0xffb30f90, "vtrn%c.%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1348 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1349 | 0xf3b20100, 0xffb30f90, "vuzp%c.%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1350 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1351 | 0xf3b20180, 0xffb30f90, "vzip%c.%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1352 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1353 | 0xf3b10000, 0xffb30b90, "vcgt%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"}, | |
1354 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1355 | 0xf3b10080, 0xffb30b90, "vcge%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"}, | |
1356 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1357 | 0xf3b10100, 0xffb30b90, "vceq%c.%10?fi%18-19S2\t%12-15,22R, %0-3,5R, #0"}, | |
1358 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1359 | 0xf3b10180, 0xffb30b90, "vcle%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"}, | |
1360 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1361 | 0xf3b10200, 0xffb30b90, "vclt%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R, #0"}, | |
1362 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1363 | 0xf3b10300, 0xffb30b90, "vabs%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1364 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1365 | 0xf3b10380, 0xffb30b90, "vneg%c.%10?fs%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1366 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1367 | 0xf3b00200, 0xffb30f10, "vpaddl%c.%7?us%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1368 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1369 | 0xf3b00600, 0xffb30f10, "vpadal%c.%7?us%18-19S2\t%12-15,22R, %0-3,5R"}, | |
1370 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
cc933301 | 1371 | 0xf3bb0600, 0xffbf0e10, |
823d2571 | 1372 | "vcvt%c.%7-8?usff%18-19Sa.%7-8?ffus%18-19Sa\t%12-15,22R, %0-3,5R"}, |
cc933301 JW |
1373 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
1374 | 0xf3b70600, 0xffbf0e10, | |
1375 | "vcvt%c.%7-8?usff16.%7-8?ffus16\t%12-15,22R, %0-3,5R"}, | |
16980d0b | 1376 | |
fe56b6ce | 1377 | /* Three registers of the same length. */ |
823d2571 TG |
1378 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), |
1379 | 0xf2000c40, 0xffb00f50, "sha1c%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"}, | |
1380 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1381 | 0xf2100c40, 0xffb00f50, "sha1p%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"}, | |
1382 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1383 | 0xf2200c40, 0xffb00f50, "sha1m%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"}, | |
1384 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1385 | 0xf2300c40, 0xffb00f50, "sha1su0%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"}, | |
1386 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1387 | 0xf3000c40, 0xffb00f50, "sha256h%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"}, | |
1388 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1389 | 0xf3100c40, 0xffb00f50, "sha256h2%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"}, | |
1390 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), | |
1391 | 0xf3200c40, 0xffb00f50, "sha256su1%u.32\t%12-15,22Q, %16-19,7Q, %0-3,5Q"}, | |
1392 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8), | |
cc933301 JW |
1393 | 0xf3000f10, 0xffb00f10, "vmaxnm%u.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1394 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1395 | 0xf3100f10, 0xffb00f10, "vmaxnm%u.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1396 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_ARMV8), |
cc933301 JW |
1397 | 0xf3200f10, 0xffb00f10, "vminnm%u.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1398 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1399 | 0xf3300f10, 0xffb00f10, "vminnm%u.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 TG |
1400 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1401 | 0xf2000110, 0xffb00f10, "vand%c\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1402 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1403 | 0xf2100110, 0xffb00f10, "vbic%c\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1404 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1405 | 0xf2200110, 0xffb00f10, "vorr%c\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1406 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1407 | 0xf2300110, 0xffb00f10, "vorn%c\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1408 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1409 | 0xf3000110, 0xffb00f10, "veor%c\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1410 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1411 | 0xf3100110, 0xffb00f10, "vbsl%c\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1412 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1413 | 0xf3200110, 0xffb00f10, "vbit%c\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1414 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1415 | 0xf3300110, 0xffb00f10, "vbif%c\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1416 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
cc933301 JW |
1417 | 0xf2000d00, 0xffb00f10, "vadd%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1418 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1419 | 0xf2100d00, 0xffb00f10, "vadd%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1420 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1421 | 0xf2000d10, 0xffb00f10, "vmla%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1422 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1423 | 0xf2100d10, 0xffb00f10, "vmla%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1424 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1425 | 0xf2000e00, 0xffb00f10, "vceq%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1426 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1427 | 0xf2100e00, 0xffb00f10, "vceq%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1428 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1429 | 0xf2000f00, 0xffb00f10, "vmax%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1430 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1431 | 0xf2100f00, 0xffb00f10, "vmax%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1432 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1433 | 0xf2000f10, 0xffb00f10, "vrecps%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1434 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1435 | 0xf2100f10, 0xffb00f10, "vrecps%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1436 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1437 | 0xf2200d00, 0xffb00f10, "vsub%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1438 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1439 | 0xf2300d00, 0xffb00f10, "vsub%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1440 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1441 | 0xf2200d10, 0xffb00f10, "vmls%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1442 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1443 | 0xf2300d10, 0xffb00f10, "vmls%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1444 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1445 | 0xf2200f00, 0xffb00f10, "vmin%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1446 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1447 | 0xf2300f00, 0xffb00f10, "vmin%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1448 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1449 | 0xf2200f10, 0xffb00f10, "vrsqrts%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1450 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1451 | 0xf2300f10, 0xffb00f10, "vrsqrts%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1452 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1453 | 0xf3000d00, 0xffb00f10, "vpadd%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1454 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1455 | 0xf3100d00, 0xffb00f10, "vpadd%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1456 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1457 | 0xf3000d10, 0xffb00f10, "vmul%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1458 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1459 | 0xf3100d10, 0xffb00f10, "vmul%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1460 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1461 | 0xf3000e00, 0xffb00f10, "vcge%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1462 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1463 | 0xf3100e00, 0xffb00f10, "vcge%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1464 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1465 | 0xf3000e10, 0xffb00f10, "vacge%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1466 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1467 | 0xf3100e10, 0xffb00f10, "vacge%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1468 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1469 | 0xf3000f00, 0xffb00f10, "vpmax%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1470 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1471 | 0xf3100f00, 0xffb00f10, "vpmax%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1472 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1473 | 0xf3200d00, 0xffb00f10, "vabd%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1474 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1475 | 0xf3300d00, 0xffb00f10, "vabd%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1476 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1477 | 0xf3200e00, 0xffb00f10, "vcgt%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1478 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1479 | 0xf3300e00, 0xffb00f10, "vcgt%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1480 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1481 | 0xf3200e10, 0xffb00f10, "vacgt%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1482 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1483 | 0xf3300e10, 0xffb00f10, "vacgt%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 | 1484 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
cc933301 JW |
1485 | 0xf3200f00, 0xffb00f10, "vpmin%c.f32\t%12-15,22R, %16-19,7R, %0-3,5R"}, |
1486 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), | |
1487 | 0xf3300f00, 0xffb00f10, "vpmin%c.f16\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
823d2571 TG |
1488 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1489 | 0xf2000800, 0xff800f10, "vadd%c.i%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1490 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1491 | 0xf2000810, 0xff800f10, "vtst%c.%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1492 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1493 | 0xf2000900, 0xff800f10, "vmla%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1494 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1495 | 0xf2000b00, 0xff800f10, | |
1496 | "vqdmulh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1497 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1498 | 0xf2000b10, 0xff800f10, | |
1499 | "vpadd%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1500 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1501 | 0xf3000800, 0xff800f10, "vsub%c.i%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1502 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1503 | 0xf3000810, 0xff800f10, "vceq%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1504 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1505 | 0xf3000900, 0xff800f10, "vmls%c.i%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1506 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1507 | 0xf3000b00, 0xff800f10, | |
1508 | "vqrdmulh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1509 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1510 | 0xf2000000, 0xfe800f10, | |
1511 | "vhadd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1512 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1513 | 0xf2000010, 0xfe800f10, | |
1514 | "vqadd%c.%24?us%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1515 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1516 | 0xf2000100, 0xfe800f10, | |
1517 | "vrhadd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1518 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1519 | 0xf2000200, 0xfe800f10, | |
1520 | "vhsub%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1521 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1522 | 0xf2000210, 0xfe800f10, | |
1523 | "vqsub%c.%24?us%20-21S3\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1524 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1525 | 0xf2000300, 0xfe800f10, | |
1526 | "vcgt%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1527 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1528 | 0xf2000310, 0xfe800f10, | |
1529 | "vcge%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1530 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1531 | 0xf2000400, 0xfe800f10, | |
1532 | "vshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"}, | |
1533 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1534 | 0xf2000410, 0xfe800f10, | |
1535 | "vqshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"}, | |
1536 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1537 | 0xf2000500, 0xfe800f10, | |
1538 | "vrshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"}, | |
1539 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1540 | 0xf2000510, 0xfe800f10, | |
1541 | "vqrshl%c.%24?us%20-21S3\t%12-15,22R, %0-3,5R, %16-19,7R"}, | |
1542 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1543 | 0xf2000600, 0xfe800f10, | |
1544 | "vmax%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1545 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1546 | 0xf2000610, 0xfe800f10, | |
1547 | "vmin%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1548 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1549 | 0xf2000700, 0xfe800f10, | |
1550 | "vabd%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1551 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1552 | 0xf2000710, 0xfe800f10, | |
1553 | "vaba%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1554 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1555 | 0xf2000910, 0xfe800f10, | |
1556 | "vmul%c.%24?pi%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1557 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1558 | 0xf2000a00, 0xfe800f10, | |
1559 | "vpmax%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1560 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1561 | 0xf2000a10, 0xfe800f10, | |
1562 | "vpmin%c.%24?us%20-21S2\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
d6b4b13e MW |
1563 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA), |
1564 | 0xf3000b10, 0xff800f10, | |
1565 | "vqrdmlah%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
1566 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA), | |
1567 | 0xf3000c10, 0xff800f10, | |
1568 | "vqrdmlsh%c.s%20-21S6\t%12-15,22R, %16-19,7R, %0-3,5R"}, | |
16980d0b | 1569 | |
fe56b6ce | 1570 | /* One register and an immediate value. */ |
823d2571 TG |
1571 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1572 | 0xf2800e10, 0xfeb80fb0, "vmov%c.i8\t%12-15,22R, %E"}, | |
1573 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1574 | 0xf2800e30, 0xfeb80fb0, "vmov%c.i64\t%12-15,22R, %E"}, | |
1575 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1576 | 0xf2800f10, 0xfeb80fb0, "vmov%c.f32\t%12-15,22R, %E"}, | |
1577 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1578 | 0xf2800810, 0xfeb80db0, "vmov%c.i16\t%12-15,22R, %E"}, | |
1579 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1580 | 0xf2800830, 0xfeb80db0, "vmvn%c.i16\t%12-15,22R, %E"}, | |
1581 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1582 | 0xf2800910, 0xfeb80db0, "vorr%c.i16\t%12-15,22R, %E"}, | |
1583 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1584 | 0xf2800930, 0xfeb80db0, "vbic%c.i16\t%12-15,22R, %E"}, | |
1585 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1586 | 0xf2800c10, 0xfeb80eb0, "vmov%c.i32\t%12-15,22R, %E"}, | |
1587 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1588 | 0xf2800c30, 0xfeb80eb0, "vmvn%c.i32\t%12-15,22R, %E"}, | |
1589 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1590 | 0xf2800110, 0xfeb809b0, "vorr%c.i32\t%12-15,22R, %E"}, | |
1591 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1592 | 0xf2800130, 0xfeb809b0, "vbic%c.i32\t%12-15,22R, %E"}, | |
1593 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1594 | 0xf2800010, 0xfeb808b0, "vmov%c.i32\t%12-15,22R, %E"}, | |
1595 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1596 | 0xf2800030, 0xfeb808b0, "vmvn%c.i32\t%12-15,22R, %E"}, | |
16980d0b | 1597 | |
fe56b6ce | 1598 | /* Two registers and a shift amount. */ |
823d2571 TG |
1599 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1600 | 0xf2880810, 0xffb80fd0, "vshrn%c.i16\t%12-15,22D, %0-3,5Q, #%16-18e"}, | |
1601 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1602 | 0xf2880850, 0xffb80fd0, "vrshrn%c.i16\t%12-15,22D, %0-3,5Q, #%16-18e"}, | |
1603 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1604 | 0xf2880810, 0xfeb80fd0, "vqshrun%c.s16\t%12-15,22D, %0-3,5Q, #%16-18e"}, | |
1605 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1606 | 0xf2880850, 0xfeb80fd0, "vqrshrun%c.s16\t%12-15,22D, %0-3,5Q, #%16-18e"}, | |
1607 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1608 | 0xf2880910, 0xfeb80fd0, "vqshrn%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-18e"}, | |
1609 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1610 | 0xf2880950, 0xfeb80fd0, | |
1611 | "vqrshrn%c.%24?us16\t%12-15,22D, %0-3,5Q, #%16-18e"}, | |
1612 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1613 | 0xf2880a10, 0xfeb80fd0, "vshll%c.%24?us8\t%12-15,22Q, %0-3,5D, #%16-18d"}, | |
1614 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1615 | 0xf2900810, 0xffb00fd0, "vshrn%c.i32\t%12-15,22D, %0-3,5Q, #%16-19e"}, | |
1616 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1617 | 0xf2900850, 0xffb00fd0, "vrshrn%c.i32\t%12-15,22D, %0-3,5Q, #%16-19e"}, | |
1618 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1619 | 0xf2880510, 0xffb80f90, "vshl%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18d"}, | |
1620 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1621 | 0xf3880410, 0xffb80f90, "vsri%c.8\t%12-15,22R, %0-3,5R, #%16-18e"}, | |
1622 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1623 | 0xf3880510, 0xffb80f90, "vsli%c.8\t%12-15,22R, %0-3,5R, #%16-18d"}, | |
1624 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1625 | 0xf3880610, 0xffb80f90, "vqshlu%c.s8\t%12-15,22R, %0-3,5R, #%16-18d"}, | |
1626 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1627 | 0xf2900810, 0xfeb00fd0, "vqshrun%c.s32\t%12-15,22D, %0-3,5Q, #%16-19e"}, | |
1628 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1629 | 0xf2900850, 0xfeb00fd0, "vqrshrun%c.s32\t%12-15,22D, %0-3,5Q, #%16-19e"}, | |
1630 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1631 | 0xf2900910, 0xfeb00fd0, "vqshrn%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-19e"}, | |
1632 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1633 | 0xf2900950, 0xfeb00fd0, | |
1634 | "vqrshrn%c.%24?us32\t%12-15,22D, %0-3,5Q, #%16-19e"}, | |
1635 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1636 | 0xf2900a10, 0xfeb00fd0, "vshll%c.%24?us16\t%12-15,22Q, %0-3,5D, #%16-19d"}, | |
1637 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1638 | 0xf2880010, 0xfeb80f90, "vshr%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"}, | |
1639 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1640 | 0xf2880110, 0xfeb80f90, "vsra%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"}, | |
1641 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1642 | 0xf2880210, 0xfeb80f90, "vrshr%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"}, | |
1643 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1644 | 0xf2880310, 0xfeb80f90, "vrsra%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18e"}, | |
1645 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1646 | 0xf2880710, 0xfeb80f90, "vqshl%c.%24?us8\t%12-15,22R, %0-3,5R, #%16-18d"}, | |
1647 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1648 | 0xf2a00810, 0xffa00fd0, "vshrn%c.i64\t%12-15,22D, %0-3,5Q, #%16-20e"}, | |
1649 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1650 | 0xf2a00850, 0xffa00fd0, "vrshrn%c.i64\t%12-15,22D, %0-3,5Q, #%16-20e"}, | |
1651 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1652 | 0xf2900510, 0xffb00f90, "vshl%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19d"}, | |
1653 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1654 | 0xf3900410, 0xffb00f90, "vsri%c.16\t%12-15,22R, %0-3,5R, #%16-19e"}, | |
1655 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1656 | 0xf3900510, 0xffb00f90, "vsli%c.16\t%12-15,22R, %0-3,5R, #%16-19d"}, | |
1657 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1658 | 0xf3900610, 0xffb00f90, "vqshlu%c.s16\t%12-15,22R, %0-3,5R, #%16-19d"}, | |
1659 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1660 | 0xf2a00a10, 0xfea00fd0, "vshll%c.%24?us32\t%12-15,22Q, %0-3,5D, #%16-20d"}, | |
1661 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1662 | 0xf2900010, 0xfeb00f90, "vshr%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"}, | |
1663 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1664 | 0xf2900110, 0xfeb00f90, "vsra%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"}, | |
1665 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1666 | 0xf2900210, 0xfeb00f90, "vrshr%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"}, | |
1667 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1668 | 0xf2900310, 0xfeb00f90, "vrsra%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19e"}, | |
1669 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1670 | 0xf2900710, 0xfeb00f90, "vqshl%c.%24?us16\t%12-15,22R, %0-3,5R, #%16-19d"}, | |
1671 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1672 | 0xf2a00810, 0xfea00fd0, "vqshrun%c.s64\t%12-15,22D, %0-3,5Q, #%16-20e"}, | |
1673 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1674 | 0xf2a00850, 0xfea00fd0, "vqrshrun%c.s64\t%12-15,22D, %0-3,5Q, #%16-20e"}, | |
1675 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1676 | 0xf2a00910, 0xfea00fd0, "vqshrn%c.%24?us64\t%12-15,22D, %0-3,5Q, #%16-20e"}, | |
1677 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1678 | 0xf2a00950, 0xfea00fd0, | |
1679 | "vqrshrn%c.%24?us64\t%12-15,22D, %0-3,5Q, #%16-20e"}, | |
1680 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1681 | 0xf2a00510, 0xffa00f90, "vshl%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20d"}, | |
1682 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1683 | 0xf3a00410, 0xffa00f90, "vsri%c.32\t%12-15,22R, %0-3,5R, #%16-20e"}, | |
1684 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1685 | 0xf3a00510, 0xffa00f90, "vsli%c.32\t%12-15,22R, %0-3,5R, #%16-20d"}, | |
1686 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1687 | 0xf3a00610, 0xffa00f90, "vqshlu%c.s32\t%12-15,22R, %0-3,5R, #%16-20d"}, | |
1688 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1689 | 0xf2a00010, 0xfea00f90, "vshr%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"}, | |
1690 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1691 | 0xf2a00110, 0xfea00f90, "vsra%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"}, | |
1692 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1693 | 0xf2a00210, 0xfea00f90, "vrshr%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"}, | |
1694 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1695 | 0xf2a00310, 0xfea00f90, "vrsra%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20e"}, | |
1696 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1697 | 0xf2a00710, 0xfea00f90, "vqshl%c.%24?us32\t%12-15,22R, %0-3,5R, #%16-20d"}, | |
1698 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1699 | 0xf2800590, 0xff800f90, "vshl%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21d"}, | |
1700 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1701 | 0xf3800490, 0xff800f90, "vsri%c.64\t%12-15,22R, %0-3,5R, #%16-21e"}, | |
1702 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1703 | 0xf3800590, 0xff800f90, "vsli%c.64\t%12-15,22R, %0-3,5R, #%16-21d"}, | |
1704 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1705 | 0xf3800690, 0xff800f90, "vqshlu%c.s64\t%12-15,22R, %0-3,5R, #%16-21d"}, | |
1706 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1707 | 0xf2800090, 0xfe800f90, "vshr%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"}, | |
1708 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1709 | 0xf2800190, 0xfe800f90, "vsra%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"}, | |
1710 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1711 | 0xf2800290, 0xfe800f90, "vrshr%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"}, | |
1712 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1713 | 0xf2800390, 0xfe800f90, "vrsra%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21e"}, | |
1714 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1715 | 0xf2800790, 0xfe800f90, "vqshl%c.%24?us64\t%12-15,22R, %0-3,5R, #%16-21d"}, | |
1716 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1717 | 0xf2a00e10, 0xfea00e90, | |
1718 | "vcvt%c.%24,8?usff32.%24,8?ffus32\t%12-15,22R, %0-3,5R, #%16-20e"}, | |
cc933301 JW |
1719 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST), |
1720 | 0xf2a00c10, 0xfea00e90, | |
1721 | "vcvt%c.%24,8?usff16.%24,8?ffus16\t%12-15,22R, %0-3,5R, #%16-20e"}, | |
16980d0b | 1722 | |
fe56b6ce | 1723 | /* Three registers of different lengths. */ |
823d2571 TG |
1724 | {ARM_FEATURE_COPROC (FPU_CRYPTO_EXT_ARMV8), |
1725 | 0xf2a00e00, 0xfeb00f50, "vmull%c.p64\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1726 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1727 | 0xf2800e00, 0xfea00f50, "vmull%c.p%20S0\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1728 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1729 | 0xf2800400, 0xff800f50, | |
1730 | "vaddhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"}, | |
1731 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1732 | 0xf2800600, 0xff800f50, | |
1733 | "vsubhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"}, | |
1734 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1735 | 0xf2800900, 0xff800f50, | |
1736 | "vqdmlal%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1737 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1738 | 0xf2800b00, 0xff800f50, | |
1739 | "vqdmlsl%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1740 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1741 | 0xf2800d00, 0xff800f50, | |
1742 | "vqdmull%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1743 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1744 | 0xf3800400, 0xff800f50, | |
1745 | "vraddhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"}, | |
1746 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1747 | 0xf3800600, 0xff800f50, | |
1748 | "vrsubhn%c.i%20-21T2\t%12-15,22D, %16-19,7Q, %0-3,5Q"}, | |
1749 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1750 | 0xf2800000, 0xfe800f50, | |
1751 | "vaddl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1752 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1753 | 0xf2800100, 0xfe800f50, | |
1754 | "vaddw%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7Q, %0-3,5D"}, | |
1755 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1756 | 0xf2800200, 0xfe800f50, | |
1757 | "vsubl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1758 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1759 | 0xf2800300, 0xfe800f50, | |
1760 | "vsubw%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7Q, %0-3,5D"}, | |
1761 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1762 | 0xf2800500, 0xfe800f50, | |
1763 | "vabal%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1764 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1765 | 0xf2800700, 0xfe800f50, | |
1766 | "vabdl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1767 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1768 | 0xf2800800, 0xfe800f50, | |
1769 | "vmlal%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1770 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1771 | 0xf2800a00, 0xfe800f50, | |
1772 | "vmlsl%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
1773 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1774 | 0xf2800c00, 0xfe800f50, | |
1775 | "vmull%c.%24?us%20-21S2\t%12-15,22Q, %16-19,7D, %0-3,5D"}, | |
16980d0b | 1776 | |
fe56b6ce | 1777 | /* Two registers and a scalar. */ |
823d2571 TG |
1778 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1779 | 0xf2800040, 0xff800f50, "vmla%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"}, | |
1780 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
589a7d88 JW |
1781 | 0xf2800140, 0xff900f50, "vmla%c.f%20-21Sa\t%12-15,22D, %16-19,7D, %D"}, |
1782 | {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST), | |
1783 | 0xf2900140, 0xffb00f50, "vmla%c.f16\t%12-15,22D, %16-19,7D, %D"}, | |
823d2571 TG |
1784 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1785 | 0xf2800340, 0xff800f50, "vqdmlal%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"}, | |
1786 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1787 | 0xf2800440, 0xff800f50, "vmls%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"}, | |
1788 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
589a7d88 JW |
1789 | 0xf2800540, 0xff900f50, "vmls%c.f%20-21S6\t%12-15,22D, %16-19,7D, %D"}, |
1790 | {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST), | |
1791 | 0xf2900540, 0xffb00f50, "vmls%c.f16\t%12-15,22D, %16-19,7D, %D"}, | |
823d2571 TG |
1792 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1793 | 0xf2800740, 0xff800f50, "vqdmlsl%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"}, | |
1794 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1795 | 0xf2800840, 0xff800f50, "vmul%c.i%20-21S6\t%12-15,22D, %16-19,7D, %D"}, | |
1796 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
589a7d88 JW |
1797 | 0xf2800940, 0xff900f50, "vmul%c.f%20-21Sa\t%12-15,22D, %16-19,7D, %D"}, |
1798 | {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST), | |
1799 | 0xf2900940, 0xffb00f50, "vmul%c.f16\t%12-15,22D, %16-19,7D, %D"}, | |
823d2571 TG |
1800 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1801 | 0xf2800b40, 0xff800f50, "vqdmull%c.s%20-21S6\t%12-15,22Q, %16-19,7D, %D"}, | |
1802 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1803 | 0xf2800c40, 0xff800f50, "vqdmulh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"}, | |
1804 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1805 | 0xf2800d40, 0xff800f50, "vqrdmulh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"}, | |
1806 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1807 | 0xf3800040, 0xff800f50, "vmla%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"}, | |
1808 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
589a7d88 JW |
1809 | 0xf3800140, 0xff900f50, "vmla%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"}, |
1810 | {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST), | |
1811 | 0xf3900140, 0xffb00f50, "vmla%c.f16\t%12-15,22Q, %16-19,7Q, %D"}, | |
823d2571 TG |
1812 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1813 | 0xf3800440, 0xff800f50, "vmls%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"}, | |
1814 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
589a7d88 JW |
1815 | 0xf3800540, 0xff900f50, "vmls%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"}, |
1816 | {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST), | |
1817 | 0xf3900540, 0xffb00f50, "vmls%c.f16\t%12-15,22Q, %16-19,7Q, %D"}, | |
823d2571 TG |
1818 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1819 | 0xf3800840, 0xff800f50, "vmul%c.i%20-21S6\t%12-15,22Q, %16-19,7Q, %D"}, | |
1820 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
589a7d88 JW |
1821 | 0xf3800940, 0xff900f50, "vmul%c.f%20-21Sa\t%12-15,22Q, %16-19,7Q, %D"}, |
1822 | {ARM_FEATURE_COPROC (ARM_EXT2_FP16_INST), | |
1823 | 0xf3900940, 0xffb00f50, "vmul%c.f16\t%12-15,22Q, %16-19,7Q, %D"}, | |
823d2571 TG |
1824 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1825 | 0xf3800c40, 0xff800f50, "vqdmulh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"}, | |
1826 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1827 | 0xf3800d40, 0xff800f50, "vqrdmulh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"}, | |
1828 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1829 | 0xf2800240, 0xfe800f50, | |
1830 | "vmlal%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"}, | |
1831 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1832 | 0xf2800640, 0xfe800f50, | |
1833 | "vmlsl%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"}, | |
1834 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1835 | 0xf2800a40, 0xfe800f50, | |
1836 | "vmull%c.%24?us%20-21S6\t%12-15,22Q, %16-19,7D, %D"}, | |
d6b4b13e MW |
1837 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA), |
1838 | 0xf2800e40, 0xff800f50, | |
1839 | "vqrdmlah%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"}, | |
1840 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA), | |
1841 | 0xf2800f40, 0xff800f50, | |
1842 | "vqrdmlsh%c.s%20-21S6\t%12-15,22D, %16-19,7D, %D"}, | |
1843 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA), | |
1844 | 0xf3800e40, 0xff800f50, | |
1845 | "vqrdmlah%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D"}, | |
1846 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_RDMA), | |
1847 | 0xf3800f40, 0xff800f50, | |
1848 | "vqrdmlsh%c.s%20-21S6\t%12-15,22Q, %16-19,7Q, %D" | |
1849 | }, | |
16980d0b | 1850 | |
fe56b6ce | 1851 | /* Element and structure load/store. */ |
823d2571 TG |
1852 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), |
1853 | 0xf4a00fc0, 0xffb00fc0, "vld4%c.32\t%C"}, | |
1854 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1855 | 0xf4a00c00, 0xffb00f00, "vld1%c.%6-7S2\t%C"}, | |
1856 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1857 | 0xf4a00d00, 0xffb00f00, "vld2%c.%6-7S2\t%C"}, | |
1858 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1859 | 0xf4a00e00, 0xffb00f00, "vld3%c.%6-7S2\t%C"}, | |
1860 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1861 | 0xf4a00f00, 0xffb00f00, "vld4%c.%6-7S2\t%C"}, | |
1862 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1863 | 0xf4000200, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"}, | |
1864 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1865 | 0xf4000300, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"}, | |
1866 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1867 | 0xf4000400, 0xff900f00, "v%21?ls%21?dt3%c.%6-7S2\t%A"}, | |
1868 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1869 | 0xf4000500, 0xff900f00, "v%21?ls%21?dt3%c.%6-7S2\t%A"}, | |
1870 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1871 | 0xf4000600, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"}, | |
1872 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1873 | 0xf4000700, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"}, | |
1874 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1875 | 0xf4000800, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"}, | |
1876 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1877 | 0xf4000900, 0xff900f00, "v%21?ls%21?dt2%c.%6-7S2\t%A"}, | |
1878 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1879 | 0xf4000a00, 0xff900f00, "v%21?ls%21?dt1%c.%6-7S3\t%A"}, | |
1880 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1881 | 0xf4000000, 0xff900e00, "v%21?ls%21?dt4%c.%6-7S2\t%A"}, | |
1882 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1883 | 0xf4800000, 0xff900300, "v%21?ls%21?dt1%c.%10-11S2\t%B"}, | |
1884 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1885 | 0xf4800100, 0xff900300, "v%21?ls%21?dt2%c.%10-11S2\t%B"}, | |
1886 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1887 | 0xf4800200, 0xff900300, "v%21?ls%21?dt3%c.%10-11S2\t%B"}, | |
1888 | {ARM_FEATURE_COPROC (FPU_NEON_EXT_V1), | |
1889 | 0xf4800300, 0xff900300, "v%21?ls%21?dt4%c.%10-11S2\t%B"}, | |
1890 | ||
1891 | {ARM_FEATURE_CORE_LOW (0), 0 ,0, 0} | |
16980d0b JB |
1892 | }; |
1893 | ||
73cd51e5 AV |
1894 | /* mve opcode table. */ |
1895 | ||
1896 | /* print_insn_mve recognizes the following format control codes: | |
1897 | ||
1898 | %% % | |
1899 | ||
ef1576a1 AV |
1900 | %a print '+' or '-' or imm offset in vldr[bhwd] and |
1901 | vstr[bhwd] | |
9743db03 | 1902 | %c print condition code |
aef6d006 AV |
1903 | %d print addr mode of MVE vldr[bhw] and vstr[bhw] |
1904 | %u print 'U' (unsigned) or 'S' for various mve instructions | |
143275ea | 1905 | %i print MVE predicate(s) for vpt and vpst |
bf0b396d | 1906 | %m print rounding mode for vcvt and vrint |
143275ea | 1907 | %n print vector comparison code for predicated instruction |
bf0b396d | 1908 | %s print size for various vcvt instructions |
143275ea AV |
1909 | %v print vector predicate for instruction in predicated |
1910 | block | |
ef1576a1 | 1911 | %o print offset scaled for vldr[hwd] and vstr[hwd] |
04d54ace AV |
1912 | %w print writeback mode for MVE v{st,ld}[24] |
1913 | %B print v{st,ld}[24] any one operands | |
c507f10b AV |
1914 | %E print vmov, vmvn, vorr, vbic encoded constant |
1915 | %N print generic index for vmov | |
04d54ace | 1916 | |
9743db03 | 1917 | %<bitfield>r print as an ARM register |
04d54ace | 1918 | %<bitfield>d print the bitfield in decimal |
143275ea | 1919 | %<bitfield>Q print as a MVE Q register |
c507f10b | 1920 | %<bitfield>F print as a MVE S register |
143275ea AV |
1921 | %<bitfield>Z as %<>r but r15 is ZR instead of PC and r13 is |
1922 | UNPREDICTABLE | |
1923 | %<bitfield>s print size for vector predicate & non VMOV instructions | |
ef1576a1 | 1924 | %<bitfield>i print immediate for vstr/vldr reg +/- imm |
bf0b396d | 1925 | %<bitfield>k print immediate for vector conversion instruction |
c507f10b | 1926 | %<bitfield>x print the bitfield in hex. |
bf0b396d | 1927 | */ |
73cd51e5 AV |
1928 | |
1929 | static const struct mopcode32 mve_opcodes[] = | |
1930 | { | |
143275ea AV |
1931 | /* MVE. */ |
1932 | ||
1933 | {ARM_FEATURE_COPROC (FPU_MVE), | |
1934 | MVE_VPST, | |
1935 | 0xfe310f4d, 0xffbf1fff, | |
1936 | "vpst%i" | |
1937 | }, | |
1938 | ||
1939 | /* Floating point VPT T1. */ | |
1940 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
1941 | MVE_VPT_FP_T1, | |
1942 | 0xee310f00, 0xefb10f50, | |
1943 | "vpt%i.f%28s\t%n, %17-19Q, %1-3,5Q"}, | |
1944 | /* Floating point VPT T2. */ | |
1945 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
1946 | MVE_VPT_FP_T2, | |
1947 | 0xee310f40, 0xefb10f50, | |
1948 | "vpt%i.f%28s\t%n, %17-19Q, %0-3Z"}, | |
1949 | ||
1950 | /* Vector VPT T1. */ | |
1951 | {ARM_FEATURE_COPROC (FPU_MVE), | |
1952 | MVE_VPT_VEC_T1, | |
1953 | 0xfe010f00, 0xff811f51, | |
1954 | "vpt%i.i%20-21s\t%n, %17-19Q, %1-3,5Q"}, | |
1955 | /* Vector VPT T2. */ | |
1956 | {ARM_FEATURE_COPROC (FPU_MVE), | |
1957 | MVE_VPT_VEC_T2, | |
1958 | 0xfe010f01, 0xff811f51, | |
1959 | "vpt%i.u%20-21s\t%n, %17-19Q, %1-3,5Q"}, | |
1960 | /* Vector VPT T3. */ | |
1961 | {ARM_FEATURE_COPROC (FPU_MVE), | |
1962 | MVE_VPT_VEC_T3, | |
1963 | 0xfe011f00, 0xff811f50, | |
1964 | "vpt%i.s%20-21s\t%n, %17-19Q, %1-3,5Q"}, | |
1965 | /* Vector VPT T4. */ | |
1966 | {ARM_FEATURE_COPROC (FPU_MVE), | |
1967 | MVE_VPT_VEC_T4, | |
1968 | 0xfe010f40, 0xff811f70, | |
1969 | "vpt%i.i%20-21s\t%n, %17-19Q, %0-3Z"}, | |
1970 | /* Vector VPT T5. */ | |
1971 | {ARM_FEATURE_COPROC (FPU_MVE), | |
1972 | MVE_VPT_VEC_T5, | |
1973 | 0xfe010f60, 0xff811f70, | |
1974 | "vpt%i.u%20-21s\t%n, %17-19Q, %0-3Z"}, | |
1975 | /* Vector VPT T6. */ | |
1976 | {ARM_FEATURE_COPROC (FPU_MVE), | |
1977 | MVE_VPT_VEC_T6, | |
1978 | 0xfe011f40, 0xff811f50, | |
1979 | "vpt%i.s%20-21s\t%n, %17-19Q, %0-3Z"}, | |
1980 | ||
c507f10b AV |
1981 | /* Vector VBIC immediate. */ |
1982 | {ARM_FEATURE_COPROC (FPU_MVE), | |
1983 | MVE_VBIC_IMM, | |
1984 | 0xef800070, 0xefb81070, | |
1985 | "vbic%v.i%8-11s\t%13-15,22Q, %E"}, | |
1986 | ||
1987 | /* Vector VBIC register. */ | |
1988 | {ARM_FEATURE_COPROC (FPU_MVE), | |
1989 | MVE_VBIC_REG, | |
1990 | 0xef100150, 0xffb11f51, | |
1991 | "vbic%v\t%13-15,22Q, %17-19,7Q, %1-3,5Q"}, | |
1992 | ||
143275ea AV |
1993 | /* Vector VCMP floating point T1. */ |
1994 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
1995 | MVE_VCMP_FP_T1, | |
1996 | 0xee310f00, 0xeff1ef50, | |
1997 | "vcmp%v.f%28s\t%n, %17-19Q, %1-3,5Q"}, | |
1998 | ||
1999 | /* Vector VCMP floating point T2. */ | |
2000 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2001 | MVE_VCMP_FP_T2, | |
2002 | 0xee310f40, 0xeff1ef50, | |
2003 | "vcmp%v.f%28s\t%n, %17-19Q, %0-3Z"}, | |
2004 | ||
2005 | /* Vector VCMP T1. */ | |
2006 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2007 | MVE_VCMP_VEC_T1, | |
2008 | 0xfe010f00, 0xffc1ff51, | |
2009 | "vcmp%v.i%20-21s\t%n, %17-19Q, %1-3,5Q"}, | |
2010 | /* Vector VCMP T2. */ | |
2011 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2012 | MVE_VCMP_VEC_T2, | |
2013 | 0xfe010f01, 0xffc1ff51, | |
2014 | "vcmp%v.u%20-21s\t%n, %17-19Q, %1-3,5Q"}, | |
2015 | /* Vector VCMP T3. */ | |
2016 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2017 | MVE_VCMP_VEC_T3, | |
2018 | 0xfe011f00, 0xffc1ff50, | |
2019 | "vcmp%v.s%20-21s\t%n, %17-19Q, %1-3,5Q"}, | |
2020 | /* Vector VCMP T4. */ | |
2021 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2022 | MVE_VCMP_VEC_T4, | |
2023 | 0xfe010f40, 0xffc1ff70, | |
2024 | "vcmp%v.i%20-21s\t%n, %17-19Q, %0-3Z"}, | |
2025 | /* Vector VCMP T5. */ | |
2026 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2027 | MVE_VCMP_VEC_T5, | |
2028 | 0xfe010f60, 0xffc1ff70, | |
2029 | "vcmp%v.u%20-21s\t%n, %17-19Q, %0-3Z"}, | |
2030 | /* Vector VCMP T6. */ | |
2031 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2032 | MVE_VCMP_VEC_T6, | |
2033 | 0xfe011f40, 0xffc1ff50, | |
2034 | "vcmp%v.s%20-21s\t%n, %17-19Q, %0-3Z"}, | |
2035 | ||
9743db03 AV |
2036 | /* Vector VDUP. */ |
2037 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2038 | MVE_VDUP, | |
2039 | 0xeea00b10, 0xffb10f5f, | |
2040 | "vdup%v.%5,22s\t%17-19,7Q, %12-15r"}, | |
2041 | ||
2042 | /* Vector VEOR. */ | |
2043 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2044 | MVE_VEOR, | |
2045 | 0xff000150, 0xffd11f51, | |
2046 | "veor%v\t%13-15,22Q, %17-19,7Q, %1-3,5Q"}, | |
2047 | ||
2048 | /* Vector VFMA, vector * scalar. */ | |
2049 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2050 | MVE_VFMA_FP_SCALAR, | |
2051 | 0xee310e40, 0xefb11f70, | |
2052 | "vfma%v.f%28s\t%13-15,22Q, %17-19,7Q, %0-3r"}, | |
2053 | ||
2054 | /* Vector VFMA floating point. */ | |
2055 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2056 | MVE_VFMA_FP, | |
2057 | 0xef000c50, 0xffa11f51, | |
2058 | "vfma%v.f%20s\t%13-15,22Q, %17-19,7Q, %1-3,5Q"}, | |
2059 | ||
2060 | /* Vector VFMS floating point. */ | |
2061 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2062 | MVE_VFMS_FP, | |
2063 | 0xef200c50, 0xffa11f51, | |
2064 | "vfms%v.f%20s\t%13-15,22Q, %17-19,7Q, %1-3,5Q"}, | |
2065 | ||
2066 | /* Vector VFMAS, vector * scalar. */ | |
2067 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2068 | MVE_VFMAS_FP_SCALAR, | |
2069 | 0xee311e40, 0xefb11f70, | |
2070 | "vfmas%v.f%28s\t%13-15,22Q, %17-19,7Q, %0-3r"}, | |
2071 | ||
2072 | /* Vector VHADD T1. */ | |
2073 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2074 | MVE_VHADD_T1, | |
2075 | 0xef000040, 0xef811f51, | |
2076 | "vhadd%v.%u%20-21s\t%13-15,22Q, %17-19,7Q, %1-3,5Q"}, | |
2077 | ||
2078 | /* Vector VHADD T2. */ | |
2079 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2080 | MVE_VHADD_T2, | |
2081 | 0xee000f40, 0xef811f70, | |
2082 | "vhadd%v.%u%20-21s\t%13-15,22Q, %17-19,7Q, %0-3r"}, | |
2083 | ||
2084 | /* Vector VHSUB T1. */ | |
2085 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2086 | MVE_VHSUB_T1, | |
2087 | 0xef000240, 0xef811f51, | |
2088 | "vhsub%v.%u%20-21s\t%13-15,22Q, %17-19,7Q, %1-3,5Q"}, | |
2089 | ||
2090 | /* Vector VHSUB T2. */ | |
2091 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2092 | MVE_VHSUB_T2, | |
2093 | 0xee001f40, 0xef811f70, | |
2094 | "vhsub%v.%u%20-21s\t%13-15,22Q, %17-19,7Q, %0-3r"}, | |
2095 | ||
2096 | /* Vector VDUP. */ | |
2097 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2098 | MVE_VDUP, | |
2099 | 0xeea00b10, 0xffb10f5f, | |
2100 | "vdup%v.%5,22s\t%17-19,7Q, %12-15r"}, | |
2101 | ||
2102 | /* Vector VRHADD. */ | |
2103 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2104 | MVE_VRHADD, | |
2105 | 0xef000140, 0xef811f51, | |
2106 | "vrhadd%v.%u%20-21s\t%13-15,22Q, %17-19,7Q, %1-3,5Q"}, | |
2107 | ||
bf0b396d AV |
2108 | /* Vector VCVT. */ |
2109 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2110 | MVE_VCVT_FP_FIX_VEC, | |
2111 | 0xef800c50, 0xef801cd1, | |
2112 | "vcvt%v.%s\t%13-15,22Q, %1-3,5Q, #%16-21k"}, | |
2113 | ||
2114 | /* Vector VCVT. */ | |
2115 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2116 | MVE_VCVT_BETWEEN_FP_INT, | |
2117 | 0xffb30640, 0xffb31e51, | |
2118 | "vcvt%v.%s\t%13-15,22Q, %1-3,5Q"}, | |
2119 | ||
2120 | /* Vector VCVT between single and half-precision float, bottom half. */ | |
2121 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2122 | MVE_VCVT_FP_HALF_FP, | |
2123 | 0xee3f0e01, 0xefbf1fd1, | |
2124 | "vcvtb%v.%s\t%13-15,22Q, %1-3,5Q"}, | |
2125 | ||
2126 | /* Vector VCVT between single and half-precision float, top half. */ | |
2127 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2128 | MVE_VCVT_FP_HALF_FP, | |
2129 | 0xee3f1e01, 0xefbf1fd1, | |
2130 | "vcvtt%v.%s\t%13-15,22Q, %1-3,5Q"}, | |
2131 | ||
2132 | /* Vector VCVT. */ | |
2133 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2134 | MVE_VCVT_FROM_FP_TO_INT, | |
2135 | 0xffb30040, 0xffb31c51, | |
2136 | "vcvt%m%v.%s\t%13-15,22Q, %1-3,5Q"}, | |
2137 | ||
04d54ace AV |
2138 | /* Vector VLD2. */ |
2139 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2140 | MVE_VLD2, | |
2141 | 0xfc901e00, 0xff901e5f, | |
2142 | "vld2%5d.%7-8s\t%B, [%16-19r]%w"}, | |
2143 | ||
2144 | /* Vector VLD4. */ | |
2145 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2146 | MVE_VLD4, | |
2147 | 0xfc901e01, 0xff901e1f, | |
2148 | "vld4%5-6d.%7-8s\t%B, [%16-19r]%w"}, | |
2149 | ||
ef1576a1 AV |
2150 | /* Vector VLDRB gather load. */ |
2151 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2152 | MVE_VLDRB_GATHER_T1, | |
2153 | 0xec900e00, 0xefb01e50, | |
2154 | "vldrb%v.%u%7-8s\t%13-15,22Q, [%16-19r, %1-3,5Q]"}, | |
2155 | ||
2156 | /* Vector VLDRH gather load. */ | |
2157 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2158 | MVE_VLDRH_GATHER_T2, | |
2159 | 0xec900e10, 0xefb01e50, | |
2160 | "vldrh%v.%u%7-8s\t%13-15,22Q, [%16-19r, %1-3,5Q%o]"}, | |
2161 | ||
2162 | /* Vector VLDRW gather load. */ | |
2163 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2164 | MVE_VLDRW_GATHER_T3, | |
2165 | 0xfc900f40, 0xffb01fd0, | |
2166 | "vldrw%v.u32\t%13-15,22Q, [%16-19r, %1-3,5Q%o]"}, | |
2167 | ||
2168 | /* Vector VLDRD gather load. */ | |
2169 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2170 | MVE_VLDRD_GATHER_T4, | |
2171 | 0xec900fd0, 0xefb01fd0, | |
2172 | "vldrd%v.u64\t%13-15,22Q, [%16-19r, %1-3,5Q%o]"}, | |
2173 | ||
2174 | /* Vector VLDRW gather load. */ | |
2175 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2176 | MVE_VLDRW_GATHER_T5, | |
2177 | 0xfd101e00, 0xff111f00, | |
2178 | "vldrw%v.u32\t%13-15,22Q, [%17-19,7Q, #%a%0-6i]%w"}, | |
2179 | ||
2180 | /* Vector VLDRD gather load, variant T6. */ | |
2181 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2182 | MVE_VLDRD_GATHER_T6, | |
2183 | 0xfd101f00, 0xff111f00, | |
2184 | "vldrd%v.u64\t%13-15,22Q, [%17-19,7Q, #%a%0-6i]%w"}, | |
2185 | ||
aef6d006 AV |
2186 | /* Vector VLDRB. */ |
2187 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2188 | MVE_VLDRB_T1, | |
2189 | 0xec100e00, 0xee581e00, | |
2190 | "vldrb%v.%u%7-8s\t%13-15Q, %d"}, | |
2191 | ||
2192 | /* Vector VLDRH. */ | |
2193 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2194 | MVE_VLDRH_T2, | |
2195 | 0xec180e00, 0xee581e00, | |
2196 | "vldrh%v.%u%7-8s\t%13-15Q, %d"}, | |
2197 | ||
2198 | /* Vector VLDRB unsigned, variant T5. */ | |
2199 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2200 | MVE_VLDRB_T5, | |
2201 | 0xec101e00, 0xfe101f80, | |
2202 | "vldrb%v.u8\t%13-15,22Q, %d"}, | |
2203 | ||
2204 | /* Vector VLDRH unsigned, variant T6. */ | |
2205 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2206 | MVE_VLDRH_T6, | |
2207 | 0xec101e80, 0xfe101f80, | |
2208 | "vldrh%v.u16\t%13-15,22Q, %d"}, | |
2209 | ||
2210 | /* Vector VLDRW unsigned, variant T7. */ | |
2211 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2212 | MVE_VLDRW_T7, | |
2213 | 0xec101f00, 0xfe101f80, | |
2214 | "vldrw%v.u32\t%13-15,22Q, %d"}, | |
2215 | ||
c507f10b AV |
2216 | /* Vector VMOV between gpr and half precision register, op == 0. */ |
2217 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2218 | MVE_VMOV_HFP_TO_GP, | |
2219 | 0xee000910, 0xfff00f7f, | |
2220 | "vmov.f16\t%7,16-19F, %12-15r"}, | |
2221 | ||
2222 | /* Vector VMOV between gpr and half precision register, op == 1. */ | |
2223 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2224 | MVE_VMOV_HFP_TO_GP, | |
2225 | 0xee100910, 0xfff00f7f, | |
2226 | "vmov.f16\t%12-15r, %7,16-19F"}, | |
2227 | ||
2228 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2229 | MVE_VMOV_GP_TO_VEC_LANE, | |
2230 | 0xee000b10, 0xff900f1f, | |
2231 | "vmov%c.%5-6,21-22s\t%17-19,7Q[%N], %12-15r"}, | |
2232 | ||
2233 | /* Vector VORR immediate to vector. | |
2234 | NOTE: MVE_VORR_IMM must appear in the table | |
2235 | before MVE_VMOV_IMM_TO_VEC due to opcode aliasing. */ | |
2236 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2237 | MVE_VORR_IMM, | |
2238 | 0xef800050, 0xefb810f0, | |
2239 | "vorr%v.i%8-11s\t%13-15,22Q, %E"}, | |
2240 | ||
2241 | /* Vector VMOV immediate to vector, | |
2242 | cmode == 11x1 -> VMVN which is UNDEFINED | |
2243 | for such a cmode. */ | |
2244 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2245 | MVE_VMVN_IMM, 0xef800d50, 0xefb81dd0, UNDEFINED_INSTRUCTION}, | |
2246 | ||
2247 | /* Vector VMOV immediate to vector. */ | |
2248 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2249 | MVE_VMOV_IMM_TO_VEC, | |
2250 | 0xef800050, 0xefb810d0, | |
2251 | "vmov%v.%5,8-11s\t%13-15,22Q, %E"}, | |
2252 | ||
2253 | /* Vector VMOV two 32-bit lanes to two gprs, idx = 0. */ | |
2254 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2255 | MVE_VMOV2_VEC_LANE_TO_GP, | |
2256 | 0xec000f00, 0xffb01ff0, | |
2257 | "vmov%c\t%0-3r, %16-19r, %13-15,22Q[2], %13-15,22Q[0]"}, | |
2258 | ||
2259 | /* Vector VMOV two 32-bit lanes to two gprs, idx = 1. */ | |
2260 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2261 | MVE_VMOV2_VEC_LANE_TO_GP, | |
2262 | 0xec000f10, 0xffb01ff0, | |
2263 | "vmov%c\t%0-3r, %16-19r, %13-15,22Q[3], %13-15,22Q[1]"}, | |
2264 | ||
2265 | /* Vector VMOV Two gprs to two 32-bit lanes, idx = 0. */ | |
2266 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2267 | MVE_VMOV2_GP_TO_VEC_LANE, | |
2268 | 0xec100f00, 0xffb01ff0, | |
2269 | "vmov%c\t%13-15,22Q[2], %13-15,22Q[0], %0-3r, %16-19r"}, | |
2270 | ||
2271 | /* Vector VMOV Two gprs to two 32-bit lanes, idx = 1. */ | |
2272 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2273 | MVE_VMOV2_GP_TO_VEC_LANE, | |
2274 | 0xec100f10, 0xffb01ff0, | |
2275 | "vmov%c\t%13-15,22Q[2], %13-15,22Q[0], %0-3r, %16-19r"}, | |
2276 | ||
2277 | /* Vector VMOV Vector lane to gpr. */ | |
2278 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2279 | MVE_VMOV_VEC_LANE_TO_GP, | |
2280 | 0xee100b10, 0xff100f1f, | |
2281 | "vmov%c.%u%5-6,21-22s\t%12-15r, %17-19,7Q[%N]"}, | |
2282 | ||
2283 | /* Floating point move extract. */ | |
2284 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2285 | MVE_VMOVX, | |
2286 | 0xfeb00a40, 0xffbf0fd0, | |
2287 | "vmovx.f16\t%22,12-15F, %5,0-3F"}, | |
2288 | ||
2289 | /* Vector VMVN immediate to vector. */ | |
2290 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2291 | MVE_VMVN_IMM, | |
2292 | 0xef800070, 0xefb810f0, | |
2293 | "vmvn%v.i%8-11s\t%13-15,22Q, %E"}, | |
2294 | ||
2295 | /* Vector VMVN register. */ | |
2296 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2297 | MVE_VMVN_REG, | |
2298 | 0xffb005c0, 0xffbf1fd1, | |
2299 | "vmvn%v\t%13-15,22Q, %1-3,5Q"}, | |
2300 | ||
2301 | /* Vector VORN, vector bitwise or not. */ | |
2302 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2303 | MVE_VORN, | |
2304 | 0xef300150, 0xffb11f51, | |
2305 | "vorn%v\t%13-15,22Q, %17-19,7Q, %1-3,5Q"}, | |
2306 | ||
2307 | /* Vector VORR register. */ | |
2308 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2309 | MVE_VORR_REG, | |
2310 | 0xef200150, 0xffb11f51, | |
2311 | "vorr%v\t%13-15,22Q, %17-19,7Q, %1-3,5Q"}, | |
2312 | ||
bf0b396d AV |
2313 | /* Vector VRINT floating point. */ |
2314 | {ARM_FEATURE_COPROC (FPU_MVE_FP), | |
2315 | MVE_VRINT_FP, | |
2316 | 0xffb20440, 0xffb31c51, | |
2317 | "vrint%m%v.f%18-19s\t%13-15,22Q, %1-3,5Q"}, | |
2318 | ||
04d54ace AV |
2319 | /* Vector VST2 no writeback. */ |
2320 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2321 | MVE_VST2, | |
2322 | 0xfc801e00, 0xffb01e5f, | |
2323 | "vst2%5d.%7-8s\t%B, [%16-19r]"}, | |
2324 | ||
2325 | /* Vector VST2 writeback. */ | |
2326 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2327 | MVE_VST2, | |
2328 | 0xfca01e00, 0xffb01e5f, | |
2329 | "vst2%5d.%7-8s\t%B, [%16-19r]!"}, | |
2330 | ||
2331 | /* Vector VST4 no writeback. */ | |
2332 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2333 | MVE_VST4, | |
2334 | 0xfc801e01, 0xffb01e1f, | |
2335 | "vst4%5-6d.%7-8s\t%B, [%16-19r]"}, | |
2336 | ||
2337 | /* Vector VST4 writeback. */ | |
2338 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2339 | MVE_VST4, | |
2340 | 0xfca01e01, 0xffb01e1f, | |
2341 | "vst4%5-6d.%7-8s\t%B, [%16-19r]!"}, | |
2342 | ||
ef1576a1 AV |
2343 | /* Vector VSTRB scatter store, T1 variant. */ |
2344 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2345 | MVE_VSTRB_SCATTER_T1, | |
2346 | 0xec800e00, 0xffb01e50, | |
2347 | "vstrb%v.%7-8s\t%13-15,22Q, [%16-19r, %1-3,5Q]"}, | |
2348 | ||
2349 | /* Vector VSTRH scatter store, T2 variant. */ | |
2350 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2351 | MVE_VSTRH_SCATTER_T2, | |
2352 | 0xec800e10, 0xffb01e50, | |
2353 | "vstrh%v.%7-8s\t%13-15,22Q, [%16-19r, %1-3,5Q%o]"}, | |
2354 | ||
2355 | /* Vector VSTRW scatter store, T3 variant. */ | |
2356 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2357 | MVE_VSTRW_SCATTER_T3, | |
2358 | 0xec800e40, 0xffb01e50, | |
2359 | "vstrw%v.%7-8s\t%13-15,22Q, [%16-19r, %1-3,5Q%o]"}, | |
2360 | ||
2361 | /* Vector VSTRD scatter store, T4 variant. */ | |
2362 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2363 | MVE_VSTRD_SCATTER_T4, | |
2364 | 0xec800fd0, 0xffb01fd0, | |
2365 | "vstrd%v.64\t%13-15,22Q, [%16-19r, %1-3,5Q%o]"}, | |
2366 | ||
2367 | /* Vector VSTRW scatter store, T5 variant. */ | |
2368 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2369 | MVE_VSTRW_SCATTER_T5, | |
2370 | 0xfd001e00, 0xff111f00, | |
2371 | "vstrw%v.32\t%13-15,22Q, [%17-19,7Q, #%a%0-6i]%w"}, | |
2372 | ||
2373 | /* Vector VSTRD scatter store, T6 variant. */ | |
2374 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2375 | MVE_VSTRD_SCATTER_T6, | |
2376 | 0xfd001f00, 0xff111f00, | |
2377 | "vstrd%v.64\t%13-15,22Q, [%17-19,7Q, #%a%0-6i]%w"}, | |
2378 | ||
aef6d006 AV |
2379 | /* Vector VSTRB. */ |
2380 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2381 | MVE_VSTRB_T1, | |
2382 | 0xec000e00, 0xfe581e00, | |
2383 | "vstrb%v.%7-8s\t%13-15Q, %d"}, | |
2384 | ||
2385 | /* Vector VSTRH. */ | |
2386 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2387 | MVE_VSTRH_T2, | |
2388 | 0xec080e00, 0xfe581e00, | |
2389 | "vstrh%v.%7-8s\t%13-15Q, %d"}, | |
2390 | ||
2391 | /* Vector VSTRB variant T5. */ | |
2392 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2393 | MVE_VSTRB_T5, | |
2394 | 0xec001e00, 0xfe101f80, | |
2395 | "vstrb%v.8\t%13-15,22Q, %d"}, | |
2396 | ||
2397 | /* Vector VSTRH variant T6. */ | |
2398 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2399 | MVE_VSTRH_T6, | |
2400 | 0xec001e80, 0xfe101f80, | |
2401 | "vstrh%v.16\t%13-15,22Q, %d"}, | |
2402 | ||
2403 | /* Vector VSTRW variant T7. */ | |
2404 | {ARM_FEATURE_COPROC (FPU_MVE), | |
2405 | MVE_VSTRW_T7, | |
2406 | 0xec001f00, 0xfe101f80, | |
2407 | "vstrw%v.32\t%13-15,22Q, %d"}, | |
2408 | ||
143275ea AV |
2409 | {ARM_FEATURE_CORE_LOW (0), |
2410 | MVE_NONE, | |
2411 | 0x00000000, 0x00000000, 0} | |
73cd51e5 AV |
2412 | }; |
2413 | ||
8f06b2d8 PB |
2414 | /* Opcode tables: ARM, 16-bit Thumb, 32-bit Thumb. All three are partially |
2415 | ordered: they must be searched linearly from the top to obtain a correct | |
2416 | match. */ | |
2417 | ||
2418 | /* print_insn_arm recognizes the following format control codes: | |
2419 | ||
2420 | %% % | |
2421 | ||
2422 | %a print address for ldr/str instruction | |
2423 | %s print address for ldr/str halfword/signextend instruction | |
c1e26897 | 2424 | %S like %s but allow UNPREDICTABLE addressing |
8f06b2d8 PB |
2425 | %b print branch destination |
2426 | %c print condition code (always bits 28-31) | |
2427 | %m print register mask for ldm/stm instruction | |
2428 | %o print operand2 (immediate or register + shift) | |
2429 | %p print 'p' iff bits 12-15 are 15 | |
2430 | %t print 't' iff bit 21 set and bit 24 clear | |
2431 | %B print arm BLX(1) destination | |
2432 | %C print the PSR sub type. | |
62b3e311 PB |
2433 | %U print barrier type. |
2434 | %P print address for pli instruction. | |
8f06b2d8 PB |
2435 | |
2436 | %<bitfield>r print as an ARM register | |
9eb6c0f1 | 2437 | %<bitfield>T print as an ARM register + 1 |
ff4a8d2b NC |
2438 | %<bitfield>R as %r but r15 is UNPREDICTABLE |
2439 | %<bitfield>{r|R}u as %{r|R} but if matches the other %u field then is UNPREDICTABLE | |
2440 | %<bitfield>{r|R}U as %{r|R} but if matches the other %U field then is UNPREDICTABLE | |
8f06b2d8 | 2441 | %<bitfield>d print the bitfield in decimal |
43e65147 | 2442 | %<bitfield>W print the bitfield plus one in decimal |
8f06b2d8 PB |
2443 | %<bitfield>x print the bitfield in hex |
2444 | %<bitfield>X print the bitfield as 1 hex digit without leading "0x" | |
43e65147 | 2445 | |
16980d0b JB |
2446 | %<bitfield>'c print specified char iff bitfield is all ones |
2447 | %<bitfield>`c print specified char iff bitfield is all zeroes | |
2448 | %<bitfield>?ab... select from array of values in big endian order | |
4a5329c6 | 2449 | |
8f06b2d8 PB |
2450 | %e print arm SMI operand (bits 0..7,8..19). |
2451 | %E print the LSB and WIDTH fields of a BFI or BFC instruction. | |
90ec0d68 MGD |
2452 | %V print the 16-bit immediate field of a MOVT or MOVW instruction. |
2453 | %R print the SPSR/CPSR or banked register of an MRS. */ | |
2fbad815 | 2454 | |
8f06b2d8 PB |
2455 | static const struct opcode32 arm_opcodes[] = |
2456 | { | |
2457 | /* ARM instructions. */ | |
823d2571 TG |
2458 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), |
2459 | 0xe1a00000, 0xffffffff, "nop\t\t\t; (mov r0, r0)"}, | |
2460 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2461 | 0xe7f000f0, 0xfff000f0, "udf\t#%e"}, | |
2462 | ||
2463 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T | ARM_EXT_V5), | |
2464 | 0x012FFF10, 0x0ffffff0, "bx%c\t%0-3r"}, | |
2465 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V2), | |
2466 | 0x00000090, 0x0fe000f0, "mul%20's%c\t%16-19R, %0-3R, %8-11R"}, | |
2467 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V2), | |
2468 | 0x00200090, 0x0fe000f0, "mla%20's%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2469 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V2S), | |
2470 | 0x01000090, 0x0fb00ff0, "swp%22'b%c\t%12-15RU, %0-3Ru, [%16-19RuU]"}, | |
2471 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V3M), | |
2472 | 0x00800090, 0x0fa000f0, | |
2473 | "%22?sumull%20's%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"}, | |
2474 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V3M), | |
2475 | 0x00a00090, 0x0fa000f0, | |
2476 | "%22?sumlal%20's%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"}, | |
c19d1205 | 2477 | |
105bde57 | 2478 | /* V8.2 RAS extension instructions. */ |
4d1464f2 | 2479 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_RAS), |
105bde57 MW |
2480 | 0xe320f010, 0xffffffff, "esb"}, |
2481 | ||
53c4b28b | 2482 | /* V8 instructions. */ |
823d2571 TG |
2483 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), |
2484 | 0x0320f005, 0x0fffffff, "sevl"}, | |
f7dd2fb2 TC |
2485 | /* Defined in V8 but is in NOP space so available to all arch. */ |
2486 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
823d2571 | 2487 | 0xe1000070, 0xfff000f0, "hlt\t0x%16-19X%12-15X%8-11X%0-3X"}, |
4ed7ed8d | 2488 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_ATOMICS), |
823d2571 | 2489 | 0x01800e90, 0x0ff00ff0, "stlex%c\t%12-15r, %0-3r, [%16-19R]"}, |
4ed7ed8d | 2490 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 TG |
2491 | 0x01900e9f, 0x0ff00fff, "ldaex%c\t%12-15r, [%16-19R]"}, |
2492 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
2493 | 0x01a00e90, 0x0ff00ff0, "stlexd%c\t%12-15r, %0-3r, %0-3T, [%16-19R]"}, | |
2494 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
2495 | 0x01b00e9f, 0x0ff00fff, "ldaexd%c\t%12-15r, %12-15T, [%16-19R]"}, | |
4ed7ed8d | 2496 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 | 2497 | 0x01c00e90, 0x0ff00ff0, "stlexb%c\t%12-15r, %0-3r, [%16-19R]"}, |
4ed7ed8d | 2498 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 | 2499 | 0x01d00e9f, 0x0ff00fff, "ldaexb%c\t%12-15r, [%16-19R]"}, |
4ed7ed8d | 2500 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 | 2501 | 0x01e00e90, 0x0ff00ff0, "stlexh%c\t%12-15r, %0-3r, [%16-19R]"}, |
4ed7ed8d | 2502 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 | 2503 | 0x01f00e9f, 0x0ff00fff, "ldaexh%c\t%12-15r, [%16-19R]"}, |
4ed7ed8d | 2504 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 | 2505 | 0x0180fc90, 0x0ff0fff0, "stl%c\t%0-3r, [%16-19R]"}, |
4ed7ed8d | 2506 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 | 2507 | 0x01900c9f, 0x0ff00fff, "lda%c\t%12-15r, [%16-19R]"}, |
4ed7ed8d | 2508 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 | 2509 | 0x01c0fc90, 0x0ff0fff0, "stlb%c\t%0-3r, [%16-19R]"}, |
4ed7ed8d | 2510 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 | 2511 | 0x01d00c9f, 0x0ff00fff, "ldab%c\t%12-15r, [%16-19R]"}, |
4ed7ed8d | 2512 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
823d2571 | 2513 | 0x01e0fc90, 0x0ff0fff0, "stlh%c\t%0-3r, [%16-19R]"}, |
4ed7ed8d | 2514 | {ARM_FEATURE_CORE_LOW (ARM_EXT2_ATOMICS), |
3395762e | 2515 | 0x01f00c9f, 0x0ff00fff, "ldah%c\t%12-15r, [%16-19R]"}, |
dd5181d5 | 2516 | /* CRC32 instructions. */ |
823d2571 TG |
2517 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), |
2518 | 0xe1000040, 0xfff00ff0, "crc32b\t%12-15R, %16-19R, %0-3R"}, | |
2519 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), | |
2520 | 0xe1200040, 0xfff00ff0, "crc32h\t%12-15R, %16-19R, %0-3R"}, | |
2521 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), | |
2522 | 0xe1400040, 0xfff00ff0, "crc32w\t%12-15R, %16-19R, %0-3R"}, | |
2523 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), | |
2524 | 0xe1000240, 0xfff00ff0, "crc32cb\t%12-15R, %16-19R, %0-3R"}, | |
2525 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), | |
2526 | 0xe1200240, 0xfff00ff0, "crc32ch\t%12-15R, %16-19R, %0-3R"}, | |
2527 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), | |
2528 | 0xe1400240, 0xfff00ff0, "crc32cw\t%12-15R, %16-19R, %0-3R"}, | |
53c4b28b | 2529 | |
ddfded2f MW |
2530 | /* Privileged Access Never extension instructions. */ |
2531 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN), | |
2532 | 0xf1100000, 0xfffffdff, "setpan\t#%9-9d"}, | |
2533 | ||
90ec0d68 | 2534 | /* Virtualization Extension instructions. */ |
823d2571 TG |
2535 | {ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT), 0x0160006e, 0x0fffffff, "eret%c"}, |
2536 | {ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT), 0x01400070, 0x0ff000f0, "hvc%c\t%e"}, | |
90ec0d68 | 2537 | |
eea54501 | 2538 | /* Integer Divide Extension instructions. */ |
823d2571 TG |
2539 | {ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV), |
2540 | 0x0710f010, 0x0ff0f0f0, "sdiv%c\t%16-19r, %0-3r, %8-11r"}, | |
2541 | {ARM_FEATURE_CORE_LOW (ARM_EXT_ADIV), | |
2542 | 0x0730f010, 0x0ff0f0f0, "udiv%c\t%16-19r, %0-3r, %8-11r"}, | |
eea54501 | 2543 | |
60e5ef9f | 2544 | /* MP Extension instructions. */ |
823d2571 | 2545 | {ARM_FEATURE_CORE_LOW (ARM_EXT_MP), 0xf410f000, 0xfc70f000, "pldw\t%a"}, |
60e5ef9f | 2546 | |
c597cc3d SD |
2547 | /* Speculation Barriers. */ |
2548 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V3), 0xe320f014, 0xffffffff, "csdb"}, | |
2549 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V3), 0xf57ff040, 0xffffffff, "ssbb"}, | |
2550 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V3), 0xf57ff044, 0xffffffff, "pssbb"}, | |
2551 | ||
62b3e311 | 2552 | /* V7 instructions. */ |
823d2571 TG |
2553 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0xf450f000, 0xfd70f000, "pli\t%P"}, |
2554 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0x0320f0f0, 0x0ffffff0, "dbg%c\t#%0-3d"}, | |
2555 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), 0xf57ff051, 0xfffffff3, "dmb\t%U"}, | |
2556 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), 0xf57ff041, 0xfffffff3, "dsb\t%U"}, | |
2557 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0xf57ff050, 0xfffffff0, "dmb\t%U"}, | |
2558 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0xf57ff040, 0xfffffff0, "dsb\t%U"}, | |
2559 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0xf57ff060, 0xfffffff0, "isb\t%U"}, | |
4ab90a7a AV |
2560 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), |
2561 | 0x0320f000, 0x0fffffff, "nop%c\t{%0-7d}"}, | |
62b3e311 | 2562 | |
c19d1205 | 2563 | /* ARM V6T2 instructions. */ |
823d2571 TG |
2564 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), |
2565 | 0x07c0001f, 0x0fe0007f, "bfc%c\t%12-15R, %E"}, | |
2566 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
2567 | 0x07c00010, 0x0fe00070, "bfi%c\t%12-15R, %0-3r, %E"}, | |
2568 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
2569 | 0x00600090, 0x0ff000f0, "mls%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2570 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
2571 | 0x002000b0, 0x0f3000f0, "strht%c\t%12-15R, %S"}, | |
2572 | ||
2573 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
2574 | 0x00300090, 0x0f3000f0, UNDEFINED_INSTRUCTION }, | |
2575 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
2576 | 0x00300090, 0x0f300090, "ldr%6's%5?hbt%c\t%12-15R, %S"}, | |
2577 | ||
ff8646ee | 2578 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 | 2579 | 0x03000000, 0x0ff00000, "movw%c\t%12-15R, %V"}, |
ff8646ee | 2580 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 TG |
2581 | 0x03400000, 0x0ff00000, "movt%c\t%12-15R, %V"}, |
2582 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
2583 | 0x06ff0f30, 0x0fff0ff0, "rbit%c\t%12-15R, %0-3R"}, | |
2584 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
2585 | 0x07a00050, 0x0fa00070, "%22?usbfx%c\t%12-15r, %0-3r, #%7-11d, #%16-20W"}, | |
885fc257 | 2586 | |
f4c65163 | 2587 | /* ARM Security extension instructions. */ |
823d2571 TG |
2588 | {ARM_FEATURE_CORE_LOW (ARM_EXT_SEC), |
2589 | 0x01600070, 0x0ff000f0, "smc%c\t%e"}, | |
2fbad815 | 2590 | |
8f06b2d8 | 2591 | /* ARM V6K instructions. */ |
823d2571 TG |
2592 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), |
2593 | 0xf57ff01f, 0xffffffff, "clrex"}, | |
2594 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2595 | 0x01d00f9f, 0x0ff00fff, "ldrexb%c\t%12-15R, [%16-19R]"}, | |
2596 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2597 | 0x01b00f9f, 0x0ff00fff, "ldrexd%c\t%12-15r, [%16-19R]"}, | |
2598 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2599 | 0x01f00f9f, 0x0ff00fff, "ldrexh%c\t%12-15R, [%16-19R]"}, | |
2600 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2601 | 0x01c00f90, 0x0ff00ff0, "strexb%c\t%12-15R, %0-3R, [%16-19R]"}, | |
2602 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2603 | 0x01a00f90, 0x0ff00ff0, "strexd%c\t%12-15R, %0-3r, [%16-19R]"}, | |
2604 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2605 | 0x01e00f90, 0x0ff00ff0, "strexh%c\t%12-15R, %0-3R, [%16-19R]"}, | |
c19d1205 | 2606 | |
7fadb25d SD |
2607 | /* ARMv8.5-A instructions. */ |
2608 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_SB), 0xf57ff070, 0xffffffff, "sb"}, | |
2609 | ||
8f06b2d8 | 2610 | /* ARM V6K NOP hints. */ |
823d2571 TG |
2611 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), |
2612 | 0x0320f001, 0x0fffffff, "yield%c"}, | |
2613 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2614 | 0x0320f002, 0x0fffffff, "wfe%c"}, | |
2615 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2616 | 0x0320f003, 0x0fffffff, "wfi%c"}, | |
2617 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2618 | 0x0320f004, 0x0fffffff, "sev%c"}, | |
2619 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), | |
2620 | 0x0320f000, 0x0fffff00, "nop%c\t{%0-7d}"}, | |
c19d1205 | 2621 | |
fe56b6ce | 2622 | /* ARM V6 instructions. */ |
823d2571 TG |
2623 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), |
2624 | 0xf1080000, 0xfffffe3f, "cpsie\t%8'a%7'i%6'f"}, | |
2625 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2626 | 0xf10a0000, 0xfffffe20, "cpsie\t%8'a%7'i%6'f,#%0-4d"}, | |
2627 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2628 | 0xf10C0000, 0xfffffe3f, "cpsid\t%8'a%7'i%6'f"}, | |
2629 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2630 | 0xf10e0000, 0xfffffe20, "cpsid\t%8'a%7'i%6'f,#%0-4d"}, | |
2631 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2632 | 0xf1000000, 0xfff1fe20, "cps\t#%0-4d"}, | |
2633 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2634 | 0x06800010, 0x0ff00ff0, "pkhbt%c\t%12-15R, %16-19R, %0-3R"}, | |
2635 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2636 | 0x06800010, 0x0ff00070, "pkhbt%c\t%12-15R, %16-19R, %0-3R, lsl #%7-11d"}, | |
2637 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2638 | 0x06800050, 0x0ff00ff0, "pkhtb%c\t%12-15R, %16-19R, %0-3R, asr #32"}, | |
2639 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2640 | 0x06800050, 0x0ff00070, "pkhtb%c\t%12-15R, %16-19R, %0-3R, asr #%7-11d"}, | |
2641 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2642 | 0x01900f9f, 0x0ff00fff, "ldrex%c\tr%12-15d, [%16-19R]"}, | |
2643 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2644 | 0x06200f10, 0x0ff00ff0, "qadd16%c\t%12-15R, %16-19R, %0-3R"}, | |
2645 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2646 | 0x06200f90, 0x0ff00ff0, "qadd8%c\t%12-15R, %16-19R, %0-3R"}, | |
2647 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2648 | 0x06200f30, 0x0ff00ff0, "qasx%c\t%12-15R, %16-19R, %0-3R"}, | |
2649 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2650 | 0x06200f70, 0x0ff00ff0, "qsub16%c\t%12-15R, %16-19R, %0-3R"}, | |
2651 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2652 | 0x06200ff0, 0x0ff00ff0, "qsub8%c\t%12-15R, %16-19R, %0-3R"}, | |
2653 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2654 | 0x06200f50, 0x0ff00ff0, "qsax%c\t%12-15R, %16-19R, %0-3R"}, | |
2655 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2656 | 0x06100f10, 0x0ff00ff0, "sadd16%c\t%12-15R, %16-19R, %0-3R"}, | |
2657 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2658 | 0x06100f90, 0x0ff00ff0, "sadd8%c\t%12-15R, %16-19R, %0-3R"}, | |
2659 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2660 | 0x06100f30, 0x0ff00ff0, "sasx%c\t%12-15R, %16-19R, %0-3R"}, | |
2661 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2662 | 0x06300f10, 0x0ff00ff0, "shadd16%c\t%12-15R, %16-19R, %0-3R"}, | |
2663 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2664 | 0x06300f90, 0x0ff00ff0, "shadd8%c\t%12-15R, %16-19R, %0-3R"}, | |
2665 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2666 | 0x06300f30, 0x0ff00ff0, "shasx%c\t%12-15R, %16-19R, %0-3R"}, | |
2667 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2668 | 0x06300f70, 0x0ff00ff0, "shsub16%c\t%12-15R, %16-19R, %0-3R"}, | |
2669 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2670 | 0x06300ff0, 0x0ff00ff0, "shsub8%c\t%12-15R, %16-19R, %0-3R"}, | |
2671 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2672 | 0x06300f50, 0x0ff00ff0, "shsax%c\t%12-15R, %16-19R, %0-3R"}, | |
2673 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2674 | 0x06100f70, 0x0ff00ff0, "ssub16%c\t%12-15R, %16-19R, %0-3R"}, | |
2675 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2676 | 0x06100ff0, 0x0ff00ff0, "ssub8%c\t%12-15R, %16-19R, %0-3R"}, | |
2677 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2678 | 0x06100f50, 0x0ff00ff0, "ssax%c\t%12-15R, %16-19R, %0-3R"}, | |
2679 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2680 | 0x06500f10, 0x0ff00ff0, "uadd16%c\t%12-15R, %16-19R, %0-3R"}, | |
2681 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2682 | 0x06500f90, 0x0ff00ff0, "uadd8%c\t%12-15R, %16-19R, %0-3R"}, | |
2683 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2684 | 0x06500f30, 0x0ff00ff0, "uasx%c\t%12-15R, %16-19R, %0-3R"}, | |
2685 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2686 | 0x06700f10, 0x0ff00ff0, "uhadd16%c\t%12-15R, %16-19R, %0-3R"}, | |
2687 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2688 | 0x06700f90, 0x0ff00ff0, "uhadd8%c\t%12-15R, %16-19R, %0-3R"}, | |
2689 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2690 | 0x06700f30, 0x0ff00ff0, "uhasx%c\t%12-15R, %16-19R, %0-3R"}, | |
2691 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2692 | 0x06700f70, 0x0ff00ff0, "uhsub16%c\t%12-15R, %16-19R, %0-3R"}, | |
2693 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2694 | 0x06700ff0, 0x0ff00ff0, "uhsub8%c\t%12-15R, %16-19R, %0-3R"}, | |
2695 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2696 | 0x06700f50, 0x0ff00ff0, "uhsax%c\t%12-15R, %16-19R, %0-3R"}, | |
2697 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2698 | 0x06600f10, 0x0ff00ff0, "uqadd16%c\t%12-15R, %16-19R, %0-3R"}, | |
2699 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2700 | 0x06600f90, 0x0ff00ff0, "uqadd8%c\t%12-15R, %16-19R, %0-3R"}, | |
2701 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2702 | 0x06600f30, 0x0ff00ff0, "uqasx%c\t%12-15R, %16-19R, %0-3R"}, | |
2703 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2704 | 0x06600f70, 0x0ff00ff0, "uqsub16%c\t%12-15R, %16-19R, %0-3R"}, | |
2705 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2706 | 0x06600ff0, 0x0ff00ff0, "uqsub8%c\t%12-15R, %16-19R, %0-3R"}, | |
2707 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2708 | 0x06600f50, 0x0ff00ff0, "uqsax%c\t%12-15R, %16-19R, %0-3R"}, | |
2709 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2710 | 0x06500f70, 0x0ff00ff0, "usub16%c\t%12-15R, %16-19R, %0-3R"}, | |
2711 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2712 | 0x06500ff0, 0x0ff00ff0, "usub8%c\t%12-15R, %16-19R, %0-3R"}, | |
2713 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2714 | 0x06500f50, 0x0ff00ff0, "usax%c\t%12-15R, %16-19R, %0-3R"}, | |
2715 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2716 | 0x06bf0f30, 0x0fff0ff0, "rev%c\t%12-15R, %0-3R"}, | |
2717 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2718 | 0x06bf0fb0, 0x0fff0ff0, "rev16%c\t%12-15R, %0-3R"}, | |
2719 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2720 | 0x06ff0fb0, 0x0fff0ff0, "revsh%c\t%12-15R, %0-3R"}, | |
2721 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2722 | 0xf8100a00, 0xfe50ffff, "rfe%23?id%24?ba\t%16-19r%21'!"}, | |
2723 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2724 | 0x06bf0070, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R"}, | |
2725 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2726 | 0x06bf0470, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R, ror #8"}, | |
2727 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2728 | 0x06bf0870, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R, ror #16"}, | |
2729 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2730 | 0x06bf0c70, 0x0fff0ff0, "sxth%c\t%12-15R, %0-3R, ror #24"}, | |
2731 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2732 | 0x068f0070, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R"}, | |
2733 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2734 | 0x068f0470, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R, ror #8"}, | |
2735 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2736 | 0x068f0870, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R, ror #16"}, | |
2737 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2738 | 0x068f0c70, 0x0fff0ff0, "sxtb16%c\t%12-15R, %0-3R, ror #24"}, | |
2739 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2740 | 0x06af0070, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R"}, | |
2741 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2742 | 0x06af0470, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R, ror #8"}, | |
2743 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2744 | 0x06af0870, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R, ror #16"}, | |
2745 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2746 | 0x06af0c70, 0x0fff0ff0, "sxtb%c\t%12-15R, %0-3R, ror #24"}, | |
2747 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2748 | 0x06ff0070, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R"}, | |
2749 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2750 | 0x06ff0470, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R, ror #8"}, | |
2751 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2752 | 0x06ff0870, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R, ror #16"}, | |
2753 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2754 | 0x06ff0c70, 0x0fff0ff0, "uxth%c\t%12-15R, %0-3R, ror #24"}, | |
2755 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2756 | 0x06cf0070, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R"}, | |
2757 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2758 | 0x06cf0470, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R, ror #8"}, | |
2759 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2760 | 0x06cf0870, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R, ror #16"}, | |
2761 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2762 | 0x06cf0c70, 0x0fff0ff0, "uxtb16%c\t%12-15R, %0-3R, ror #24"}, | |
2763 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2764 | 0x06ef0070, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R"}, | |
2765 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2766 | 0x06ef0470, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R, ror #8"}, | |
2767 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2768 | 0x06ef0870, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R, ror #16"}, | |
2769 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2770 | 0x06ef0c70, 0x0fff0ff0, "uxtb%c\t%12-15R, %0-3R, ror #24"}, | |
2771 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2772 | 0x06b00070, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R"}, | |
2773 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2774 | 0x06b00470, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R, ror #8"}, | |
2775 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2776 | 0x06b00870, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R, ror #16"}, | |
2777 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2778 | 0x06b00c70, 0x0ff00ff0, "sxtah%c\t%12-15R, %16-19r, %0-3R, ror #24"}, | |
2779 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2780 | 0x06800070, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R"}, | |
2781 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2782 | 0x06800470, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R, ror #8"}, | |
2783 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2784 | 0x06800870, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R, ror #16"}, | |
2785 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2786 | 0x06800c70, 0x0ff00ff0, "sxtab16%c\t%12-15R, %16-19r, %0-3R, ror #24"}, | |
2787 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2788 | 0x06a00070, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R"}, | |
2789 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2790 | 0x06a00470, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R, ror #8"}, | |
2791 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2792 | 0x06a00870, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R, ror #16"}, | |
2793 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2794 | 0x06a00c70, 0x0ff00ff0, "sxtab%c\t%12-15R, %16-19r, %0-3R, ror #24"}, | |
2795 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2796 | 0x06f00070, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R"}, | |
2797 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2798 | 0x06f00470, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R, ror #8"}, | |
2799 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2800 | 0x06f00870, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R, ror #16"}, | |
2801 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2802 | 0x06f00c70, 0x0ff00ff0, "uxtah%c\t%12-15R, %16-19r, %0-3R, ror #24"}, | |
2803 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2804 | 0x06c00070, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R"}, | |
2805 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2806 | 0x06c00470, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R, ror #8"}, | |
2807 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2808 | 0x06c00870, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R, ror #16"}, | |
2809 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2810 | 0x06c00c70, 0x0ff00ff0, "uxtab16%c\t%12-15R, %16-19r, %0-3R, ROR #24"}, | |
2811 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2812 | 0x06e00070, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R"}, | |
2813 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2814 | 0x06e00470, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R, ror #8"}, | |
2815 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2816 | 0x06e00870, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R, ror #16"}, | |
2817 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2818 | 0x06e00c70, 0x0ff00ff0, "uxtab%c\t%12-15R, %16-19r, %0-3R, ror #24"}, | |
2819 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2820 | 0x06800fb0, 0x0ff00ff0, "sel%c\t%12-15R, %16-19R, %0-3R"}, | |
2821 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2822 | 0xf1010000, 0xfffffc00, "setend\t%9?ble"}, | |
2823 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2824 | 0x0700f010, 0x0ff0f0d0, "smuad%5'x%c\t%16-19R, %0-3R, %8-11R"}, | |
2825 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2826 | 0x0700f050, 0x0ff0f0d0, "smusd%5'x%c\t%16-19R, %0-3R, %8-11R"}, | |
2827 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2828 | 0x07000010, 0x0ff000d0, "smlad%5'x%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2829 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2830 | 0x07400010, 0x0ff000d0, "smlald%5'x%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"}, | |
2831 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2832 | 0x07000050, 0x0ff000d0, "smlsd%5'x%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2833 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2834 | 0x07400050, 0x0ff000d0, "smlsld%5'x%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"}, | |
2835 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2836 | 0x0750f010, 0x0ff0f0d0, "smmul%5'r%c\t%16-19R, %0-3R, %8-11R"}, | |
2837 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2838 | 0x07500010, 0x0ff000d0, "smmla%5'r%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2839 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2840 | 0x075000d0, 0x0ff000d0, "smmls%5'r%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2841 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2842 | 0xf84d0500, 0xfe5fffe0, "srs%23?id%24?ba\t%16-19r%21'!, #%0-4d"}, | |
2843 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2844 | 0x06a00010, 0x0fe00ff0, "ssat%c\t%12-15R, #%16-20W, %0-3R"}, | |
2845 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2846 | 0x06a00010, 0x0fe00070, "ssat%c\t%12-15R, #%16-20W, %0-3R, lsl #%7-11d"}, | |
2847 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2848 | 0x06a00050, 0x0fe00070, "ssat%c\t%12-15R, #%16-20W, %0-3R, asr #%7-11d"}, | |
2849 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2850 | 0x06a00f30, 0x0ff00ff0, "ssat16%c\t%12-15r, #%16-19W, %0-3r"}, | |
2851 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2852 | 0x01800f90, 0x0ff00ff0, "strex%c\t%12-15R, %0-3R, [%16-19R]"}, | |
2853 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2854 | 0x00400090, 0x0ff000f0, "umaal%c\t%12-15R, %16-19R, %0-3R, %8-11R"}, | |
2855 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2856 | 0x0780f010, 0x0ff0f0f0, "usad8%c\t%16-19R, %0-3R, %8-11R"}, | |
2857 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2858 | 0x07800010, 0x0ff000f0, "usada8%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2859 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2860 | 0x06e00010, 0x0fe00ff0, "usat%c\t%12-15R, #%16-20d, %0-3R"}, | |
2861 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2862 | 0x06e00010, 0x0fe00070, "usat%c\t%12-15R, #%16-20d, %0-3R, lsl #%7-11d"}, | |
2863 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2864 | 0x06e00050, 0x0fe00070, "usat%c\t%12-15R, #%16-20d, %0-3R, asr #%7-11d"}, | |
2865 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), | |
2866 | 0x06e00f30, 0x0ff00ff0, "usat16%c\t%12-15R, #%16-19d, %0-3R"}, | |
c19d1205 | 2867 | |
8f06b2d8 | 2868 | /* V5J instruction. */ |
823d2571 TG |
2869 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5J), |
2870 | 0x012fff20, 0x0ffffff0, "bxj%c\t%0-3R"}, | |
c19d1205 | 2871 | |
8f06b2d8 | 2872 | /* V5 Instructions. */ |
823d2571 TG |
2873 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5), |
2874 | 0xe1200070, 0xfff000f0, | |
2875 | "bkpt\t0x%16-19X%12-15X%8-11X%0-3X"}, | |
2876 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5), | |
2877 | 0xfa000000, 0xfe000000, "blx\t%B"}, | |
2878 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5), | |
2879 | 0x012fff30, 0x0ffffff0, "blx%c\t%0-3R"}, | |
2880 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5), | |
2881 | 0x016f0f10, 0x0fff0ff0, "clz%c\t%12-15R, %0-3R"}, | |
2882 | ||
2883 | /* V5E "El Segundo" Instructions. */ | |
2884 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5E), | |
2885 | 0x000000d0, 0x0e1000f0, "ldrd%c\t%12-15r, %s"}, | |
2886 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5E), | |
2887 | 0x000000f0, 0x0e1000f0, "strd%c\t%12-15r, %s"}, | |
2888 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5E), | |
2889 | 0xf450f000, 0xfc70f000, "pld\t%a"}, | |
2890 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2891 | 0x01000080, 0x0ff000f0, "smlabb%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2892 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2893 | 0x010000a0, 0x0ff000f0, "smlatb%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2894 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2895 | 0x010000c0, 0x0ff000f0, "smlabt%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2896 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2897 | 0x010000e0, 0x0ff000f0, "smlatt%c\t%16-19r, %0-3r, %8-11R, %12-15R"}, | |
2898 | ||
2899 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2900 | 0x01200080, 0x0ff000f0, "smlawb%c\t%16-19R, %0-3R, %8-11R, %12-15R"}, | |
2901 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2902 | 0x012000c0, 0x0ff000f0, "smlawt%c\t%16-19R, %0-3r, %8-11R, %12-15R"}, | |
2903 | ||
2904 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2905 | 0x01400080, 0x0ff000f0, "smlalbb%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"}, | |
2906 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2907 | 0x014000a0, 0x0ff000f0, "smlaltb%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"}, | |
2908 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2909 | 0x014000c0, 0x0ff000f0, "smlalbt%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"}, | |
2910 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2911 | 0x014000e0, 0x0ff000f0, "smlaltt%c\t%12-15Ru, %16-19Ru, %0-3R, %8-11R"}, | |
2912 | ||
2913 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2914 | 0x01600080, 0x0ff0f0f0, "smulbb%c\t%16-19R, %0-3R, %8-11R"}, | |
2915 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2916 | 0x016000a0, 0x0ff0f0f0, "smultb%c\t%16-19R, %0-3R, %8-11R"}, | |
2917 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2918 | 0x016000c0, 0x0ff0f0f0, "smulbt%c\t%16-19R, %0-3R, %8-11R"}, | |
2919 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2920 | 0x016000e0, 0x0ff0f0f0, "smultt%c\t%16-19R, %0-3R, %8-11R"}, | |
2921 | ||
2922 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2923 | 0x012000a0, 0x0ff0f0f0, "smulwb%c\t%16-19R, %0-3R, %8-11R"}, | |
2924 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2925 | 0x012000e0, 0x0ff0f0f0, "smulwt%c\t%16-19R, %0-3R, %8-11R"}, | |
2926 | ||
2927 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2928 | 0x01000050, 0x0ff00ff0, "qadd%c\t%12-15R, %0-3R, %16-19R"}, | |
2929 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2930 | 0x01400050, 0x0ff00ff0, "qdadd%c\t%12-15R, %0-3R, %16-19R"}, | |
2931 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2932 | 0x01200050, 0x0ff00ff0, "qsub%c\t%12-15R, %0-3R, %16-19R"}, | |
2933 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5ExP), | |
2934 | 0x01600050, 0x0ff00ff0, "qdsub%c\t%12-15R, %0-3R, %16-19R"}, | |
c19d1205 | 2935 | |
8f06b2d8 | 2936 | /* ARM Instructions. */ |
823d2571 TG |
2937 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), |
2938 | 0x052d0004, 0x0fff0fff, "push%c\t{%12-15r}\t\t; (str%c %12-15r, %a)"}, | |
2939 | ||
2940 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2941 | 0x04400000, 0x0e500000, "strb%t%c\t%12-15R, %a"}, | |
2942 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2943 | 0x04000000, 0x0e500000, "str%t%c\t%12-15r, %a"}, | |
2944 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2945 | 0x06400000, 0x0e500ff0, "strb%t%c\t%12-15R, %a"}, | |
2946 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2947 | 0x06000000, 0x0e500ff0, "str%t%c\t%12-15r, %a"}, | |
2948 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2949 | 0x04400000, 0x0c500010, "strb%t%c\t%12-15R, %a"}, | |
2950 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2951 | 0x04000000, 0x0c500010, "str%t%c\t%12-15r, %a"}, | |
2952 | ||
2953 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2954 | 0x04400000, 0x0e500000, "strb%c\t%12-15R, %a"}, | |
2955 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2956 | 0x06400000, 0x0e500010, "strb%c\t%12-15R, %a"}, | |
2957 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2958 | 0x004000b0, 0x0e5000f0, "strh%c\t%12-15R, %s"}, | |
2959 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2960 | 0x000000b0, 0x0e500ff0, "strh%c\t%12-15R, %s"}, | |
2961 | ||
2962 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2963 | 0x00500090, 0x0e5000f0, UNDEFINED_INSTRUCTION}, | |
2964 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2965 | 0x00500090, 0x0e500090, "ldr%6's%5?hb%c\t%12-15R, %s"}, | |
2966 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2967 | 0x00100090, 0x0e500ff0, UNDEFINED_INSTRUCTION}, | |
2968 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2969 | 0x00100090, 0x0e500f90, "ldr%6's%5?hb%c\t%12-15R, %s"}, | |
2970 | ||
2971 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2972 | 0x02000000, 0x0fe00000, "and%20's%c\t%12-15r, %16-19r, %o"}, | |
2973 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2974 | 0x00000000, 0x0fe00010, "and%20's%c\t%12-15r, %16-19r, %o"}, | |
2975 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2976 | 0x00000010, 0x0fe00090, "and%20's%c\t%12-15R, %16-19R, %o"}, | |
2977 | ||
2978 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2979 | 0x02200000, 0x0fe00000, "eor%20's%c\t%12-15r, %16-19r, %o"}, | |
2980 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2981 | 0x00200000, 0x0fe00010, "eor%20's%c\t%12-15r, %16-19r, %o"}, | |
2982 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2983 | 0x00200010, 0x0fe00090, "eor%20's%c\t%12-15R, %16-19R, %o"}, | |
2984 | ||
2985 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2986 | 0x02400000, 0x0fe00000, "sub%20's%c\t%12-15r, %16-19r, %o"}, | |
2987 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2988 | 0x00400000, 0x0fe00010, "sub%20's%c\t%12-15r, %16-19r, %o"}, | |
2989 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2990 | 0x00400010, 0x0fe00090, "sub%20's%c\t%12-15R, %16-19R, %o"}, | |
2991 | ||
2992 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2993 | 0x02600000, 0x0fe00000, "rsb%20's%c\t%12-15r, %16-19r, %o"}, | |
2994 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2995 | 0x00600000, 0x0fe00010, "rsb%20's%c\t%12-15r, %16-19r, %o"}, | |
2996 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
2997 | 0x00600010, 0x0fe00090, "rsb%20's%c\t%12-15R, %16-19R, %o"}, | |
2998 | ||
2999 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3000 | 0x02800000, 0x0fe00000, "add%20's%c\t%12-15r, %16-19r, %o"}, | |
3001 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3002 | 0x00800000, 0x0fe00010, "add%20's%c\t%12-15r, %16-19r, %o"}, | |
3003 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3004 | 0x00800010, 0x0fe00090, "add%20's%c\t%12-15R, %16-19R, %o"}, | |
3005 | ||
3006 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3007 | 0x02a00000, 0x0fe00000, "adc%20's%c\t%12-15r, %16-19r, %o"}, | |
3008 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3009 | 0x00a00000, 0x0fe00010, "adc%20's%c\t%12-15r, %16-19r, %o"}, | |
3010 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3011 | 0x00a00010, 0x0fe00090, "adc%20's%c\t%12-15R, %16-19R, %o"}, | |
3012 | ||
3013 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3014 | 0x02c00000, 0x0fe00000, "sbc%20's%c\t%12-15r, %16-19r, %o"}, | |
3015 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3016 | 0x00c00000, 0x0fe00010, "sbc%20's%c\t%12-15r, %16-19r, %o"}, | |
3017 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3018 | 0x00c00010, 0x0fe00090, "sbc%20's%c\t%12-15R, %16-19R, %o"}, | |
3019 | ||
3020 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3021 | 0x02e00000, 0x0fe00000, "rsc%20's%c\t%12-15r, %16-19r, %o"}, | |
3022 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3023 | 0x00e00000, 0x0fe00010, "rsc%20's%c\t%12-15r, %16-19r, %o"}, | |
3024 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3025 | 0x00e00010, 0x0fe00090, "rsc%20's%c\t%12-15R, %16-19R, %o"}, | |
3026 | ||
3027 | {ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT), | |
3028 | 0x0120f200, 0x0fb0f200, "msr%c\t%C, %0-3r"}, | |
3029 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V3), | |
3030 | 0x0120f000, 0x0db0f000, "msr%c\t%C, %o"}, | |
3031 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V3), | |
3032 | 0x01000000, 0x0fb00cff, "mrs%c\t%12-15R, %R"}, | |
3033 | ||
3034 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3035 | 0x03000000, 0x0fe00000, "tst%p%c\t%16-19r, %o"}, | |
3036 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3037 | 0x01000000, 0x0fe00010, "tst%p%c\t%16-19r, %o"}, | |
3038 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3039 | 0x01000010, 0x0fe00090, "tst%p%c\t%16-19R, %o"}, | |
3040 | ||
3041 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
4ab90a7a | 3042 | 0x03300000, 0x0ff00000, "teq%p%c\t%16-19r, %o"}, |
823d2571 | 3043 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), |
4ab90a7a | 3044 | 0x01300000, 0x0ff00010, "teq%p%c\t%16-19r, %o"}, |
823d2571 | 3045 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), |
4ab90a7a | 3046 | 0x01300010, 0x0ff00010, "teq%p%c\t%16-19R, %o"}, |
823d2571 TG |
3047 | |
3048 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3049 | 0x03400000, 0x0fe00000, "cmp%p%c\t%16-19r, %o"}, | |
3050 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3051 | 0x01400000, 0x0fe00010, "cmp%p%c\t%16-19r, %o"}, | |
3052 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3053 | 0x01400010, 0x0fe00090, "cmp%p%c\t%16-19R, %o"}, | |
3054 | ||
3055 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3056 | 0x03600000, 0x0fe00000, "cmn%p%c\t%16-19r, %o"}, | |
3057 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3058 | 0x01600000, 0x0fe00010, "cmn%p%c\t%16-19r, %o"}, | |
3059 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3060 | 0x01600010, 0x0fe00090, "cmn%p%c\t%16-19R, %o"}, | |
3061 | ||
3062 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3063 | 0x03800000, 0x0fe00000, "orr%20's%c\t%12-15r, %16-19r, %o"}, | |
3064 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3065 | 0x01800000, 0x0fe00010, "orr%20's%c\t%12-15r, %16-19r, %o"}, | |
3066 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3067 | 0x01800010, 0x0fe00090, "orr%20's%c\t%12-15R, %16-19R, %o"}, | |
3068 | ||
3069 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3070 | 0x03a00000, 0x0fef0000, "mov%20's%c\t%12-15r, %o"}, | |
3071 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3072 | 0x01a00000, 0x0def0ff0, "mov%20's%c\t%12-15r, %0-3r"}, | |
3073 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3074 | 0x01a00000, 0x0def0060, "lsl%20's%c\t%12-15R, %q"}, | |
3075 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3076 | 0x01a00020, 0x0def0060, "lsr%20's%c\t%12-15R, %q"}, | |
3077 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3078 | 0x01a00040, 0x0def0060, "asr%20's%c\t%12-15R, %q"}, | |
3079 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3080 | 0x01a00060, 0x0def0ff0, "rrx%20's%c\t%12-15r, %0-3r"}, | |
3081 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3082 | 0x01a00060, 0x0def0060, "ror%20's%c\t%12-15R, %q"}, | |
3083 | ||
3084 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3085 | 0x03c00000, 0x0fe00000, "bic%20's%c\t%12-15r, %16-19r, %o"}, | |
3086 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3087 | 0x01c00000, 0x0fe00010, "bic%20's%c\t%12-15r, %16-19r, %o"}, | |
3088 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3089 | 0x01c00010, 0x0fe00090, "bic%20's%c\t%12-15R, %16-19R, %o"}, | |
3090 | ||
3091 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3092 | 0x03e00000, 0x0fe00000, "mvn%20's%c\t%12-15r, %o"}, | |
3093 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3094 | 0x01e00000, 0x0fe00010, "mvn%20's%c\t%12-15r, %o"}, | |
3095 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3096 | 0x01e00010, 0x0fe00090, "mvn%20's%c\t%12-15R, %o"}, | |
3097 | ||
3098 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3099 | 0x06000010, 0x0e000010, UNDEFINED_INSTRUCTION}, | |
3100 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3101 | 0x049d0004, 0x0fff0fff, "pop%c\t{%12-15r}\t\t; (ldr%c %12-15r, %a)"}, | |
3102 | ||
3103 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3104 | 0x04500000, 0x0c500000, "ldrb%t%c\t%12-15R, %a"}, | |
3105 | ||
3106 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3107 | 0x04300000, 0x0d700000, "ldrt%c\t%12-15R, %a"}, | |
3108 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3109 | 0x04100000, 0x0c500000, "ldr%c\t%12-15r, %a"}, | |
3110 | ||
3111 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3112 | 0x092d0001, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3113 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3114 | 0x092d0002, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3115 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3116 | 0x092d0004, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3117 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3118 | 0x092d0008, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3119 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3120 | 0x092d0010, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3121 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3122 | 0x092d0020, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3123 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3124 | 0x092d0040, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3125 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3126 | 0x092d0080, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3127 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3128 | 0x092d0100, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3129 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3130 | 0x092d0200, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3131 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3132 | 0x092d0400, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3133 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3134 | 0x092d0800, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3135 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3136 | 0x092d1000, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3137 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3138 | 0x092d2000, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3139 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3140 | 0x092d4000, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3141 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3142 | 0x092d8000, 0x0fffffff, "stmfd%c\t%16-19R!, %m"}, | |
3143 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3144 | 0x092d0000, 0x0fff0000, "push%c\t%m"}, | |
3145 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3146 | 0x08800000, 0x0ff00000, "stm%c\t%16-19R%21'!, %m%22'^"}, | |
3147 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3148 | 0x08000000, 0x0e100000, "stm%23?id%24?ba%c\t%16-19R%21'!, %m%22'^"}, | |
3149 | ||
3150 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3151 | 0x08bd0001, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3152 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3153 | 0x08bd0002, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3154 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3155 | 0x08bd0004, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3156 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3157 | 0x08bd0008, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3158 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3159 | 0x08bd0010, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3160 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3161 | 0x08bd0020, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3162 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3163 | 0x08bd0040, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3164 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3165 | 0x08bd0080, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3166 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3167 | 0x08bd0100, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3168 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3169 | 0x08bd0200, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3170 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3171 | 0x08bd0400, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3172 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3173 | 0x08bd0800, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3174 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3175 | 0x08bd1000, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3176 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3177 | 0x08bd2000, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3178 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3179 | 0x08bd4000, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3180 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3181 | 0x08bd8000, 0x0fffffff, "ldmfd%c\t%16-19R!, %m"}, | |
3182 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3183 | 0x08bd0000, 0x0fff0000, "pop%c\t%m"}, | |
3184 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3185 | 0x08900000, 0x0f900000, "ldm%c\t%16-19R%21'!, %m%22'^"}, | |
3186 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3187 | 0x08100000, 0x0e100000, "ldm%23?id%24?ba%c\t%16-19R%21'!, %m%22'^"}, | |
3188 | ||
3189 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3190 | 0x0a000000, 0x0e000000, "b%24'l%c\t%b"}, | |
3191 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), | |
3192 | 0x0f000000, 0x0f000000, "svc%c\t%0-23x"}, | |
8f06b2d8 PB |
3193 | |
3194 | /* The rest. */ | |
4ab90a7a AV |
3195 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), |
3196 | 0x03200000, 0x0fff00ff, "nop%c\t{%0-7d}" UNPREDICTABLE_INSTRUCTION}, | |
823d2571 TG |
3197 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), |
3198 | 0x00000000, 0x00000000, UNDEFINED_INSTRUCTION}, | |
3199 | {ARM_FEATURE_CORE_LOW (0), | |
3200 | 0x00000000, 0x00000000, 0} | |
8f06b2d8 PB |
3201 | }; |
3202 | ||
3203 | /* print_insn_thumb16 recognizes the following format control codes: | |
3204 | ||
3205 | %S print Thumb register (bits 3..5 as high number if bit 6 set) | |
3206 | %D print Thumb register (bits 0..2 as high number if bit 7 set) | |
3207 | %<bitfield>I print bitfield as a signed decimal | |
3208 | (top bit of range being the sign bit) | |
3209 | %N print Thumb register mask (with LR) | |
3210 | %O print Thumb register mask (with PC) | |
3211 | %M print Thumb register mask | |
3212 | %b print CZB's 6-bit unsigned branch destination | |
3213 | %s print Thumb right-shift immediate (6..10; 0 == 32). | |
c22aaad1 PB |
3214 | %c print the condition code |
3215 | %C print the condition code, or "s" if not conditional | |
3216 | %x print warning if conditional an not at end of IT block" | |
3217 | %X print "\t; unpredictable <IT:code>" if conditional | |
3218 | %I print IT instruction suffix and operands | |
4547cb56 | 3219 | %W print Thumb Writeback indicator for LDMIA |
8f06b2d8 PB |
3220 | %<bitfield>r print bitfield as an ARM register |
3221 | %<bitfield>d print bitfield as a decimal | |
3222 | %<bitfield>H print (bitfield * 2) as a decimal | |
3223 | %<bitfield>W print (bitfield * 4) as a decimal | |
3224 | %<bitfield>a print (bitfield * 4) as a pc-rel offset + decoded symbol | |
3225 | %<bitfield>B print Thumb branch destination (signed displacement) | |
3226 | %<bitfield>c print bitfield as a condition code | |
3227 | %<bitnum>'c print specified char iff bit is one | |
3228 | %<bitnum>?ab print a if bit is one else print b. */ | |
3229 | ||
3230 | static const struct opcode16 thumb_opcodes[] = | |
3231 | { | |
3232 | /* Thumb instructions. */ | |
3233 | ||
16a1fa25 TP |
3234 | /* ARMv8-M Security Extensions instructions. */ |
3235 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M), 0x4784, 0xff87, "blxns\t%3-6r"}, | |
e207bc53 | 3236 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M), 0x4704, 0xff87, "bxns\t%3-6r"}, |
16a1fa25 | 3237 | |
53c4b28b | 3238 | /* ARM V8 instructions. */ |
823d2571 TG |
3239 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), 0xbf50, 0xffff, "sevl%c"}, |
3240 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), 0xba80, 0xffc0, "hlt\t%0-5x"}, | |
ddfded2f | 3241 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_PAN), 0xb610, 0xfff7, "setpan\t#%3-3d"}, |
53c4b28b | 3242 | |
8f06b2d8 | 3243 | /* ARM V6K no-argument instructions. */ |
823d2571 TG |
3244 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), 0xbf00, 0xffff, "nop%c"}, |
3245 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), 0xbf10, 0xffff, "yield%c"}, | |
3246 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), 0xbf20, 0xffff, "wfe%c"}, | |
3247 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), 0xbf30, 0xffff, "wfi%c"}, | |
3248 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), 0xbf40, 0xffff, "sev%c"}, | |
3249 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6K), 0xbf00, 0xff0f, "nop%c\t{%4-7d}"}, | |
8f06b2d8 PB |
3250 | |
3251 | /* ARM V6T2 instructions. */ | |
ff8646ee TP |
3252 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
3253 | 0xb900, 0xfd00, "cbnz\t%0-2r, %b%X"}, | |
3254 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), | |
3255 | 0xb100, 0xfd00, "cbz\t%0-2r, %b%X"}, | |
823d2571 | 3256 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xbf00, 0xff00, "it%I%X"}, |
8f06b2d8 PB |
3257 | |
3258 | /* ARM V6. */ | |
823d2571 TG |
3259 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xb660, 0xfff8, "cpsie\t%2'a%1'i%0'f%X"}, |
3260 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xb670, 0xfff8, "cpsid\t%2'a%1'i%0'f%X"}, | |
3261 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0x4600, 0xffc0, "mov%c\t%0-2r, %3-5r"}, | |
3262 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xba00, 0xffc0, "rev%c\t%0-2r, %3-5r"}, | |
3263 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xba40, 0xffc0, "rev16%c\t%0-2r, %3-5r"}, | |
3264 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xbac0, 0xffc0, "revsh%c\t%0-2r, %3-5r"}, | |
3265 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xb650, 0xfff7, "setend\t%3?ble%X"}, | |
3266 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xb200, 0xffc0, "sxth%c\t%0-2r, %3-5r"}, | |
3267 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xb240, 0xffc0, "sxtb%c\t%0-2r, %3-5r"}, | |
3268 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xb280, 0xffc0, "uxth%c\t%0-2r, %3-5r"}, | |
3269 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6), 0xb2c0, 0xffc0, "uxtb%c\t%0-2r, %3-5r"}, | |
8f06b2d8 PB |
3270 | |
3271 | /* ARM V5 ISA extends Thumb. */ | |
823d2571 TG |
3272 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5T), |
3273 | 0xbe00, 0xff00, "bkpt\t%0-7x"}, /* Is always unconditional. */ | |
8f06b2d8 | 3274 | /* This is BLX(2). BLX(1) is a 32-bit instruction. */ |
823d2571 TG |
3275 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V5T), |
3276 | 0x4780, 0xff87, "blx%c\t%3-6r%x"}, /* note: 4 bit register number. */ | |
8f06b2d8 | 3277 | /* ARM V4T ISA (Thumb v1). */ |
823d2571 TG |
3278 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), |
3279 | 0x46C0, 0xFFFF, "nop%c\t\t\t; (mov r8, r8)"}, | |
8f06b2d8 | 3280 | /* Format 4. */ |
823d2571 TG |
3281 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4000, 0xFFC0, "and%C\t%0-2r, %3-5r"}, |
3282 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4040, 0xFFC0, "eor%C\t%0-2r, %3-5r"}, | |
3283 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4080, 0xFFC0, "lsl%C\t%0-2r, %3-5r"}, | |
3284 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x40C0, 0xFFC0, "lsr%C\t%0-2r, %3-5r"}, | |
3285 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4100, 0xFFC0, "asr%C\t%0-2r, %3-5r"}, | |
3286 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4140, 0xFFC0, "adc%C\t%0-2r, %3-5r"}, | |
3287 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4180, 0xFFC0, "sbc%C\t%0-2r, %3-5r"}, | |
3288 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x41C0, 0xFFC0, "ror%C\t%0-2r, %3-5r"}, | |
3289 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4200, 0xFFC0, "tst%c\t%0-2r, %3-5r"}, | |
3290 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4240, 0xFFC0, "neg%C\t%0-2r, %3-5r"}, | |
3291 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4280, 0xFFC0, "cmp%c\t%0-2r, %3-5r"}, | |
3292 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x42C0, 0xFFC0, "cmn%c\t%0-2r, %3-5r"}, | |
3293 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4300, 0xFFC0, "orr%C\t%0-2r, %3-5r"}, | |
3294 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4340, 0xFFC0, "mul%C\t%0-2r, %3-5r"}, | |
3295 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4380, 0xFFC0, "bic%C\t%0-2r, %3-5r"}, | |
3296 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x43C0, 0xFFC0, "mvn%C\t%0-2r, %3-5r"}, | |
8f06b2d8 | 3297 | /* format 13 */ |
823d2571 TG |
3298 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xB000, 0xFF80, "add%c\tsp, #%0-6W"}, |
3299 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xB080, 0xFF80, "sub%c\tsp, #%0-6W"}, | |
8f06b2d8 | 3300 | /* format 5 */ |
823d2571 TG |
3301 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4700, 0xFF80, "bx%c\t%S%x"}, |
3302 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4400, 0xFF00, "add%c\t%D, %S"}, | |
3303 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4500, 0xFF00, "cmp%c\t%D, %S"}, | |
3304 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x4600, 0xFF00, "mov%c\t%D, %S"}, | |
8f06b2d8 | 3305 | /* format 14 */ |
823d2571 TG |
3306 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xB400, 0xFE00, "push%c\t%N"}, |
3307 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xBC00, 0xFE00, "pop%c\t%O"}, | |
8f06b2d8 | 3308 | /* format 2 */ |
823d2571 TG |
3309 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), |
3310 | 0x1800, 0xFE00, "add%C\t%0-2r, %3-5r, %6-8r"}, | |
3311 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3312 | 0x1A00, 0xFE00, "sub%C\t%0-2r, %3-5r, %6-8r"}, | |
3313 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3314 | 0x1C00, 0xFE00, "add%C\t%0-2r, %3-5r, #%6-8d"}, | |
3315 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3316 | 0x1E00, 0xFE00, "sub%C\t%0-2r, %3-5r, #%6-8d"}, | |
8f06b2d8 | 3317 | /* format 8 */ |
823d2571 TG |
3318 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), |
3319 | 0x5200, 0xFE00, "strh%c\t%0-2r, [%3-5r, %6-8r]"}, | |
3320 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3321 | 0x5A00, 0xFE00, "ldrh%c\t%0-2r, [%3-5r, %6-8r]"}, | |
3322 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3323 | 0x5600, 0xF600, "ldrs%11?hb%c\t%0-2r, [%3-5r, %6-8r]"}, | |
8f06b2d8 | 3324 | /* format 7 */ |
823d2571 TG |
3325 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), |
3326 | 0x5000, 0xFA00, "str%10'b%c\t%0-2r, [%3-5r, %6-8r]"}, | |
3327 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3328 | 0x5800, 0xFA00, "ldr%10'b%c\t%0-2r, [%3-5r, %6-8r]"}, | |
8f06b2d8 | 3329 | /* format 1 */ |
823d2571 TG |
3330 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x0000, 0xFFC0, "mov%C\t%0-2r, %3-5r"}, |
3331 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3332 | 0x0000, 0xF800, "lsl%C\t%0-2r, %3-5r, #%6-10d"}, | |
3333 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x0800, 0xF800, "lsr%C\t%0-2r, %3-5r, %s"}, | |
3334 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x1000, 0xF800, "asr%C\t%0-2r, %3-5r, %s"}, | |
8f06b2d8 | 3335 | /* format 3 */ |
823d2571 TG |
3336 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x2000, 0xF800, "mov%C\t%8-10r, #%0-7d"}, |
3337 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x2800, 0xF800, "cmp%c\t%8-10r, #%0-7d"}, | |
3338 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x3000, 0xF800, "add%C\t%8-10r, #%0-7d"}, | |
3339 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0x3800, 0xF800, "sub%C\t%8-10r, #%0-7d"}, | |
8f06b2d8 | 3340 | /* format 6 */ |
823d2571 TG |
3341 | /* TODO: Disassemble PC relative "LDR rD,=<symbolic>" */ |
3342 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3343 | 0x4800, 0xF800, | |
3344 | "ldr%c\t%8-10r, [pc, #%0-7W]\t; (%0-7a)"}, | |
8f06b2d8 | 3345 | /* format 9 */ |
823d2571 TG |
3346 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), |
3347 | 0x6000, 0xF800, "str%c\t%0-2r, [%3-5r, #%6-10W]"}, | |
3348 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3349 | 0x6800, 0xF800, "ldr%c\t%0-2r, [%3-5r, #%6-10W]"}, | |
3350 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3351 | 0x7000, 0xF800, "strb%c\t%0-2r, [%3-5r, #%6-10d]"}, | |
3352 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3353 | 0x7800, 0xF800, "ldrb%c\t%0-2r, [%3-5r, #%6-10d]"}, | |
8f06b2d8 | 3354 | /* format 10 */ |
823d2571 TG |
3355 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), |
3356 | 0x8000, 0xF800, "strh%c\t%0-2r, [%3-5r, #%6-10H]"}, | |
3357 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3358 | 0x8800, 0xF800, "ldrh%c\t%0-2r, [%3-5r, #%6-10H]"}, | |
8f06b2d8 | 3359 | /* format 11 */ |
823d2571 TG |
3360 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), |
3361 | 0x9000, 0xF800, "str%c\t%8-10r, [sp, #%0-7W]"}, | |
3362 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3363 | 0x9800, 0xF800, "ldr%c\t%8-10r, [sp, #%0-7W]"}, | |
8f06b2d8 | 3364 | /* format 12 */ |
823d2571 TG |
3365 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), |
3366 | 0xA000, 0xF800, "add%c\t%8-10r, pc, #%0-7W\t; (adr %8-10r, %0-7a)"}, | |
3367 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3368 | 0xA800, 0xF800, "add%c\t%8-10r, sp, #%0-7W"}, | |
8f06b2d8 | 3369 | /* format 15 */ |
823d2571 TG |
3370 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xC000, 0xF800, "stmia%c\t%8-10r!, %M"}, |
3371 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xC800, 0xF800, "ldmia%c\t%8-10r%W, %M"}, | |
8f06b2d8 | 3372 | /* format 17 */ |
823d2571 | 3373 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xDF00, 0xFF00, "svc%c\t%0-7d"}, |
8f06b2d8 | 3374 | /* format 16 */ |
823d2571 TG |
3375 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xDE00, 0xFF00, "udf%c\t#%0-7d"}, |
3376 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xDE00, 0xFE00, UNDEFINED_INSTRUCTION}, | |
3377 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xD000, 0xF000, "b%8-11c.n\t%0-7B%X"}, | |
8f06b2d8 | 3378 | /* format 18 */ |
823d2571 | 3379 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), 0xE000, 0xF800, "b%c.n\t%0-10B%x"}, |
8f06b2d8 PB |
3380 | |
3381 | /* The E800 .. FFFF range is unconditionally redirected to the | |
3382 | 32-bit table, because even in pre-V6T2 ISAs, BL and BLX(1) pairs | |
3383 | are processed via that table. Thus, we can never encounter a | |
3384 | bare "second half of BL/BLX(1)" instruction here. */ | |
823d2571 TG |
3385 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), 0x0000, 0x0000, UNDEFINED_INSTRUCTION}, |
3386 | {ARM_FEATURE_CORE_LOW (0), 0, 0, 0} | |
8f06b2d8 PB |
3387 | }; |
3388 | ||
3389 | /* Thumb32 opcodes use the same table structure as the ARM opcodes. | |
3390 | We adopt the convention that hw1 is the high 16 bits of .value and | |
3391 | .mask, hw2 the low 16 bits. | |
3392 | ||
3393 | print_insn_thumb32 recognizes the following format control codes: | |
3394 | ||
3395 | %% % | |
3396 | ||
3397 | %I print a 12-bit immediate from hw1[10],hw2[14:12,7:0] | |
3398 | %M print a modified 12-bit immediate (same location) | |
3399 | %J print a 16-bit immediate from hw1[3:0,10],hw2[14:12,7:0] | |
3400 | %K print a 16-bit immediate from hw2[3:0],hw1[3:0],hw2[11:4] | |
90ec0d68 | 3401 | %H print a 16-bit immediate from hw2[3:0],hw1[11:0] |
8f06b2d8 PB |
3402 | %S print a possibly-shifted Rm |
3403 | ||
32a94698 | 3404 | %L print address for a ldrd/strd instruction |
8f06b2d8 PB |
3405 | %a print the address of a plain load/store |
3406 | %w print the width and signedness of a core load/store | |
3407 | %m print register mask for ldm/stm | |
4b5a202f | 3408 | %n print register mask for clrm |
8f06b2d8 PB |
3409 | |
3410 | %E print the lsb and width fields of a bfc/bfi instruction | |
3411 | %F print the lsb and width fields of a sbfx/ubfx instruction | |
e12437dc | 3412 | %G print a fallback offset for Branch Future instructions |
e5d6e09e | 3413 | %W print an offset for BF instruction |
1caf72a5 | 3414 | %Y print an offset for BFL instruction |
1889da70 | 3415 | %Z print an offset for BFCSEL instruction |
60f993ce AV |
3416 | %Q print an offset for Low Overhead Loop instructions |
3417 | %P print an offset for Low Overhead Loop end instructions | |
8f06b2d8 PB |
3418 | %b print a conditional branch offset |
3419 | %B print an unconditional branch offset | |
3420 | %s print the shift field of an SSAT instruction | |
3421 | %R print the rotation field of an SXT instruction | |
62b3e311 PB |
3422 | %U print barrier type. |
3423 | %P print address for pli instruction. | |
c22aaad1 PB |
3424 | %c print the condition code |
3425 | %x print warning if conditional an not at end of IT block" | |
3426 | %X print "\t; unpredictable <IT:code>" if conditional | |
8f06b2d8 PB |
3427 | |
3428 | %<bitfield>d print bitfield in decimal | |
f0fba320 | 3429 | %<bitfield>D print bitfield plus one in decimal |
8f06b2d8 PB |
3430 | %<bitfield>W print bitfield*4 in decimal |
3431 | %<bitfield>r print bitfield as an ARM register | |
dd5181d5 | 3432 | %<bitfield>R as %<>r but r15 is UNPREDICTABLE |
f1c7f421 | 3433 | %<bitfield>S as %<>r but r13 and r15 is UNPREDICTABLE |
8f06b2d8 PB |
3434 | %<bitfield>c print bitfield as a condition code |
3435 | ||
16980d0b JB |
3436 | %<bitfield>'c print specified char iff bitfield is all ones |
3437 | %<bitfield>`c print specified char iff bitfield is all zeroes | |
3438 | %<bitfield>?ab... select from array of values in big endian order | |
8f06b2d8 PB |
3439 | |
3440 | With one exception at the bottom (done because BL and BLX(1) need | |
3441 | to come dead last), this table was machine-sorted first in | |
3442 | decreasing order of number of bits set in the mask, then in | |
3443 | increasing numeric order of mask, then in increasing numeric order | |
3444 | of opcode. This order is not the clearest for a human reader, but | |
3445 | is guaranteed never to catch a special-case bit pattern with a more | |
3446 | general mask, which is important, because this instruction encoding | |
3447 | makes heavy use of special-case bit patterns. */ | |
3448 | static const struct opcode32 thumb32_opcodes[] = | |
3449 | { | |
4b5a202f AV |
3450 | /* Armv8.1-M Mainline and Armv8.1-M Mainline Security Extensions |
3451 | instructions. */ | |
60f993ce AV |
3452 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), |
3453 | 0xf040c001, 0xfff0f001, "wls\tlr, %16-19S, %Q"}, | |
3454 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), | |
3455 | 0xf040e001, 0xfff0ffff, "dls\tlr, %16-19S"}, | |
3456 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), | |
3457 | 0xf02fc001, 0xfffff001, "le\t%P"}, | |
3458 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), | |
3459 | 0xf00fc001, 0xfffff001, "le\tlr, %P"}, | |
3460 | ||
4389b29a AV |
3461 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), |
3462 | 0xf040e001, 0xf860f001, "bf%c\t%G, %W"}, | |
f1c7f421 AV |
3463 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), |
3464 | 0xf060e001, 0xf8f0f001, "bfx%c\t%G, %16-19S"}, | |
65d1bc05 AV |
3465 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), |
3466 | 0xf000c001, 0xf800f001, "bfl%c\t%G, %Y"}, | |
f1c7f421 AV |
3467 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), |
3468 | 0xf070e001, 0xf8f0f001, "bflx%c\t%G, %16-19S"}, | |
f6b2b12d AV |
3469 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), |
3470 | 0xf000e001, 0xf840f001, "bfcsel\t%G, %Z, %18-21c"}, | |
4389b29a | 3471 | |
4b5a202f AV |
3472 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN), |
3473 | 0xe89f0000, 0xffff2000, "clrm%c\t%n"}, | |
4389b29a | 3474 | |
16a1fa25 TP |
3475 | /* ARMv8-M and ARMv8-M Security Extensions instructions. */ |
3476 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M), 0xe97fe97f, 0xffffffff, "sg"}, | |
4ed7ed8d TP |
3477 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M), |
3478 | 0xe840f000, 0xfff0f0ff, "tt\t%8-11r, %16-19r"}, | |
3479 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M), | |
3480 | 0xe840f040, 0xfff0f0ff, "ttt\t%8-11r, %16-19r"}, | |
16a1fa25 TP |
3481 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M), |
3482 | 0xe840f080, 0xfff0f0ff, "tta\t%8-11r, %16-19r"}, | |
3483 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8M), | |
3484 | 0xe840f0c0, 0xfff0f0ff, "ttat\t%8-11r, %16-19r"}, | |
4ed7ed8d | 3485 | |
105bde57 | 3486 | /* ARM V8.2 RAS extension instructions. */ |
4d1464f2 | 3487 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_RAS), |
105bde57 MW |
3488 | 0xf3af8010, 0xffffffff, "esb"}, |
3489 | ||
53c4b28b | 3490 | /* V8 instructions. */ |
823d2571 TG |
3491 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), |
3492 | 0xf3af8005, 0xffffffff, "sevl%c.w"}, | |
3493 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3494 | 0xf78f8000, 0xfffffffc, "dcps%0-1d"}, | |
3495 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3496 | 0xe8c00f8f, 0xfff00fff, "stlb%c\t%12-15r, [%16-19R]"}, | |
3497 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3498 | 0xe8c00f9f, 0xfff00fff, "stlh%c\t%12-15r, [%16-19R]"}, | |
3499 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3500 | 0xe8c00faf, 0xfff00fff, "stl%c\t%12-15r, [%16-19R]"}, | |
3501 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3502 | 0xe8c00fc0, 0xfff00ff0, "stlexb%c\t%0-3r, %12-15r, [%16-19R]"}, | |
3503 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3504 | 0xe8c00fd0, 0xfff00ff0, "stlexh%c\t%0-3r, %12-15r, [%16-19R]"}, | |
3505 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3506 | 0xe8c00fe0, 0xfff00ff0, "stlex%c\t%0-3r, %12-15r, [%16-19R]"}, | |
3507 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3508 | 0xe8c000f0, 0xfff000f0, "stlexd%c\t%0-3r, %12-15r, %8-11r, [%16-19R]"}, | |
3509 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3510 | 0xe8d00f8f, 0xfff00fff, "ldab%c\t%12-15r, [%16-19R]"}, | |
3511 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3512 | 0xe8d00f9f, 0xfff00fff, "ldah%c\t%12-15r, [%16-19R]"}, | |
3513 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3514 | 0xe8d00faf, 0xfff00fff, "lda%c\t%12-15r, [%16-19R]"}, | |
3515 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3516 | 0xe8d00fcf, 0xfff00fff, "ldaexb%c\t%12-15r, [%16-19R]"}, | |
3517 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3518 | 0xe8d00fdf, 0xfff00fff, "ldaexh%c\t%12-15r, [%16-19R]"}, | |
3519 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3520 | 0xe8d00fef, 0xfff00fff, "ldaex%c\t%12-15r, [%16-19R]"}, | |
3521 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), | |
3522 | 0xe8d000ff, 0xfff000ff, "ldaexd%c\t%12-15r, %8-11r, [%16-19R]"}, | |
53c4b28b | 3523 | |
dd5181d5 | 3524 | /* CRC32 instructions. */ |
823d2571 | 3525 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), |
cc4a945a | 3526 | 0xfac0f080, 0xfff0f0f0, "crc32b\t%8-11R, %16-19R, %0-3R"}, |
823d2571 | 3527 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), |
cc4a945a | 3528 | 0xfac0f090, 0xfff0f0f0, "crc32h\t%9-11R, %16-19R, %0-3R"}, |
823d2571 | 3529 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), |
cc4a945a | 3530 | 0xfac0f0a0, 0xfff0f0f0, "crc32w\t%8-11R, %16-19R, %0-3R"}, |
823d2571 | 3531 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), |
cc4a945a | 3532 | 0xfad0f080, 0xfff0f0f0, "crc32cb\t%8-11R, %16-19R, %0-3R"}, |
823d2571 | 3533 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), |
cc4a945a | 3534 | 0xfad0f090, 0xfff0f0f0, "crc32ch\t%8-11R, %16-19R, %0-3R"}, |
823d2571 | 3535 | {ARM_FEATURE_COPROC (CRC_EXT_ARMV8), |
cc4a945a | 3536 | 0xfad0f0a0, 0xfff0f0f0, "crc32cw\t%8-11R, %16-19R, %0-3R"}, |
dd5181d5 | 3537 | |
c597cc3d SD |
3538 | /* Speculation Barriers. */ |
3539 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xf3af8014, 0xffffffff, "csdb"}, | |
3540 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xf3bf8f40, 0xffffffff, "ssbb"}, | |
3541 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xf3bf8f44, 0xffffffff, "pssbb"}, | |
3542 | ||
62b3e311 | 3543 | /* V7 instructions. */ |
823d2571 TG |
3544 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0xf910f000, 0xff70f000, "pli%c\t%a"}, |
3545 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0xf3af80f0, 0xfffffff0, "dbg%c\t#%0-3d"}, | |
3546 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), 0xf3bf8f51, 0xfffffff3, "dmb%c\t%U"}, | |
3547 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V8), 0xf3bf8f41, 0xfffffff3, "dsb%c\t%U"}, | |
3548 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0xf3bf8f50, 0xfffffff0, "dmb%c\t%U"}, | |
3549 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0xf3bf8f40, 0xfffffff0, "dsb%c\t%U"}, | |
3550 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V7), 0xf3bf8f60, 0xfffffff0, "isb%c\t%U"}, | |
3551 | {ARM_FEATURE_CORE_LOW (ARM_EXT_DIV), | |
3552 | 0xfb90f0f0, 0xfff0f0f0, "sdiv%c\t%8-11r, %16-19r, %0-3r"}, | |
3553 | {ARM_FEATURE_CORE_LOW (ARM_EXT_DIV), | |
3554 | 0xfbb0f0f0, 0xfff0f0f0, "udiv%c\t%8-11r, %16-19r, %0-3r"}, | |
62b3e311 | 3555 | |
90ec0d68 | 3556 | /* Virtualization Extension instructions. */ |
823d2571 | 3557 | {ARM_FEATURE_CORE_LOW (ARM_EXT_VIRT), 0xf7e08000, 0xfff0f000, "hvc%c\t%V"}, |
90ec0d68 MGD |
3558 | /* We skip ERET as that is SUBS pc, lr, #0. */ |
3559 | ||
60e5ef9f | 3560 | /* MP Extension instructions. */ |
823d2571 | 3561 | {ARM_FEATURE_CORE_LOW (ARM_EXT_MP), 0xf830f000, 0xff70f000, "pldw%c\t%a"}, |
60e5ef9f | 3562 | |
f4c65163 | 3563 | /* Security extension instructions. */ |
823d2571 | 3564 | {ARM_FEATURE_CORE_LOW (ARM_EXT_SEC), 0xf7f08000, 0xfff0f000, "smc%c\t%K"}, |
f4c65163 | 3565 | |
7fadb25d SD |
3566 | /* ARMv8.5-A instructions. */ |
3567 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_SB), 0xf3bf8f70, 0xffffffff, "sb"}, | |
3568 | ||
8f06b2d8 | 3569 | /* Instructions defined in the basic V6T2 set. */ |
823d2571 TG |
3570 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xf3af8000, 0xffffffff, "nop%c.w"}, |
3571 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xf3af8001, 0xffffffff, "yield%c.w"}, | |
3572 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xf3af8002, 0xffffffff, "wfe%c.w"}, | |
3573 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xf3af8003, 0xffffffff, "wfi%c.w"}, | |
3574 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xf3af8004, 0xffffffff, "sev%c.w"}, | |
3575 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3576 | 0xf3af8000, 0xffffff00, "nop%c.w\t{%0-7d}"}, | |
3577 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), 0xf7f0a000, 0xfff0f000, "udf%c.w\t%H"}, | |
3578 | ||
ff8646ee | 3579 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 TG |
3580 | 0xf3bf8f2f, 0xffffffff, "clrex%c"}, |
3581 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3582 | 0xf3af8400, 0xffffff1f, "cpsie.w\t%7'a%6'i%5'f%X"}, | |
3583 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3584 | 0xf3af8600, 0xffffff1f, "cpsid.w\t%7'a%6'i%5'f%X"}, | |
3585 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3586 | 0xf3c08f00, 0xfff0ffff, "bxj%c\t%16-19r%x"}, | |
3587 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3588 | 0xe810c000, 0xffd0ffff, "rfedb%c\t%16-19r%21'!"}, | |
3589 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3590 | 0xe990c000, 0xffd0ffff, "rfeia%c\t%16-19r%21'!"}, | |
3591 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3592 | 0xf3e08000, 0xffe0f000, "mrs%c\t%8-11r, %D"}, | |
3593 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3594 | 0xf3af8100, 0xffffffe0, "cps\t#%0-4d%X"}, | |
3595 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3596 | 0xe8d0f000, 0xfff0fff0, "tbb%c\t[%16-19r, %0-3r]%x"}, | |
3597 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3598 | 0xe8d0f010, 0xfff0fff0, "tbh%c\t[%16-19r, %0-3r, lsl #1]%x"}, | |
3599 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3600 | 0xf3af8500, 0xffffff00, "cpsie\t%7'a%6'i%5'f, #%0-4d%X"}, | |
3601 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3602 | 0xf3af8700, 0xffffff00, "cpsid\t%7'a%6'i%5'f, #%0-4d%X"}, | |
3603 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3604 | 0xf3de8f00, 0xffffff00, "subs%c\tpc, lr, #%0-7d"}, | |
3605 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3606 | 0xf3808000, 0xffe0f000, "msr%c\t%C, %16-19r"}, | |
ff8646ee | 3607 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 | 3608 | 0xe8500f00, 0xfff00fff, "ldrex%c\t%12-15r, [%16-19r]"}, |
ff8646ee | 3609 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 TG |
3610 | 0xe8d00f4f, 0xfff00fef, "ldrex%4?hb%c\t%12-15r, [%16-19r]"}, |
3611 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3612 | 0xe800c000, 0xffd0ffe0, "srsdb%c\t%16-19r%21'!, #%0-4d"}, | |
3613 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3614 | 0xe980c000, 0xffd0ffe0, "srsia%c\t%16-19r%21'!, #%0-4d"}, | |
3615 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3616 | 0xfa0ff080, 0xfffff0c0, "sxth%c.w\t%8-11r, %0-3r%R"}, | |
3617 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3618 | 0xfa1ff080, 0xfffff0c0, "uxth%c.w\t%8-11r, %0-3r%R"}, | |
3619 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3620 | 0xfa2ff080, 0xfffff0c0, "sxtb16%c\t%8-11r, %0-3r%R"}, | |
3621 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3622 | 0xfa3ff080, 0xfffff0c0, "uxtb16%c\t%8-11r, %0-3r%R"}, | |
3623 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3624 | 0xfa4ff080, 0xfffff0c0, "sxtb%c.w\t%8-11r, %0-3r%R"}, | |
3625 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3626 | 0xfa5ff080, 0xfffff0c0, "uxtb%c.w\t%8-11r, %0-3r%R"}, | |
ff8646ee | 3627 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 TG |
3628 | 0xe8400000, 0xfff000ff, "strex%c\t%8-11r, %12-15r, [%16-19r]"}, |
3629 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3630 | 0xe8d0007f, 0xfff000ff, "ldrexd%c\t%12-15r, %8-11r, [%16-19r]"}, | |
3631 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3632 | 0xfa80f000, 0xfff0f0f0, "sadd8%c\t%8-11r, %16-19r, %0-3r"}, | |
3633 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3634 | 0xfa80f010, 0xfff0f0f0, "qadd8%c\t%8-11r, %16-19r, %0-3r"}, | |
3635 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3636 | 0xfa80f020, 0xfff0f0f0, "shadd8%c\t%8-11r, %16-19r, %0-3r"}, | |
3637 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3638 | 0xfa80f040, 0xfff0f0f0, "uadd8%c\t%8-11r, %16-19r, %0-3r"}, | |
3639 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3640 | 0xfa80f050, 0xfff0f0f0, "uqadd8%c\t%8-11r, %16-19r, %0-3r"}, | |
3641 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3642 | 0xfa80f060, 0xfff0f0f0, "uhadd8%c\t%8-11r, %16-19r, %0-3r"}, | |
3643 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3644 | 0xfa80f080, 0xfff0f0f0, "qadd%c\t%8-11r, %0-3r, %16-19r"}, | |
3645 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3646 | 0xfa80f090, 0xfff0f0f0, "qdadd%c\t%8-11r, %0-3r, %16-19r"}, | |
3647 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3648 | 0xfa80f0a0, 0xfff0f0f0, "qsub%c\t%8-11r, %0-3r, %16-19r"}, | |
3649 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3650 | 0xfa80f0b0, 0xfff0f0f0, "qdsub%c\t%8-11r, %0-3r, %16-19r"}, | |
3651 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3652 | 0xfa90f000, 0xfff0f0f0, "sadd16%c\t%8-11r, %16-19r, %0-3r"}, | |
3653 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3654 | 0xfa90f010, 0xfff0f0f0, "qadd16%c\t%8-11r, %16-19r, %0-3r"}, | |
3655 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3656 | 0xfa90f020, 0xfff0f0f0, "shadd16%c\t%8-11r, %16-19r, %0-3r"}, | |
3657 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3658 | 0xfa90f040, 0xfff0f0f0, "uadd16%c\t%8-11r, %16-19r, %0-3r"}, | |
3659 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3660 | 0xfa90f050, 0xfff0f0f0, "uqadd16%c\t%8-11r, %16-19r, %0-3r"}, | |
3661 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3662 | 0xfa90f060, 0xfff0f0f0, "uhadd16%c\t%8-11r, %16-19r, %0-3r"}, | |
3663 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3664 | 0xfa90f080, 0xfff0f0f0, "rev%c.w\t%8-11r, %16-19r"}, | |
3665 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3666 | 0xfa90f090, 0xfff0f0f0, "rev16%c.w\t%8-11r, %16-19r"}, | |
3667 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3668 | 0xfa90f0a0, 0xfff0f0f0, "rbit%c\t%8-11r, %16-19r"}, | |
3669 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3670 | 0xfa90f0b0, 0xfff0f0f0, "revsh%c.w\t%8-11r, %16-19r"}, | |
3671 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3672 | 0xfaa0f000, 0xfff0f0f0, "sasx%c\t%8-11r, %16-19r, %0-3r"}, | |
3673 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3674 | 0xfaa0f010, 0xfff0f0f0, "qasx%c\t%8-11r, %16-19r, %0-3r"}, | |
3675 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3676 | 0xfaa0f020, 0xfff0f0f0, "shasx%c\t%8-11r, %16-19r, %0-3r"}, | |
3677 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3678 | 0xfaa0f040, 0xfff0f0f0, "uasx%c\t%8-11r, %16-19r, %0-3r"}, | |
3679 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3680 | 0xfaa0f050, 0xfff0f0f0, "uqasx%c\t%8-11r, %16-19r, %0-3r"}, | |
3681 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3682 | 0xfaa0f060, 0xfff0f0f0, "uhasx%c\t%8-11r, %16-19r, %0-3r"}, | |
3683 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3684 | 0xfaa0f080, 0xfff0f0f0, "sel%c\t%8-11r, %16-19r, %0-3r"}, | |
3685 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3686 | 0xfab0f080, 0xfff0f0f0, "clz%c\t%8-11r, %16-19r"}, | |
3687 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3688 | 0xfac0f000, 0xfff0f0f0, "ssub8%c\t%8-11r, %16-19r, %0-3r"}, | |
3689 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3690 | 0xfac0f010, 0xfff0f0f0, "qsub8%c\t%8-11r, %16-19r, %0-3r"}, | |
3691 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3692 | 0xfac0f020, 0xfff0f0f0, "shsub8%c\t%8-11r, %16-19r, %0-3r"}, | |
3693 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3694 | 0xfac0f040, 0xfff0f0f0, "usub8%c\t%8-11r, %16-19r, %0-3r"}, | |
3695 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3696 | 0xfac0f050, 0xfff0f0f0, "uqsub8%c\t%8-11r, %16-19r, %0-3r"}, | |
3697 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3698 | 0xfac0f060, 0xfff0f0f0, "uhsub8%c\t%8-11r, %16-19r, %0-3r"}, | |
3699 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3700 | 0xfad0f000, 0xfff0f0f0, "ssub16%c\t%8-11r, %16-19r, %0-3r"}, | |
3701 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3702 | 0xfad0f010, 0xfff0f0f0, "qsub16%c\t%8-11r, %16-19r, %0-3r"}, | |
3703 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3704 | 0xfad0f020, 0xfff0f0f0, "shsub16%c\t%8-11r, %16-19r, %0-3r"}, | |
3705 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3706 | 0xfad0f040, 0xfff0f0f0, "usub16%c\t%8-11r, %16-19r, %0-3r"}, | |
3707 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3708 | 0xfad0f050, 0xfff0f0f0, "uqsub16%c\t%8-11r, %16-19r, %0-3r"}, | |
3709 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3710 | 0xfad0f060, 0xfff0f0f0, "uhsub16%c\t%8-11r, %16-19r, %0-3r"}, | |
3711 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3712 | 0xfae0f000, 0xfff0f0f0, "ssax%c\t%8-11r, %16-19r, %0-3r"}, | |
3713 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3714 | 0xfae0f010, 0xfff0f0f0, "qsax%c\t%8-11r, %16-19r, %0-3r"}, | |
3715 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3716 | 0xfae0f020, 0xfff0f0f0, "shsax%c\t%8-11r, %16-19r, %0-3r"}, | |
3717 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3718 | 0xfae0f040, 0xfff0f0f0, "usax%c\t%8-11r, %16-19r, %0-3r"}, | |
3719 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3720 | 0xfae0f050, 0xfff0f0f0, "uqsax%c\t%8-11r, %16-19r, %0-3r"}, | |
3721 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3722 | 0xfae0f060, 0xfff0f0f0, "uhsax%c\t%8-11r, %16-19r, %0-3r"}, | |
3723 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3724 | 0xfb00f000, 0xfff0f0f0, "mul%c.w\t%8-11r, %16-19r, %0-3r"}, | |
3725 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3726 | 0xfb70f000, 0xfff0f0f0, "usad8%c\t%8-11r, %16-19r, %0-3r"}, | |
3727 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3728 | 0xfa00f000, 0xffe0f0f0, "lsl%20's%c.w\t%8-11R, %16-19R, %0-3R"}, | |
3729 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3730 | 0xfa20f000, 0xffe0f0f0, "lsr%20's%c.w\t%8-11R, %16-19R, %0-3R"}, | |
3731 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3732 | 0xfa40f000, 0xffe0f0f0, "asr%20's%c.w\t%8-11R, %16-19R, %0-3R"}, | |
3733 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3734 | 0xfa60f000, 0xffe0f0f0, "ror%20's%c.w\t%8-11r, %16-19r, %0-3r"}, | |
ff8646ee | 3735 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 TG |
3736 | 0xe8c00f40, 0xfff00fe0, "strex%4?hb%c\t%0-3r, %12-15r, [%16-19r]"}, |
3737 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
f0fba320 | 3738 | 0xf3200000, 0xfff0f0e0, "ssat16%c\t%8-11r, #%0-4D, %16-19r"}, |
823d2571 TG |
3739 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), |
3740 | 0xf3a00000, 0xfff0f0e0, "usat16%c\t%8-11r, #%0-4d, %16-19r"}, | |
3741 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3742 | 0xfb20f000, 0xfff0f0e0, "smuad%4'x%c\t%8-11r, %16-19r, %0-3r"}, | |
3743 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3744 | 0xfb30f000, 0xfff0f0e0, "smulw%4?tb%c\t%8-11r, %16-19r, %0-3r"}, | |
3745 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3746 | 0xfb40f000, 0xfff0f0e0, "smusd%4'x%c\t%8-11r, %16-19r, %0-3r"}, | |
3747 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3748 | 0xfb50f000, 0xfff0f0e0, "smmul%4'r%c\t%8-11r, %16-19r, %0-3r"}, | |
3749 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3750 | 0xfa00f080, 0xfff0f0c0, "sxtah%c\t%8-11r, %16-19r, %0-3r%R"}, | |
3751 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3752 | 0xfa10f080, 0xfff0f0c0, "uxtah%c\t%8-11r, %16-19r, %0-3r%R"}, | |
3753 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3754 | 0xfa20f080, 0xfff0f0c0, "sxtab16%c\t%8-11r, %16-19r, %0-3r%R"}, | |
3755 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3756 | 0xfa30f080, 0xfff0f0c0, "uxtab16%c\t%8-11r, %16-19r, %0-3r%R"}, | |
3757 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3758 | 0xfa40f080, 0xfff0f0c0, "sxtab%c\t%8-11r, %16-19r, %0-3r%R"}, | |
3759 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3760 | 0xfa50f080, 0xfff0f0c0, "uxtab%c\t%8-11r, %16-19r, %0-3r%R"}, | |
3761 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3762 | 0xfb10f000, 0xfff0f0c0, "smul%5?tb%4?tb%c\t%8-11r, %16-19r, %0-3r"}, | |
3763 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3764 | 0xf36f0000, 0xffff8020, "bfc%c\t%8-11r, %E"}, | |
3765 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3766 | 0xea100f00, 0xfff08f00, "tst%c.w\t%16-19r, %S"}, | |
3767 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3768 | 0xea900f00, 0xfff08f00, "teq%c\t%16-19r, %S"}, | |
3769 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3770 | 0xeb100f00, 0xfff08f00, "cmn%c.w\t%16-19r, %S"}, | |
3771 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3772 | 0xebb00f00, 0xfff08f00, "cmp%c.w\t%16-19r, %S"}, | |
3773 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3774 | 0xf0100f00, 0xfbf08f00, "tst%c.w\t%16-19r, %M"}, | |
3775 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3776 | 0xf0900f00, 0xfbf08f00, "teq%c\t%16-19r, %M"}, | |
3777 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3778 | 0xf1100f00, 0xfbf08f00, "cmn%c.w\t%16-19r, %M"}, | |
3779 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3780 | 0xf1b00f00, 0xfbf08f00, "cmp%c.w\t%16-19r, %M"}, | |
3781 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3782 | 0xea4f0000, 0xffef8000, "mov%20's%c.w\t%8-11r, %S"}, | |
3783 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3784 | 0xea6f0000, 0xffef8000, "mvn%20's%c.w\t%8-11r, %S"}, | |
3785 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3786 | 0xe8c00070, 0xfff000f0, "strexd%c\t%0-3r, %12-15r, %8-11r, [%16-19r]"}, | |
3787 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3788 | 0xfb000000, 0xfff000f0, "mla%c\t%8-11r, %16-19r, %0-3r, %12-15r"}, | |
3789 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3790 | 0xfb000010, 0xfff000f0, "mls%c\t%8-11r, %16-19r, %0-3r, %12-15r"}, | |
3791 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3792 | 0xfb700000, 0xfff000f0, "usada8%c\t%8-11R, %16-19R, %0-3R, %12-15R"}, | |
3793 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3794 | 0xfb800000, 0xfff000f0, "smull%c\t%12-15R, %8-11R, %16-19R, %0-3R"}, | |
3795 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3796 | 0xfba00000, 0xfff000f0, "umull%c\t%12-15R, %8-11R, %16-19R, %0-3R"}, | |
3797 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3798 | 0xfbc00000, 0xfff000f0, "smlal%c\t%12-15R, %8-11R, %16-19R, %0-3R"}, | |
3799 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3800 | 0xfbe00000, 0xfff000f0, "umlal%c\t%12-15R, %8-11R, %16-19R, %0-3R"}, | |
3801 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3802 | 0xfbe00060, 0xfff000f0, "umaal%c\t%12-15R, %8-11R, %16-19R, %0-3R"}, | |
ff8646ee | 3803 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 TG |
3804 | 0xe8500f00, 0xfff00f00, "ldrex%c\t%12-15r, [%16-19r, #%0-7W]"}, |
3805 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3806 | 0xf04f0000, 0xfbef8000, "mov%20's%c.w\t%8-11r, %M"}, | |
3807 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3808 | 0xf06f0000, 0xfbef8000, "mvn%20's%c.w\t%8-11r, %M"}, | |
3809 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3810 | 0xf810f000, 0xff70f000, "pld%c\t%a"}, | |
3811 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3812 | 0xfb200000, 0xfff000e0, "smlad%4'x%c\t%8-11R, %16-19R, %0-3R, %12-15R"}, | |
3813 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3814 | 0xfb300000, 0xfff000e0, "smlaw%4?tb%c\t%8-11R, %16-19R, %0-3R, %12-15R"}, | |
3815 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3816 | 0xfb400000, 0xfff000e0, "smlsd%4'x%c\t%8-11R, %16-19R, %0-3R, %12-15R"}, | |
3817 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3818 | 0xfb500000, 0xfff000e0, "smmla%4'r%c\t%8-11R, %16-19R, %0-3R, %12-15R"}, | |
3819 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3820 | 0xfb600000, 0xfff000e0, "smmls%4'r%c\t%8-11R, %16-19R, %0-3R, %12-15R"}, | |
3821 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3822 | 0xfbc000c0, 0xfff000e0, "smlald%4'x%c\t%12-15R, %8-11R, %16-19R, %0-3R"}, | |
3823 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3824 | 0xfbd000c0, 0xfff000e0, "smlsld%4'x%c\t%12-15R, %8-11R, %16-19R, %0-3R"}, | |
3825 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3826 | 0xeac00000, 0xfff08030, "pkhbt%c\t%8-11r, %16-19r, %S"}, | |
3827 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3828 | 0xeac00020, 0xfff08030, "pkhtb%c\t%8-11r, %16-19r, %S"}, | |
3829 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3830 | 0xf3400000, 0xfff08020, "sbfx%c\t%8-11r, %16-19r, %F"}, | |
3831 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3832 | 0xf3c00000, 0xfff08020, "ubfx%c\t%8-11r, %16-19r, %F"}, | |
3833 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3834 | 0xf8000e00, 0xff900f00, "str%wt%c\t%12-15r, %a"}, | |
3835 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3836 | 0xfb100000, 0xfff000c0, | |
3837 | "smla%5?tb%4?tb%c\t%8-11r, %16-19r, %0-3r, %12-15r"}, | |
3838 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3839 | 0xfbc00080, 0xfff000c0, | |
3840 | "smlal%5?tb%4?tb%c\t%12-15r, %8-11r, %16-19r, %0-3r"}, | |
3841 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3842 | 0xf3600000, 0xfff08020, "bfi%c\t%8-11r, %16-19r, %E"}, | |
3843 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3844 | 0xf8100e00, 0xfe900f00, "ldr%wt%c\t%12-15r, %a"}, | |
3845 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
f0fba320 | 3846 | 0xf3000000, 0xffd08020, "ssat%c\t%8-11r, #%0-4D, %16-19r%s"}, |
823d2571 TG |
3847 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), |
3848 | 0xf3800000, 0xffd08020, "usat%c\t%8-11r, #%0-4d, %16-19r%s"}, | |
3849 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3850 | 0xf2000000, 0xfbf08000, "addw%c\t%8-11r, %16-19r, %I"}, | |
ff8646ee | 3851 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 TG |
3852 | 0xf2400000, 0xfbf08000, "movw%c\t%8-11r, %J"}, |
3853 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3854 | 0xf2a00000, 0xfbf08000, "subw%c\t%8-11r, %16-19r, %I"}, | |
ff8646ee | 3855 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 TG |
3856 | 0xf2c00000, 0xfbf08000, "movt%c\t%8-11r, %J"}, |
3857 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3858 | 0xea000000, 0xffe08000, "and%20's%c.w\t%8-11r, %16-19r, %S"}, | |
3859 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3860 | 0xea200000, 0xffe08000, "bic%20's%c.w\t%8-11r, %16-19r, %S"}, | |
3861 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3862 | 0xea400000, 0xffe08000, "orr%20's%c.w\t%8-11r, %16-19r, %S"}, | |
3863 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3864 | 0xea600000, 0xffe08000, "orn%20's%c\t%8-11r, %16-19r, %S"}, | |
3865 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3866 | 0xea800000, 0xffe08000, "eor%20's%c.w\t%8-11r, %16-19r, %S"}, | |
3867 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3868 | 0xeb000000, 0xffe08000, "add%20's%c.w\t%8-11r, %16-19r, %S"}, | |
3869 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3870 | 0xeb400000, 0xffe08000, "adc%20's%c.w\t%8-11r, %16-19r, %S"}, | |
3871 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3872 | 0xeb600000, 0xffe08000, "sbc%20's%c.w\t%8-11r, %16-19r, %S"}, | |
3873 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3874 | 0xeba00000, 0xffe08000, "sub%20's%c.w\t%8-11r, %16-19r, %S"}, | |
3875 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3876 | 0xebc00000, 0xffe08000, "rsb%20's%c\t%8-11r, %16-19r, %S"}, | |
ff8646ee | 3877 | {ARM_FEATURE_CORE_HIGH (ARM_EXT2_V6T2_V8M), |
823d2571 TG |
3878 | 0xe8400000, 0xfff00000, "strex%c\t%8-11r, %12-15r, [%16-19r, #%0-7W]"}, |
3879 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3880 | 0xf0000000, 0xfbe08000, "and%20's%c.w\t%8-11r, %16-19r, %M"}, | |
3881 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3882 | 0xf0200000, 0xfbe08000, "bic%20's%c.w\t%8-11r, %16-19r, %M"}, | |
3883 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3884 | 0xf0400000, 0xfbe08000, "orr%20's%c.w\t%8-11r, %16-19r, %M"}, | |
3885 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3886 | 0xf0600000, 0xfbe08000, "orn%20's%c\t%8-11r, %16-19r, %M"}, | |
3887 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3888 | 0xf0800000, 0xfbe08000, "eor%20's%c.w\t%8-11r, %16-19r, %M"}, | |
3889 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3890 | 0xf1000000, 0xfbe08000, "add%20's%c.w\t%8-11r, %16-19r, %M"}, | |
3891 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3892 | 0xf1400000, 0xfbe08000, "adc%20's%c.w\t%8-11r, %16-19r, %M"}, | |
3893 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3894 | 0xf1600000, 0xfbe08000, "sbc%20's%c.w\t%8-11r, %16-19r, %M"}, | |
3895 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3896 | 0xf1a00000, 0xfbe08000, "sub%20's%c.w\t%8-11r, %16-19r, %M"}, | |
3897 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3898 | 0xf1c00000, 0xfbe08000, "rsb%20's%c\t%8-11r, %16-19r, %M"}, | |
3899 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3900 | 0xe8800000, 0xffd00000, "stmia%c.w\t%16-19r%21'!, %m"}, | |
3901 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3902 | 0xe8900000, 0xffd00000, "ldmia%c.w\t%16-19r%21'!, %m"}, | |
3903 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3904 | 0xe9000000, 0xffd00000, "stmdb%c\t%16-19r%21'!, %m"}, | |
3905 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3906 | 0xe9100000, 0xffd00000, "ldmdb%c\t%16-19r%21'!, %m"}, | |
3907 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3908 | 0xe9c00000, 0xffd000ff, "strd%c\t%12-15r, %8-11r, [%16-19r]"}, | |
3909 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3910 | 0xe9d00000, 0xffd000ff, "ldrd%c\t%12-15r, %8-11r, [%16-19r]"}, | |
3911 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3912 | 0xe9400000, 0xff500000, | |
3913 | "strd%c\t%12-15r, %8-11r, [%16-19r, #%23`-%0-7W]%21'!%L"}, | |
3914 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3915 | 0xe9500000, 0xff500000, | |
3916 | "ldrd%c\t%12-15r, %8-11r, [%16-19r, #%23`-%0-7W]%21'!%L"}, | |
3917 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3918 | 0xe8600000, 0xff700000, | |
3919 | "strd%c\t%12-15r, %8-11r, [%16-19r], #%23`-%0-7W%L"}, | |
3920 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3921 | 0xe8700000, 0xff700000, | |
3922 | "ldrd%c\t%12-15r, %8-11r, [%16-19r], #%23`-%0-7W%L"}, | |
3923 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3924 | 0xf8000000, 0xff100000, "str%w%c.w\t%12-15r, %a"}, | |
3925 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3926 | 0xf8100000, 0xfe100000, "ldr%w%c.w\t%12-15r, %a"}, | |
c19d1205 ZW |
3927 | |
3928 | /* Filter out Bcc with cond=E or F, which are used for other instructions. */ | |
823d2571 TG |
3929 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), |
3930 | 0xf3c08000, 0xfbc0d000, "undefined (bcc, cond=0xF)"}, | |
3931 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3932 | 0xf3808000, 0xfbc0d000, "undefined (bcc, cond=0xE)"}, | |
3933 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3934 | 0xf0008000, 0xf800d000, "b%22-25c.w\t%b%X"}, | |
3935 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V6T2), | |
3936 | 0xf0009000, 0xf800d000, "b%c.w\t%B%x"}, | |
c19d1205 | 3937 | |
8f06b2d8 | 3938 | /* These have been 32-bit since the invention of Thumb. */ |
823d2571 TG |
3939 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), |
3940 | 0xf000c000, 0xf800d001, "blx%c\t%B%x"}, | |
3941 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V4T), | |
3942 | 0xf000d000, 0xf800d000, "bl%c\t%B%x"}, | |
8f06b2d8 PB |
3943 | |
3944 | /* Fallback. */ | |
823d2571 TG |
3945 | {ARM_FEATURE_CORE_LOW (ARM_EXT_V1), |
3946 | 0x00000000, 0x00000000, UNDEFINED_INSTRUCTION}, | |
3947 | {ARM_FEATURE_CORE_LOW (0), 0, 0, 0} | |
8f06b2d8 | 3948 | }; |
ff4a8d2b | 3949 | |
8f06b2d8 PB |
3950 | static const char *const arm_conditional[] = |
3951 | {"eq", "ne", "cs", "cc", "mi", "pl", "vs", "vc", | |
c22aaad1 | 3952 | "hi", "ls", "ge", "lt", "gt", "le", "al", "<und>", ""}; |
8f06b2d8 PB |
3953 | |
3954 | static const char *const arm_fp_const[] = | |
3955 | {"0.0", "1.0", "2.0", "3.0", "4.0", "5.0", "0.5", "10.0"}; | |
3956 | ||
3957 | static const char *const arm_shift[] = | |
3958 | {"lsl", "lsr", "asr", "ror"}; | |
3959 | ||
3960 | typedef struct | |
3961 | { | |
3962 | const char *name; | |
3963 | const char *description; | |
3964 | const char *reg_names[16]; | |
3965 | } | |
3966 | arm_regname; | |
3967 | ||
3968 | static const arm_regname regnames[] = | |
3969 | { | |
65b48a81 | 3970 | { "reg-names-raw", N_("Select raw register names"), |
8f06b2d8 | 3971 | { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"}}, |
65b48a81 | 3972 | { "reg-names-gcc", N_("Select register names used by GCC"), |
8f06b2d8 | 3973 | { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "sl", "fp", "ip", "sp", "lr", "pc" }}, |
65b48a81 | 3974 | { "reg-names-std", N_("Select register names used in ARM's ISA documentation"), |
8f06b2d8 | 3975 | { "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10", "r11", "r12", "sp", "lr", "pc" }}, |
65b48a81 PB |
3976 | { "force-thumb", N_("Assume all insns are Thumb insns"), {NULL} }, |
3977 | { "no-force-thumb", N_("Examine preceding label to determine an insn's type"), {NULL} }, | |
3978 | { "reg-names-apcs", N_("Select register names used in the APCS"), | |
8f06b2d8 | 3979 | { "a1", "a2", "a3", "a4", "v1", "v2", "v3", "v4", "v5", "v6", "sl", "fp", "ip", "sp", "lr", "pc" }}, |
65b48a81 | 3980 | { "reg-names-atpcs", N_("Select register names used in the ATPCS"), |
8f06b2d8 | 3981 | { "a1", "a2", "a3", "a4", "v1", "v2", "v3", "v4", "v5", "v6", "v7", "v8", "IP", "SP", "LR", "PC" }}, |
65b48a81 PB |
3982 | { "reg-names-special-atpcs", N_("Select special register names used in the ATPCS"), |
3983 | { "a1", "a2", "a3", "a4", "v1", "v2", "v3", "WR", "v5", "SB", "SL", "FP", "IP", "SP", "LR", "PC" }} | |
8f06b2d8 PB |
3984 | }; |
3985 | ||
3986 | static const char *const iwmmxt_wwnames[] = | |
3987 | {"b", "h", "w", "d"}; | |
3988 | ||
3989 | static const char *const iwmmxt_wwssnames[] = | |
2d447fca JM |
3990 | {"b", "bus", "bc", "bss", |
3991 | "h", "hus", "hc", "hss", | |
3992 | "w", "wus", "wc", "wss", | |
3993 | "d", "dus", "dc", "dss" | |
8f06b2d8 PB |
3994 | }; |
3995 | ||
3996 | static const char *const iwmmxt_regnames[] = | |
3997 | { "wr0", "wr1", "wr2", "wr3", "wr4", "wr5", "wr6", "wr7", | |
3998 | "wr8", "wr9", "wr10", "wr11", "wr12", "wr13", "wr14", "wr15" | |
3999 | }; | |
4000 | ||
4001 | static const char *const iwmmxt_cregnames[] = | |
4002 | { "wcid", "wcon", "wcssf", "wcasf", "reserved", "reserved", "reserved", "reserved", | |
4003 | "wcgr0", "wcgr1", "wcgr2", "wcgr3", "reserved", "reserved", "reserved", "reserved" | |
4004 | }; | |
4005 | ||
143275ea AV |
4006 | static const char *const vec_condnames[] = |
4007 | { "eq", "ne", "cs", "hi", "ge", "lt", "gt", "le" | |
4008 | }; | |
4009 | ||
4010 | static const char *const mve_predicatenames[] = | |
4011 | { "", "ttt", "tt", "tte", "t", "tee", "te", "tet", "", | |
4012 | "eee", "ee", "eet", "e", "ett", "et", "ete" | |
4013 | }; | |
4014 | ||
4015 | /* Names for 2-bit size field for mve vector isntructions. */ | |
4016 | static const char *const mve_vec_sizename[] = | |
4017 | { "8", "16", "32", "64"}; | |
4018 | ||
4019 | /* Indicates whether we are processing a then predicate, | |
4020 | else predicate or none at all. */ | |
4021 | enum vpt_pred_state | |
4022 | { | |
4023 | PRED_NONE, | |
4024 | PRED_THEN, | |
4025 | PRED_ELSE | |
4026 | }; | |
4027 | ||
4028 | /* Information used to process a vpt block and subsequent instructions. */ | |
4029 | struct vpt_block | |
4030 | { | |
4031 | /* Are we in a vpt block. */ | |
4032 | bfd_boolean in_vpt_block; | |
4033 | ||
4034 | /* Next predicate state if in vpt block. */ | |
4035 | enum vpt_pred_state next_pred_state; | |
4036 | ||
4037 | /* Mask from vpt/vpst instruction. */ | |
4038 | long predicate_mask; | |
4039 | ||
4040 | /* Instruction number in vpt block. */ | |
4041 | long current_insn_num; | |
4042 | ||
4043 | /* Number of instructions in vpt block.. */ | |
4044 | long num_pred_insn; | |
4045 | }; | |
4046 | ||
4047 | static struct vpt_block vpt_block_state = | |
4048 | { | |
4049 | FALSE, | |
4050 | PRED_NONE, | |
4051 | 0, | |
4052 | 0, | |
4053 | 0 | |
4054 | }; | |
4055 | ||
8f06b2d8 PB |
4056 | /* Default to GCC register name set. */ |
4057 | static unsigned int regname_selected = 1; | |
4058 | ||
65b48a81 | 4059 | #define NUM_ARM_OPTIONS ARRAY_SIZE (regnames) |
8f06b2d8 PB |
4060 | #define arm_regnames regnames[regname_selected].reg_names |
4061 | ||
4062 | static bfd_boolean force_thumb = FALSE; | |
4063 | ||
c22aaad1 PB |
4064 | /* Current IT instruction state. This contains the same state as the IT |
4065 | bits in the CPSR. */ | |
4066 | static unsigned int ifthen_state; | |
4067 | /* IT state for the next instruction. */ | |
4068 | static unsigned int ifthen_next_state; | |
4069 | /* The address of the insn for which the IT state is valid. */ | |
4070 | static bfd_vma ifthen_address; | |
4071 | #define IFTHEN_COND ((ifthen_state >> 4) & 0xf) | |
e2efe87d MGD |
4072 | /* Indicates that the current Conditional state is unconditional or outside |
4073 | an IT block. */ | |
4074 | #define COND_UNCOND 16 | |
c22aaad1 | 4075 | |
8f06b2d8 PB |
4076 | \f |
4077 | /* Functions. */ | |
143275ea AV |
4078 | /* Extract the predicate mask for a VPT or VPST instruction. |
4079 | The mask is composed of bits 13-15 (Mkl) and bit 22 (Mkh). */ | |
4080 | ||
4081 | static long | |
4082 | mve_extract_pred_mask (long given) | |
4083 | { | |
4084 | return ((given & 0x00400000) >> 19) | ((given & 0xe000) >> 13); | |
4085 | } | |
4086 | ||
4087 | /* Return the number of instructions in a MVE predicate block. */ | |
4088 | static long | |
4089 | num_instructions_vpt_block (long given) | |
4090 | { | |
4091 | long mask = mve_extract_pred_mask (given); | |
4092 | if (mask == 0) | |
4093 | return 0; | |
4094 | ||
4095 | if (mask == 8) | |
4096 | return 1; | |
4097 | ||
4098 | if ((mask & 7) == 4) | |
4099 | return 2; | |
4100 | ||
4101 | if ((mask & 3) == 2) | |
4102 | return 3; | |
4103 | ||
4104 | if ((mask & 1) == 1) | |
4105 | return 4; | |
4106 | ||
4107 | return 0; | |
4108 | } | |
4109 | ||
4110 | static void | |
4111 | mark_outside_vpt_block (void) | |
4112 | { | |
4113 | vpt_block_state.in_vpt_block = FALSE; | |
4114 | vpt_block_state.next_pred_state = PRED_NONE; | |
4115 | vpt_block_state.predicate_mask = 0; | |
4116 | vpt_block_state.current_insn_num = 0; | |
4117 | vpt_block_state.num_pred_insn = 0; | |
4118 | } | |
4119 | ||
4120 | static void | |
4121 | mark_inside_vpt_block (long given) | |
4122 | { | |
4123 | vpt_block_state.in_vpt_block = TRUE; | |
4124 | vpt_block_state.next_pred_state = PRED_THEN; | |
4125 | vpt_block_state.predicate_mask = mve_extract_pred_mask (given); | |
4126 | vpt_block_state.current_insn_num = 0; | |
4127 | vpt_block_state.num_pred_insn = num_instructions_vpt_block (given); | |
4128 | assert (vpt_block_state.num_pred_insn >= 1); | |
4129 | } | |
4130 | ||
4131 | static enum vpt_pred_state | |
4132 | invert_next_predicate_state (enum vpt_pred_state astate) | |
4133 | { | |
4134 | if (astate == PRED_THEN) | |
4135 | return PRED_ELSE; | |
4136 | else if (astate == PRED_ELSE) | |
4137 | return PRED_THEN; | |
4138 | else | |
4139 | return PRED_NONE; | |
4140 | } | |
4141 | ||
4142 | static enum vpt_pred_state | |
4143 | update_next_predicate_state (void) | |
4144 | { | |
4145 | long pred_mask = vpt_block_state.predicate_mask; | |
4146 | long mask_for_insn = 0; | |
4147 | ||
4148 | switch (vpt_block_state.current_insn_num) | |
4149 | { | |
4150 | case 1: | |
4151 | mask_for_insn = 8; | |
4152 | break; | |
4153 | ||
4154 | case 2: | |
4155 | mask_for_insn = 4; | |
4156 | break; | |
4157 | ||
4158 | case 3: | |
4159 | mask_for_insn = 2; | |
4160 | break; | |
4161 | ||
4162 | case 4: | |
4163 | return PRED_NONE; | |
4164 | } | |
4165 | ||
4166 | if (pred_mask & mask_for_insn) | |
4167 | return invert_next_predicate_state (vpt_block_state.next_pred_state); | |
4168 | else | |
4169 | return vpt_block_state.next_pred_state; | |
4170 | } | |
4171 | ||
4172 | static void | |
4173 | update_vpt_block_state (void) | |
4174 | { | |
4175 | vpt_block_state.current_insn_num++; | |
4176 | if (vpt_block_state.current_insn_num == vpt_block_state.num_pred_insn) | |
4177 | { | |
4178 | /* No more instructions to process in vpt block. */ | |
4179 | mark_outside_vpt_block (); | |
4180 | return; | |
4181 | } | |
4182 | ||
4183 | vpt_block_state.next_pred_state = update_next_predicate_state (); | |
4184 | } | |
8f06b2d8 | 4185 | |
16980d0b JB |
4186 | /* Decode a bitfield of the form matching regexp (N(-N)?,)*N(-N)?. |
4187 | Returns pointer to following character of the format string and | |
4188 | fills in *VALUEP and *WIDTHP with the extracted value and number of | |
fe56b6ce | 4189 | bits extracted. WIDTHP can be NULL. */ |
16980d0b JB |
4190 | |
4191 | static const char * | |
fe56b6ce NC |
4192 | arm_decode_bitfield (const char *ptr, |
4193 | unsigned long insn, | |
4194 | unsigned long *valuep, | |
4195 | int *widthp) | |
16980d0b JB |
4196 | { |
4197 | unsigned long value = 0; | |
4198 | int width = 0; | |
43e65147 L |
4199 | |
4200 | do | |
16980d0b JB |
4201 | { |
4202 | int start, end; | |
4203 | int bits; | |
4204 | ||
4205 | for (start = 0; *ptr >= '0' && *ptr <= '9'; ptr++) | |
4206 | start = start * 10 + *ptr - '0'; | |
4207 | if (*ptr == '-') | |
4208 | for (end = 0, ptr++; *ptr >= '0' && *ptr <= '9'; ptr++) | |
4209 | end = end * 10 + *ptr - '0'; | |
4210 | else | |
4211 | end = start; | |
4212 | bits = end - start; | |
4213 | if (bits < 0) | |
4214 | abort (); | |
4215 | value |= ((insn >> start) & ((2ul << bits) - 1)) << width; | |
4216 | width += bits + 1; | |
4217 | } | |
4218 | while (*ptr++ == ','); | |
4219 | *valuep = value; | |
4220 | if (widthp) | |
4221 | *widthp = width; | |
4222 | return ptr - 1; | |
4223 | } | |
4224 | ||
8f06b2d8 | 4225 | static void |
37b37b2d | 4226 | arm_decode_shift (long given, fprintf_ftype func, void *stream, |
78c66db8 | 4227 | bfd_boolean print_shift) |
8f06b2d8 PB |
4228 | { |
4229 | func (stream, "%s", arm_regnames[given & 0xf]); | |
4230 | ||
4231 | if ((given & 0xff0) != 0) | |
4232 | { | |
4233 | if ((given & 0x10) == 0) | |
4234 | { | |
4235 | int amount = (given & 0xf80) >> 7; | |
4236 | int shift = (given & 0x60) >> 5; | |
4237 | ||
4238 | if (amount == 0) | |
4239 | { | |
4240 | if (shift == 3) | |
4241 | { | |
4242 | func (stream, ", rrx"); | |
4243 | return; | |
4244 | } | |
4245 | ||
4246 | amount = 32; | |
4247 | } | |
4248 | ||
37b37b2d RE |
4249 | if (print_shift) |
4250 | func (stream, ", %s #%d", arm_shift[shift], amount); | |
4251 | else | |
4252 | func (stream, ", #%d", amount); | |
8f06b2d8 | 4253 | } |
74bdfecf | 4254 | else if ((given & 0x80) == 0x80) |
aefd8a40 | 4255 | func (stream, "\t; <illegal shifter operand>"); |
37b37b2d | 4256 | else if (print_shift) |
8f06b2d8 PB |
4257 | func (stream, ", %s %s", arm_shift[(given & 0x60) >> 5], |
4258 | arm_regnames[(given & 0xf00) >> 8]); | |
37b37b2d RE |
4259 | else |
4260 | func (stream, ", %s", arm_regnames[(given & 0xf00) >> 8]); | |
8f06b2d8 PB |
4261 | } |
4262 | } | |
4263 | ||
73cd51e5 AV |
4264 | /* Return TRUE if the MATCHED_INSN can be inside an IT block. */ |
4265 | ||
4266 | static bfd_boolean | |
4267 | is_mve_okay_in_it (enum mve_instructions matched_insn) | |
4268 | { | |
c507f10b AV |
4269 | switch (matched_insn) |
4270 | { | |
4271 | case MVE_VMOV_GP_TO_VEC_LANE: | |
4272 | case MVE_VMOV2_VEC_LANE_TO_GP: | |
4273 | case MVE_VMOV2_GP_TO_VEC_LANE: | |
4274 | case MVE_VMOV_VEC_LANE_TO_GP: | |
4275 | return TRUE; | |
4276 | default: | |
4277 | return FALSE; | |
4278 | } | |
73cd51e5 AV |
4279 | } |
4280 | ||
4281 | static bfd_boolean | |
4282 | is_mve_architecture (struct disassemble_info *info) | |
4283 | { | |
4284 | struct arm_private_data *private_data = info->private_data; | |
4285 | arm_feature_set allowed_arches = private_data->features; | |
4286 | ||
4287 | arm_feature_set arm_ext_v8_1m_main | |
4288 | = ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN); | |
4289 | ||
4290 | if (ARM_CPU_HAS_FEATURE (arm_ext_v8_1m_main, allowed_arches) | |
4291 | && !ARM_CPU_IS_ANY (allowed_arches)) | |
4292 | return TRUE; | |
4293 | else | |
4294 | return FALSE; | |
4295 | } | |
4296 | ||
143275ea AV |
4297 | static bfd_boolean |
4298 | is_vpt_instruction (long given) | |
4299 | { | |
4300 | ||
4301 | /* If mkh:mkl is '0000' then its not a vpt/vpst instruction. */ | |
4302 | if ((given & 0x0040e000) == 0) | |
4303 | return FALSE; | |
4304 | ||
4305 | /* VPT floating point T1 variant. */ | |
4306 | if (((given & 0xefb10f50) == 0xee310f00 && ((given & 0x1001) != 0x1)) | |
4307 | /* VPT floating point T2 variant. */ | |
4308 | || ((given & 0xefb10f50) == 0xee310f40) | |
4309 | /* VPT vector T1 variant. */ | |
4310 | || ((given & 0xff811f51) == 0xfe010f00) | |
4311 | /* VPT vector T2 variant. */ | |
4312 | || ((given & 0xff811f51) == 0xfe010f01 | |
4313 | && ((given & 0x300000) != 0x300000)) | |
4314 | /* VPT vector T3 variant. */ | |
4315 | || ((given & 0xff811f50) == 0xfe011f00) | |
4316 | /* VPT vector T4 variant. */ | |
4317 | || ((given & 0xff811f70) == 0xfe010f40) | |
4318 | /* VPT vector T5 variant. */ | |
4319 | || ((given & 0xff811f70) == 0xfe010f60) | |
4320 | /* VPT vector T6 variant. */ | |
4321 | || ((given & 0xff811f50) == 0xfe011f40) | |
4322 | /* VPST vector T variant. */ | |
4323 | || ((given & 0xffbf1fff) == 0xfe310f4d)) | |
4324 | return TRUE; | |
4325 | else | |
4326 | return FALSE; | |
4327 | } | |
4328 | ||
73cd51e5 AV |
4329 | /* Decode a bitfield from opcode GIVEN, with starting bitfield = START |
4330 | and ending bitfield = END. END must be greater than START. */ | |
4331 | ||
4332 | static unsigned long | |
4333 | arm_decode_field (unsigned long given, unsigned int start, unsigned int end) | |
4334 | { | |
4335 | int bits = end - start; | |
4336 | ||
4337 | if (bits < 0) | |
4338 | abort (); | |
4339 | ||
4340 | return ((given >> start) & ((2ul << bits) - 1)); | |
4341 | } | |
4342 | ||
4343 | /* Decode a bitfield from opcode GIVEN, with multiple bitfields: | |
4344 | START:END and START2:END2. END/END2 must be greater than | |
4345 | START/START2. */ | |
4346 | ||
4347 | static unsigned long | |
4348 | arm_decode_field_multiple (unsigned long given, unsigned int start, | |
4349 | unsigned int end, unsigned int start2, | |
4350 | unsigned int end2) | |
4351 | { | |
4352 | int bits = end - start; | |
4353 | int bits2 = end2 - start2; | |
4354 | unsigned long value = 0; | |
4355 | int width = 0; | |
4356 | ||
4357 | if (bits2 < 0) | |
4358 | abort (); | |
4359 | ||
4360 | value = arm_decode_field (given, start, end); | |
4361 | width += bits + 1; | |
4362 | ||
4363 | value |= ((given >> start2) & ((2ul << bits2) - 1)) << width; | |
4364 | return value; | |
4365 | } | |
4366 | ||
4367 | /* Return TRUE if the GIVEN encoding should not be decoded as MATCHED_INSN. | |
4368 | This helps us decode instructions that change mnemonic depending on specific | |
4369 | operand values/encodings. */ | |
4370 | ||
4371 | static bfd_boolean | |
4372 | is_mve_encoding_conflict (unsigned long given, | |
4373 | enum mve_instructions matched_insn) | |
4374 | { | |
143275ea AV |
4375 | switch (matched_insn) |
4376 | { | |
4377 | case MVE_VPST: | |
4378 | if (arm_decode_field_multiple (given, 13, 15, 22, 22) == 0) | |
4379 | return TRUE; | |
4380 | else | |
4381 | return FALSE; | |
4382 | ||
4383 | case MVE_VPT_FP_T1: | |
4384 | if (arm_decode_field_multiple (given, 13, 15, 22, 22) == 0) | |
4385 | return TRUE; | |
4386 | if ((arm_decode_field (given, 12, 12) == 0) | |
4387 | && (arm_decode_field (given, 0, 0) == 1)) | |
4388 | return TRUE; | |
4389 | return FALSE; | |
4390 | ||
4391 | case MVE_VPT_FP_T2: | |
4392 | if (arm_decode_field_multiple (given, 13, 15, 22, 22) == 0) | |
4393 | return TRUE; | |
4394 | if (arm_decode_field (given, 0, 3) == 0xd) | |
4395 | return TRUE; | |
4396 | return FALSE; | |
4397 | ||
4398 | case MVE_VPT_VEC_T1: | |
4399 | case MVE_VPT_VEC_T2: | |
4400 | case MVE_VPT_VEC_T3: | |
4401 | case MVE_VPT_VEC_T4: | |
4402 | case MVE_VPT_VEC_T5: | |
4403 | case MVE_VPT_VEC_T6: | |
4404 | if (arm_decode_field_multiple (given, 13, 15, 22, 22) == 0) | |
4405 | return TRUE; | |
4406 | if (arm_decode_field (given, 20, 21) == 3) | |
4407 | return TRUE; | |
4408 | return FALSE; | |
4409 | ||
4410 | case MVE_VCMP_FP_T1: | |
4411 | if ((arm_decode_field (given, 12, 12) == 0) | |
4412 | && (arm_decode_field (given, 0, 0) == 1)) | |
4413 | return TRUE; | |
4414 | else | |
4415 | return FALSE; | |
4416 | ||
4417 | case MVE_VCMP_FP_T2: | |
4418 | if (arm_decode_field (given, 0, 3) == 0xd) | |
4419 | return TRUE; | |
4420 | else | |
4421 | return FALSE; | |
4422 | ||
9743db03 AV |
4423 | case MVE_VHADD_T2: |
4424 | case MVE_VHSUB_T2: | |
143275ea AV |
4425 | case MVE_VCMP_VEC_T1: |
4426 | case MVE_VCMP_VEC_T2: | |
4427 | case MVE_VCMP_VEC_T3: | |
4428 | case MVE_VCMP_VEC_T4: | |
4429 | case MVE_VCMP_VEC_T5: | |
4430 | case MVE_VCMP_VEC_T6: | |
4431 | if (arm_decode_field (given, 20, 21) == 3) | |
4432 | return TRUE; | |
4433 | else | |
4434 | return FALSE; | |
4435 | ||
04d54ace AV |
4436 | case MVE_VLD2: |
4437 | case MVE_VLD4: | |
4438 | case MVE_VST2: | |
4439 | case MVE_VST4: | |
4440 | if (arm_decode_field (given, 7, 8) == 3) | |
4441 | return TRUE; | |
4442 | else | |
4443 | return FALSE; | |
4444 | ||
aef6d006 AV |
4445 | case MVE_VSTRB_T1: |
4446 | case MVE_VSTRH_T2: | |
4447 | if ((arm_decode_field (given, 24, 24) == 0) | |
4448 | && (arm_decode_field (given, 21, 21) == 0)) | |
4449 | { | |
4450 | return TRUE; | |
4451 | } | |
4452 | else if ((arm_decode_field (given, 7, 8) == 3)) | |
4453 | return TRUE; | |
4454 | else | |
4455 | return FALSE; | |
4456 | ||
4457 | case MVE_VSTRB_T5: | |
4458 | case MVE_VSTRH_T6: | |
4459 | case MVE_VSTRW_T7: | |
4460 | if ((arm_decode_field (given, 24, 24) == 0) | |
4461 | && (arm_decode_field (given, 21, 21) == 0)) | |
4462 | { | |
4463 | return TRUE; | |
4464 | } | |
4465 | else | |
4466 | return FALSE; | |
4467 | ||
bf0b396d AV |
4468 | case MVE_VCVT_FP_FIX_VEC: |
4469 | return (arm_decode_field (given, 16, 21) & 0x38) == 0; | |
4470 | ||
c507f10b AV |
4471 | case MVE_VBIC_IMM: |
4472 | case MVE_VORR_IMM: | |
4473 | { | |
4474 | unsigned long cmode = arm_decode_field (given, 8, 11); | |
4475 | ||
4476 | if ((cmode & 1) == 0) | |
4477 | return TRUE; | |
4478 | else if ((cmode & 0xc) == 0xc) | |
4479 | return TRUE; | |
4480 | else | |
4481 | return FALSE; | |
4482 | } | |
4483 | ||
4484 | case MVE_VMVN_IMM: | |
4485 | { | |
4486 | unsigned long cmode = arm_decode_field (given, 8, 11); | |
4487 | ||
4488 | if ((cmode & 9) == 1) | |
4489 | return TRUE; | |
4490 | else if ((cmode & 5) == 1) | |
4491 | return TRUE; | |
4492 | else if ((cmode & 0xe) == 0xe) | |
4493 | return TRUE; | |
4494 | else | |
4495 | return FALSE; | |
4496 | } | |
4497 | ||
4498 | case MVE_VMOV_IMM_TO_VEC: | |
4499 | if ((arm_decode_field (given, 5, 5) == 1) | |
4500 | && (arm_decode_field (given, 8, 11) != 0xe)) | |
4501 | return TRUE; | |
4502 | else | |
4503 | return FALSE; | |
4504 | ||
143275ea AV |
4505 | default: |
4506 | return FALSE; | |
4507 | ||
4508 | } | |
73cd51e5 AV |
4509 | } |
4510 | ||
aef6d006 AV |
4511 | static void |
4512 | print_mve_vld_str_addr (struct disassemble_info *info, | |
4513 | unsigned long given, | |
4514 | enum mve_instructions matched_insn) | |
4515 | { | |
4516 | void *stream = info->stream; | |
4517 | fprintf_ftype func = info->fprintf_func; | |
4518 | ||
4519 | unsigned long p, w, gpr, imm, add, mod_imm; | |
4520 | ||
4521 | imm = arm_decode_field (given, 0, 6); | |
4522 | mod_imm = imm; | |
4523 | ||
4524 | switch (matched_insn) | |
4525 | { | |
4526 | case MVE_VLDRB_T1: | |
4527 | case MVE_VSTRB_T1: | |
4528 | gpr = arm_decode_field (given, 16, 18); | |
4529 | break; | |
4530 | ||
4531 | case MVE_VLDRH_T2: | |
4532 | case MVE_VSTRH_T2: | |
4533 | gpr = arm_decode_field (given, 16, 18); | |
4534 | mod_imm = imm << 1; | |
4535 | break; | |
4536 | ||
4537 | case MVE_VLDRH_T6: | |
4538 | case MVE_VSTRH_T6: | |
4539 | gpr = arm_decode_field (given, 16, 19); | |
4540 | mod_imm = imm << 1; | |
4541 | break; | |
4542 | ||
4543 | case MVE_VLDRW_T7: | |
4544 | case MVE_VSTRW_T7: | |
4545 | gpr = arm_decode_field (given, 16, 19); | |
4546 | mod_imm = imm << 2; | |
4547 | break; | |
4548 | ||
4549 | case MVE_VLDRB_T5: | |
4550 | case MVE_VSTRB_T5: | |
4551 | gpr = arm_decode_field (given, 16, 19); | |
4552 | break; | |
4553 | ||
4554 | default: | |
4555 | return; | |
4556 | } | |
4557 | ||
4558 | p = arm_decode_field (given, 24, 24); | |
4559 | w = arm_decode_field (given, 21, 21); | |
4560 | ||
4561 | add = arm_decode_field (given, 23, 23); | |
4562 | ||
4563 | char * add_sub; | |
4564 | ||
4565 | /* Don't print anything for '+' as it is implied. */ | |
4566 | if (add == 1) | |
4567 | add_sub = ""; | |
4568 | else | |
4569 | add_sub = "-"; | |
4570 | ||
4571 | if (p == 1) | |
4572 | { | |
4573 | /* Offset mode. */ | |
4574 | if (w == 0) | |
4575 | func (stream, "[%s, #%s%lu]", arm_regnames[gpr], add_sub, mod_imm); | |
4576 | /* Pre-indexed mode. */ | |
4577 | else | |
4578 | func (stream, "[%s, #%s%lu]!", arm_regnames[gpr], add_sub, mod_imm); | |
4579 | } | |
4580 | else if ((p == 0) && (w == 1)) | |
4581 | /* Post-index mode. */ | |
4582 | func (stream, "[%s], #%s%lu", arm_regnames[gpr], add_sub, mod_imm); | |
4583 | } | |
4584 | ||
73cd51e5 AV |
4585 | /* Return FALSE if GIVEN is not an undefined encoding for MATCHED_INSN. |
4586 | Otherwise, return TRUE and set UNDEFINED_CODE to give a reason as to why | |
4587 | this encoding is undefined. */ | |
4588 | ||
4589 | static bfd_boolean | |
4590 | is_mve_undefined (unsigned long given, enum mve_instructions matched_insn, | |
4591 | enum mve_undefined *undefined_code) | |
4592 | { | |
4593 | *undefined_code = UNDEF_NONE; | |
4594 | ||
9743db03 AV |
4595 | switch (matched_insn) |
4596 | { | |
4597 | case MVE_VDUP: | |
4598 | if (arm_decode_field_multiple (given, 5, 5, 22, 22) == 3) | |
4599 | { | |
4600 | *undefined_code = UNDEF_SIZE_3; | |
4601 | return TRUE; | |
4602 | } | |
4603 | else | |
4604 | return FALSE; | |
4605 | ||
4606 | case MVE_VRHADD: | |
4607 | case MVE_VHADD_T1: | |
4608 | case MVE_VHSUB_T1: | |
4609 | if (arm_decode_field (given, 20, 21) == 3) | |
4610 | { | |
4611 | *undefined_code = UNDEF_SIZE_3; | |
4612 | return TRUE; | |
4613 | } | |
4614 | else | |
4615 | return FALSE; | |
4616 | ||
aef6d006 AV |
4617 | case MVE_VLDRB_T1: |
4618 | if (arm_decode_field (given, 7, 8) == 3) | |
4619 | { | |
4620 | *undefined_code = UNDEF_SIZE_3; | |
4621 | return TRUE; | |
4622 | } | |
4623 | else | |
4624 | return FALSE; | |
4625 | ||
4626 | case MVE_VLDRH_T2: | |
4627 | if (arm_decode_field (given, 7, 8) <= 1) | |
4628 | { | |
4629 | *undefined_code = UNDEF_SIZE_LE_1; | |
4630 | return TRUE; | |
4631 | } | |
4632 | else | |
4633 | return FALSE; | |
4634 | ||
4635 | case MVE_VSTRB_T1: | |
4636 | if ((arm_decode_field (given, 7, 8) == 0)) | |
4637 | { | |
4638 | *undefined_code = UNDEF_SIZE_0; | |
4639 | return TRUE; | |
4640 | } | |
4641 | else | |
4642 | return FALSE; | |
4643 | ||
4644 | case MVE_VSTRH_T2: | |
4645 | if ((arm_decode_field (given, 7, 8) <= 1)) | |
4646 | { | |
4647 | *undefined_code = UNDEF_SIZE_LE_1; | |
4648 | return TRUE; | |
4649 | } | |
4650 | else | |
4651 | return FALSE; | |
4652 | ||
ef1576a1 AV |
4653 | case MVE_VLDRB_GATHER_T1: |
4654 | if (arm_decode_field (given, 7, 8) == 3) | |
4655 | { | |
4656 | *undefined_code = UNDEF_SIZE_3; | |
4657 | return TRUE; | |
4658 | } | |
4659 | else if ((arm_decode_field (given, 28, 28) == 0) | |
4660 | && (arm_decode_field (given, 7, 8) == 0)) | |
4661 | { | |
4662 | *undefined_code = UNDEF_NOT_UNS_SIZE_0; | |
4663 | return TRUE; | |
4664 | } | |
4665 | else | |
4666 | return FALSE; | |
4667 | ||
4668 | case MVE_VLDRH_GATHER_T2: | |
4669 | if (arm_decode_field (given, 7, 8) == 3) | |
4670 | { | |
4671 | *undefined_code = UNDEF_SIZE_3; | |
4672 | return TRUE; | |
4673 | } | |
4674 | else if ((arm_decode_field (given, 28, 28) == 0) | |
4675 | && (arm_decode_field (given, 7, 8) == 1)) | |
4676 | { | |
4677 | *undefined_code = UNDEF_NOT_UNS_SIZE_1; | |
4678 | return TRUE; | |
4679 | } | |
4680 | else if (arm_decode_field (given, 7, 8) == 0) | |
4681 | { | |
4682 | *undefined_code = UNDEF_SIZE_0; | |
4683 | return TRUE; | |
4684 | } | |
4685 | else | |
4686 | return FALSE; | |
4687 | ||
4688 | case MVE_VLDRW_GATHER_T3: | |
4689 | if (arm_decode_field (given, 7, 8) != 2) | |
4690 | { | |
4691 | *undefined_code = UNDEF_SIZE_NOT_2; | |
4692 | return TRUE; | |
4693 | } | |
4694 | else if (arm_decode_field (given, 28, 28) == 0) | |
4695 | { | |
4696 | *undefined_code = UNDEF_NOT_UNSIGNED; | |
4697 | return TRUE; | |
4698 | } | |
4699 | else | |
4700 | return FALSE; | |
4701 | ||
4702 | case MVE_VLDRD_GATHER_T4: | |
4703 | if (arm_decode_field (given, 7, 8) != 3) | |
4704 | { | |
4705 | *undefined_code = UNDEF_SIZE_NOT_3; | |
4706 | return TRUE; | |
4707 | } | |
4708 | else if (arm_decode_field (given, 28, 28) == 0) | |
4709 | { | |
4710 | *undefined_code = UNDEF_NOT_UNSIGNED; | |
4711 | return TRUE; | |
4712 | } | |
4713 | else | |
4714 | return FALSE; | |
4715 | ||
4716 | case MVE_VSTRB_SCATTER_T1: | |
4717 | if (arm_decode_field (given, 7, 8) == 3) | |
4718 | { | |
4719 | *undefined_code = UNDEF_SIZE_3; | |
4720 | return TRUE; | |
4721 | } | |
4722 | else | |
4723 | return FALSE; | |
4724 | ||
4725 | case MVE_VSTRH_SCATTER_T2: | |
4726 | { | |
4727 | unsigned long size = arm_decode_field (given, 7, 8); | |
4728 | if (size == 3) | |
4729 | { | |
4730 | *undefined_code = UNDEF_SIZE_3; | |
4731 | return TRUE; | |
4732 | } | |
4733 | else if (size == 0) | |
4734 | { | |
4735 | *undefined_code = UNDEF_SIZE_0; | |
4736 | return TRUE; | |
4737 | } | |
4738 | else | |
4739 | return FALSE; | |
4740 | } | |
4741 | ||
4742 | case MVE_VSTRW_SCATTER_T3: | |
4743 | if (arm_decode_field (given, 7, 8) != 2) | |
4744 | { | |
4745 | *undefined_code = UNDEF_SIZE_NOT_2; | |
4746 | return TRUE; | |
4747 | } | |
4748 | else | |
4749 | return FALSE; | |
4750 | ||
4751 | case MVE_VSTRD_SCATTER_T4: | |
4752 | if (arm_decode_field (given, 7, 8) != 3) | |
4753 | { | |
4754 | *undefined_code = UNDEF_SIZE_NOT_3; | |
4755 | return TRUE; | |
4756 | } | |
4757 | else | |
4758 | return FALSE; | |
4759 | ||
bf0b396d AV |
4760 | case MVE_VCVT_FP_FIX_VEC: |
4761 | { | |
4762 | unsigned long imm6 = arm_decode_field (given, 16, 21); | |
4763 | if ((imm6 & 0x20) == 0) | |
4764 | { | |
4765 | *undefined_code = UNDEF_VCVT_IMM6; | |
4766 | return TRUE; | |
4767 | } | |
4768 | ||
4769 | if ((arm_decode_field (given, 9, 9) == 0) | |
4770 | && ((imm6 & 0x30) == 0x20)) | |
4771 | { | |
4772 | *undefined_code = UNDEF_VCVT_FSI_IMM6; | |
4773 | return TRUE; | |
4774 | } | |
4775 | ||
4776 | return FALSE; | |
4777 | } | |
4778 | ||
4779 | case MVE_VCVT_BETWEEN_FP_INT: | |
4780 | case MVE_VCVT_FROM_FP_TO_INT: | |
4781 | { | |
4782 | unsigned long size = arm_decode_field (given, 18, 19); | |
4783 | if (size == 0) | |
4784 | { | |
4785 | *undefined_code = UNDEF_SIZE_0; | |
4786 | return TRUE; | |
4787 | } | |
4788 | else if (size == 3) | |
4789 | { | |
4790 | *undefined_code = UNDEF_SIZE_3; | |
4791 | return TRUE; | |
4792 | } | |
4793 | else | |
4794 | return FALSE; | |
4795 | } | |
4796 | ||
c507f10b AV |
4797 | case MVE_VMOV_VEC_LANE_TO_GP: |
4798 | { | |
4799 | unsigned long op1 = arm_decode_field (given, 21, 22); | |
4800 | unsigned long op2 = arm_decode_field (given, 5, 6); | |
4801 | unsigned long u = arm_decode_field (given, 23, 23); | |
4802 | ||
4803 | if ((op2 == 0) && (u == 1)) | |
4804 | { | |
4805 | if ((op1 == 0) || (op1 == 1)) | |
4806 | { | |
4807 | *undefined_code = UNDEF_BAD_U_OP1_OP2; | |
4808 | return TRUE; | |
4809 | } | |
4810 | else | |
4811 | return FALSE; | |
4812 | } | |
4813 | else if (op2 == 2) | |
4814 | { | |
4815 | if ((op1 == 0) || (op1 == 1)) | |
4816 | { | |
4817 | *undefined_code = UNDEF_BAD_OP1_OP2; | |
4818 | return TRUE; | |
4819 | } | |
4820 | else | |
4821 | return FALSE; | |
4822 | } | |
4823 | ||
4824 | return FALSE; | |
4825 | } | |
4826 | ||
4827 | case MVE_VMOV_GP_TO_VEC_LANE: | |
4828 | if (arm_decode_field (given, 5, 6) == 2) | |
4829 | { | |
4830 | unsigned long op1 = arm_decode_field (given, 21, 22); | |
4831 | if ((op1 == 0) || (op1 == 1)) | |
4832 | { | |
4833 | *undefined_code = UNDEF_BAD_OP1_OP2; | |
4834 | return TRUE; | |
4835 | } | |
4836 | else | |
4837 | return FALSE; | |
4838 | } | |
4839 | else | |
4840 | return FALSE; | |
4841 | ||
4842 | case MVE_VMOV_IMM_TO_VEC: | |
4843 | if (arm_decode_field (given, 5, 5) == 0) | |
4844 | { | |
4845 | unsigned long cmode = arm_decode_field (given, 8, 11); | |
4846 | ||
4847 | if (((cmode & 9) == 1) || ((cmode & 5) == 1)) | |
4848 | { | |
4849 | *undefined_code = UNDEF_OP_0_BAD_CMODE; | |
4850 | return TRUE; | |
4851 | } | |
4852 | else | |
4853 | return FALSE; | |
4854 | } | |
4855 | else | |
4856 | return FALSE; | |
4857 | ||
9743db03 AV |
4858 | default: |
4859 | return FALSE; | |
4860 | } | |
73cd51e5 AV |
4861 | } |
4862 | ||
4863 | /* Return FALSE if GIVEN is not an unpredictable encoding for MATCHED_INSN. | |
4864 | Otherwise, return TRUE and set UNPREDICTABLE_CODE to give a reason as to | |
4865 | why this encoding is unpredictable. */ | |
4866 | ||
4867 | static bfd_boolean | |
4868 | is_mve_unpredictable (unsigned long given, enum mve_instructions matched_insn, | |
4869 | enum mve_unpredictable *unpredictable_code) | |
4870 | { | |
4871 | *unpredictable_code = UNPRED_NONE; | |
4872 | ||
143275ea AV |
4873 | switch (matched_insn) |
4874 | { | |
4875 | case MVE_VCMP_FP_T2: | |
4876 | case MVE_VPT_FP_T2: | |
4877 | if ((arm_decode_field (given, 12, 12) == 0) | |
4878 | && (arm_decode_field (given, 5, 5) == 1)) | |
4879 | { | |
4880 | *unpredictable_code = UNPRED_FCA_0_FCB_1; | |
4881 | return TRUE; | |
4882 | } | |
4883 | else | |
4884 | return FALSE; | |
73cd51e5 | 4885 | |
143275ea AV |
4886 | case MVE_VPT_VEC_T4: |
4887 | case MVE_VPT_VEC_T5: | |
4888 | case MVE_VPT_VEC_T6: | |
4889 | case MVE_VCMP_VEC_T4: | |
4890 | case MVE_VCMP_VEC_T5: | |
4891 | case MVE_VCMP_VEC_T6: | |
4892 | if (arm_decode_field (given, 0, 3) == 0xd) | |
4893 | { | |
4894 | *unpredictable_code = UNPRED_R13; | |
4895 | return TRUE; | |
4896 | } | |
4897 | else | |
4898 | return FALSE; | |
c1e26897 | 4899 | |
9743db03 AV |
4900 | case MVE_VDUP: |
4901 | { | |
4902 | unsigned long gpr = arm_decode_field (given, 12, 15); | |
4903 | if (gpr == 0xd) | |
4904 | { | |
4905 | *unpredictable_code = UNPRED_R13; | |
4906 | return TRUE; | |
4907 | } | |
4908 | else if (gpr == 0xf) | |
4909 | { | |
4910 | *unpredictable_code = UNPRED_R15; | |
4911 | return TRUE; | |
4912 | } | |
4913 | ||
4914 | return FALSE; | |
4915 | } | |
4916 | ||
4917 | case MVE_VFMA_FP_SCALAR: | |
4918 | case MVE_VFMAS_FP_SCALAR: | |
4919 | case MVE_VHADD_T2: | |
4920 | case MVE_VHSUB_T2: | |
4921 | { | |
4922 | unsigned long gpr = arm_decode_field (given, 0, 3); | |
4923 | if (gpr == 0xd) | |
4924 | { | |
4925 | *unpredictable_code = UNPRED_R13; | |
4926 | return TRUE; | |
4927 | } | |
4928 | else if (gpr == 0xf) | |
4929 | { | |
4930 | *unpredictable_code = UNPRED_R15; | |
4931 | return TRUE; | |
4932 | } | |
4933 | ||
4934 | return FALSE; | |
4935 | } | |
4936 | ||
04d54ace AV |
4937 | case MVE_VLD2: |
4938 | case MVE_VST2: | |
4939 | { | |
4940 | unsigned long rn = arm_decode_field (given, 16, 19); | |
4941 | ||
4942 | if ((rn == 0xd) && (arm_decode_field (given, 21, 21) == 1)) | |
4943 | { | |
4944 | *unpredictable_code = UNPRED_R13_AND_WB; | |
4945 | return TRUE; | |
4946 | } | |
4947 | ||
4948 | if (rn == 0xf) | |
4949 | { | |
4950 | *unpredictable_code = UNPRED_R15; | |
4951 | return TRUE; | |
4952 | } | |
4953 | ||
4954 | if (arm_decode_field_multiple (given, 13, 15, 22, 22) > 6) | |
4955 | { | |
4956 | *unpredictable_code = UNPRED_Q_GT_6; | |
4957 | return TRUE; | |
4958 | } | |
4959 | else | |
4960 | return FALSE; | |
4961 | } | |
4962 | ||
4963 | case MVE_VLD4: | |
4964 | case MVE_VST4: | |
4965 | { | |
4966 | unsigned long rn = arm_decode_field (given, 16, 19); | |
4967 | ||
4968 | if ((rn == 0xd) && (arm_decode_field (given, 21, 21) == 1)) | |
4969 | { | |
4970 | *unpredictable_code = UNPRED_R13_AND_WB; | |
4971 | return TRUE; | |
4972 | } | |
4973 | ||
4974 | if (rn == 0xf) | |
4975 | { | |
4976 | *unpredictable_code = UNPRED_R15; | |
4977 | return TRUE; | |
4978 | } | |
4979 | ||
4980 | if (arm_decode_field_multiple (given, 13, 15, 22, 22) > 4) | |
4981 | { | |
4982 | *unpredictable_code = UNPRED_Q_GT_4; | |
4983 | return TRUE; | |
4984 | } | |
4985 | else | |
4986 | return FALSE; | |
4987 | } | |
4988 | ||
aef6d006 AV |
4989 | case MVE_VLDRB_T5: |
4990 | case MVE_VLDRH_T6: | |
4991 | case MVE_VLDRW_T7: | |
4992 | case MVE_VSTRB_T5: | |
4993 | case MVE_VSTRH_T6: | |
4994 | case MVE_VSTRW_T7: | |
4995 | { | |
4996 | unsigned long rn = arm_decode_field (given, 16, 19); | |
4997 | ||
4998 | if ((rn == 0xd) && (arm_decode_field (given, 21, 21) == 1)) | |
4999 | { | |
5000 | *unpredictable_code = UNPRED_R13_AND_WB; | |
5001 | return TRUE; | |
5002 | } | |
5003 | else if (rn == 0xf) | |
5004 | { | |
5005 | *unpredictable_code = UNPRED_R15; | |
5006 | return TRUE; | |
5007 | } | |
5008 | else | |
5009 | return FALSE; | |
5010 | } | |
5011 | ||
ef1576a1 AV |
5012 | case MVE_VLDRB_GATHER_T1: |
5013 | if (arm_decode_field (given, 0, 0) == 1) | |
5014 | { | |
5015 | *unpredictable_code = UNPRED_OS; | |
5016 | return TRUE; | |
5017 | } | |
5018 | ||
5019 | /* fall through. */ | |
5020 | /* To handle common code with T2-T4 variants. */ | |
5021 | case MVE_VLDRH_GATHER_T2: | |
5022 | case MVE_VLDRW_GATHER_T3: | |
5023 | case MVE_VLDRD_GATHER_T4: | |
5024 | { | |
5025 | unsigned long qd = arm_decode_field_multiple (given, 13, 15, 22, 22); | |
5026 | unsigned long qm = arm_decode_field_multiple (given, 1, 3, 5, 5); | |
5027 | ||
5028 | if (qd == qm) | |
5029 | { | |
5030 | *unpredictable_code = UNPRED_Q_REGS_EQUAL; | |
5031 | return TRUE; | |
5032 | } | |
5033 | ||
5034 | if (arm_decode_field (given, 16, 19) == 0xf) | |
5035 | { | |
5036 | *unpredictable_code = UNPRED_R15; | |
5037 | return TRUE; | |
5038 | } | |
5039 | ||
5040 | return FALSE; | |
5041 | } | |
5042 | ||
5043 | case MVE_VLDRW_GATHER_T5: | |
5044 | case MVE_VLDRD_GATHER_T6: | |
5045 | { | |
5046 | unsigned long qd = arm_decode_field_multiple (given, 13, 15, 22, 22); | |
5047 | unsigned long qm = arm_decode_field_multiple (given, 17, 19, 7, 7); | |
5048 | ||
5049 | if (qd == qm) | |
5050 | { | |
5051 | *unpredictable_code = UNPRED_Q_REGS_EQUAL; | |
5052 | return TRUE; | |
5053 | } | |
5054 | else | |
5055 | return FALSE; | |
5056 | } | |
5057 | ||
5058 | case MVE_VSTRB_SCATTER_T1: | |
5059 | if (arm_decode_field (given, 16, 19) == 0xf) | |
5060 | { | |
5061 | *unpredictable_code = UNPRED_R15; | |
5062 | return TRUE; | |
5063 | } | |
5064 | else if (arm_decode_field (given, 0, 0) == 1) | |
5065 | { | |
5066 | *unpredictable_code = UNPRED_OS; | |
5067 | return TRUE; | |
5068 | } | |
5069 | else | |
5070 | return FALSE; | |
5071 | ||
5072 | case MVE_VSTRH_SCATTER_T2: | |
5073 | case MVE_VSTRW_SCATTER_T3: | |
5074 | case MVE_VSTRD_SCATTER_T4: | |
5075 | if (arm_decode_field (given, 16, 19) == 0xf) | |
5076 | { | |
5077 | *unpredictable_code = UNPRED_R15; | |
5078 | return TRUE; | |
5079 | } | |
5080 | else | |
5081 | return FALSE; | |
5082 | ||
c507f10b AV |
5083 | case MVE_VMOV2_VEC_LANE_TO_GP: |
5084 | case MVE_VMOV2_GP_TO_VEC_LANE: | |
bf0b396d AV |
5085 | case MVE_VCVT_BETWEEN_FP_INT: |
5086 | case MVE_VCVT_FROM_FP_TO_INT: | |
5087 | { | |
5088 | unsigned long rt = arm_decode_field (given, 0, 3); | |
5089 | unsigned long rt2 = arm_decode_field (given, 16, 19); | |
5090 | ||
5091 | if ((rt == 0xd) || (rt2 == 0xd)) | |
5092 | { | |
5093 | *unpredictable_code = UNPRED_R13; | |
5094 | return TRUE; | |
5095 | } | |
5096 | else if ((rt == 0xf) || (rt2 == 0xf)) | |
5097 | { | |
5098 | *unpredictable_code = UNPRED_R15; | |
5099 | return TRUE; | |
5100 | } | |
5101 | else if (rt == rt2) | |
5102 | { | |
5103 | *unpredictable_code = UNPRED_GP_REGS_EQUAL; | |
5104 | return TRUE; | |
5105 | } | |
5106 | ||
5107 | return FALSE; | |
5108 | } | |
5109 | ||
c507f10b AV |
5110 | case MVE_VMOV_HFP_TO_GP: |
5111 | case MVE_VMOV_GP_TO_VEC_LANE: | |
5112 | case MVE_VMOV_VEC_LANE_TO_GP: | |
5113 | { | |
5114 | unsigned long rda = arm_decode_field (given, 12, 15); | |
5115 | if (rda == 0xd) | |
5116 | { | |
5117 | *unpredictable_code = UNPRED_R13; | |
5118 | return TRUE; | |
5119 | } | |
5120 | else if (rda == 0xf) | |
5121 | { | |
5122 | *unpredictable_code = UNPRED_R15; | |
5123 | return TRUE; | |
5124 | } | |
5125 | ||
5126 | return FALSE; | |
5127 | } | |
5128 | ||
143275ea AV |
5129 | default: |
5130 | return FALSE; | |
5131 | } | |
5132 | } | |
c1e26897 | 5133 | |
c507f10b AV |
5134 | static void |
5135 | print_mve_vmov_index (struct disassemble_info *info, unsigned long given) | |
5136 | { | |
5137 | unsigned long op1 = arm_decode_field (given, 21, 22); | |
5138 | unsigned long op2 = arm_decode_field (given, 5, 6); | |
5139 | unsigned long h = arm_decode_field (given, 16, 16); | |
5140 | unsigned long index, esize, targetBeat, idx; | |
5141 | void *stream = info->stream; | |
5142 | fprintf_ftype func = info->fprintf_func; | |
5143 | ||
5144 | if ((op1 & 0x2) == 0x2) | |
5145 | { | |
5146 | index = op2; | |
5147 | esize = 8; | |
5148 | } | |
5149 | else if (((op1 & 0x2) == 0x0) && ((op2 & 0x1) == 0x1)) | |
5150 | { | |
5151 | index = op2 >> 1; | |
5152 | esize = 16; | |
5153 | } | |
5154 | else if (((op1 & 0x2) == 0) && ((op2 & 0x3) == 0)) | |
5155 | { | |
5156 | index = 0; | |
5157 | esize = 32; | |
5158 | } | |
5159 | else | |
5160 | { | |
5161 | func (stream, "<undefined index>"); | |
5162 | return; | |
5163 | } | |
5164 | ||
5165 | targetBeat = (op1 & 0x1) | (h << 1); | |
5166 | idx = index + targetBeat * (32/esize); | |
5167 | ||
5168 | func (stream, "%lu", idx); | |
5169 | } | |
5170 | ||
5171 | /* Print neon and mve 8-bit immediate that can be a 8, 16, 32, or 64-bits | |
5172 | in length and integer of floating-point type. */ | |
5173 | static void | |
5174 | print_simd_imm8 (struct disassemble_info *info, unsigned long given, | |
5175 | unsigned int ibit_loc, const struct mopcode32 *insn) | |
5176 | { | |
5177 | int bits = 0; | |
5178 | int cmode = (given >> 8) & 0xf; | |
5179 | int op = (given >> 5) & 0x1; | |
5180 | unsigned long value = 0, hival = 0; | |
5181 | unsigned shift; | |
5182 | int size = 0; | |
5183 | int isfloat = 0; | |
5184 | void *stream = info->stream; | |
5185 | fprintf_ftype func = info->fprintf_func; | |
5186 | ||
5187 | /* On Neon the 'i' bit is at bit 24, on mve it is | |
5188 | at bit 28. */ | |
5189 | bits |= ((given >> ibit_loc) & 1) << 7; | |
5190 | bits |= ((given >> 16) & 7) << 4; | |
5191 | bits |= ((given >> 0) & 15) << 0; | |
5192 | ||
5193 | if (cmode < 8) | |
5194 | { | |
5195 | shift = (cmode >> 1) & 3; | |
5196 | value = (unsigned long) bits << (8 * shift); | |
5197 | size = 32; | |
5198 | } | |
5199 | else if (cmode < 12) | |
5200 | { | |
5201 | shift = (cmode >> 1) & 1; | |
5202 | value = (unsigned long) bits << (8 * shift); | |
5203 | size = 16; | |
5204 | } | |
5205 | else if (cmode < 14) | |
5206 | { | |
5207 | shift = (cmode & 1) + 1; | |
5208 | value = (unsigned long) bits << (8 * shift); | |
5209 | value |= (1ul << (8 * shift)) - 1; | |
5210 | size = 32; | |
5211 | } | |
5212 | else if (cmode == 14) | |
5213 | { | |
5214 | if (op) | |
5215 | { | |
5216 | /* Bit replication into bytes. */ | |
5217 | int ix; | |
5218 | unsigned long mask; | |
5219 | ||
5220 | value = 0; | |
5221 | hival = 0; | |
5222 | for (ix = 7; ix >= 0; ix--) | |
5223 | { | |
5224 | mask = ((bits >> ix) & 1) ? 0xff : 0; | |
5225 | if (ix <= 3) | |
5226 | value = (value << 8) | mask; | |
5227 | else | |
5228 | hival = (hival << 8) | mask; | |
5229 | } | |
5230 | size = 64; | |
5231 | } | |
5232 | else | |
5233 | { | |
5234 | /* Byte replication. */ | |
5235 | value = (unsigned long) bits; | |
5236 | size = 8; | |
5237 | } | |
5238 | } | |
5239 | else if (!op) | |
5240 | { | |
5241 | /* Floating point encoding. */ | |
5242 | int tmp; | |
5243 | ||
5244 | value = (unsigned long) (bits & 0x7f) << 19; | |
5245 | value |= (unsigned long) (bits & 0x80) << 24; | |
5246 | tmp = bits & 0x40 ? 0x3c : 0x40; | |
5247 | value |= (unsigned long) tmp << 24; | |
5248 | size = 32; | |
5249 | isfloat = 1; | |
5250 | } | |
5251 | else | |
5252 | { | |
5253 | func (stream, "<illegal constant %.8x:%x:%x>", | |
5254 | bits, cmode, op); | |
5255 | size = 32; | |
5256 | return; | |
5257 | } | |
5258 | ||
5259 | // printU determines whether the immediate value should be printed as | |
5260 | // unsigned. | |
5261 | unsigned printU = 0; | |
5262 | switch (insn->mve_op) | |
5263 | { | |
5264 | default: | |
5265 | break; | |
5266 | // We want this for instructions that don't have a 'signed' type | |
5267 | case MVE_VBIC_IMM: | |
5268 | case MVE_VORR_IMM: | |
5269 | case MVE_VMVN_IMM: | |
5270 | case MVE_VMOV_IMM_TO_VEC: | |
5271 | printU = 1; | |
5272 | break; | |
5273 | } | |
5274 | switch (size) | |
5275 | { | |
5276 | case 8: | |
5277 | func (stream, "#%ld\t; 0x%.2lx", value, value); | |
5278 | break; | |
5279 | ||
5280 | case 16: | |
5281 | func (stream, | |
5282 | printU | |
5283 | ? "#%lu\t; 0x%.4lx" | |
5284 | : "#%ld\t; 0x%.4lx", value, value); | |
5285 | break; | |
5286 | ||
5287 | case 32: | |
5288 | if (isfloat) | |
5289 | { | |
5290 | unsigned char valbytes[4]; | |
5291 | double fvalue; | |
5292 | ||
5293 | /* Do this a byte at a time so we don't have to | |
5294 | worry about the host's endianness. */ | |
5295 | valbytes[0] = value & 0xff; | |
5296 | valbytes[1] = (value >> 8) & 0xff; | |
5297 | valbytes[2] = (value >> 16) & 0xff; | |
5298 | valbytes[3] = (value >> 24) & 0xff; | |
5299 | ||
5300 | floatformat_to_double | |
5301 | (& floatformat_ieee_single_little, valbytes, | |
5302 | & fvalue); | |
5303 | ||
5304 | func (stream, "#%.7g\t; 0x%.8lx", fvalue, | |
5305 | value); | |
5306 | } | |
5307 | else | |
5308 | func (stream, | |
5309 | printU | |
5310 | ? "#%lu\t; 0x%.8lx" | |
5311 | : "#%ld\t; 0x%.8lx", | |
5312 | (long) (((value & 0x80000000L) != 0) | |
5313 | && !printU | |
5314 | ? value | ~0xffffffffL : value), | |
5315 | value); | |
5316 | break; | |
5317 | ||
5318 | case 64: | |
5319 | func (stream, "#0x%.8lx%.8lx", hival, value); | |
5320 | break; | |
5321 | ||
5322 | default: | |
5323 | abort (); | |
5324 | } | |
5325 | ||
5326 | } | |
5327 | ||
73cd51e5 AV |
5328 | static void |
5329 | print_mve_undefined (struct disassemble_info *info, | |
5330 | enum mve_undefined undefined_code) | |
5331 | { | |
5332 | void *stream = info->stream; | |
5333 | fprintf_ftype func = info->fprintf_func; | |
5334 | ||
5335 | func (stream, "\t\tundefined instruction: "); | |
5336 | ||
5337 | switch (undefined_code) | |
5338 | { | |
aef6d006 AV |
5339 | case UNDEF_SIZE_0: |
5340 | func (stream, "size equals zero"); | |
5341 | break; | |
5342 | ||
c507f10b AV |
5343 | case UNDEF_SIZE_2: |
5344 | func (stream, "size equals two"); | |
5345 | break; | |
5346 | ||
9743db03 AV |
5347 | case UNDEF_SIZE_3: |
5348 | func (stream, "size equals three"); | |
5349 | break; | |
5350 | ||
aef6d006 AV |
5351 | case UNDEF_SIZE_LE_1: |
5352 | func (stream, "size <= 1"); | |
5353 | break; | |
5354 | ||
ef1576a1 AV |
5355 | case UNDEF_SIZE_NOT_2: |
5356 | func (stream, "size not equal to 2"); | |
5357 | break; | |
5358 | ||
5359 | case UNDEF_SIZE_NOT_3: | |
5360 | func (stream, "size not equal to 3"); | |
5361 | break; | |
5362 | ||
5363 | case UNDEF_NOT_UNS_SIZE_0: | |
5364 | func (stream, "not unsigned and size = zero"); | |
5365 | break; | |
5366 | ||
5367 | case UNDEF_NOT_UNS_SIZE_1: | |
5368 | func (stream, "not unsigned and size = one"); | |
5369 | break; | |
5370 | ||
5371 | case UNDEF_NOT_UNSIGNED: | |
5372 | func (stream, "not unsigned"); | |
5373 | break; | |
5374 | ||
bf0b396d AV |
5375 | case UNDEF_VCVT_IMM6: |
5376 | func (stream, "invalid imm6"); | |
5377 | break; | |
5378 | ||
5379 | case UNDEF_VCVT_FSI_IMM6: | |
5380 | func (stream, "fsi = 0 and invalid imm6"); | |
5381 | break; | |
5382 | ||
c507f10b AV |
5383 | case UNDEF_BAD_OP1_OP2: |
5384 | func (stream, "bad size with op2 = 2 and op1 = 0 or 1"); | |
5385 | break; | |
5386 | ||
5387 | case UNDEF_BAD_U_OP1_OP2: | |
5388 | func (stream, "unsigned with op2 = 0 and op1 = 0 or 1"); | |
5389 | break; | |
5390 | ||
5391 | case UNDEF_OP_0_BAD_CMODE: | |
5392 | func (stream, "op field equal 0 and bad cmode"); | |
5393 | break; | |
5394 | ||
73cd51e5 AV |
5395 | case UNDEF_NONE: |
5396 | break; | |
5397 | } | |
5398 | ||
5399 | } | |
5400 | ||
5401 | static void | |
5402 | print_mve_unpredictable (struct disassemble_info *info, | |
5403 | enum mve_unpredictable unpredict_code) | |
5404 | { | |
5405 | void *stream = info->stream; | |
5406 | fprintf_ftype func = info->fprintf_func; | |
5407 | ||
5408 | func (stream, "%s: ", UNPREDICTABLE_INSTRUCTION); | |
5409 | ||
5410 | switch (unpredict_code) | |
5411 | { | |
5412 | case UNPRED_IT_BLOCK: | |
5413 | func (stream, "mve instruction in it block"); | |
5414 | break; | |
5415 | ||
143275ea AV |
5416 | case UNPRED_FCA_0_FCB_1: |
5417 | func (stream, "condition bits, fca = 0 and fcb = 1"); | |
5418 | break; | |
5419 | ||
5420 | case UNPRED_R13: | |
5421 | func (stream, "use of r13 (sp)"); | |
5422 | break; | |
5423 | ||
9743db03 AV |
5424 | case UNPRED_R15: |
5425 | func (stream, "use of r15 (pc)"); | |
5426 | break; | |
5427 | ||
04d54ace AV |
5428 | case UNPRED_Q_GT_4: |
5429 | func (stream, "start register block > r4"); | |
5430 | break; | |
5431 | ||
5432 | case UNPRED_Q_GT_6: | |
5433 | func (stream, "start register block > r6"); | |
5434 | break; | |
5435 | ||
5436 | case UNPRED_R13_AND_WB: | |
5437 | func (stream, "use of r13 and write back"); | |
5438 | break; | |
5439 | ||
ef1576a1 AV |
5440 | case UNPRED_Q_REGS_EQUAL: |
5441 | func (stream, | |
5442 | "same vector register used for destination and other operand"); | |
5443 | break; | |
5444 | ||
5445 | case UNPRED_OS: | |
5446 | func (stream, "use of offset scaled"); | |
5447 | break; | |
5448 | ||
bf0b396d AV |
5449 | case UNPRED_GP_REGS_EQUAL: |
5450 | func (stream, "same general-purpose register used for both operands"); | |
5451 | break; | |
5452 | ||
c507f10b AV |
5453 | case UNPRED_Q_REGS_EQ_AND_SIZE_1: |
5454 | func (stream, "use of identical q registers and size = 1"); | |
5455 | break; | |
5456 | ||
5457 | case UNPRED_Q_REGS_EQ_AND_SIZE_2: | |
5458 | func (stream, "use of identical q registers and size = 1"); | |
5459 | break; | |
5460 | ||
73cd51e5 AV |
5461 | case UNPRED_NONE: |
5462 | break; | |
5463 | } | |
5464 | } | |
5465 | ||
04d54ace AV |
5466 | /* Print register block operand for mve vld2/vld4/vst2/vld4. */ |
5467 | ||
5468 | static void | |
5469 | print_mve_register_blocks (struct disassemble_info *info, | |
5470 | unsigned long given, | |
5471 | enum mve_instructions matched_insn) | |
5472 | { | |
5473 | void *stream = info->stream; | |
5474 | fprintf_ftype func = info->fprintf_func; | |
5475 | ||
5476 | unsigned long q_reg_start = arm_decode_field_multiple (given, | |
5477 | 13, 15, | |
5478 | 22, 22); | |
5479 | switch (matched_insn) | |
5480 | { | |
5481 | case MVE_VLD2: | |
5482 | case MVE_VST2: | |
5483 | if (q_reg_start <= 6) | |
5484 | func (stream, "{q%ld, q%ld}", q_reg_start, q_reg_start + 1); | |
5485 | else | |
5486 | func (stream, "<illegal reg q%ld>", q_reg_start); | |
5487 | break; | |
5488 | ||
5489 | case MVE_VLD4: | |
5490 | case MVE_VST4: | |
5491 | if (q_reg_start <= 4) | |
5492 | func (stream, "{q%ld, q%ld, q%ld, q%ld}", q_reg_start, | |
5493 | q_reg_start + 1, q_reg_start + 2, | |
5494 | q_reg_start + 3); | |
5495 | else | |
5496 | func (stream, "<illegal reg q%ld>", q_reg_start); | |
5497 | break; | |
5498 | ||
5499 | default: | |
5500 | break; | |
5501 | } | |
5502 | } | |
5503 | ||
bf0b396d AV |
5504 | static void |
5505 | print_mve_rounding_mode (struct disassemble_info *info, | |
5506 | unsigned long given, | |
5507 | enum mve_instructions matched_insn) | |
5508 | { | |
5509 | void *stream = info->stream; | |
5510 | fprintf_ftype func = info->fprintf_func; | |
5511 | ||
5512 | switch (matched_insn) | |
5513 | { | |
5514 | case MVE_VCVT_FROM_FP_TO_INT: | |
5515 | { | |
5516 | switch (arm_decode_field (given, 8, 9)) | |
5517 | { | |
5518 | case 0: | |
5519 | func (stream, "a"); | |
5520 | break; | |
5521 | ||
5522 | case 1: | |
5523 | func (stream, "n"); | |
5524 | break; | |
5525 | ||
5526 | case 2: | |
5527 | func (stream, "p"); | |
5528 | break; | |
5529 | ||
5530 | case 3: | |
5531 | func (stream, "m"); | |
5532 | break; | |
5533 | ||
5534 | default: | |
5535 | break; | |
5536 | } | |
5537 | } | |
5538 | break; | |
5539 | ||
5540 | case MVE_VRINT_FP: | |
5541 | { | |
5542 | switch (arm_decode_field (given, 7, 9)) | |
5543 | { | |
5544 | case 0: | |
5545 | func (stream, "n"); | |
5546 | break; | |
5547 | ||
5548 | case 1: | |
5549 | func (stream, "x"); | |
5550 | break; | |
5551 | ||
5552 | case 2: | |
5553 | func (stream, "a"); | |
5554 | break; | |
5555 | ||
5556 | case 3: | |
5557 | func (stream, "z"); | |
5558 | break; | |
5559 | ||
5560 | case 5: | |
5561 | func (stream, "m"); | |
5562 | break; | |
5563 | ||
5564 | case 7: | |
5565 | func (stream, "p"); | |
5566 | ||
5567 | case 4: | |
5568 | case 6: | |
5569 | default: | |
5570 | break; | |
5571 | } | |
5572 | } | |
5573 | break; | |
5574 | ||
5575 | default: | |
5576 | break; | |
5577 | } | |
5578 | } | |
5579 | ||
5580 | static void | |
5581 | print_mve_vcvt_size (struct disassemble_info *info, | |
5582 | unsigned long given, | |
5583 | enum mve_instructions matched_insn) | |
5584 | { | |
5585 | unsigned long mode = 0; | |
5586 | void *stream = info->stream; | |
5587 | fprintf_ftype func = info->fprintf_func; | |
5588 | ||
5589 | switch (matched_insn) | |
5590 | { | |
5591 | case MVE_VCVT_FP_FIX_VEC: | |
5592 | { | |
5593 | mode = (((given & 0x200) >> 7) | |
5594 | | ((given & 0x10000000) >> 27) | |
5595 | | ((given & 0x100) >> 8)); | |
5596 | ||
5597 | switch (mode) | |
5598 | { | |
5599 | case 0: | |
5600 | func (stream, "f16.s16"); | |
5601 | break; | |
5602 | ||
5603 | case 1: | |
5604 | func (stream, "s16.f16"); | |
5605 | break; | |
5606 | ||
5607 | case 2: | |
5608 | func (stream, "f16.u16"); | |
5609 | break; | |
5610 | ||
5611 | case 3: | |
5612 | func (stream, "u16.f16"); | |
5613 | break; | |
5614 | ||
5615 | case 4: | |
5616 | func (stream, "f32.s32"); | |
5617 | break; | |
5618 | ||
5619 | case 5: | |
5620 | func (stream, "s32.f32"); | |
5621 | break; | |
5622 | ||
5623 | case 6: | |
5624 | func (stream, "f32.u32"); | |
5625 | break; | |
5626 | ||
5627 | case 7: | |
5628 | func (stream, "u32.f32"); | |
5629 | break; | |
5630 | ||
5631 | default: | |
5632 | break; | |
5633 | } | |
5634 | break; | |
5635 | } | |
5636 | case MVE_VCVT_BETWEEN_FP_INT: | |
5637 | { | |
5638 | unsigned long size = arm_decode_field (given, 18, 19); | |
5639 | unsigned long op = arm_decode_field (given, 7, 8); | |
5640 | ||
5641 | if (size == 1) | |
5642 | { | |
5643 | switch (op) | |
5644 | { | |
5645 | case 0: | |
5646 | func (stream, "f16.s16"); | |
5647 | break; | |
5648 | ||
5649 | case 1: | |
5650 | func (stream, "f16.u16"); | |
5651 | break; | |
5652 | ||
5653 | case 2: | |
5654 | func (stream, "s16.f16"); | |
5655 | break; | |
5656 | ||
5657 | case 3: | |
5658 | func (stream, "u16.f16"); | |
5659 | break; | |
5660 | ||
5661 | default: | |
5662 | break; | |
5663 | } | |
5664 | } | |
5665 | else if (size == 2) | |
5666 | { | |
5667 | switch (op) | |
5668 | { | |
5669 | case 0: | |
5670 | func (stream, "f32.s32"); | |
5671 | break; | |
5672 | ||
5673 | case 1: | |
5674 | func (stream, "f32.u32"); | |
5675 | break; | |
5676 | ||
5677 | case 2: | |
5678 | func (stream, "s32.f32"); | |
5679 | break; | |
5680 | ||
5681 | case 3: | |
5682 | func (stream, "u32.f32"); | |
5683 | break; | |
5684 | } | |
5685 | } | |
5686 | } | |
5687 | break; | |
5688 | ||
5689 | case MVE_VCVT_FP_HALF_FP: | |
5690 | { | |
5691 | unsigned long op = arm_decode_field (given, 28, 28); | |
5692 | if (op == 0) | |
5693 | func (stream, "f16.f32"); | |
5694 | else if (op == 1) | |
5695 | func (stream, "f32.f16"); | |
5696 | } | |
5697 | break; | |
5698 | ||
5699 | case MVE_VCVT_FROM_FP_TO_INT: | |
5700 | { | |
5701 | unsigned long size = arm_decode_field_multiple (given, 7, 7, 18, 19); | |
5702 | ||
5703 | switch (size) | |
5704 | { | |
5705 | case 2: | |
5706 | func (stream, "s16.f16"); | |
5707 | break; | |
5708 | ||
5709 | case 3: | |
5710 | func (stream, "u16.f16"); | |
5711 | break; | |
5712 | ||
5713 | case 4: | |
5714 | func (stream, "s32.f32"); | |
5715 | break; | |
5716 | ||
5717 | case 5: | |
5718 | func (stream, "u32.f32"); | |
5719 | break; | |
5720 | ||
5721 | default: | |
5722 | break; | |
5723 | } | |
5724 | } | |
5725 | break; | |
5726 | ||
5727 | default: | |
5728 | break; | |
5729 | } | |
5730 | } | |
5731 | ||
143275ea AV |
5732 | static void |
5733 | print_instruction_predicate (struct disassemble_info *info) | |
5734 | { | |
5735 | void *stream = info->stream; | |
5736 | fprintf_ftype func = info->fprintf_func; | |
5737 | ||
5738 | if (vpt_block_state.next_pred_state == PRED_THEN) | |
5739 | func (stream, "t"); | |
5740 | else if (vpt_block_state.next_pred_state == PRED_ELSE) | |
5741 | func (stream, "e"); | |
5742 | } | |
5743 | ||
5744 | static void | |
5745 | print_mve_size (struct disassemble_info *info, | |
5746 | unsigned long size, | |
5747 | enum mve_instructions matched_insn) | |
5748 | { | |
5749 | void *stream = info->stream; | |
5750 | fprintf_ftype func = info->fprintf_func; | |
5751 | ||
5752 | switch (matched_insn) | |
5753 | { | |
5754 | case MVE_VCMP_VEC_T1: | |
5755 | case MVE_VCMP_VEC_T2: | |
5756 | case MVE_VCMP_VEC_T3: | |
5757 | case MVE_VCMP_VEC_T4: | |
5758 | case MVE_VCMP_VEC_T5: | |
5759 | case MVE_VCMP_VEC_T6: | |
9743db03 AV |
5760 | case MVE_VHADD_T1: |
5761 | case MVE_VHADD_T2: | |
5762 | case MVE_VHSUB_T1: | |
5763 | case MVE_VHSUB_T2: | |
04d54ace AV |
5764 | case MVE_VLD2: |
5765 | case MVE_VLD4: | |
ef1576a1 AV |
5766 | case MVE_VLDRB_GATHER_T1: |
5767 | case MVE_VLDRH_GATHER_T2: | |
5768 | case MVE_VLDRW_GATHER_T3: | |
5769 | case MVE_VLDRD_GATHER_T4: | |
aef6d006 AV |
5770 | case MVE_VLDRB_T1: |
5771 | case MVE_VLDRH_T2: | |
143275ea AV |
5772 | case MVE_VPT_VEC_T1: |
5773 | case MVE_VPT_VEC_T2: | |
5774 | case MVE_VPT_VEC_T3: | |
5775 | case MVE_VPT_VEC_T4: | |
5776 | case MVE_VPT_VEC_T5: | |
5777 | case MVE_VPT_VEC_T6: | |
9743db03 | 5778 | case MVE_VRHADD: |
bf0b396d | 5779 | case MVE_VRINT_FP: |
04d54ace AV |
5780 | case MVE_VST2: |
5781 | case MVE_VST4: | |
ef1576a1 AV |
5782 | case MVE_VSTRB_SCATTER_T1: |
5783 | case MVE_VSTRH_SCATTER_T2: | |
5784 | case MVE_VSTRW_SCATTER_T3: | |
aef6d006 AV |
5785 | case MVE_VSTRB_T1: |
5786 | case MVE_VSTRH_T2: | |
143275ea AV |
5787 | if (size <= 3) |
5788 | func (stream, "%s", mve_vec_sizename[size]); | |
5789 | else | |
5790 | func (stream, "<undef size>"); | |
5791 | break; | |
5792 | ||
5793 | case MVE_VCMP_FP_T1: | |
5794 | case MVE_VCMP_FP_T2: | |
9743db03 AV |
5795 | case MVE_VFMA_FP_SCALAR: |
5796 | case MVE_VFMA_FP: | |
5797 | case MVE_VFMS_FP: | |
5798 | case MVE_VFMAS_FP_SCALAR: | |
143275ea AV |
5799 | case MVE_VPT_FP_T1: |
5800 | case MVE_VPT_FP_T2: | |
5801 | if (size == 0) | |
5802 | func (stream, "32"); | |
5803 | else if (size == 1) | |
5804 | func (stream, "16"); | |
5805 | break; | |
5806 | ||
9743db03 AV |
5807 | case MVE_VDUP: |
5808 | switch (size) | |
5809 | { | |
5810 | case 0: | |
5811 | func (stream, "32"); | |
5812 | break; | |
5813 | case 1: | |
5814 | func (stream, "16"); | |
5815 | break; | |
5816 | case 2: | |
5817 | func (stream, "8"); | |
5818 | break; | |
5819 | default: | |
5820 | break; | |
5821 | } | |
5822 | break; | |
5823 | ||
c507f10b AV |
5824 | case MVE_VMOV_GP_TO_VEC_LANE: |
5825 | case MVE_VMOV_VEC_LANE_TO_GP: | |
5826 | switch (size) | |
5827 | { | |
5828 | case 0: case 4: | |
5829 | func (stream, "32"); | |
5830 | break; | |
5831 | ||
5832 | case 1: case 3: | |
5833 | case 5: case 7: | |
5834 | func (stream, "16"); | |
5835 | break; | |
5836 | ||
5837 | case 8: case 9: case 10: case 11: | |
5838 | case 12: case 13: case 14: case 15: | |
5839 | func (stream, "8"); | |
5840 | break; | |
5841 | ||
5842 | default: | |
5843 | break; | |
5844 | } | |
5845 | break; | |
5846 | ||
5847 | case MVE_VMOV_IMM_TO_VEC: | |
5848 | switch (size) | |
5849 | { | |
5850 | case 0: case 4: case 8: | |
5851 | case 12: case 24: case 26: | |
5852 | func (stream, "i32"); | |
5853 | break; | |
5854 | case 16: case 20: | |
5855 | func (stream, "i16"); | |
5856 | break; | |
5857 | case 28: | |
5858 | func (stream, "i8"); | |
5859 | break; | |
5860 | case 29: | |
5861 | func (stream, "i64"); | |
5862 | break; | |
5863 | case 30: | |
5864 | func (stream, "f32"); | |
5865 | break; | |
5866 | default: | |
5867 | break; | |
5868 | } | |
5869 | break; | |
5870 | ||
5871 | case MVE_VMVN_IMM: | |
5872 | switch (size) | |
5873 | { | |
5874 | case 0: case 2: case 4: | |
5875 | case 6: case 12: case 13: | |
5876 | func (stream, "32"); | |
5877 | break; | |
5878 | ||
5879 | case 8: case 10: | |
5880 | func (stream, "16"); | |
5881 | break; | |
5882 | ||
5883 | default: | |
5884 | break; | |
5885 | } | |
5886 | break; | |
5887 | ||
5888 | case MVE_VBIC_IMM: | |
5889 | case MVE_VORR_IMM: | |
5890 | switch (size) | |
5891 | { | |
5892 | case 1: case 3: | |
5893 | case 5: case 7: | |
5894 | func (stream, "32"); | |
5895 | break; | |
5896 | ||
5897 | case 9: case 11: | |
5898 | func (stream, "16"); | |
5899 | break; | |
5900 | ||
5901 | default: | |
5902 | break; | |
5903 | } | |
5904 | break; | |
5905 | ||
143275ea AV |
5906 | default: |
5907 | break; | |
5908 | } | |
5909 | } | |
5910 | ||
5911 | static void | |
5912 | print_vec_condition (struct disassemble_info *info, long given, | |
5913 | enum mve_instructions matched_insn) | |
5914 | { | |
5915 | void *stream = info->stream; | |
5916 | fprintf_ftype func = info->fprintf_func; | |
5917 | long vec_cond = 0; | |
5918 | ||
5919 | switch (matched_insn) | |
5920 | { | |
5921 | case MVE_VPT_FP_T1: | |
5922 | case MVE_VCMP_FP_T1: | |
5923 | vec_cond = (((given & 0x1000) >> 10) | |
5924 | | ((given & 1) << 1) | |
5925 | | ((given & 0x0080) >> 7)); | |
5926 | func (stream, "%s",vec_condnames[vec_cond]); | |
5927 | break; | |
5928 | ||
5929 | case MVE_VPT_FP_T2: | |
5930 | case MVE_VCMP_FP_T2: | |
5931 | vec_cond = (((given & 0x1000) >> 10) | |
5932 | | ((given & 0x0020) >> 4) | |
5933 | | ((given & 0x0080) >> 7)); | |
5934 | func (stream, "%s",vec_condnames[vec_cond]); | |
5935 | break; | |
5936 | ||
5937 | case MVE_VPT_VEC_T1: | |
5938 | case MVE_VCMP_VEC_T1: | |
5939 | vec_cond = (given & 0x0080) >> 7; | |
5940 | func (stream, "%s",vec_condnames[vec_cond]); | |
5941 | break; | |
5942 | ||
5943 | case MVE_VPT_VEC_T2: | |
5944 | case MVE_VCMP_VEC_T2: | |
5945 | vec_cond = 2 | ((given & 0x0080) >> 7); | |
5946 | func (stream, "%s",vec_condnames[vec_cond]); | |
5947 | break; | |
5948 | ||
5949 | case MVE_VPT_VEC_T3: | |
5950 | case MVE_VCMP_VEC_T3: | |
5951 | vec_cond = 4 | ((given & 1) << 1) | ((given & 0x0080) >> 7); | |
5952 | func (stream, "%s",vec_condnames[vec_cond]); | |
5953 | break; | |
5954 | ||
5955 | case MVE_VPT_VEC_T4: | |
5956 | case MVE_VCMP_VEC_T4: | |
5957 | vec_cond = (given & 0x0080) >> 7; | |
5958 | func (stream, "%s",vec_condnames[vec_cond]); | |
5959 | break; | |
5960 | ||
5961 | case MVE_VPT_VEC_T5: | |
5962 | case MVE_VCMP_VEC_T5: | |
5963 | vec_cond = 2 | ((given & 0x0080) >> 7); | |
5964 | func (stream, "%s",vec_condnames[vec_cond]); | |
5965 | break; | |
5966 | ||
5967 | case MVE_VPT_VEC_T6: | |
5968 | case MVE_VCMP_VEC_T6: | |
5969 | vec_cond = 4 | ((given & 0x0020) >> 4) | ((given & 0x0080) >> 7); | |
5970 | func (stream, "%s",vec_condnames[vec_cond]); | |
5971 | break; | |
5972 | ||
5973 | case MVE_NONE: | |
5974 | case MVE_VPST: | |
5975 | default: | |
5976 | break; | |
5977 | } | |
5978 | } | |
5979 | ||
5980 | #define W_BIT 21 | |
5981 | #define I_BIT 22 | |
5982 | #define U_BIT 23 | |
5983 | #define P_BIT 24 | |
5984 | ||
5985 | #define WRITEBACK_BIT_SET (given & (1 << W_BIT)) | |
5986 | #define IMMEDIATE_BIT_SET (given & (1 << I_BIT)) | |
5987 | #define NEGATIVE_BIT_SET ((given & (1 << U_BIT)) == 0) | |
5988 | #define PRE_BIT_SET (given & (1 << P_BIT)) | |
5989 | ||
5990 | ||
8f06b2d8 PB |
5991 | /* Print one coprocessor instruction on INFO->STREAM. |
5992 | Return TRUE if the instuction matched, FALSE if this is not a | |
5993 | recognised coprocessor instruction. */ | |
5994 | ||
5995 | static bfd_boolean | |
fe56b6ce NC |
5996 | print_insn_coprocessor (bfd_vma pc, |
5997 | struct disassemble_info *info, | |
5998 | long given, | |
8f06b2d8 PB |
5999 | bfd_boolean thumb) |
6000 | { | |
6b0dd094 | 6001 | const struct sopcode32 *insn; |
8f06b2d8 PB |
6002 | void *stream = info->stream; |
6003 | fprintf_ftype func = info->fprintf_func; | |
6004 | unsigned long mask; | |
2edcd244 | 6005 | unsigned long value = 0; |
c22aaad1 | 6006 | int cond; |
8afc7bea | 6007 | int cp_num; |
823d2571 TG |
6008 | struct arm_private_data *private_data = info->private_data; |
6009 | arm_feature_set allowed_arches = ARM_ARCH_NONE; | |
32c36c3c AV |
6010 | arm_feature_set arm_ext_v8_1m_main = |
6011 | ARM_FEATURE_CORE_HIGH (ARM_EXT2_V8_1M_MAIN); | |
823d2571 | 6012 | |
5b616bef | 6013 | allowed_arches = private_data->features; |
8f06b2d8 PB |
6014 | |
6015 | for (insn = coprocessor_opcodes; insn->assembler; insn++) | |
6016 | { | |
ff4a8d2b NC |
6017 | unsigned long u_reg = 16; |
6018 | bfd_boolean is_unpredictable = FALSE; | |
05413229 | 6019 | signed long value_in_comment = 0; |
0313a2b8 NC |
6020 | const char *c; |
6021 | ||
823d2571 | 6022 | if (ARM_FEATURE_ZERO (insn->arch)) |
05413229 NC |
6023 | switch (insn->value) |
6024 | { | |
6025 | case SENTINEL_IWMMXT_START: | |
6026 | if (info->mach != bfd_mach_arm_XScale | |
6027 | && info->mach != bfd_mach_arm_iWMMXt | |
6028 | && info->mach != bfd_mach_arm_iWMMXt2) | |
6029 | do | |
6030 | insn++; | |
823d2571 TG |
6031 | while ((! ARM_FEATURE_ZERO (insn->arch)) |
6032 | && insn->value != SENTINEL_IWMMXT_END); | |
05413229 NC |
6033 | continue; |
6034 | ||
6035 | case SENTINEL_IWMMXT_END: | |
6036 | continue; | |
6037 | ||
6038 | case SENTINEL_GENERIC_START: | |
5b616bef | 6039 | allowed_arches = private_data->features; |
05413229 NC |
6040 | continue; |
6041 | ||
6042 | default: | |
6043 | abort (); | |
6044 | } | |
8f06b2d8 PB |
6045 | |
6046 | mask = insn->mask; | |
6047 | value = insn->value; | |
8afc7bea RL |
6048 | cp_num = (given >> 8) & 0xf; |
6049 | ||
8f06b2d8 PB |
6050 | if (thumb) |
6051 | { | |
6052 | /* The high 4 bits are 0xe for Arm conditional instructions, and | |
6053 | 0xe for arm unconditional instructions. The rest of the | |
6054 | encoding is the same. */ | |
6055 | mask |= 0xf0000000; | |
6056 | value |= 0xe0000000; | |
c22aaad1 PB |
6057 | if (ifthen_state) |
6058 | cond = IFTHEN_COND; | |
6059 | else | |
e2efe87d | 6060 | cond = COND_UNCOND; |
8f06b2d8 PB |
6061 | } |
6062 | else | |
6063 | { | |
6064 | /* Only match unconditional instuctions against unconditional | |
6065 | patterns. */ | |
6066 | if ((given & 0xf0000000) == 0xf0000000) | |
c22aaad1 PB |
6067 | { |
6068 | mask |= 0xf0000000; | |
e2efe87d | 6069 | cond = COND_UNCOND; |
c22aaad1 PB |
6070 | } |
6071 | else | |
6072 | { | |
6073 | cond = (given >> 28) & 0xf; | |
6074 | if (cond == 0xe) | |
e2efe87d | 6075 | cond = COND_UNCOND; |
c22aaad1 | 6076 | } |
8f06b2d8 | 6077 | } |
823d2571 | 6078 | |
6b0dd094 AV |
6079 | if ((insn->isa == T32 && !thumb) |
6080 | || (insn->isa == ARM && thumb)) | |
6081 | continue; | |
6082 | ||
0313a2b8 NC |
6083 | if ((given & mask) != value) |
6084 | continue; | |
8f06b2d8 | 6085 | |
823d2571 | 6086 | if (! ARM_CPU_HAS_FEATURE (insn->arch, allowed_arches)) |
0313a2b8 NC |
6087 | continue; |
6088 | ||
8afc7bea RL |
6089 | if (insn->value == 0xfe000010 /* mcr2 */ |
6090 | || insn->value == 0xfe100010 /* mrc2 */ | |
6091 | || insn->value == 0xfc100000 /* ldc2 */ | |
6092 | || insn->value == 0xfc000000) /* stc2 */ | |
6093 | { | |
b0c11777 | 6094 | if (cp_num == 9 || cp_num == 10 || cp_num == 11) |
8afc7bea | 6095 | is_unpredictable = TRUE; |
f08d8ce3 AV |
6096 | |
6097 | /* Armv8.1-M Mainline FP & MVE instructions. */ | |
6098 | if (ARM_CPU_HAS_FEATURE (arm_ext_v8_1m_main, allowed_arches) | |
6099 | && !ARM_CPU_IS_ANY (allowed_arches) | |
6100 | && (cp_num == 8 || cp_num == 14 || cp_num == 15)) | |
6101 | continue; | |
6102 | ||
8afc7bea RL |
6103 | } |
6104 | else if (insn->value == 0x0e000000 /* cdp */ | |
6105 | || insn->value == 0xfe000000 /* cdp2 */ | |
6106 | || insn->value == 0x0e000010 /* mcr */ | |
6107 | || insn->value == 0x0e100010 /* mrc */ | |
6108 | || insn->value == 0x0c100000 /* ldc */ | |
6109 | || insn->value == 0x0c000000) /* stc */ | |
6110 | { | |
6111 | /* Floating-point instructions. */ | |
b0c11777 | 6112 | if (cp_num == 9 || cp_num == 10 || cp_num == 11) |
8afc7bea | 6113 | continue; |
32c36c3c AV |
6114 | |
6115 | /* Armv8.1-M Mainline FP & MVE instructions. */ | |
6116 | if (ARM_CPU_HAS_FEATURE (arm_ext_v8_1m_main, allowed_arches) | |
6117 | && !ARM_CPU_IS_ANY (allowed_arches) | |
6118 | && (cp_num == 8 || cp_num == 14 || cp_num == 15)) | |
6119 | continue; | |
8afc7bea | 6120 | } |
aef6d006 AV |
6121 | else if ((insn->value == 0xec100f80 /* vldr (system register) */ |
6122 | || insn->value == 0xec000f80) /* vstr (system register) */ | |
6123 | && arm_decode_field (given, 24, 24) == 0 | |
6124 | && arm_decode_field (given, 21, 21) == 0) | |
6125 | /* If the P and W bits are both 0 then these encodings match the MVE | |
6126 | VLDR and VSTR instructions, these are in a different table, so we | |
6127 | don't let it match here. */ | |
6128 | continue; | |
6129 | ||
0313a2b8 NC |
6130 | for (c = insn->assembler; *c; c++) |
6131 | { | |
6132 | if (*c == '%') | |
8f06b2d8 | 6133 | { |
32c36c3c AV |
6134 | const char mod = *++c; |
6135 | switch (mod) | |
8f06b2d8 | 6136 | { |
0313a2b8 NC |
6137 | case '%': |
6138 | func (stream, "%%"); | |
6139 | break; | |
6140 | ||
6141 | case 'A': | |
32c36c3c | 6142 | case 'K': |
05413229 | 6143 | { |
79862e45 | 6144 | int rn = (given >> 16) & 0xf; |
b0c11777 | 6145 | bfd_vma offset = given & 0xff; |
0313a2b8 | 6146 | |
32c36c3c AV |
6147 | if (mod == 'K') |
6148 | offset = given & 0x7f; | |
6149 | ||
05413229 | 6150 | func (stream, "[%s", arm_regnames [(given >> 16) & 0xf]); |
8f06b2d8 | 6151 | |
79862e45 DJ |
6152 | if (PRE_BIT_SET || WRITEBACK_BIT_SET) |
6153 | { | |
6154 | /* Not unindexed. The offset is scaled. */ | |
b0c11777 RL |
6155 | if (cp_num == 9) |
6156 | /* vldr.16/vstr.16 will shift the address | |
6157 | left by 1 bit only. */ | |
6158 | offset = offset * 2; | |
6159 | else | |
6160 | offset = offset * 4; | |
6161 | ||
79862e45 DJ |
6162 | if (NEGATIVE_BIT_SET) |
6163 | offset = - offset; | |
6164 | if (rn != 15) | |
6165 | value_in_comment = offset; | |
6166 | } | |
6167 | ||
c1e26897 | 6168 | if (PRE_BIT_SET) |
05413229 NC |
6169 | { |
6170 | if (offset) | |
fe56b6ce | 6171 | func (stream, ", #%d]%s", |
d908c8af | 6172 | (int) offset, |
c1e26897 | 6173 | WRITEBACK_BIT_SET ? "!" : ""); |
26d97720 NS |
6174 | else if (NEGATIVE_BIT_SET) |
6175 | func (stream, ", #-0]"); | |
05413229 NC |
6176 | else |
6177 | func (stream, "]"); | |
6178 | } | |
6179 | else | |
6180 | { | |
0313a2b8 | 6181 | func (stream, "]"); |
8f06b2d8 | 6182 | |
c1e26897 | 6183 | if (WRITEBACK_BIT_SET) |
05413229 NC |
6184 | { |
6185 | if (offset) | |
d908c8af | 6186 | func (stream, ", #%d", (int) offset); |
26d97720 NS |
6187 | else if (NEGATIVE_BIT_SET) |
6188 | func (stream, ", #-0"); | |
05413229 NC |
6189 | } |
6190 | else | |
fe56b6ce | 6191 | { |
26d97720 NS |
6192 | func (stream, ", {%s%d}", |
6193 | (NEGATIVE_BIT_SET && !offset) ? "-" : "", | |
d908c8af | 6194 | (int) offset); |
fe56b6ce NC |
6195 | value_in_comment = offset; |
6196 | } | |
05413229 | 6197 | } |
79862e45 DJ |
6198 | if (rn == 15 && (PRE_BIT_SET || WRITEBACK_BIT_SET)) |
6199 | { | |
6200 | func (stream, "\t; "); | |
6844b2c2 MGD |
6201 | /* For unaligned PCs, apply off-by-alignment |
6202 | correction. */ | |
43e65147 | 6203 | info->print_address_func (offset + pc |
6844b2c2 MGD |
6204 | + info->bytes_per_chunk * 2 |
6205 | - (pc & 3), | |
dffaa15c | 6206 | info); |
79862e45 | 6207 | } |
05413229 | 6208 | } |
0313a2b8 | 6209 | break; |
8f06b2d8 | 6210 | |
0313a2b8 NC |
6211 | case 'B': |
6212 | { | |
6213 | int regno = ((given >> 12) & 0xf) | ((given >> (22 - 4)) & 0x10); | |
6214 | int offset = (given >> 1) & 0x3f; | |
6215 | ||
6216 | if (offset == 1) | |
6217 | func (stream, "{d%d}", regno); | |
6218 | else if (regno + offset > 32) | |
6219 | func (stream, "{d%d-<overflow reg d%d>}", regno, regno + offset - 1); | |
6220 | else | |
6221 | func (stream, "{d%d-d%d}", regno, regno + offset - 1); | |
6222 | } | |
6223 | break; | |
8f06b2d8 | 6224 | |
efd6b359 AV |
6225 | case 'C': |
6226 | { | |
6227 | bfd_boolean single = ((given >> 8) & 1) == 0; | |
6228 | char reg_prefix = single ? 's' : 'd'; | |
6229 | int Dreg = (given >> 22) & 0x1; | |
6230 | int Vdreg = (given >> 12) & 0xf; | |
6231 | int reg = single ? ((Vdreg << 1) | Dreg) | |
6232 | : ((Dreg << 4) | Vdreg); | |
6233 | int num = (given >> (single ? 0 : 1)) & 0x7f; | |
6234 | int maxreg = single ? 31 : 15; | |
6235 | int topreg = reg + num - 1; | |
6236 | ||
6237 | if (!num) | |
6238 | func (stream, "{VPR}"); | |
6239 | else if (num == 1) | |
6240 | func (stream, "{%c%d, VPR}", reg_prefix, reg); | |
6241 | else if (topreg > maxreg) | |
6242 | func (stream, "{%c%d-<overflow reg d%d, VPR}", | |
6243 | reg_prefix, reg, single ? topreg >> 1 : topreg); | |
6244 | else | |
6245 | func (stream, "{%c%d-%c%d, VPR}", reg_prefix, reg, | |
6246 | reg_prefix, topreg); | |
6247 | } | |
6248 | break; | |
6249 | ||
e2efe87d MGD |
6250 | case 'u': |
6251 | if (cond != COND_UNCOND) | |
6252 | is_unpredictable = TRUE; | |
6253 | ||
6254 | /* Fall through. */ | |
0313a2b8 | 6255 | case 'c': |
b0c11777 RL |
6256 | if (cond != COND_UNCOND && cp_num == 9) |
6257 | is_unpredictable = TRUE; | |
6258 | ||
0313a2b8 NC |
6259 | func (stream, "%s", arm_conditional[cond]); |
6260 | break; | |
8f06b2d8 | 6261 | |
0313a2b8 NC |
6262 | case 'I': |
6263 | /* Print a Cirrus/DSP shift immediate. */ | |
6264 | /* Immediates are 7bit signed ints with bits 0..3 in | |
6265 | bits 0..3 of opcode and bits 4..6 in bits 5..7 | |
6266 | of opcode. */ | |
6267 | { | |
6268 | int imm; | |
8f06b2d8 | 6269 | |
0313a2b8 | 6270 | imm = (given & 0xf) | ((given & 0xe0) >> 1); |
8f06b2d8 | 6271 | |
0313a2b8 NC |
6272 | /* Is ``imm'' a negative number? */ |
6273 | if (imm & 0x40) | |
24b4cf66 | 6274 | imm -= 0x80; |
8f06b2d8 | 6275 | |
0313a2b8 NC |
6276 | func (stream, "%d", imm); |
6277 | } | |
6278 | ||
6279 | break; | |
8f06b2d8 | 6280 | |
32c36c3c AV |
6281 | case 'J': |
6282 | { | |
73cd51e5 AV |
6283 | unsigned long regno |
6284 | = arm_decode_field_multiple (given, 13, 15, 22, 22); | |
32c36c3c AV |
6285 | |
6286 | switch (regno) | |
6287 | { | |
6288 | case 0x1: | |
6289 | func (stream, "FPSCR"); | |
6290 | break; | |
6291 | case 0x2: | |
6292 | func (stream, "FPSCR_nzcvqc"); | |
6293 | break; | |
6294 | case 0xc: | |
6295 | func (stream, "VPR"); | |
6296 | break; | |
6297 | case 0xd: | |
6298 | func (stream, "P0"); | |
6299 | break; | |
6300 | case 0xe: | |
6301 | func (stream, "FPCXTNS"); | |
6302 | break; | |
6303 | case 0xf: | |
6304 | func (stream, "FPCXTS"); | |
6305 | break; | |
6306 | default: | |
73cd51e5 | 6307 | func (stream, "<invalid reg %lu>", regno); |
32c36c3c AV |
6308 | break; |
6309 | } | |
6310 | } | |
6311 | break; | |
6312 | ||
0313a2b8 NC |
6313 | case 'F': |
6314 | switch (given & 0x00408000) | |
6315 | { | |
6316 | case 0: | |
6317 | func (stream, "4"); | |
6318 | break; | |
6319 | case 0x8000: | |
6320 | func (stream, "1"); | |
6321 | break; | |
6322 | case 0x00400000: | |
6323 | func (stream, "2"); | |
8f06b2d8 | 6324 | break; |
0313a2b8 NC |
6325 | default: |
6326 | func (stream, "3"); | |
6327 | } | |
6328 | break; | |
8f06b2d8 | 6329 | |
0313a2b8 NC |
6330 | case 'P': |
6331 | switch (given & 0x00080080) | |
6332 | { | |
6333 | case 0: | |
6334 | func (stream, "s"); | |
6335 | break; | |
6336 | case 0x80: | |
6337 | func (stream, "d"); | |
6338 | break; | |
6339 | case 0x00080000: | |
6340 | func (stream, "e"); | |
6341 | break; | |
6342 | default: | |
6343 | func (stream, _("<illegal precision>")); | |
8f06b2d8 | 6344 | break; |
0313a2b8 NC |
6345 | } |
6346 | break; | |
8f06b2d8 | 6347 | |
0313a2b8 NC |
6348 | case 'Q': |
6349 | switch (given & 0x00408000) | |
6350 | { | |
6351 | case 0: | |
6352 | func (stream, "s"); | |
8f06b2d8 | 6353 | break; |
0313a2b8 NC |
6354 | case 0x8000: |
6355 | func (stream, "d"); | |
8f06b2d8 | 6356 | break; |
0313a2b8 NC |
6357 | case 0x00400000: |
6358 | func (stream, "e"); | |
6359 | break; | |
6360 | default: | |
6361 | func (stream, "p"); | |
8f06b2d8 | 6362 | break; |
0313a2b8 NC |
6363 | } |
6364 | break; | |
8f06b2d8 | 6365 | |
0313a2b8 NC |
6366 | case 'R': |
6367 | switch (given & 0x60) | |
6368 | { | |
6369 | case 0: | |
6370 | break; | |
6371 | case 0x20: | |
6372 | func (stream, "p"); | |
6373 | break; | |
6374 | case 0x40: | |
6375 | func (stream, "m"); | |
6376 | break; | |
6377 | default: | |
6378 | func (stream, "z"); | |
6379 | break; | |
6380 | } | |
6381 | break; | |
16980d0b | 6382 | |
0313a2b8 NC |
6383 | case '0': case '1': case '2': case '3': case '4': |
6384 | case '5': case '6': case '7': case '8': case '9': | |
6385 | { | |
6386 | int width; | |
8f06b2d8 | 6387 | |
0313a2b8 | 6388 | c = arm_decode_bitfield (c, given, &value, &width); |
8f06b2d8 | 6389 | |
0313a2b8 NC |
6390 | switch (*c) |
6391 | { | |
ff4a8d2b NC |
6392 | case 'R': |
6393 | if (value == 15) | |
6394 | is_unpredictable = TRUE; | |
6395 | /* Fall through. */ | |
0313a2b8 | 6396 | case 'r': |
ff4a8d2b NC |
6397 | if (c[1] == 'u') |
6398 | { | |
6399 | /* Eat the 'u' character. */ | |
6400 | ++ c; | |
6401 | ||
6402 | if (u_reg == value) | |
6403 | is_unpredictable = TRUE; | |
6404 | u_reg = value; | |
6405 | } | |
0313a2b8 NC |
6406 | func (stream, "%s", arm_regnames[value]); |
6407 | break; | |
c28eeff2 SN |
6408 | case 'V': |
6409 | if (given & (1 << 6)) | |
6410 | goto Q; | |
6411 | /* FALLTHROUGH */ | |
0313a2b8 NC |
6412 | case 'D': |
6413 | func (stream, "d%ld", value); | |
6414 | break; | |
6415 | case 'Q': | |
c28eeff2 | 6416 | Q: |
0313a2b8 NC |
6417 | if (value & 1) |
6418 | func (stream, "<illegal reg q%ld.5>", value >> 1); | |
6419 | else | |
6420 | func (stream, "q%ld", value >> 1); | |
6421 | break; | |
6422 | case 'd': | |
6423 | func (stream, "%ld", value); | |
05413229 | 6424 | value_in_comment = value; |
0313a2b8 | 6425 | break; |
6f1c2142 AM |
6426 | case 'E': |
6427 | { | |
6428 | /* Converts immediate 8 bit back to float value. */ | |
6429 | unsigned floatVal = (value & 0x80) << 24 | |
6430 | | (value & 0x3F) << 19 | |
6431 | | ((value & 0x40) ? (0xF8 << 22) : (1 << 30)); | |
6432 | ||
6433 | /* Quarter float have a maximum value of 31.0. | |
6434 | Get floating point value multiplied by 1e7. | |
6435 | The maximum value stays in limit of a 32-bit int. */ | |
6436 | unsigned decVal = | |
6437 | (78125 << (((floatVal >> 23) & 0xFF) - 124)) * | |
6438 | (16 + (value & 0xF)); | |
6439 | ||
6440 | if (!(decVal % 1000000)) | |
6441 | func (stream, "%ld\t; 0x%08x %c%u.%01u", value, | |
6442 | floatVal, value & 0x80 ? '-' : ' ', | |
6443 | decVal / 10000000, | |
6444 | decVal % 10000000 / 1000000); | |
6445 | else if (!(decVal % 10000)) | |
6446 | func (stream, "%ld\t; 0x%08x %c%u.%03u", value, | |
6447 | floatVal, value & 0x80 ? '-' : ' ', | |
6448 | decVal / 10000000, | |
6449 | decVal % 10000000 / 10000); | |
6450 | else | |
6451 | func (stream, "%ld\t; 0x%08x %c%u.%07u", value, | |
6452 | floatVal, value & 0x80 ? '-' : ' ', | |
6453 | decVal / 10000000, decVal % 10000000); | |
6454 | break; | |
6455 | } | |
0313a2b8 NC |
6456 | case 'k': |
6457 | { | |
6458 | int from = (given & (1 << 7)) ? 32 : 16; | |
6459 | func (stream, "%ld", from - value); | |
6460 | } | |
6461 | break; | |
8f06b2d8 | 6462 | |
0313a2b8 NC |
6463 | case 'f': |
6464 | if (value > 7) | |
6465 | func (stream, "#%s", arm_fp_const[value & 7]); | |
6466 | else | |
6467 | func (stream, "f%ld", value); | |
6468 | break; | |
4146fd53 | 6469 | |
0313a2b8 NC |
6470 | case 'w': |
6471 | if (width == 2) | |
6472 | func (stream, "%s", iwmmxt_wwnames[value]); | |
6473 | else | |
6474 | func (stream, "%s", iwmmxt_wwssnames[value]); | |
6475 | break; | |
4146fd53 | 6476 | |
0313a2b8 NC |
6477 | case 'g': |
6478 | func (stream, "%s", iwmmxt_regnames[value]); | |
6479 | break; | |
6480 | case 'G': | |
6481 | func (stream, "%s", iwmmxt_cregnames[value]); | |
16980d0b | 6482 | break; |
8f06b2d8 | 6483 | |
0313a2b8 | 6484 | case 'x': |
d1aaab3c | 6485 | func (stream, "0x%lx", (value & 0xffffffffUL)); |
0313a2b8 | 6486 | break; |
8f06b2d8 | 6487 | |
33399f07 MGD |
6488 | case 'c': |
6489 | switch (value) | |
6490 | { | |
6491 | case 0: | |
6492 | func (stream, "eq"); | |
6493 | break; | |
6494 | ||
6495 | case 1: | |
6496 | func (stream, "vs"); | |
6497 | break; | |
6498 | ||
6499 | case 2: | |
6500 | func (stream, "ge"); | |
6501 | break; | |
6502 | ||
6503 | case 3: | |
6504 | func (stream, "gt"); | |
6505 | break; | |
6506 | ||
6507 | default: | |
6508 | func (stream, "??"); | |
6509 | break; | |
6510 | } | |
6511 | break; | |
6512 | ||
0313a2b8 NC |
6513 | case '`': |
6514 | c++; | |
6515 | if (value == 0) | |
6516 | func (stream, "%c", *c); | |
6517 | break; | |
6518 | case '\'': | |
6519 | c++; | |
6520 | if (value == ((1ul << width) - 1)) | |
6521 | func (stream, "%c", *c); | |
6522 | break; | |
6523 | case '?': | |
fe56b6ce | 6524 | func (stream, "%c", c[(1 << width) - (int) value]); |
0313a2b8 NC |
6525 | c += 1 << width; |
6526 | break; | |
6527 | default: | |
6528 | abort (); | |
6529 | } | |
dffaa15c AM |
6530 | } |
6531 | break; | |
0313a2b8 | 6532 | |
dffaa15c AM |
6533 | case 'y': |
6534 | case 'z': | |
6535 | { | |
6536 | int single = *c++ == 'y'; | |
6537 | int regno; | |
8f06b2d8 | 6538 | |
dffaa15c AM |
6539 | switch (*c) |
6540 | { | |
6541 | case '4': /* Sm pair */ | |
6542 | case '0': /* Sm, Dm */ | |
6543 | regno = given & 0x0000000f; | |
6544 | if (single) | |
6545 | { | |
6546 | regno <<= 1; | |
6547 | regno += (given >> 5) & 1; | |
6548 | } | |
6549 | else | |
6550 | regno += ((given >> 5) & 1) << 4; | |
6551 | break; | |
8f06b2d8 | 6552 | |
dffaa15c AM |
6553 | case '1': /* Sd, Dd */ |
6554 | regno = (given >> 12) & 0x0000000f; | |
6555 | if (single) | |
6556 | { | |
6557 | regno <<= 1; | |
6558 | regno += (given >> 22) & 1; | |
6559 | } | |
6560 | else | |
6561 | regno += ((given >> 22) & 1) << 4; | |
6562 | break; | |
7df76b80 | 6563 | |
dffaa15c AM |
6564 | case '2': /* Sn, Dn */ |
6565 | regno = (given >> 16) & 0x0000000f; | |
6566 | if (single) | |
6567 | { | |
6568 | regno <<= 1; | |
6569 | regno += (given >> 7) & 1; | |
6570 | } | |
6571 | else | |
6572 | regno += ((given >> 7) & 1) << 4; | |
6573 | break; | |
a7f8487e | 6574 | |
dffaa15c AM |
6575 | case '3': /* List */ |
6576 | func (stream, "{"); | |
6577 | regno = (given >> 12) & 0x0000000f; | |
6578 | if (single) | |
6579 | { | |
6580 | regno <<= 1; | |
6581 | regno += (given >> 22) & 1; | |
6582 | } | |
6583 | else | |
6584 | regno += ((given >> 22) & 1) << 4; | |
6585 | break; | |
a7f8487e | 6586 | |
dffaa15c AM |
6587 | default: |
6588 | abort (); | |
6589 | } | |
0313a2b8 | 6590 | |
dffaa15c | 6591 | func (stream, "%c%d", single ? 's' : 'd', regno); |
a7f8487e | 6592 | |
dffaa15c AM |
6593 | if (*c == '3') |
6594 | { | |
6595 | int count = given & 0xff; | |
b34976b6 | 6596 | |
dffaa15c AM |
6597 | if (single == 0) |
6598 | count >>= 1; | |
0313a2b8 | 6599 | |
dffaa15c AM |
6600 | if (--count) |
6601 | { | |
6602 | func (stream, "-%c%d", | |
6603 | single ? 's' : 'd', | |
6604 | regno + count); | |
6605 | } | |
0313a2b8 | 6606 | |
dffaa15c | 6607 | func (stream, "}"); |
0313a2b8 | 6608 | } |
dffaa15c AM |
6609 | else if (*c == '4') |
6610 | func (stream, ", %c%d", single ? 's' : 'd', | |
6611 | regno + 1); | |
6612 | } | |
6613 | break; | |
b34976b6 | 6614 | |
dffaa15c AM |
6615 | case 'L': |
6616 | switch (given & 0x00400100) | |
0313a2b8 | 6617 | { |
dffaa15c AM |
6618 | case 0x00000000: func (stream, "b"); break; |
6619 | case 0x00400000: func (stream, "h"); break; | |
6620 | case 0x00000100: func (stream, "w"); break; | |
6621 | case 0x00400100: func (stream, "d"); break; | |
6622 | default: | |
6623 | break; | |
0313a2b8 | 6624 | } |
dffaa15c | 6625 | break; |
2d447fca | 6626 | |
dffaa15c AM |
6627 | case 'Z': |
6628 | { | |
6629 | /* given (20, 23) | given (0, 3) */ | |
6630 | value = ((given >> 16) & 0xf0) | (given & 0xf); | |
6631 | func (stream, "%d", (int) value); | |
6632 | } | |
6633 | break; | |
0313a2b8 | 6634 | |
dffaa15c AM |
6635 | case 'l': |
6636 | /* This is like the 'A' operator, except that if | |
6637 | the width field "M" is zero, then the offset is | |
6638 | *not* multiplied by four. */ | |
6639 | { | |
6640 | int offset = given & 0xff; | |
6641 | int multiplier = (given & 0x00000100) ? 4 : 1; | |
0313a2b8 | 6642 | |
dffaa15c | 6643 | func (stream, "[%s", arm_regnames [(given >> 16) & 0xf]); |
05413229 | 6644 | |
dffaa15c AM |
6645 | if (multiplier > 1) |
6646 | { | |
6647 | value_in_comment = offset * multiplier; | |
6648 | if (NEGATIVE_BIT_SET) | |
6649 | value_in_comment = - value_in_comment; | |
6650 | } | |
0313a2b8 | 6651 | |
dffaa15c AM |
6652 | if (offset) |
6653 | { | |
6654 | if (PRE_BIT_SET) | |
6655 | func (stream, ", #%s%d]%s", | |
6656 | NEGATIVE_BIT_SET ? "-" : "", | |
6657 | offset * multiplier, | |
6658 | WRITEBACK_BIT_SET ? "!" : ""); | |
6659 | else | |
6660 | func (stream, "], #%s%d", | |
6661 | NEGATIVE_BIT_SET ? "-" : "", | |
6662 | offset * multiplier); | |
6663 | } | |
6664 | else | |
6665 | func (stream, "]"); | |
6666 | } | |
6667 | break; | |
2d447fca | 6668 | |
dffaa15c AM |
6669 | case 'r': |
6670 | { | |
6671 | int imm4 = (given >> 4) & 0xf; | |
6672 | int puw_bits = ((given >> 22) & 6) | ((given >> W_BIT) & 1); | |
6673 | int ubit = ! NEGATIVE_BIT_SET; | |
6674 | const char *rm = arm_regnames [given & 0xf]; | |
6675 | const char *rn = arm_regnames [(given >> 16) & 0xf]; | |
0313a2b8 | 6676 | |
dffaa15c AM |
6677 | switch (puw_bits) |
6678 | { | |
6679 | case 1: | |
6680 | case 3: | |
6681 | func (stream, "[%s], %c%s", rn, ubit ? '+' : '-', rm); | |
6682 | if (imm4) | |
6683 | func (stream, ", lsl #%d", imm4); | |
6684 | break; | |
0313a2b8 | 6685 | |
dffaa15c AM |
6686 | case 4: |
6687 | case 5: | |
6688 | case 6: | |
6689 | case 7: | |
6690 | func (stream, "[%s, %c%s", rn, ubit ? '+' : '-', rm); | |
6691 | if (imm4 > 0) | |
6692 | func (stream, ", lsl #%d", imm4); | |
6693 | func (stream, "]"); | |
6694 | if (puw_bits == 5 || puw_bits == 7) | |
6695 | func (stream, "!"); | |
6696 | break; | |
2d447fca | 6697 | |
dffaa15c AM |
6698 | default: |
6699 | func (stream, "INVALID"); | |
6700 | } | |
6701 | } | |
6702 | break; | |
0313a2b8 | 6703 | |
dffaa15c AM |
6704 | case 'i': |
6705 | { | |
6706 | long imm5; | |
6707 | imm5 = ((given & 0x100) >> 4) | (given & 0xf); | |
6708 | func (stream, "%ld", (imm5 == 0) ? 32 : imm5); | |
0313a2b8 | 6709 | } |
dffaa15c AM |
6710 | break; |
6711 | ||
6712 | default: | |
6713 | abort (); | |
252b5132 | 6714 | } |
252b5132 | 6715 | } |
0313a2b8 NC |
6716 | else |
6717 | func (stream, "%c", *c); | |
252b5132 | 6718 | } |
05413229 NC |
6719 | |
6720 | if (value_in_comment > 32 || value_in_comment < -16) | |
d1aaab3c | 6721 | func (stream, "\t; 0x%lx", (value_in_comment & 0xffffffffUL)); |
05413229 | 6722 | |
ff4a8d2b NC |
6723 | if (is_unpredictable) |
6724 | func (stream, UNPREDICTABLE_INSTRUCTION); | |
6725 | ||
0313a2b8 | 6726 | return TRUE; |
252b5132 | 6727 | } |
8f06b2d8 | 6728 | return FALSE; |
252b5132 RH |
6729 | } |
6730 | ||
05413229 NC |
6731 | /* Decodes and prints ARM addressing modes. Returns the offset |
6732 | used in the address, if any, if it is worthwhile printing the | |
6733 | offset as a hexadecimal value in a comment at the end of the | |
6734 | line of disassembly. */ | |
6735 | ||
6736 | static signed long | |
62b3e311 PB |
6737 | print_arm_address (bfd_vma pc, struct disassemble_info *info, long given) |
6738 | { | |
6739 | void *stream = info->stream; | |
6740 | fprintf_ftype func = info->fprintf_func; | |
f8b960bc | 6741 | bfd_vma offset = 0; |
62b3e311 PB |
6742 | |
6743 | if (((given & 0x000f0000) == 0x000f0000) | |
6744 | && ((given & 0x02000000) == 0)) | |
6745 | { | |
05413229 | 6746 | offset = given & 0xfff; |
62b3e311 PB |
6747 | |
6748 | func (stream, "[pc"); | |
6749 | ||
c1e26897 | 6750 | if (PRE_BIT_SET) |
62b3e311 | 6751 | { |
26d97720 NS |
6752 | /* Pre-indexed. Elide offset of positive zero when |
6753 | non-writeback. */ | |
6754 | if (WRITEBACK_BIT_SET || NEGATIVE_BIT_SET || offset) | |
d908c8af | 6755 | func (stream, ", #%s%d", NEGATIVE_BIT_SET ? "-" : "", (int) offset); |
26d97720 NS |
6756 | |
6757 | if (NEGATIVE_BIT_SET) | |
6758 | offset = -offset; | |
62b3e311 PB |
6759 | |
6760 | offset += pc + 8; | |
6761 | ||
6762 | /* Cope with the possibility of write-back | |
6763 | being used. Probably a very dangerous thing | |
6764 | for the programmer to do, but who are we to | |
6765 | argue ? */ | |
26d97720 | 6766 | func (stream, "]%s", WRITEBACK_BIT_SET ? "!" : ""); |
62b3e311 | 6767 | } |
c1e26897 | 6768 | else /* Post indexed. */ |
62b3e311 | 6769 | { |
d908c8af | 6770 | func (stream, "], #%s%d", NEGATIVE_BIT_SET ? "-" : "", (int) offset); |
62b3e311 | 6771 | |
c1e26897 | 6772 | /* Ie ignore the offset. */ |
62b3e311 PB |
6773 | offset = pc + 8; |
6774 | } | |
6775 | ||
6776 | func (stream, "\t; "); | |
6777 | info->print_address_func (offset, info); | |
05413229 | 6778 | offset = 0; |
62b3e311 PB |
6779 | } |
6780 | else | |
6781 | { | |
6782 | func (stream, "[%s", | |
6783 | arm_regnames[(given >> 16) & 0xf]); | |
c1e26897 NC |
6784 | |
6785 | if (PRE_BIT_SET) | |
62b3e311 PB |
6786 | { |
6787 | if ((given & 0x02000000) == 0) | |
6788 | { | |
26d97720 | 6789 | /* Elide offset of positive zero when non-writeback. */ |
05413229 | 6790 | offset = given & 0xfff; |
26d97720 | 6791 | if (WRITEBACK_BIT_SET || NEGATIVE_BIT_SET || offset) |
d908c8af | 6792 | func (stream, ", #%s%d", NEGATIVE_BIT_SET ? "-" : "", (int) offset); |
62b3e311 PB |
6793 | } |
6794 | else | |
6795 | { | |
26d97720 | 6796 | func (stream, ", %s", NEGATIVE_BIT_SET ? "-" : ""); |
78c66db8 | 6797 | arm_decode_shift (given, func, stream, TRUE); |
62b3e311 PB |
6798 | } |
6799 | ||
6800 | func (stream, "]%s", | |
c1e26897 | 6801 | WRITEBACK_BIT_SET ? "!" : ""); |
62b3e311 PB |
6802 | } |
6803 | else | |
6804 | { | |
6805 | if ((given & 0x02000000) == 0) | |
6806 | { | |
26d97720 | 6807 | /* Always show offset. */ |
05413229 | 6808 | offset = given & 0xfff; |
26d97720 | 6809 | func (stream, "], #%s%d", |
d908c8af | 6810 | NEGATIVE_BIT_SET ? "-" : "", (int) offset); |
62b3e311 PB |
6811 | } |
6812 | else | |
6813 | { | |
6814 | func (stream, "], %s", | |
c1e26897 | 6815 | NEGATIVE_BIT_SET ? "-" : ""); |
78c66db8 | 6816 | arm_decode_shift (given, func, stream, TRUE); |
62b3e311 PB |
6817 | } |
6818 | } | |
84919466 MR |
6819 | if (NEGATIVE_BIT_SET) |
6820 | offset = -offset; | |
62b3e311 | 6821 | } |
05413229 NC |
6822 | |
6823 | return (signed long) offset; | |
62b3e311 PB |
6824 | } |
6825 | ||
16980d0b JB |
6826 | /* Print one neon instruction on INFO->STREAM. |
6827 | Return TRUE if the instuction matched, FALSE if this is not a | |
6828 | recognised neon instruction. */ | |
6829 | ||
6830 | static bfd_boolean | |
6831 | print_insn_neon (struct disassemble_info *info, long given, bfd_boolean thumb) | |
6832 | { | |
6833 | const struct opcode32 *insn; | |
6834 | void *stream = info->stream; | |
6835 | fprintf_ftype func = info->fprintf_func; | |
6836 | ||
6837 | if (thumb) | |
6838 | { | |
6839 | if ((given & 0xef000000) == 0xef000000) | |
6840 | { | |
0313a2b8 | 6841 | /* Move bit 28 to bit 24 to translate Thumb2 to ARM encoding. */ |
16980d0b JB |
6842 | unsigned long bit28 = given & (1 << 28); |
6843 | ||
6844 | given &= 0x00ffffff; | |
6845 | if (bit28) | |
6846 | given |= 0xf3000000; | |
6847 | else | |
6848 | given |= 0xf2000000; | |
6849 | } | |
6850 | else if ((given & 0xff000000) == 0xf9000000) | |
6851 | given ^= 0xf9000000 ^ 0xf4000000; | |
9743db03 AV |
6852 | /* vdup is also a valid neon instruction. */ |
6853 | else if ((given & 0xff910f5f) != 0xee800b10) | |
16980d0b JB |
6854 | return FALSE; |
6855 | } | |
43e65147 | 6856 | |
16980d0b JB |
6857 | for (insn = neon_opcodes; insn->assembler; insn++) |
6858 | { | |
6859 | if ((given & insn->mask) == insn->value) | |
6860 | { | |
05413229 | 6861 | signed long value_in_comment = 0; |
e2efe87d | 6862 | bfd_boolean is_unpredictable = FALSE; |
16980d0b JB |
6863 | const char *c; |
6864 | ||
6865 | for (c = insn->assembler; *c; c++) | |
6866 | { | |
6867 | if (*c == '%') | |
6868 | { | |
6869 | switch (*++c) | |
6870 | { | |
6871 | case '%': | |
6872 | func (stream, "%%"); | |
6873 | break; | |
6874 | ||
e2efe87d MGD |
6875 | case 'u': |
6876 | if (thumb && ifthen_state) | |
6877 | is_unpredictable = TRUE; | |
6878 | ||
6879 | /* Fall through. */ | |
c22aaad1 PB |
6880 | case 'c': |
6881 | if (thumb && ifthen_state) | |
6882 | func (stream, "%s", arm_conditional[IFTHEN_COND]); | |
6883 | break; | |
6884 | ||
16980d0b JB |
6885 | case 'A': |
6886 | { | |
43e65147 | 6887 | static const unsigned char enc[16] = |
16980d0b JB |
6888 | { |
6889 | 0x4, 0x14, /* st4 0,1 */ | |
6890 | 0x4, /* st1 2 */ | |
6891 | 0x4, /* st2 3 */ | |
6892 | 0x3, /* st3 4 */ | |
6893 | 0x13, /* st3 5 */ | |
6894 | 0x3, /* st1 6 */ | |
6895 | 0x1, /* st1 7 */ | |
6896 | 0x2, /* st2 8 */ | |
6897 | 0x12, /* st2 9 */ | |
6898 | 0x2, /* st1 10 */ | |
6899 | 0, 0, 0, 0, 0 | |
6900 | }; | |
6901 | int rd = ((given >> 12) & 0xf) | (((given >> 22) & 1) << 4); | |
6902 | int rn = ((given >> 16) & 0xf); | |
6903 | int rm = ((given >> 0) & 0xf); | |
6904 | int align = ((given >> 4) & 0x3); | |
6905 | int type = ((given >> 8) & 0xf); | |
6906 | int n = enc[type] & 0xf; | |
6907 | int stride = (enc[type] >> 4) + 1; | |
6908 | int ix; | |
43e65147 | 6909 | |
16980d0b JB |
6910 | func (stream, "{"); |
6911 | if (stride > 1) | |
6912 | for (ix = 0; ix != n; ix++) | |
6913 | func (stream, "%sd%d", ix ? "," : "", rd + ix * stride); | |
6914 | else if (n == 1) | |
6915 | func (stream, "d%d", rd); | |
6916 | else | |
6917 | func (stream, "d%d-d%d", rd, rd + n - 1); | |
6918 | func (stream, "}, [%s", arm_regnames[rn]); | |
6919 | if (align) | |
8e560766 | 6920 | func (stream, " :%d", 32 << align); |
16980d0b JB |
6921 | func (stream, "]"); |
6922 | if (rm == 0xd) | |
6923 | func (stream, "!"); | |
6924 | else if (rm != 0xf) | |
6925 | func (stream, ", %s", arm_regnames[rm]); | |
6926 | } | |
6927 | break; | |
43e65147 | 6928 | |
16980d0b JB |
6929 | case 'B': |
6930 | { | |
6931 | int rd = ((given >> 12) & 0xf) | (((given >> 22) & 1) << 4); | |
6932 | int rn = ((given >> 16) & 0xf); | |
6933 | int rm = ((given >> 0) & 0xf); | |
6934 | int idx_align = ((given >> 4) & 0xf); | |
6935 | int align = 0; | |
6936 | int size = ((given >> 10) & 0x3); | |
6937 | int idx = idx_align >> (size + 1); | |
6938 | int length = ((given >> 8) & 3) + 1; | |
6939 | int stride = 1; | |
6940 | int i; | |
6941 | ||
6942 | if (length > 1 && size > 0) | |
6943 | stride = (idx_align & (1 << size)) ? 2 : 1; | |
43e65147 | 6944 | |
16980d0b JB |
6945 | switch (length) |
6946 | { | |
6947 | case 1: | |
6948 | { | |
6949 | int amask = (1 << size) - 1; | |
6950 | if ((idx_align & (1 << size)) != 0) | |
6951 | return FALSE; | |
6952 | if (size > 0) | |
6953 | { | |
6954 | if ((idx_align & amask) == amask) | |
6955 | align = 8 << size; | |
6956 | else if ((idx_align & amask) != 0) | |
6957 | return FALSE; | |
6958 | } | |
6959 | } | |
6960 | break; | |
43e65147 | 6961 | |
16980d0b JB |
6962 | case 2: |
6963 | if (size == 2 && (idx_align & 2) != 0) | |
6964 | return FALSE; | |
6965 | align = (idx_align & 1) ? 16 << size : 0; | |
6966 | break; | |
43e65147 | 6967 | |
16980d0b JB |
6968 | case 3: |
6969 | if ((size == 2 && (idx_align & 3) != 0) | |
6970 | || (idx_align & 1) != 0) | |
6971 | return FALSE; | |
6972 | break; | |
43e65147 | 6973 | |
16980d0b JB |
6974 | case 4: |
6975 | if (size == 2) | |
6976 | { | |
6977 | if ((idx_align & 3) == 3) | |
6978 | return FALSE; | |
6979 | align = (idx_align & 3) * 64; | |
6980 | } | |
6981 | else | |
6982 | align = (idx_align & 1) ? 32 << size : 0; | |
6983 | break; | |
43e65147 | 6984 | |
16980d0b JB |
6985 | default: |
6986 | abort (); | |
6987 | } | |
43e65147 | 6988 | |
16980d0b JB |
6989 | func (stream, "{"); |
6990 | for (i = 0; i < length; i++) | |
6991 | func (stream, "%sd%d[%d]", (i == 0) ? "" : ",", | |
6992 | rd + i * stride, idx); | |
6993 | func (stream, "}, [%s", arm_regnames[rn]); | |
6994 | if (align) | |
8e560766 | 6995 | func (stream, " :%d", align); |
16980d0b JB |
6996 | func (stream, "]"); |
6997 | if (rm == 0xd) | |
6998 | func (stream, "!"); | |
6999 | else if (rm != 0xf) | |
7000 | func (stream, ", %s", arm_regnames[rm]); | |
7001 | } | |
7002 | break; | |
43e65147 | 7003 | |
16980d0b JB |
7004 | case 'C': |
7005 | { | |
7006 | int rd = ((given >> 12) & 0xf) | (((given >> 22) & 1) << 4); | |
7007 | int rn = ((given >> 16) & 0xf); | |
7008 | int rm = ((given >> 0) & 0xf); | |
7009 | int align = ((given >> 4) & 0x1); | |
7010 | int size = ((given >> 6) & 0x3); | |
7011 | int type = ((given >> 8) & 0x3); | |
7012 | int n = type + 1; | |
7013 | int stride = ((given >> 5) & 0x1); | |
7014 | int ix; | |
43e65147 | 7015 | |
16980d0b JB |
7016 | if (stride && (n == 1)) |
7017 | n++; | |
7018 | else | |
7019 | stride++; | |
43e65147 | 7020 | |
16980d0b JB |
7021 | func (stream, "{"); |
7022 | if (stride > 1) | |
7023 | for (ix = 0; ix != n; ix++) | |
7024 | func (stream, "%sd%d[]", ix ? "," : "", rd + ix * stride); | |
7025 | else if (n == 1) | |
7026 | func (stream, "d%d[]", rd); | |
7027 | else | |
7028 | func (stream, "d%d[]-d%d[]", rd, rd + n - 1); | |
7029 | func (stream, "}, [%s", arm_regnames[rn]); | |
7030 | if (align) | |
7031 | { | |
91d6fa6a | 7032 | align = (8 * (type + 1)) << size; |
16980d0b JB |
7033 | if (type == 3) |
7034 | align = (size > 1) ? align >> 1 : align; | |
7035 | if (type == 2 || (type == 0 && !size)) | |
8e560766 | 7036 | func (stream, " :<bad align %d>", align); |
16980d0b | 7037 | else |
8e560766 | 7038 | func (stream, " :%d", align); |
16980d0b JB |
7039 | } |
7040 | func (stream, "]"); | |
7041 | if (rm == 0xd) | |
7042 | func (stream, "!"); | |
7043 | else if (rm != 0xf) | |
7044 | func (stream, ", %s", arm_regnames[rm]); | |
7045 | } | |
7046 | break; | |
43e65147 | 7047 | |
16980d0b JB |
7048 | case 'D': |
7049 | { | |
7050 | int raw_reg = (given & 0xf) | ((given >> 1) & 0x10); | |
7051 | int size = (given >> 20) & 3; | |
7052 | int reg = raw_reg & ((4 << size) - 1); | |
7053 | int ix = raw_reg >> size >> 2; | |
43e65147 | 7054 | |
16980d0b JB |
7055 | func (stream, "d%d[%d]", reg, ix); |
7056 | } | |
7057 | break; | |
43e65147 | 7058 | |
16980d0b | 7059 | case 'E': |
fe56b6ce | 7060 | /* Neon encoded constant for mov, mvn, vorr, vbic. */ |
16980d0b JB |
7061 | { |
7062 | int bits = 0; | |
7063 | int cmode = (given >> 8) & 0xf; | |
7064 | int op = (given >> 5) & 0x1; | |
7065 | unsigned long value = 0, hival = 0; | |
7066 | unsigned shift; | |
7067 | int size = 0; | |
0dbde4cf | 7068 | int isfloat = 0; |
43e65147 | 7069 | |
16980d0b JB |
7070 | bits |= ((given >> 24) & 1) << 7; |
7071 | bits |= ((given >> 16) & 7) << 4; | |
7072 | bits |= ((given >> 0) & 15) << 0; | |
43e65147 | 7073 | |
16980d0b JB |
7074 | if (cmode < 8) |
7075 | { | |
7076 | shift = (cmode >> 1) & 3; | |
fe56b6ce | 7077 | value = (unsigned long) bits << (8 * shift); |
16980d0b JB |
7078 | size = 32; |
7079 | } | |
7080 | else if (cmode < 12) | |
7081 | { | |
7082 | shift = (cmode >> 1) & 1; | |
fe56b6ce | 7083 | value = (unsigned long) bits << (8 * shift); |
16980d0b JB |
7084 | size = 16; |
7085 | } | |
7086 | else if (cmode < 14) | |
7087 | { | |
7088 | shift = (cmode & 1) + 1; | |
fe56b6ce | 7089 | value = (unsigned long) bits << (8 * shift); |
16980d0b JB |
7090 | value |= (1ul << (8 * shift)) - 1; |
7091 | size = 32; | |
7092 | } | |
7093 | else if (cmode == 14) | |
7094 | { | |
7095 | if (op) | |
7096 | { | |
fe56b6ce | 7097 | /* Bit replication into bytes. */ |
16980d0b JB |
7098 | int ix; |
7099 | unsigned long mask; | |
43e65147 | 7100 | |
16980d0b JB |
7101 | value = 0; |
7102 | hival = 0; | |
7103 | for (ix = 7; ix >= 0; ix--) | |
7104 | { | |
7105 | mask = ((bits >> ix) & 1) ? 0xff : 0; | |
7106 | if (ix <= 3) | |
7107 | value = (value << 8) | mask; | |
7108 | else | |
7109 | hival = (hival << 8) | mask; | |
7110 | } | |
7111 | size = 64; | |
7112 | } | |
7113 | else | |
7114 | { | |
fe56b6ce NC |
7115 | /* Byte replication. */ |
7116 | value = (unsigned long) bits; | |
16980d0b JB |
7117 | size = 8; |
7118 | } | |
7119 | } | |
7120 | else if (!op) | |
7121 | { | |
fe56b6ce | 7122 | /* Floating point encoding. */ |
16980d0b | 7123 | int tmp; |
43e65147 | 7124 | |
fe56b6ce NC |
7125 | value = (unsigned long) (bits & 0x7f) << 19; |
7126 | value |= (unsigned long) (bits & 0x80) << 24; | |
16980d0b | 7127 | tmp = bits & 0x40 ? 0x3c : 0x40; |
fe56b6ce | 7128 | value |= (unsigned long) tmp << 24; |
16980d0b | 7129 | size = 32; |
0dbde4cf | 7130 | isfloat = 1; |
16980d0b JB |
7131 | } |
7132 | else | |
7133 | { | |
7134 | func (stream, "<illegal constant %.8x:%x:%x>", | |
7135 | bits, cmode, op); | |
7136 | size = 32; | |
7137 | break; | |
7138 | } | |
7139 | switch (size) | |
7140 | { | |
7141 | case 8: | |
7142 | func (stream, "#%ld\t; 0x%.2lx", value, value); | |
7143 | break; | |
43e65147 | 7144 | |
16980d0b JB |
7145 | case 16: |
7146 | func (stream, "#%ld\t; 0x%.4lx", value, value); | |
7147 | break; | |
7148 | ||
7149 | case 32: | |
0dbde4cf JB |
7150 | if (isfloat) |
7151 | { | |
7152 | unsigned char valbytes[4]; | |
7153 | double fvalue; | |
43e65147 | 7154 | |
0dbde4cf JB |
7155 | /* Do this a byte at a time so we don't have to |
7156 | worry about the host's endianness. */ | |
7157 | valbytes[0] = value & 0xff; | |
7158 | valbytes[1] = (value >> 8) & 0xff; | |
7159 | valbytes[2] = (value >> 16) & 0xff; | |
7160 | valbytes[3] = (value >> 24) & 0xff; | |
43e65147 L |
7161 | |
7162 | floatformat_to_double | |
c1e26897 NC |
7163 | (& floatformat_ieee_single_little, valbytes, |
7164 | & fvalue); | |
43e65147 | 7165 | |
0dbde4cf JB |
7166 | func (stream, "#%.7g\t; 0x%.8lx", fvalue, |
7167 | value); | |
7168 | } | |
7169 | else | |
4e9d3b81 | 7170 | func (stream, "#%ld\t; 0x%.8lx", |
43e65147 | 7171 | (long) (((value & 0x80000000L) != 0) |
9d82ec38 | 7172 | ? value | ~0xffffffffL : value), |
c1e26897 | 7173 | value); |
16980d0b JB |
7174 | break; |
7175 | ||
7176 | case 64: | |
7177 | func (stream, "#0x%.8lx%.8lx", hival, value); | |
7178 | break; | |
43e65147 | 7179 | |
16980d0b JB |
7180 | default: |
7181 | abort (); | |
7182 | } | |
7183 | } | |
7184 | break; | |
43e65147 | 7185 | |
16980d0b JB |
7186 | case 'F': |
7187 | { | |
7188 | int regno = ((given >> 16) & 0xf) | ((given >> (7 - 4)) & 0x10); | |
7189 | int num = (given >> 8) & 0x3; | |
43e65147 | 7190 | |
16980d0b JB |
7191 | if (!num) |
7192 | func (stream, "{d%d}", regno); | |
7193 | else if (num + regno >= 32) | |
7194 | func (stream, "{d%d-<overflow reg d%d}", regno, regno + num); | |
7195 | else | |
7196 | func (stream, "{d%d-d%d}", regno, regno + num); | |
7197 | } | |
7198 | break; | |
7e8e6784 | 7199 | |
16980d0b JB |
7200 | |
7201 | case '0': case '1': case '2': case '3': case '4': | |
7202 | case '5': case '6': case '7': case '8': case '9': | |
7203 | { | |
7204 | int width; | |
7205 | unsigned long value; | |
7206 | ||
7207 | c = arm_decode_bitfield (c, given, &value, &width); | |
43e65147 | 7208 | |
16980d0b JB |
7209 | switch (*c) |
7210 | { | |
7211 | case 'r': | |
7212 | func (stream, "%s", arm_regnames[value]); | |
7213 | break; | |
7214 | case 'd': | |
7215 | func (stream, "%ld", value); | |
05413229 | 7216 | value_in_comment = value; |
16980d0b JB |
7217 | break; |
7218 | case 'e': | |
7219 | func (stream, "%ld", (1ul << width) - value); | |
7220 | break; | |
43e65147 | 7221 | |
16980d0b JB |
7222 | case 'S': |
7223 | case 'T': | |
7224 | case 'U': | |
05413229 | 7225 | /* Various width encodings. */ |
16980d0b JB |
7226 | { |
7227 | int base = 8 << (*c - 'S'); /* 8,16 or 32 */ | |
7228 | int limit; | |
7229 | unsigned low, high; | |
7230 | ||
7231 | c++; | |
7232 | if (*c >= '0' && *c <= '9') | |
7233 | limit = *c - '0'; | |
7234 | else if (*c >= 'a' && *c <= 'f') | |
7235 | limit = *c - 'a' + 10; | |
7236 | else | |
7237 | abort (); | |
7238 | low = limit >> 2; | |
7239 | high = limit & 3; | |
7240 | ||
7241 | if (value < low || value > high) | |
7242 | func (stream, "<illegal width %d>", base << value); | |
7243 | else | |
7244 | func (stream, "%d", base << value); | |
7245 | } | |
7246 | break; | |
7247 | case 'R': | |
7248 | if (given & (1 << 6)) | |
7249 | goto Q; | |
7250 | /* FALLTHROUGH */ | |
7251 | case 'D': | |
7252 | func (stream, "d%ld", value); | |
7253 | break; | |
7254 | case 'Q': | |
7255 | Q: | |
7256 | if (value & 1) | |
7257 | func (stream, "<illegal reg q%ld.5>", value >> 1); | |
7258 | else | |
7259 | func (stream, "q%ld", value >> 1); | |
7260 | break; | |
43e65147 | 7261 | |
16980d0b JB |
7262 | case '`': |
7263 | c++; | |
7264 | if (value == 0) | |
7265 | func (stream, "%c", *c); | |
7266 | break; | |
7267 | case '\'': | |
7268 | c++; | |
7269 | if (value == ((1ul << width) - 1)) | |
7270 | func (stream, "%c", *c); | |
7271 | break; | |
7272 | case '?': | |
fe56b6ce | 7273 | func (stream, "%c", c[(1 << width) - (int) value]); |
16980d0b JB |
7274 | c += 1 << width; |
7275 | break; | |
7276 | default: | |
7277 | abort (); | |
7278 | } | |
16980d0b | 7279 | } |
dffaa15c AM |
7280 | break; |
7281 | ||
7282 | default: | |
7283 | abort (); | |
16980d0b JB |
7284 | } |
7285 | } | |
7286 | else | |
7287 | func (stream, "%c", *c); | |
7288 | } | |
05413229 NC |
7289 | |
7290 | if (value_in_comment > 32 || value_in_comment < -16) | |
7291 | func (stream, "\t; 0x%lx", value_in_comment); | |
7292 | ||
e2efe87d MGD |
7293 | if (is_unpredictable) |
7294 | func (stream, UNPREDICTABLE_INSTRUCTION); | |
7295 | ||
16980d0b JB |
7296 | return TRUE; |
7297 | } | |
7298 | } | |
7299 | return FALSE; | |
7300 | } | |
7301 | ||
73cd51e5 AV |
7302 | /* Print one mve instruction on INFO->STREAM. |
7303 | Return TRUE if the instuction matched, FALSE if this is not a | |
7304 | recognised mve instruction. */ | |
7305 | ||
7306 | static bfd_boolean | |
7307 | print_insn_mve (struct disassemble_info *info, long given) | |
7308 | { | |
7309 | const struct mopcode32 *insn; | |
7310 | void *stream = info->stream; | |
7311 | fprintf_ftype func = info->fprintf_func; | |
7312 | ||
7313 | for (insn = mve_opcodes; insn->assembler; insn++) | |
7314 | { | |
7315 | if (((given & insn->mask) == insn->value) | |
7316 | && !is_mve_encoding_conflict (given, insn->mve_op)) | |
7317 | { | |
7318 | signed long value_in_comment = 0; | |
7319 | bfd_boolean is_unpredictable = FALSE; | |
7320 | bfd_boolean is_undefined = FALSE; | |
7321 | const char *c; | |
7322 | enum mve_unpredictable unpredictable_cond = UNPRED_NONE; | |
7323 | enum mve_undefined undefined_cond = UNDEF_NONE; | |
7324 | ||
7325 | /* Most vector mve instruction are illegal in a it block. | |
7326 | There are a few exceptions; check for them. */ | |
7327 | if (ifthen_state && !is_mve_okay_in_it (insn->mve_op)) | |
7328 | { | |
7329 | is_unpredictable = TRUE; | |
7330 | unpredictable_cond = UNPRED_IT_BLOCK; | |
7331 | } | |
7332 | else if (is_mve_unpredictable (given, insn->mve_op, | |
7333 | &unpredictable_cond)) | |
7334 | is_unpredictable = TRUE; | |
7335 | ||
7336 | if (is_mve_undefined (given, insn->mve_op, &undefined_cond)) | |
7337 | is_undefined = TRUE; | |
7338 | ||
7339 | for (c = insn->assembler; *c; c++) | |
7340 | { | |
7341 | if (*c == '%') | |
7342 | { | |
7343 | switch (*++c) | |
7344 | { | |
7345 | case '%': | |
7346 | func (stream, "%%"); | |
7347 | break; | |
7348 | ||
ef1576a1 AV |
7349 | case 'a': |
7350 | /* Don't print anything for '+' as it is implied. */ | |
7351 | if (arm_decode_field (given, 23, 23) == 0) | |
7352 | func (stream, "-"); | |
7353 | break; | |
7354 | ||
143275ea AV |
7355 | case 'c': |
7356 | if (ifthen_state) | |
7357 | func (stream, "%s", arm_conditional[IFTHEN_COND]); | |
7358 | break; | |
7359 | ||
aef6d006 AV |
7360 | case 'd': |
7361 | print_mve_vld_str_addr (info, given, insn->mve_op); | |
7362 | break; | |
7363 | ||
143275ea AV |
7364 | case 'i': |
7365 | { | |
7366 | long mve_mask = mve_extract_pred_mask (given); | |
7367 | func (stream, "%s", mve_predicatenames[mve_mask]); | |
7368 | } | |
7369 | break; | |
7370 | ||
7371 | case 'n': | |
7372 | print_vec_condition (info, given, insn->mve_op); | |
7373 | break; | |
7374 | ||
ef1576a1 AV |
7375 | case 'o': |
7376 | if (arm_decode_field (given, 0, 0) == 1) | |
7377 | { | |
7378 | unsigned long size | |
7379 | = arm_decode_field (given, 4, 4) | |
7380 | | (arm_decode_field (given, 6, 6) << 1); | |
7381 | ||
7382 | func (stream, ", uxtw #%lu", size); | |
7383 | } | |
7384 | break; | |
7385 | ||
bf0b396d AV |
7386 | case 'm': |
7387 | print_mve_rounding_mode (info, given, insn->mve_op); | |
7388 | break; | |
7389 | ||
7390 | case 's': | |
7391 | print_mve_vcvt_size (info, given, insn->mve_op); | |
7392 | break; | |
7393 | ||
aef6d006 AV |
7394 | case 'u': |
7395 | { | |
c507f10b AV |
7396 | unsigned long op1 = arm_decode_field (given, 21, 22); |
7397 | ||
7398 | if ((insn->mve_op == MVE_VMOV_VEC_LANE_TO_GP)) | |
7399 | { | |
7400 | /* Check for signed. */ | |
7401 | if (arm_decode_field (given, 23, 23) == 0) | |
7402 | { | |
7403 | /* We don't print 's' for S32. */ | |
7404 | if ((arm_decode_field (given, 5, 6) == 0) | |
7405 | && ((op1 == 0) || (op1 == 1))) | |
7406 | ; | |
7407 | else | |
7408 | func (stream, "s"); | |
7409 | } | |
7410 | else | |
7411 | func (stream, "u"); | |
7412 | } | |
aef6d006 | 7413 | else |
c507f10b AV |
7414 | { |
7415 | if (arm_decode_field (given, 28, 28) == 0) | |
7416 | func (stream, "s"); | |
7417 | else | |
7418 | func (stream, "u"); | |
7419 | } | |
aef6d006 | 7420 | } |
ef1576a1 | 7421 | break; |
aef6d006 | 7422 | |
143275ea AV |
7423 | case 'v': |
7424 | print_instruction_predicate (info); | |
7425 | break; | |
7426 | ||
04d54ace AV |
7427 | case 'w': |
7428 | if (arm_decode_field (given, 21, 21) == 1) | |
7429 | func (stream, "!"); | |
7430 | break; | |
7431 | ||
7432 | case 'B': | |
7433 | print_mve_register_blocks (info, given, insn->mve_op); | |
7434 | break; | |
7435 | ||
c507f10b AV |
7436 | case 'E': |
7437 | /* SIMD encoded constant for mov, mvn, vorr, vbic. */ | |
7438 | ||
7439 | print_simd_imm8 (info, given, 28, insn); | |
7440 | break; | |
7441 | ||
7442 | case 'N': | |
7443 | print_mve_vmov_index (info, given); | |
7444 | break; | |
7445 | ||
143275ea AV |
7446 | case '0': case '1': case '2': case '3': case '4': |
7447 | case '5': case '6': case '7': case '8': case '9': | |
7448 | { | |
7449 | int width; | |
7450 | unsigned long value; | |
7451 | ||
7452 | c = arm_decode_bitfield (c, given, &value, &width); | |
7453 | ||
7454 | switch (*c) | |
7455 | { | |
7456 | case 'Z': | |
7457 | if (value == 13) | |
7458 | is_unpredictable = TRUE; | |
7459 | else if (value == 15) | |
7460 | func (stream, "zr"); | |
7461 | else | |
7462 | func (stream, "%s", arm_regnames[value]); | |
7463 | break; | |
7464 | case 's': | |
7465 | print_mve_size (info, | |
7466 | value, | |
7467 | insn->mve_op); | |
7468 | break; | |
ef1576a1 AV |
7469 | case 'i': |
7470 | { | |
7471 | unsigned long imm | |
7472 | = arm_decode_field (given, 0, 6); | |
7473 | unsigned long mod_imm = imm; | |
7474 | ||
7475 | switch (insn->mve_op) | |
7476 | { | |
7477 | case MVE_VLDRW_GATHER_T5: | |
7478 | case MVE_VSTRW_SCATTER_T5: | |
7479 | mod_imm = mod_imm << 2; | |
7480 | break; | |
7481 | case MVE_VSTRD_SCATTER_T6: | |
7482 | case MVE_VLDRD_GATHER_T6: | |
7483 | mod_imm = mod_imm << 3; | |
7484 | break; | |
7485 | ||
7486 | default: | |
7487 | break; | |
7488 | } | |
7489 | ||
7490 | func (stream, "%lu", mod_imm); | |
7491 | } | |
7492 | break; | |
bf0b396d AV |
7493 | case 'k': |
7494 | func (stream, "%lu", 64 - value); | |
7495 | break; | |
9743db03 AV |
7496 | case 'r': |
7497 | func (stream, "%s", arm_regnames[value]); | |
7498 | break; | |
04d54ace AV |
7499 | case 'd': |
7500 | func (stream, "%ld", value); | |
7501 | value_in_comment = value; | |
7502 | break; | |
c507f10b AV |
7503 | case 'F': |
7504 | func (stream, "s%ld", value); | |
7505 | break; | |
143275ea AV |
7506 | case 'Q': |
7507 | if (value & 0x8) | |
7508 | func (stream, "<illegal reg q%ld.5>", value); | |
7509 | else | |
7510 | func (stream, "q%ld", value); | |
7511 | break; | |
c507f10b AV |
7512 | case 'x': |
7513 | func (stream, "0x%08lx", value); | |
7514 | break; | |
143275ea AV |
7515 | default: |
7516 | abort (); | |
7517 | } | |
7518 | break; | |
7519 | default: | |
7520 | abort (); | |
7521 | } | |
73cd51e5 AV |
7522 | } |
7523 | } | |
7524 | else | |
7525 | func (stream, "%c", *c); | |
7526 | } | |
7527 | ||
7528 | if (value_in_comment > 32 || value_in_comment < -16) | |
7529 | func (stream, "\t; 0x%lx", value_in_comment); | |
7530 | ||
7531 | if (is_unpredictable) | |
7532 | print_mve_unpredictable (info, unpredictable_cond); | |
7533 | ||
7534 | if (is_undefined) | |
7535 | print_mve_undefined (info, undefined_cond); | |
7536 | ||
143275ea AV |
7537 | if ((vpt_block_state.in_vpt_block == FALSE) |
7538 | && !ifthen_state | |
7539 | && (is_vpt_instruction (given) == TRUE)) | |
7540 | mark_inside_vpt_block (given); | |
7541 | else if (vpt_block_state.in_vpt_block == TRUE) | |
7542 | update_vpt_block_state (); | |
7543 | ||
73cd51e5 AV |
7544 | return TRUE; |
7545 | } | |
7546 | } | |
7547 | return FALSE; | |
7548 | } | |
7549 | ||
7550 | ||
90ec0d68 MGD |
7551 | /* Return the name of a v7A special register. */ |
7552 | ||
43e65147 | 7553 | static const char * |
90ec0d68 MGD |
7554 | banked_regname (unsigned reg) |
7555 | { | |
7556 | switch (reg) | |
7557 | { | |
7558 | case 15: return "CPSR"; | |
43e65147 | 7559 | case 32: return "R8_usr"; |
90ec0d68 MGD |
7560 | case 33: return "R9_usr"; |
7561 | case 34: return "R10_usr"; | |
7562 | case 35: return "R11_usr"; | |
7563 | case 36: return "R12_usr"; | |
7564 | case 37: return "SP_usr"; | |
7565 | case 38: return "LR_usr"; | |
43e65147 | 7566 | case 40: return "R8_fiq"; |
90ec0d68 MGD |
7567 | case 41: return "R9_fiq"; |
7568 | case 42: return "R10_fiq"; | |
7569 | case 43: return "R11_fiq"; | |
7570 | case 44: return "R12_fiq"; | |
7571 | case 45: return "SP_fiq"; | |
7572 | case 46: return "LR_fiq"; | |
7573 | case 48: return "LR_irq"; | |
7574 | case 49: return "SP_irq"; | |
7575 | case 50: return "LR_svc"; | |
7576 | case 51: return "SP_svc"; | |
7577 | case 52: return "LR_abt"; | |
7578 | case 53: return "SP_abt"; | |
7579 | case 54: return "LR_und"; | |
7580 | case 55: return "SP_und"; | |
7581 | case 60: return "LR_mon"; | |
7582 | case 61: return "SP_mon"; | |
7583 | case 62: return "ELR_hyp"; | |
7584 | case 63: return "SP_hyp"; | |
7585 | case 79: return "SPSR"; | |
7586 | case 110: return "SPSR_fiq"; | |
7587 | case 112: return "SPSR_irq"; | |
7588 | case 114: return "SPSR_svc"; | |
7589 | case 116: return "SPSR_abt"; | |
7590 | case 118: return "SPSR_und"; | |
7591 | case 124: return "SPSR_mon"; | |
7592 | case 126: return "SPSR_hyp"; | |
7593 | default: return NULL; | |
7594 | } | |
7595 | } | |
7596 | ||
e797f7e0 MGD |
7597 | /* Return the name of the DMB/DSB option. */ |
7598 | static const char * | |
7599 | data_barrier_option (unsigned option) | |
7600 | { | |
7601 | switch (option & 0xf) | |
7602 | { | |
7603 | case 0xf: return "sy"; | |
7604 | case 0xe: return "st"; | |
7605 | case 0xd: return "ld"; | |
7606 | case 0xb: return "ish"; | |
7607 | case 0xa: return "ishst"; | |
7608 | case 0x9: return "ishld"; | |
7609 | case 0x7: return "un"; | |
7610 | case 0x6: return "unst"; | |
7611 | case 0x5: return "nshld"; | |
7612 | case 0x3: return "osh"; | |
7613 | case 0x2: return "oshst"; | |
7614 | case 0x1: return "oshld"; | |
7615 | default: return NULL; | |
7616 | } | |
7617 | } | |
7618 | ||
4a5329c6 ZW |
7619 | /* Print one ARM instruction from PC on INFO->STREAM. */ |
7620 | ||
7621 | static void | |
7622 | print_insn_arm (bfd_vma pc, struct disassemble_info *info, long given) | |
252b5132 | 7623 | { |
6b5d3a4d | 7624 | const struct opcode32 *insn; |
6a51a8a8 | 7625 | void *stream = info->stream; |
6b5d3a4d | 7626 | fprintf_ftype func = info->fprintf_func; |
b0e28b39 | 7627 | struct arm_private_data *private_data = info->private_data; |
252b5132 | 7628 | |
16980d0b JB |
7629 | if (print_insn_coprocessor (pc, info, given, FALSE)) |
7630 | return; | |
7631 | ||
7632 | if (print_insn_neon (info, given, FALSE)) | |
8f06b2d8 PB |
7633 | return; |
7634 | ||
252b5132 RH |
7635 | for (insn = arm_opcodes; insn->assembler; insn++) |
7636 | { | |
0313a2b8 NC |
7637 | if ((given & insn->mask) != insn->value) |
7638 | continue; | |
823d2571 TG |
7639 | |
7640 | if (! ARM_CPU_HAS_FEATURE (insn->arch, private_data->features)) | |
0313a2b8 NC |
7641 | continue; |
7642 | ||
7643 | /* Special case: an instruction with all bits set in the condition field | |
7644 | (0xFnnn_nnnn) is only matched if all those bits are set in insn->mask, | |
7645 | or by the catchall at the end of the table. */ | |
7646 | if ((given & 0xF0000000) != 0xF0000000 | |
7647 | || (insn->mask & 0xF0000000) == 0xF0000000 | |
7648 | || (insn->mask == 0 && insn->value == 0)) | |
252b5132 | 7649 | { |
ff4a8d2b NC |
7650 | unsigned long u_reg = 16; |
7651 | unsigned long U_reg = 16; | |
ab8e2090 | 7652 | bfd_boolean is_unpredictable = FALSE; |
05413229 | 7653 | signed long value_in_comment = 0; |
6b5d3a4d | 7654 | const char *c; |
b34976b6 | 7655 | |
252b5132 RH |
7656 | for (c = insn->assembler; *c; c++) |
7657 | { | |
7658 | if (*c == '%') | |
7659 | { | |
c1e26897 NC |
7660 | bfd_boolean allow_unpredictable = FALSE; |
7661 | ||
252b5132 RH |
7662 | switch (*++c) |
7663 | { | |
7664 | case '%': | |
7665 | func (stream, "%%"); | |
7666 | break; | |
7667 | ||
7668 | case 'a': | |
05413229 | 7669 | value_in_comment = print_arm_address (pc, info, given); |
62b3e311 | 7670 | break; |
252b5132 | 7671 | |
62b3e311 PB |
7672 | case 'P': |
7673 | /* Set P address bit and use normal address | |
7674 | printing routine. */ | |
c1e26897 | 7675 | value_in_comment = print_arm_address (pc, info, given | (1 << P_BIT)); |
252b5132 RH |
7676 | break; |
7677 | ||
c1e26897 NC |
7678 | case 'S': |
7679 | allow_unpredictable = TRUE; | |
1a0670f3 | 7680 | /* Fall through. */ |
252b5132 RH |
7681 | case 's': |
7682 | if ((given & 0x004f0000) == 0x004f0000) | |
7683 | { | |
58efb6c0 | 7684 | /* PC relative with immediate offset. */ |
f8b960bc | 7685 | bfd_vma offset = ((given & 0xf00) >> 4) | (given & 0xf); |
b34976b6 | 7686 | |
aefd8a40 NC |
7687 | if (PRE_BIT_SET) |
7688 | { | |
26d97720 NS |
7689 | /* Elide positive zero offset. */ |
7690 | if (offset || NEGATIVE_BIT_SET) | |
7691 | func (stream, "[pc, #%s%d]\t; ", | |
d908c8af | 7692 | NEGATIVE_BIT_SET ? "-" : "", (int) offset); |
945ee430 | 7693 | else |
26d97720 NS |
7694 | func (stream, "[pc]\t; "); |
7695 | if (NEGATIVE_BIT_SET) | |
7696 | offset = -offset; | |
aefd8a40 NC |
7697 | info->print_address_func (offset + pc + 8, info); |
7698 | } | |
7699 | else | |
7700 | { | |
26d97720 NS |
7701 | /* Always show the offset. */ |
7702 | func (stream, "[pc], #%s%d", | |
d908c8af | 7703 | NEGATIVE_BIT_SET ? "-" : "", (int) offset); |
ff4a8d2b NC |
7704 | if (! allow_unpredictable) |
7705 | is_unpredictable = TRUE; | |
aefd8a40 | 7706 | } |
252b5132 RH |
7707 | } |
7708 | else | |
7709 | { | |
fe56b6ce NC |
7710 | int offset = ((given & 0xf00) >> 4) | (given & 0xf); |
7711 | ||
b34976b6 | 7712 | func (stream, "[%s", |
252b5132 | 7713 | arm_regnames[(given >> 16) & 0xf]); |
fe56b6ce | 7714 | |
c1e26897 | 7715 | if (PRE_BIT_SET) |
252b5132 | 7716 | { |
c1e26897 | 7717 | if (IMMEDIATE_BIT_SET) |
252b5132 | 7718 | { |
26d97720 NS |
7719 | /* Elide offset for non-writeback |
7720 | positive zero. */ | |
7721 | if (WRITEBACK_BIT_SET || NEGATIVE_BIT_SET | |
7722 | || offset) | |
7723 | func (stream, ", #%s%d", | |
7724 | NEGATIVE_BIT_SET ? "-" : "", offset); | |
7725 | ||
7726 | if (NEGATIVE_BIT_SET) | |
7727 | offset = -offset; | |
945ee430 | 7728 | |
fe56b6ce | 7729 | value_in_comment = offset; |
252b5132 | 7730 | } |
945ee430 | 7731 | else |
ff4a8d2b NC |
7732 | { |
7733 | /* Register Offset or Register Pre-Indexed. */ | |
7734 | func (stream, ", %s%s", | |
7735 | NEGATIVE_BIT_SET ? "-" : "", | |
7736 | arm_regnames[given & 0xf]); | |
7737 | ||
7738 | /* Writing back to the register that is the source/ | |
7739 | destination of the load/store is unpredictable. */ | |
7740 | if (! allow_unpredictable | |
7741 | && WRITEBACK_BIT_SET | |
7742 | && ((given & 0xf) == ((given >> 12) & 0xf))) | |
7743 | is_unpredictable = TRUE; | |
7744 | } | |
252b5132 | 7745 | |
b34976b6 | 7746 | func (stream, "]%s", |
c1e26897 | 7747 | WRITEBACK_BIT_SET ? "!" : ""); |
252b5132 | 7748 | } |
945ee430 | 7749 | else |
252b5132 | 7750 | { |
c1e26897 | 7751 | if (IMMEDIATE_BIT_SET) |
252b5132 | 7752 | { |
945ee430 | 7753 | /* Immediate Post-indexed. */ |
aefd8a40 | 7754 | /* PR 10924: Offset must be printed, even if it is zero. */ |
26d97720 NS |
7755 | func (stream, "], #%s%d", |
7756 | NEGATIVE_BIT_SET ? "-" : "", offset); | |
7757 | if (NEGATIVE_BIT_SET) | |
7758 | offset = -offset; | |
fe56b6ce | 7759 | value_in_comment = offset; |
252b5132 | 7760 | } |
945ee430 | 7761 | else |
ff4a8d2b NC |
7762 | { |
7763 | /* Register Post-indexed. */ | |
7764 | func (stream, "], %s%s", | |
7765 | NEGATIVE_BIT_SET ? "-" : "", | |
7766 | arm_regnames[given & 0xf]); | |
7767 | ||
7768 | /* Writing back to the register that is the source/ | |
7769 | destination of the load/store is unpredictable. */ | |
7770 | if (! allow_unpredictable | |
7771 | && (given & 0xf) == ((given >> 12) & 0xf)) | |
7772 | is_unpredictable = TRUE; | |
7773 | } | |
c1e26897 | 7774 | |
07a28fab NC |
7775 | if (! allow_unpredictable) |
7776 | { | |
7777 | /* Writeback is automatically implied by post- addressing. | |
7778 | Setting the W bit is unnecessary and ARM specify it as | |
7779 | being unpredictable. */ | |
7780 | if (WRITEBACK_BIT_SET | |
7781 | /* Specifying the PC register as the post-indexed | |
7782 | registers is also unpredictable. */ | |
ab8e2090 NC |
7783 | || (! IMMEDIATE_BIT_SET && ((given & 0xf) == 0xf))) |
7784 | is_unpredictable = TRUE; | |
07a28fab | 7785 | } |
252b5132 RH |
7786 | } |
7787 | } | |
7788 | break; | |
b34976b6 | 7789 | |
252b5132 | 7790 | case 'b': |
6b5d3a4d | 7791 | { |
f8b960bc | 7792 | bfd_vma disp = (((given & 0xffffff) ^ 0x800000) - 0x800000); |
05413229 | 7793 | info->print_address_func (disp * 4 + pc + 8, info); |
6b5d3a4d | 7794 | } |
252b5132 RH |
7795 | break; |
7796 | ||
7797 | case 'c': | |
c22aaad1 PB |
7798 | if (((given >> 28) & 0xf) != 0xe) |
7799 | func (stream, "%s", | |
7800 | arm_conditional [(given >> 28) & 0xf]); | |
252b5132 RH |
7801 | break; |
7802 | ||
7803 | case 'm': | |
7804 | { | |
7805 | int started = 0; | |
7806 | int reg; | |
7807 | ||
7808 | func (stream, "{"); | |
7809 | for (reg = 0; reg < 16; reg++) | |
7810 | if ((given & (1 << reg)) != 0) | |
7811 | { | |
7812 | if (started) | |
7813 | func (stream, ", "); | |
7814 | started = 1; | |
7815 | func (stream, "%s", arm_regnames[reg]); | |
7816 | } | |
7817 | func (stream, "}"); | |
ab8e2090 NC |
7818 | if (! started) |
7819 | is_unpredictable = TRUE; | |
252b5132 RH |
7820 | } |
7821 | break; | |
7822 | ||
37b37b2d | 7823 | case 'q': |
78c66db8 | 7824 | arm_decode_shift (given, func, stream, FALSE); |
37b37b2d RE |
7825 | break; |
7826 | ||
252b5132 RH |
7827 | case 'o': |
7828 | if ((given & 0x02000000) != 0) | |
7829 | { | |
a415b1cd JB |
7830 | unsigned int rotate = (given & 0xf00) >> 7; |
7831 | unsigned int immed = (given & 0xff); | |
7832 | unsigned int a, i; | |
7833 | ||
7834 | a = (((immed << (32 - rotate)) | |
7835 | | (immed >> rotate)) & 0xffffffff); | |
7836 | /* If there is another encoding with smaller rotate, | |
7837 | the rotate should be specified directly. */ | |
7838 | for (i = 0; i < 32; i += 2) | |
7839 | if ((a << i | a >> (32 - i)) <= 0xff) | |
7840 | break; | |
7841 | ||
7842 | if (i != rotate) | |
7843 | func (stream, "#%d, %d", immed, rotate); | |
7844 | else | |
7845 | func (stream, "#%d", a); | |
7846 | value_in_comment = a; | |
252b5132 RH |
7847 | } |
7848 | else | |
78c66db8 | 7849 | arm_decode_shift (given, func, stream, TRUE); |
252b5132 RH |
7850 | break; |
7851 | ||
7852 | case 'p': | |
7853 | if ((given & 0x0000f000) == 0x0000f000) | |
aefd8a40 | 7854 | { |
823d2571 TG |
7855 | arm_feature_set arm_ext_v6 = |
7856 | ARM_FEATURE_CORE_LOW (ARM_EXT_V6); | |
7857 | ||
aefd8a40 NC |
7858 | /* The p-variants of tst/cmp/cmn/teq are the pre-V6 |
7859 | mechanism for setting PSR flag bits. They are | |
7860 | obsolete in V6 onwards. */ | |
823d2571 TG |
7861 | if (! ARM_CPU_HAS_FEATURE (private_data->features, \ |
7862 | arm_ext_v6)) | |
aefd8a40 | 7863 | func (stream, "p"); |
4ab90a7a AV |
7864 | else |
7865 | is_unpredictable = TRUE; | |
aefd8a40 | 7866 | } |
252b5132 RH |
7867 | break; |
7868 | ||
7869 | case 't': | |
7870 | if ((given & 0x01200000) == 0x00200000) | |
7871 | func (stream, "t"); | |
7872 | break; | |
7873 | ||
252b5132 | 7874 | case 'A': |
05413229 NC |
7875 | { |
7876 | int offset = given & 0xff; | |
f02232aa | 7877 | |
05413229 | 7878 | value_in_comment = offset * 4; |
c1e26897 | 7879 | if (NEGATIVE_BIT_SET) |
05413229 | 7880 | value_in_comment = - value_in_comment; |
f02232aa | 7881 | |
05413229 | 7882 | func (stream, "[%s", arm_regnames [(given >> 16) & 0xf]); |
f02232aa | 7883 | |
c1e26897 | 7884 | if (PRE_BIT_SET) |
05413229 NC |
7885 | { |
7886 | if (offset) | |
fe56b6ce | 7887 | func (stream, ", #%d]%s", |
d908c8af | 7888 | (int) value_in_comment, |
c1e26897 | 7889 | WRITEBACK_BIT_SET ? "!" : ""); |
05413229 NC |
7890 | else |
7891 | func (stream, "]"); | |
7892 | } | |
7893 | else | |
7894 | { | |
7895 | func (stream, "]"); | |
f02232aa | 7896 | |
c1e26897 | 7897 | if (WRITEBACK_BIT_SET) |
05413229 NC |
7898 | { |
7899 | if (offset) | |
d908c8af | 7900 | func (stream, ", #%d", (int) value_in_comment); |
05413229 NC |
7901 | } |
7902 | else | |
fe56b6ce | 7903 | { |
d908c8af | 7904 | func (stream, ", {%d}", (int) offset); |
fe56b6ce NC |
7905 | value_in_comment = offset; |
7906 | } | |
05413229 NC |
7907 | } |
7908 | } | |
252b5132 RH |
7909 | break; |
7910 | ||
077b8428 NC |
7911 | case 'B': |
7912 | /* Print ARM V5 BLX(1) address: pc+25 bits. */ | |
7913 | { | |
7914 | bfd_vma address; | |
7915 | bfd_vma offset = 0; | |
b34976b6 | 7916 | |
c1e26897 | 7917 | if (! NEGATIVE_BIT_SET) |
077b8428 NC |
7918 | /* Is signed, hi bits should be ones. */ |
7919 | offset = (-1) ^ 0x00ffffff; | |
7920 | ||
7921 | /* Offset is (SignExtend(offset field)<<2). */ | |
7922 | offset += given & 0x00ffffff; | |
7923 | offset <<= 2; | |
7924 | address = offset + pc + 8; | |
b34976b6 | 7925 | |
8f06b2d8 PB |
7926 | if (given & 0x01000000) |
7927 | /* H bit allows addressing to 2-byte boundaries. */ | |
7928 | address += 2; | |
b1ee46c5 | 7929 | |
8f06b2d8 | 7930 | info->print_address_func (address, info); |
b1ee46c5 | 7931 | } |
b1ee46c5 AH |
7932 | break; |
7933 | ||
252b5132 | 7934 | case 'C': |
90ec0d68 MGD |
7935 | if ((given & 0x02000200) == 0x200) |
7936 | { | |
7937 | const char * name; | |
7938 | unsigned sysm = (given & 0x004f0000) >> 16; | |
7939 | ||
7940 | sysm |= (given & 0x300) >> 4; | |
7941 | name = banked_regname (sysm); | |
7942 | ||
7943 | if (name != NULL) | |
7944 | func (stream, "%s", name); | |
7945 | else | |
d908c8af | 7946 | func (stream, "(UNDEF: %lu)", (unsigned long) sysm); |
90ec0d68 MGD |
7947 | } |
7948 | else | |
7949 | { | |
43e65147 | 7950 | func (stream, "%cPSR_", |
90ec0d68 MGD |
7951 | (given & 0x00400000) ? 'S' : 'C'); |
7952 | if (given & 0x80000) | |
7953 | func (stream, "f"); | |
7954 | if (given & 0x40000) | |
7955 | func (stream, "s"); | |
7956 | if (given & 0x20000) | |
7957 | func (stream, "x"); | |
7958 | if (given & 0x10000) | |
7959 | func (stream, "c"); | |
7960 | } | |
252b5132 RH |
7961 | break; |
7962 | ||
62b3e311 | 7963 | case 'U': |
43e65147 | 7964 | if ((given & 0xf0) == 0x60) |
62b3e311 | 7965 | { |
52e7f43d RE |
7966 | switch (given & 0xf) |
7967 | { | |
7968 | case 0xf: func (stream, "sy"); break; | |
7969 | default: | |
7970 | func (stream, "#%d", (int) given & 0xf); | |
7971 | break; | |
7972 | } | |
43e65147 L |
7973 | } |
7974 | else | |
52e7f43d | 7975 | { |
e797f7e0 MGD |
7976 | const char * opt = data_barrier_option (given & 0xf); |
7977 | if (opt != NULL) | |
7978 | func (stream, "%s", opt); | |
7979 | else | |
52e7f43d | 7980 | func (stream, "#%d", (int) given & 0xf); |
62b3e311 PB |
7981 | } |
7982 | break; | |
7983 | ||
b34976b6 | 7984 | case '0': case '1': case '2': case '3': case '4': |
252b5132 RH |
7985 | case '5': case '6': case '7': case '8': case '9': |
7986 | { | |
16980d0b JB |
7987 | int width; |
7988 | unsigned long value; | |
252b5132 | 7989 | |
16980d0b | 7990 | c = arm_decode_bitfield (c, given, &value, &width); |
43e65147 | 7991 | |
252b5132 RH |
7992 | switch (*c) |
7993 | { | |
ab8e2090 NC |
7994 | case 'R': |
7995 | if (value == 15) | |
7996 | is_unpredictable = TRUE; | |
7997 | /* Fall through. */ | |
16980d0b | 7998 | case 'r': |
9eb6c0f1 MGD |
7999 | case 'T': |
8000 | /* We want register + 1 when decoding T. */ | |
8001 | if (*c == 'T') | |
8002 | ++value; | |
8003 | ||
ff4a8d2b NC |
8004 | if (c[1] == 'u') |
8005 | { | |
8006 | /* Eat the 'u' character. */ | |
8007 | ++ c; | |
8008 | ||
8009 | if (u_reg == value) | |
8010 | is_unpredictable = TRUE; | |
8011 | u_reg = value; | |
8012 | } | |
8013 | if (c[1] == 'U') | |
8014 | { | |
8015 | /* Eat the 'U' character. */ | |
8016 | ++ c; | |
8017 | ||
8018 | if (U_reg == value) | |
8019 | is_unpredictable = TRUE; | |
8020 | U_reg = value; | |
8021 | } | |
16980d0b JB |
8022 | func (stream, "%s", arm_regnames[value]); |
8023 | break; | |
8024 | case 'd': | |
8025 | func (stream, "%ld", value); | |
05413229 | 8026 | value_in_comment = value; |
16980d0b JB |
8027 | break; |
8028 | case 'b': | |
8029 | func (stream, "%ld", value * 8); | |
05413229 | 8030 | value_in_comment = value * 8; |
16980d0b JB |
8031 | break; |
8032 | case 'W': | |
8033 | func (stream, "%ld", value + 1); | |
05413229 | 8034 | value_in_comment = value + 1; |
16980d0b JB |
8035 | break; |
8036 | case 'x': | |
8037 | func (stream, "0x%08lx", value); | |
8038 | ||
8039 | /* Some SWI instructions have special | |
8040 | meanings. */ | |
8041 | if ((given & 0x0fffffff) == 0x0FF00000) | |
8042 | func (stream, "\t; IMB"); | |
8043 | else if ((given & 0x0fffffff) == 0x0FF00001) | |
8044 | func (stream, "\t; IMBRange"); | |
8045 | break; | |
8046 | case 'X': | |
8047 | func (stream, "%01lx", value & 0xf); | |
05413229 | 8048 | value_in_comment = value; |
252b5132 RH |
8049 | break; |
8050 | case '`': | |
8051 | c++; | |
16980d0b | 8052 | if (value == 0) |
252b5132 RH |
8053 | func (stream, "%c", *c); |
8054 | break; | |
8055 | case '\'': | |
8056 | c++; | |
16980d0b | 8057 | if (value == ((1ul << width) - 1)) |
252b5132 RH |
8058 | func (stream, "%c", *c); |
8059 | break; | |
8060 | case '?': | |
fe56b6ce | 8061 | func (stream, "%c", c[(1 << width) - (int) value]); |
16980d0b | 8062 | c += 1 << width; |
252b5132 RH |
8063 | break; |
8064 | default: | |
8065 | abort (); | |
8066 | } | |
dffaa15c AM |
8067 | } |
8068 | break; | |
0dd132b6 | 8069 | |
dffaa15c AM |
8070 | case 'e': |
8071 | { | |
8072 | int imm; | |
0dd132b6 | 8073 | |
dffaa15c AM |
8074 | imm = (given & 0xf) | ((given & 0xfff00) >> 4); |
8075 | func (stream, "%d", imm); | |
8076 | value_in_comment = imm; | |
8077 | } | |
8078 | break; | |
fe56b6ce | 8079 | |
dffaa15c AM |
8080 | case 'E': |
8081 | /* LSB and WIDTH fields of BFI or BFC. The machine- | |
8082 | language instruction encodes LSB and MSB. */ | |
8083 | { | |
8084 | long msb = (given & 0x001f0000) >> 16; | |
8085 | long lsb = (given & 0x00000f80) >> 7; | |
8086 | long w = msb - lsb + 1; | |
0a003adc | 8087 | |
dffaa15c AM |
8088 | if (w > 0) |
8089 | func (stream, "#%lu, #%lu", lsb, w); | |
8090 | else | |
8091 | func (stream, "(invalid: %lu:%lu)", lsb, msb); | |
8092 | } | |
8093 | break; | |
90ec0d68 | 8094 | |
dffaa15c AM |
8095 | case 'R': |
8096 | /* Get the PSR/banked register name. */ | |
8097 | { | |
8098 | const char * name; | |
8099 | unsigned sysm = (given & 0x004f0000) >> 16; | |
90ec0d68 | 8100 | |
dffaa15c AM |
8101 | sysm |= (given & 0x300) >> 4; |
8102 | name = banked_regname (sysm); | |
90ec0d68 | 8103 | |
dffaa15c AM |
8104 | if (name != NULL) |
8105 | func (stream, "%s", name); | |
8106 | else | |
8107 | func (stream, "(UNDEF: %lu)", (unsigned long) sysm); | |
8108 | } | |
8109 | break; | |
fe56b6ce | 8110 | |
dffaa15c AM |
8111 | case 'V': |
8112 | /* 16-bit unsigned immediate from a MOVT or MOVW | |
8113 | instruction, encoded in bits 0:11 and 15:19. */ | |
8114 | { | |
8115 | long hi = (given & 0x000f0000) >> 4; | |
8116 | long lo = (given & 0x00000fff); | |
8117 | long imm16 = hi | lo; | |
0a003adc | 8118 | |
dffaa15c AM |
8119 | func (stream, "#%lu", imm16); |
8120 | value_in_comment = imm16; | |
252b5132 | 8121 | } |
dffaa15c AM |
8122 | break; |
8123 | ||
8124 | default: | |
8125 | abort (); | |
252b5132 RH |
8126 | } |
8127 | } | |
8128 | else | |
8129 | func (stream, "%c", *c); | |
8130 | } | |
05413229 NC |
8131 | |
8132 | if (value_in_comment > 32 || value_in_comment < -16) | |
d1aaab3c | 8133 | func (stream, "\t; 0x%lx", (value_in_comment & 0xffffffffUL)); |
ab8e2090 NC |
8134 | |
8135 | if (is_unpredictable) | |
8136 | func (stream, UNPREDICTABLE_INSTRUCTION); | |
ff4a8d2b | 8137 | |
4a5329c6 | 8138 | return; |
252b5132 RH |
8139 | } |
8140 | } | |
0b347048 TC |
8141 | func (stream, UNKNOWN_INSTRUCTION_32BIT, (unsigned)given); |
8142 | return; | |
252b5132 RH |
8143 | } |
8144 | ||
4a5329c6 | 8145 | /* Print one 16-bit Thumb instruction from PC on INFO->STREAM. */ |
baf0cc5e | 8146 | |
4a5329c6 ZW |
8147 | static void |
8148 | print_insn_thumb16 (bfd_vma pc, struct disassemble_info *info, long given) | |
252b5132 | 8149 | { |
6b5d3a4d | 8150 | const struct opcode16 *insn; |
6a51a8a8 AM |
8151 | void *stream = info->stream; |
8152 | fprintf_ftype func = info->fprintf_func; | |
252b5132 RH |
8153 | |
8154 | for (insn = thumb_opcodes; insn->assembler; insn++) | |
c19d1205 ZW |
8155 | if ((given & insn->mask) == insn->value) |
8156 | { | |
05413229 | 8157 | signed long value_in_comment = 0; |
6b5d3a4d | 8158 | const char *c = insn->assembler; |
05413229 | 8159 | |
c19d1205 ZW |
8160 | for (; *c; c++) |
8161 | { | |
8162 | int domaskpc = 0; | |
8163 | int domasklr = 0; | |
8164 | ||
8165 | if (*c != '%') | |
8166 | { | |
8167 | func (stream, "%c", *c); | |
8168 | continue; | |
8169 | } | |
252b5132 | 8170 | |
c19d1205 ZW |
8171 | switch (*++c) |
8172 | { | |
8173 | case '%': | |
8174 | func (stream, "%%"); | |
8175 | break; | |
b34976b6 | 8176 | |
c22aaad1 PB |
8177 | case 'c': |
8178 | if (ifthen_state) | |
8179 | func (stream, "%s", arm_conditional[IFTHEN_COND]); | |
8180 | break; | |
8181 | ||
8182 | case 'C': | |
8183 | if (ifthen_state) | |
8184 | func (stream, "%s", arm_conditional[IFTHEN_COND]); | |
8185 | else | |
8186 | func (stream, "s"); | |
8187 | break; | |
8188 | ||
8189 | case 'I': | |
8190 | { | |
8191 | unsigned int tmp; | |
8192 | ||
8193 | ifthen_next_state = given & 0xff; | |
8194 | for (tmp = given << 1; tmp & 0xf; tmp <<= 1) | |
8195 | func (stream, ((given ^ tmp) & 0x10) ? "e" : "t"); | |
8196 | func (stream, "\t%s", arm_conditional[(given >> 4) & 0xf]); | |
8197 | } | |
8198 | break; | |
8199 | ||
8200 | case 'x': | |
8201 | if (ifthen_next_state) | |
8202 | func (stream, "\t; unpredictable branch in IT block\n"); | |
8203 | break; | |
8204 | ||
8205 | case 'X': | |
8206 | if (ifthen_state) | |
8207 | func (stream, "\t; unpredictable <IT:%s>", | |
8208 | arm_conditional[IFTHEN_COND]); | |
8209 | break; | |
8210 | ||
c19d1205 ZW |
8211 | case 'S': |
8212 | { | |
8213 | long reg; | |
8214 | ||
8215 | reg = (given >> 3) & 0x7; | |
8216 | if (given & (1 << 6)) | |
8217 | reg += 8; | |
4f3c3dbb | 8218 | |
c19d1205 ZW |
8219 | func (stream, "%s", arm_regnames[reg]); |
8220 | } | |
8221 | break; | |
baf0cc5e | 8222 | |
c19d1205 | 8223 | case 'D': |
4f3c3dbb | 8224 | { |
c19d1205 ZW |
8225 | long reg; |
8226 | ||
8227 | reg = given & 0x7; | |
8228 | if (given & (1 << 7)) | |
8229 | reg += 8; | |
8230 | ||
8231 | func (stream, "%s", arm_regnames[reg]); | |
4f3c3dbb | 8232 | } |
c19d1205 ZW |
8233 | break; |
8234 | ||
8235 | case 'N': | |
8236 | if (given & (1 << 8)) | |
8237 | domasklr = 1; | |
8238 | /* Fall through. */ | |
8239 | case 'O': | |
8240 | if (*c == 'O' && (given & (1 << 8))) | |
8241 | domaskpc = 1; | |
8242 | /* Fall through. */ | |
8243 | case 'M': | |
8244 | { | |
8245 | int started = 0; | |
8246 | int reg; | |
8247 | ||
8248 | func (stream, "{"); | |
8249 | ||
8250 | /* It would be nice if we could spot | |
8251 | ranges, and generate the rS-rE format: */ | |
8252 | for (reg = 0; (reg < 8); reg++) | |
8253 | if ((given & (1 << reg)) != 0) | |
8254 | { | |
8255 | if (started) | |
8256 | func (stream, ", "); | |
8257 | started = 1; | |
8258 | func (stream, "%s", arm_regnames[reg]); | |
8259 | } | |
8260 | ||
8261 | if (domasklr) | |
8262 | { | |
8263 | if (started) | |
8264 | func (stream, ", "); | |
8265 | started = 1; | |
d908c8af | 8266 | func (stream, "%s", arm_regnames[14] /* "lr" */); |
c19d1205 ZW |
8267 | } |
8268 | ||
8269 | if (domaskpc) | |
8270 | { | |
8271 | if (started) | |
8272 | func (stream, ", "); | |
d908c8af | 8273 | func (stream, "%s", arm_regnames[15] /* "pc" */); |
c19d1205 ZW |
8274 | } |
8275 | ||
8276 | func (stream, "}"); | |
8277 | } | |
8278 | break; | |
8279 | ||
4547cb56 NC |
8280 | case 'W': |
8281 | /* Print writeback indicator for a LDMIA. We are doing a | |
8282 | writeback if the base register is not in the register | |
8283 | mask. */ | |
8284 | if ((given & (1 << ((given & 0x0700) >> 8))) == 0) | |
8285 | func (stream, "!"); | |
dffaa15c | 8286 | break; |
4547cb56 | 8287 | |
c19d1205 ZW |
8288 | case 'b': |
8289 | /* Print ARM V6T2 CZB address: pc+4+6 bits. */ | |
8290 | { | |
8291 | bfd_vma address = (pc + 4 | |
8292 | + ((given & 0x00f8) >> 2) | |
8293 | + ((given & 0x0200) >> 3)); | |
8294 | info->print_address_func (address, info); | |
8295 | } | |
8296 | break; | |
8297 | ||
8298 | case 's': | |
8299 | /* Right shift immediate -- bits 6..10; 1-31 print | |
8300 | as themselves, 0 prints as 32. */ | |
8301 | { | |
8302 | long imm = (given & 0x07c0) >> 6; | |
8303 | if (imm == 0) | |
8304 | imm = 32; | |
0fd3a477 | 8305 | func (stream, "#%ld", imm); |
c19d1205 ZW |
8306 | } |
8307 | break; | |
8308 | ||
8309 | case '0': case '1': case '2': case '3': case '4': | |
8310 | case '5': case '6': case '7': case '8': case '9': | |
8311 | { | |
8312 | int bitstart = *c++ - '0'; | |
8313 | int bitend = 0; | |
8314 | ||
8315 | while (*c >= '0' && *c <= '9') | |
8316 | bitstart = (bitstart * 10) + *c++ - '0'; | |
8317 | ||
8318 | switch (*c) | |
8319 | { | |
8320 | case '-': | |
8321 | { | |
f8b960bc | 8322 | bfd_vma reg; |
c19d1205 ZW |
8323 | |
8324 | c++; | |
8325 | while (*c >= '0' && *c <= '9') | |
8326 | bitend = (bitend * 10) + *c++ - '0'; | |
8327 | if (!bitend) | |
8328 | abort (); | |
8329 | reg = given >> bitstart; | |
8330 | reg &= (2 << (bitend - bitstart)) - 1; | |
ff4a8d2b | 8331 | |
c19d1205 ZW |
8332 | switch (*c) |
8333 | { | |
8334 | case 'r': | |
8335 | func (stream, "%s", arm_regnames[reg]); | |
8336 | break; | |
8337 | ||
8338 | case 'd': | |
d908c8af | 8339 | func (stream, "%ld", (long) reg); |
05413229 | 8340 | value_in_comment = reg; |
c19d1205 ZW |
8341 | break; |
8342 | ||
8343 | case 'H': | |
d908c8af | 8344 | func (stream, "%ld", (long) (reg << 1)); |
05413229 | 8345 | value_in_comment = reg << 1; |
c19d1205 ZW |
8346 | break; |
8347 | ||
8348 | case 'W': | |
d908c8af | 8349 | func (stream, "%ld", (long) (reg << 2)); |
05413229 | 8350 | value_in_comment = reg << 2; |
c19d1205 ZW |
8351 | break; |
8352 | ||
8353 | case 'a': | |
8354 | /* PC-relative address -- the bottom two | |
8355 | bits of the address are dropped | |
8356 | before the calculation. */ | |
8357 | info->print_address_func | |
8358 | (((pc + 4) & ~3) + (reg << 2), info); | |
05413229 | 8359 | value_in_comment = 0; |
c19d1205 ZW |
8360 | break; |
8361 | ||
8362 | case 'x': | |
d908c8af | 8363 | func (stream, "0x%04lx", (long) reg); |
c19d1205 ZW |
8364 | break; |
8365 | ||
c19d1205 ZW |
8366 | case 'B': |
8367 | reg = ((reg ^ (1 << bitend)) - (1 << bitend)); | |
6b5d3a4d | 8368 | info->print_address_func (reg * 2 + pc + 4, info); |
05413229 | 8369 | value_in_comment = 0; |
c19d1205 ZW |
8370 | break; |
8371 | ||
8372 | case 'c': | |
c22aaad1 | 8373 | func (stream, "%s", arm_conditional [reg]); |
c19d1205 ZW |
8374 | break; |
8375 | ||
8376 | default: | |
8377 | abort (); | |
8378 | } | |
8379 | } | |
8380 | break; | |
8381 | ||
8382 | case '\'': | |
8383 | c++; | |
8384 | if ((given & (1 << bitstart)) != 0) | |
8385 | func (stream, "%c", *c); | |
8386 | break; | |
8387 | ||
8388 | case '?': | |
8389 | ++c; | |
8390 | if ((given & (1 << bitstart)) != 0) | |
8391 | func (stream, "%c", *c++); | |
8392 | else | |
8393 | func (stream, "%c", *++c); | |
8394 | break; | |
8395 | ||
8396 | default: | |
8397 | abort (); | |
8398 | } | |
8399 | } | |
8400 | break; | |
8401 | ||
8402 | default: | |
8403 | abort (); | |
8404 | } | |
8405 | } | |
05413229 NC |
8406 | |
8407 | if (value_in_comment > 32 || value_in_comment < -16) | |
8408 | func (stream, "\t; 0x%lx", value_in_comment); | |
4a5329c6 | 8409 | return; |
c19d1205 ZW |
8410 | } |
8411 | ||
8412 | /* No match. */ | |
0b347048 TC |
8413 | func (stream, UNKNOWN_INSTRUCTION_16BIT, (unsigned)given); |
8414 | return; | |
c19d1205 ZW |
8415 | } |
8416 | ||
62b3e311 | 8417 | /* Return the name of an V7M special register. */ |
fe56b6ce | 8418 | |
62b3e311 PB |
8419 | static const char * |
8420 | psr_name (int regno) | |
8421 | { | |
8422 | switch (regno) | |
8423 | { | |
1a336194 TP |
8424 | case 0x0: return "APSR"; |
8425 | case 0x1: return "IAPSR"; | |
8426 | case 0x2: return "EAPSR"; | |
8427 | case 0x3: return "PSR"; | |
8428 | case 0x5: return "IPSR"; | |
8429 | case 0x6: return "EPSR"; | |
8430 | case 0x7: return "IEPSR"; | |
8431 | case 0x8: return "MSP"; | |
8432 | case 0x9: return "PSP"; | |
8433 | case 0xa: return "MSPLIM"; | |
8434 | case 0xb: return "PSPLIM"; | |
8435 | case 0x10: return "PRIMASK"; | |
8436 | case 0x11: return "BASEPRI"; | |
8437 | case 0x12: return "BASEPRI_MAX"; | |
8438 | case 0x13: return "FAULTMASK"; | |
8439 | case 0x14: return "CONTROL"; | |
16a1fa25 TP |
8440 | case 0x88: return "MSP_NS"; |
8441 | case 0x89: return "PSP_NS"; | |
1a336194 TP |
8442 | case 0x8a: return "MSPLIM_NS"; |
8443 | case 0x8b: return "PSPLIM_NS"; | |
8444 | case 0x90: return "PRIMASK_NS"; | |
8445 | case 0x91: return "BASEPRI_NS"; | |
8446 | case 0x93: return "FAULTMASK_NS"; | |
8447 | case 0x94: return "CONTROL_NS"; | |
8448 | case 0x98: return "SP_NS"; | |
62b3e311 PB |
8449 | default: return "<unknown>"; |
8450 | } | |
8451 | } | |
8452 | ||
4a5329c6 ZW |
8453 | /* Print one 32-bit Thumb instruction from PC on INFO->STREAM. */ |
8454 | ||
8455 | static void | |
8456 | print_insn_thumb32 (bfd_vma pc, struct disassemble_info *info, long given) | |
c19d1205 | 8457 | { |
6b5d3a4d | 8458 | const struct opcode32 *insn; |
c19d1205 ZW |
8459 | void *stream = info->stream; |
8460 | fprintf_ftype func = info->fprintf_func; | |
73cd51e5 | 8461 | bfd_boolean is_mve = is_mve_architecture (info); |
c19d1205 | 8462 | |
16980d0b JB |
8463 | if (print_insn_coprocessor (pc, info, given, TRUE)) |
8464 | return; | |
8465 | ||
73cd51e5 AV |
8466 | if ((is_mve == FALSE) && print_insn_neon (info, given, TRUE)) |
8467 | return; | |
8468 | ||
8469 | if (is_mve && print_insn_mve (info, given)) | |
8f06b2d8 PB |
8470 | return; |
8471 | ||
c19d1205 ZW |
8472 | for (insn = thumb32_opcodes; insn->assembler; insn++) |
8473 | if ((given & insn->mask) == insn->value) | |
8474 | { | |
4b5a202f | 8475 | bfd_boolean is_clrm = FALSE; |
ff4a8d2b | 8476 | bfd_boolean is_unpredictable = FALSE; |
05413229 | 8477 | signed long value_in_comment = 0; |
6b5d3a4d | 8478 | const char *c = insn->assembler; |
05413229 | 8479 | |
c19d1205 ZW |
8480 | for (; *c; c++) |
8481 | { | |
8482 | if (*c != '%') | |
8483 | { | |
8484 | func (stream, "%c", *c); | |
8485 | continue; | |
8486 | } | |
8487 | ||
8488 | switch (*++c) | |
8489 | { | |
8490 | case '%': | |
8491 | func (stream, "%%"); | |
8492 | break; | |
8493 | ||
c22aaad1 PB |
8494 | case 'c': |
8495 | if (ifthen_state) | |
8496 | func (stream, "%s", arm_conditional[IFTHEN_COND]); | |
8497 | break; | |
8498 | ||
8499 | case 'x': | |
8500 | if (ifthen_next_state) | |
8501 | func (stream, "\t; unpredictable branch in IT block\n"); | |
8502 | break; | |
8503 | ||
8504 | case 'X': | |
8505 | if (ifthen_state) | |
8506 | func (stream, "\t; unpredictable <IT:%s>", | |
8507 | arm_conditional[IFTHEN_COND]); | |
8508 | break; | |
8509 | ||
c19d1205 ZW |
8510 | case 'I': |
8511 | { | |
8512 | unsigned int imm12 = 0; | |
fe56b6ce | 8513 | |
c19d1205 ZW |
8514 | imm12 |= (given & 0x000000ffu); |
8515 | imm12 |= (given & 0x00007000u) >> 4; | |
92e90b6e | 8516 | imm12 |= (given & 0x04000000u) >> 15; |
fe56b6ce NC |
8517 | func (stream, "#%u", imm12); |
8518 | value_in_comment = imm12; | |
c19d1205 ZW |
8519 | } |
8520 | break; | |
8521 | ||
8522 | case 'M': | |
8523 | { | |
8524 | unsigned int bits = 0, imm, imm8, mod; | |
fe56b6ce | 8525 | |
c19d1205 ZW |
8526 | bits |= (given & 0x000000ffu); |
8527 | bits |= (given & 0x00007000u) >> 4; | |
8528 | bits |= (given & 0x04000000u) >> 15; | |
8529 | imm8 = (bits & 0x0ff); | |
8530 | mod = (bits & 0xf00) >> 8; | |
8531 | switch (mod) | |
8532 | { | |
8533 | case 0: imm = imm8; break; | |
c1e26897 NC |
8534 | case 1: imm = ((imm8 << 16) | imm8); break; |
8535 | case 2: imm = ((imm8 << 24) | (imm8 << 8)); break; | |
8536 | case 3: imm = ((imm8 << 24) | (imm8 << 16) | (imm8 << 8) | imm8); break; | |
c19d1205 ZW |
8537 | default: |
8538 | mod = (bits & 0xf80) >> 7; | |
8539 | imm8 = (bits & 0x07f) | 0x80; | |
8540 | imm = (((imm8 << (32 - mod)) | (imm8 >> mod)) & 0xffffffff); | |
8541 | } | |
fe56b6ce NC |
8542 | func (stream, "#%u", imm); |
8543 | value_in_comment = imm; | |
c19d1205 ZW |
8544 | } |
8545 | break; | |
43e65147 | 8546 | |
c19d1205 ZW |
8547 | case 'J': |
8548 | { | |
8549 | unsigned int imm = 0; | |
fe56b6ce | 8550 | |
c19d1205 ZW |
8551 | imm |= (given & 0x000000ffu); |
8552 | imm |= (given & 0x00007000u) >> 4; | |
8553 | imm |= (given & 0x04000000u) >> 15; | |
8554 | imm |= (given & 0x000f0000u) >> 4; | |
fe56b6ce NC |
8555 | func (stream, "#%u", imm); |
8556 | value_in_comment = imm; | |
c19d1205 ZW |
8557 | } |
8558 | break; | |
8559 | ||
8560 | case 'K': | |
8561 | { | |
8562 | unsigned int imm = 0; | |
fe56b6ce | 8563 | |
c19d1205 ZW |
8564 | imm |= (given & 0x000f0000u) >> 16; |
8565 | imm |= (given & 0x00000ff0u) >> 0; | |
8566 | imm |= (given & 0x0000000fu) << 12; | |
fe56b6ce NC |
8567 | func (stream, "#%u", imm); |
8568 | value_in_comment = imm; | |
c19d1205 ZW |
8569 | } |
8570 | break; | |
8571 | ||
74db7efb NC |
8572 | case 'H': |
8573 | { | |
8574 | unsigned int imm = 0; | |
8575 | ||
8576 | imm |= (given & 0x000f0000u) >> 4; | |
8577 | imm |= (given & 0x00000fffu) >> 0; | |
8578 | func (stream, "#%u", imm); | |
8579 | value_in_comment = imm; | |
8580 | } | |
8581 | break; | |
8582 | ||
90ec0d68 MGD |
8583 | case 'V': |
8584 | { | |
8585 | unsigned int imm = 0; | |
8586 | ||
8587 | imm |= (given & 0x00000fffu); | |
8588 | imm |= (given & 0x000f0000u) >> 4; | |
8589 | func (stream, "#%u", imm); | |
8590 | value_in_comment = imm; | |
8591 | } | |
8592 | break; | |
8593 | ||
c19d1205 ZW |
8594 | case 'S': |
8595 | { | |
8596 | unsigned int reg = (given & 0x0000000fu); | |
8597 | unsigned int stp = (given & 0x00000030u) >> 4; | |
8598 | unsigned int imm = 0; | |
8599 | imm |= (given & 0x000000c0u) >> 6; | |
8600 | imm |= (given & 0x00007000u) >> 10; | |
8601 | ||
8602 | func (stream, "%s", arm_regnames[reg]); | |
8603 | switch (stp) | |
8604 | { | |
8605 | case 0: | |
8606 | if (imm > 0) | |
8607 | func (stream, ", lsl #%u", imm); | |
8608 | break; | |
8609 | ||
8610 | case 1: | |
8611 | if (imm == 0) | |
8612 | imm = 32; | |
8613 | func (stream, ", lsr #%u", imm); | |
8614 | break; | |
8615 | ||
8616 | case 2: | |
8617 | if (imm == 0) | |
8618 | imm = 32; | |
8619 | func (stream, ", asr #%u", imm); | |
8620 | break; | |
8621 | ||
8622 | case 3: | |
8623 | if (imm == 0) | |
8624 | func (stream, ", rrx"); | |
8625 | else | |
8626 | func (stream, ", ror #%u", imm); | |
8627 | } | |
8628 | } | |
8629 | break; | |
8630 | ||
8631 | case 'a': | |
8632 | { | |
8633 | unsigned int Rn = (given & 0x000f0000) >> 16; | |
c1e26897 | 8634 | unsigned int U = ! NEGATIVE_BIT_SET; |
c19d1205 ZW |
8635 | unsigned int op = (given & 0x00000f00) >> 8; |
8636 | unsigned int i12 = (given & 0x00000fff); | |
8637 | unsigned int i8 = (given & 0x000000ff); | |
8638 | bfd_boolean writeback = FALSE, postind = FALSE; | |
f8b960bc | 8639 | bfd_vma offset = 0; |
c19d1205 ZW |
8640 | |
8641 | func (stream, "[%s", arm_regnames[Rn]); | |
05413229 NC |
8642 | if (U) /* 12-bit positive immediate offset. */ |
8643 | { | |
8644 | offset = i12; | |
8645 | if (Rn != 15) | |
8646 | value_in_comment = offset; | |
8647 | } | |
8648 | else if (Rn == 15) /* 12-bit negative immediate offset. */ | |
8649 | offset = - (int) i12; | |
8650 | else if (op == 0x0) /* Shifted register offset. */ | |
c19d1205 ZW |
8651 | { |
8652 | unsigned int Rm = (i8 & 0x0f); | |
8653 | unsigned int sh = (i8 & 0x30) >> 4; | |
05413229 | 8654 | |
c19d1205 ZW |
8655 | func (stream, ", %s", arm_regnames[Rm]); |
8656 | if (sh) | |
8657 | func (stream, ", lsl #%u", sh); | |
8658 | func (stream, "]"); | |
8659 | break; | |
8660 | } | |
8661 | else switch (op) | |
8662 | { | |
05413229 | 8663 | case 0xE: /* 8-bit positive immediate offset. */ |
c19d1205 ZW |
8664 | offset = i8; |
8665 | break; | |
8666 | ||
05413229 | 8667 | case 0xC: /* 8-bit negative immediate offset. */ |
c19d1205 ZW |
8668 | offset = -i8; |
8669 | break; | |
8670 | ||
05413229 | 8671 | case 0xF: /* 8-bit + preindex with wb. */ |
c19d1205 ZW |
8672 | offset = i8; |
8673 | writeback = TRUE; | |
8674 | break; | |
8675 | ||
05413229 | 8676 | case 0xD: /* 8-bit - preindex with wb. */ |
c19d1205 ZW |
8677 | offset = -i8; |
8678 | writeback = TRUE; | |
8679 | break; | |
8680 | ||
05413229 | 8681 | case 0xB: /* 8-bit + postindex. */ |
c19d1205 ZW |
8682 | offset = i8; |
8683 | postind = TRUE; | |
8684 | break; | |
8685 | ||
05413229 | 8686 | case 0x9: /* 8-bit - postindex. */ |
c19d1205 ZW |
8687 | offset = -i8; |
8688 | postind = TRUE; | |
8689 | break; | |
8690 | ||
8691 | default: | |
8692 | func (stream, ", <undefined>]"); | |
8693 | goto skip; | |
8694 | } | |
8695 | ||
8696 | if (postind) | |
d908c8af | 8697 | func (stream, "], #%d", (int) offset); |
c19d1205 ZW |
8698 | else |
8699 | { | |
8700 | if (offset) | |
d908c8af | 8701 | func (stream, ", #%d", (int) offset); |
c19d1205 ZW |
8702 | func (stream, writeback ? "]!" : "]"); |
8703 | } | |
8704 | ||
8705 | if (Rn == 15) | |
8706 | { | |
8707 | func (stream, "\t; "); | |
8708 | info->print_address_func (((pc + 4) & ~3) + offset, info); | |
8709 | } | |
8710 | } | |
8711 | skip: | |
8712 | break; | |
8713 | ||
8714 | case 'A': | |
8715 | { | |
c1e26897 NC |
8716 | unsigned int U = ! NEGATIVE_BIT_SET; |
8717 | unsigned int W = WRITEBACK_BIT_SET; | |
c19d1205 ZW |
8718 | unsigned int Rn = (given & 0x000f0000) >> 16; |
8719 | unsigned int off = (given & 0x000000ff); | |
8720 | ||
8721 | func (stream, "[%s", arm_regnames[Rn]); | |
c1e26897 NC |
8722 | |
8723 | if (PRE_BIT_SET) | |
c19d1205 ZW |
8724 | { |
8725 | if (off || !U) | |
05413229 NC |
8726 | { |
8727 | func (stream, ", #%c%u", U ? '+' : '-', off * 4); | |
fe50e98c | 8728 | value_in_comment = off * 4 * (U ? 1 : -1); |
05413229 | 8729 | } |
c19d1205 ZW |
8730 | func (stream, "]"); |
8731 | if (W) | |
8732 | func (stream, "!"); | |
8733 | } | |
8734 | else | |
8735 | { | |
8736 | func (stream, "], "); | |
8737 | if (W) | |
05413229 NC |
8738 | { |
8739 | func (stream, "#%c%u", U ? '+' : '-', off * 4); | |
fe50e98c | 8740 | value_in_comment = off * 4 * (U ? 1 : -1); |
05413229 | 8741 | } |
c19d1205 | 8742 | else |
fe56b6ce NC |
8743 | { |
8744 | func (stream, "{%u}", off); | |
8745 | value_in_comment = off; | |
8746 | } | |
c19d1205 ZW |
8747 | } |
8748 | } | |
8749 | break; | |
8750 | ||
8751 | case 'w': | |
8752 | { | |
8753 | unsigned int Sbit = (given & 0x01000000) >> 24; | |
8754 | unsigned int type = (given & 0x00600000) >> 21; | |
05413229 | 8755 | |
c19d1205 ZW |
8756 | switch (type) |
8757 | { | |
8758 | case 0: func (stream, Sbit ? "sb" : "b"); break; | |
8759 | case 1: func (stream, Sbit ? "sh" : "h"); break; | |
8760 | case 2: | |
8761 | if (Sbit) | |
8762 | func (stream, "??"); | |
8763 | break; | |
8764 | case 3: | |
8765 | func (stream, "??"); | |
8766 | break; | |
8767 | } | |
8768 | } | |
8769 | break; | |
8770 | ||
4b5a202f AV |
8771 | case 'n': |
8772 | is_clrm = TRUE; | |
8773 | /* Fall through. */ | |
c19d1205 ZW |
8774 | case 'm': |
8775 | { | |
8776 | int started = 0; | |
8777 | int reg; | |
8778 | ||
8779 | func (stream, "{"); | |
8780 | for (reg = 0; reg < 16; reg++) | |
8781 | if ((given & (1 << reg)) != 0) | |
8782 | { | |
8783 | if (started) | |
8784 | func (stream, ", "); | |
8785 | started = 1; | |
4b5a202f AV |
8786 | if (is_clrm && reg == 13) |
8787 | func (stream, "(invalid: %s)", arm_regnames[reg]); | |
8788 | else if (is_clrm && reg == 15) | |
8789 | func (stream, "%s", "APSR"); | |
8790 | else | |
8791 | func (stream, "%s", arm_regnames[reg]); | |
c19d1205 ZW |
8792 | } |
8793 | func (stream, "}"); | |
8794 | } | |
8795 | break; | |
8796 | ||
8797 | case 'E': | |
8798 | { | |
8799 | unsigned int msb = (given & 0x0000001f); | |
8800 | unsigned int lsb = 0; | |
fe56b6ce | 8801 | |
c19d1205 ZW |
8802 | lsb |= (given & 0x000000c0u) >> 6; |
8803 | lsb |= (given & 0x00007000u) >> 10; | |
8804 | func (stream, "#%u, #%u", lsb, msb - lsb + 1); | |
8805 | } | |
8806 | break; | |
8807 | ||
8808 | case 'F': | |
8809 | { | |
8810 | unsigned int width = (given & 0x0000001f) + 1; | |
8811 | unsigned int lsb = 0; | |
fe56b6ce | 8812 | |
c19d1205 ZW |
8813 | lsb |= (given & 0x000000c0u) >> 6; |
8814 | lsb |= (given & 0x00007000u) >> 10; | |
8815 | func (stream, "#%u, #%u", lsb, width); | |
8816 | } | |
8817 | break; | |
8818 | ||
e12437dc AV |
8819 | case 'G': |
8820 | { | |
8821 | unsigned int boff = (((given & 0x07800000) >> 23) << 1); | |
8822 | func (stream, "%x", boff); | |
8823 | } | |
8824 | break; | |
8825 | ||
e5d6e09e AV |
8826 | case 'W': |
8827 | { | |
8828 | unsigned int immA = (given & 0x001f0000u) >> 16; | |
8829 | unsigned int immB = (given & 0x000007feu) >> 1; | |
8830 | unsigned int immC = (given & 0x00000800u) >> 11; | |
8831 | bfd_vma offset = 0; | |
8832 | ||
8833 | offset |= immA << 12; | |
8834 | offset |= immB << 2; | |
8835 | offset |= immC << 1; | |
8836 | /* Sign extend. */ | |
8837 | offset = (offset & 0x10000) ? offset - (1 << 17) : offset; | |
8838 | ||
8839 | info->print_address_func (pc + 4 + offset, info); | |
8840 | } | |
8841 | break; | |
8842 | ||
1caf72a5 AV |
8843 | case 'Y': |
8844 | { | |
8845 | unsigned int immA = (given & 0x007f0000u) >> 16; | |
8846 | unsigned int immB = (given & 0x000007feu) >> 1; | |
8847 | unsigned int immC = (given & 0x00000800u) >> 11; | |
8848 | bfd_vma offset = 0; | |
8849 | ||
8850 | offset |= immA << 12; | |
8851 | offset |= immB << 2; | |
8852 | offset |= immC << 1; | |
8853 | /* Sign extend. */ | |
8854 | offset = (offset & 0x40000) ? offset - (1 << 19) : offset; | |
8855 | ||
8856 | info->print_address_func (pc + 4 + offset, info); | |
8857 | } | |
8858 | break; | |
8859 | ||
1889da70 AV |
8860 | case 'Z': |
8861 | { | |
8862 | unsigned int immA = (given & 0x00010000u) >> 16; | |
8863 | unsigned int immB = (given & 0x000007feu) >> 1; | |
8864 | unsigned int immC = (given & 0x00000800u) >> 11; | |
8865 | bfd_vma offset = 0; | |
8866 | ||
8867 | offset |= immA << 12; | |
8868 | offset |= immB << 2; | |
8869 | offset |= immC << 1; | |
8870 | /* Sign extend. */ | |
8871 | offset = (offset & 0x1000) ? offset - (1 << 13) : offset; | |
8872 | ||
8873 | info->print_address_func (pc + 4 + offset, info); | |
f6b2b12d AV |
8874 | |
8875 | unsigned int T = (given & 0x00020000u) >> 17; | |
8876 | unsigned int endoffset = (((given & 0x07800000) >> 23) << 1); | |
8877 | unsigned int boffset = (T == 1) ? 4 : 2; | |
8878 | func (stream, ", "); | |
8879 | func (stream, "%x", endoffset + boffset); | |
1889da70 AV |
8880 | } |
8881 | break; | |
8882 | ||
60f993ce AV |
8883 | case 'Q': |
8884 | { | |
8885 | unsigned int immh = (given & 0x000007feu) >> 1; | |
8886 | unsigned int imml = (given & 0x00000800u) >> 11; | |
8887 | bfd_vma imm32 = 0; | |
8888 | ||
8889 | imm32 |= immh << 2; | |
8890 | imm32 |= imml << 1; | |
8891 | ||
8892 | info->print_address_func (pc + 4 + imm32, info); | |
8893 | } | |
8894 | break; | |
8895 | ||
8896 | case 'P': | |
8897 | { | |
8898 | unsigned int immh = (given & 0x000007feu) >> 1; | |
8899 | unsigned int imml = (given & 0x00000800u) >> 11; | |
8900 | bfd_vma imm32 = 0; | |
8901 | ||
8902 | imm32 |= immh << 2; | |
8903 | imm32 |= imml << 1; | |
8904 | ||
8905 | info->print_address_func (pc + 4 - imm32, info); | |
8906 | } | |
8907 | break; | |
8908 | ||
c19d1205 ZW |
8909 | case 'b': |
8910 | { | |
8911 | unsigned int S = (given & 0x04000000u) >> 26; | |
8912 | unsigned int J1 = (given & 0x00002000u) >> 13; | |
8913 | unsigned int J2 = (given & 0x00000800u) >> 11; | |
f8b960bc | 8914 | bfd_vma offset = 0; |
c19d1205 ZW |
8915 | |
8916 | offset |= !S << 20; | |
8917 | offset |= J2 << 19; | |
8918 | offset |= J1 << 18; | |
8919 | offset |= (given & 0x003f0000) >> 4; | |
8920 | offset |= (given & 0x000007ff) << 1; | |
8921 | offset -= (1 << 20); | |
8922 | ||
8923 | info->print_address_func (pc + 4 + offset, info); | |
8924 | } | |
8925 | break; | |
8926 | ||
8927 | case 'B': | |
8928 | { | |
8929 | unsigned int S = (given & 0x04000000u) >> 26; | |
8930 | unsigned int I1 = (given & 0x00002000u) >> 13; | |
8931 | unsigned int I2 = (given & 0x00000800u) >> 11; | |
f8b960bc | 8932 | bfd_vma offset = 0; |
c19d1205 ZW |
8933 | |
8934 | offset |= !S << 24; | |
8935 | offset |= !(I1 ^ S) << 23; | |
8936 | offset |= !(I2 ^ S) << 22; | |
8937 | offset |= (given & 0x03ff0000u) >> 4; | |
8938 | offset |= (given & 0x000007ffu) << 1; | |
8939 | offset -= (1 << 24); | |
36b0c57d | 8940 | offset += pc + 4; |
c19d1205 | 8941 | |
36b0c57d PB |
8942 | /* BLX target addresses are always word aligned. */ |
8943 | if ((given & 0x00001000u) == 0) | |
8944 | offset &= ~2u; | |
8945 | ||
8946 | info->print_address_func (offset, info); | |
c19d1205 ZW |
8947 | } |
8948 | break; | |
8949 | ||
8950 | case 's': | |
8951 | { | |
8952 | unsigned int shift = 0; | |
fe56b6ce | 8953 | |
c19d1205 ZW |
8954 | shift |= (given & 0x000000c0u) >> 6; |
8955 | shift |= (given & 0x00007000u) >> 10; | |
c1e26897 | 8956 | if (WRITEBACK_BIT_SET) |
c19d1205 ZW |
8957 | func (stream, ", asr #%u", shift); |
8958 | else if (shift) | |
8959 | func (stream, ", lsl #%u", shift); | |
8960 | /* else print nothing - lsl #0 */ | |
8961 | } | |
8962 | break; | |
8963 | ||
8964 | case 'R': | |
8965 | { | |
8966 | unsigned int rot = (given & 0x00000030) >> 4; | |
fe56b6ce | 8967 | |
c19d1205 ZW |
8968 | if (rot) |
8969 | func (stream, ", ror #%u", rot * 8); | |
8970 | } | |
8971 | break; | |
8972 | ||
62b3e311 | 8973 | case 'U': |
43e65147 | 8974 | if ((given & 0xf0) == 0x60) |
62b3e311 | 8975 | { |
52e7f43d RE |
8976 | switch (given & 0xf) |
8977 | { | |
8978 | case 0xf: func (stream, "sy"); break; | |
8979 | default: | |
8980 | func (stream, "#%d", (int) given & 0xf); | |
8981 | break; | |
8982 | } | |
62b3e311 | 8983 | } |
43e65147 | 8984 | else |
52e7f43d | 8985 | { |
e797f7e0 MGD |
8986 | const char * opt = data_barrier_option (given & 0xf); |
8987 | if (opt != NULL) | |
8988 | func (stream, "%s", opt); | |
8989 | else | |
8990 | func (stream, "#%d", (int) given & 0xf); | |
52e7f43d | 8991 | } |
62b3e311 PB |
8992 | break; |
8993 | ||
8994 | case 'C': | |
8995 | if ((given & 0xff) == 0) | |
8996 | { | |
8997 | func (stream, "%cPSR_", (given & 0x100000) ? 'S' : 'C'); | |
8998 | if (given & 0x800) | |
8999 | func (stream, "f"); | |
9000 | if (given & 0x400) | |
9001 | func (stream, "s"); | |
9002 | if (given & 0x200) | |
9003 | func (stream, "x"); | |
9004 | if (given & 0x100) | |
9005 | func (stream, "c"); | |
9006 | } | |
90ec0d68 MGD |
9007 | else if ((given & 0x20) == 0x20) |
9008 | { | |
9009 | char const* name; | |
9010 | unsigned sysm = (given & 0xf00) >> 8; | |
9011 | ||
9012 | sysm |= (given & 0x30); | |
9013 | sysm |= (given & 0x00100000) >> 14; | |
9014 | name = banked_regname (sysm); | |
43e65147 | 9015 | |
90ec0d68 MGD |
9016 | if (name != NULL) |
9017 | func (stream, "%s", name); | |
9018 | else | |
d908c8af | 9019 | func (stream, "(UNDEF: %lu)", (unsigned long) sysm); |
90ec0d68 | 9020 | } |
62b3e311 PB |
9021 | else |
9022 | { | |
d908c8af | 9023 | func (stream, "%s", psr_name (given & 0xff)); |
62b3e311 PB |
9024 | } |
9025 | break; | |
9026 | ||
9027 | case 'D': | |
90ec0d68 MGD |
9028 | if (((given & 0xff) == 0) |
9029 | || ((given & 0x20) == 0x20)) | |
9030 | { | |
9031 | char const* name; | |
9032 | unsigned sm = (given & 0xf0000) >> 16; | |
9033 | ||
9034 | sm |= (given & 0x30); | |
9035 | sm |= (given & 0x00100000) >> 14; | |
9036 | name = banked_regname (sm); | |
9037 | ||
9038 | if (name != NULL) | |
9039 | func (stream, "%s", name); | |
9040 | else | |
d908c8af | 9041 | func (stream, "(UNDEF: %lu)", (unsigned long) sm); |
90ec0d68 | 9042 | } |
62b3e311 | 9043 | else |
d908c8af | 9044 | func (stream, "%s", psr_name (given & 0xff)); |
62b3e311 PB |
9045 | break; |
9046 | ||
c19d1205 ZW |
9047 | case '0': case '1': case '2': case '3': case '4': |
9048 | case '5': case '6': case '7': case '8': case '9': | |
9049 | { | |
16980d0b JB |
9050 | int width; |
9051 | unsigned long val; | |
c19d1205 | 9052 | |
16980d0b | 9053 | c = arm_decode_bitfield (c, given, &val, &width); |
43e65147 | 9054 | |
c19d1205 ZW |
9055 | switch (*c) |
9056 | { | |
05413229 NC |
9057 | case 'd': |
9058 | func (stream, "%lu", val); | |
9059 | value_in_comment = val; | |
9060 | break; | |
ff4a8d2b | 9061 | |
f0fba320 RL |
9062 | case 'D': |
9063 | func (stream, "%lu", val + 1); | |
9064 | value_in_comment = val + 1; | |
9065 | break; | |
9066 | ||
05413229 NC |
9067 | case 'W': |
9068 | func (stream, "%lu", val * 4); | |
9069 | value_in_comment = val * 4; | |
9070 | break; | |
ff4a8d2b | 9071 | |
f1c7f421 AV |
9072 | case 'S': |
9073 | if (val == 13) | |
9074 | is_unpredictable = TRUE; | |
9075 | /* Fall through. */ | |
ff4a8d2b NC |
9076 | case 'R': |
9077 | if (val == 15) | |
9078 | is_unpredictable = TRUE; | |
9079 | /* Fall through. */ | |
9080 | case 'r': | |
9081 | func (stream, "%s", arm_regnames[val]); | |
9082 | break; | |
c19d1205 ZW |
9083 | |
9084 | case 'c': | |
c22aaad1 | 9085 | func (stream, "%s", arm_conditional[val]); |
c19d1205 ZW |
9086 | break; |
9087 | ||
9088 | case '\'': | |
c19d1205 | 9089 | c++; |
16980d0b JB |
9090 | if (val == ((1ul << width) - 1)) |
9091 | func (stream, "%c", *c); | |
c19d1205 | 9092 | break; |
43e65147 | 9093 | |
c19d1205 | 9094 | case '`': |
c19d1205 | 9095 | c++; |
16980d0b JB |
9096 | if (val == 0) |
9097 | func (stream, "%c", *c); | |
c19d1205 ZW |
9098 | break; |
9099 | ||
9100 | case '?': | |
fe56b6ce | 9101 | func (stream, "%c", c[(1 << width) - (int) val]); |
16980d0b | 9102 | c += 1 << width; |
c19d1205 | 9103 | break; |
43e65147 | 9104 | |
0bb027fd RR |
9105 | case 'x': |
9106 | func (stream, "0x%lx", val & 0xffffffffUL); | |
9107 | break; | |
c19d1205 ZW |
9108 | |
9109 | default: | |
9110 | abort (); | |
9111 | } | |
9112 | } | |
9113 | break; | |
9114 | ||
32a94698 NC |
9115 | case 'L': |
9116 | /* PR binutils/12534 | |
9117 | If we have a PC relative offset in an LDRD or STRD | |
9118 | instructions then display the decoded address. */ | |
9119 | if (((given >> 16) & 0xf) == 0xf) | |
9120 | { | |
9121 | bfd_vma offset = (given & 0xff) * 4; | |
9122 | ||
9123 | if ((given & (1 << 23)) == 0) | |
9124 | offset = - offset; | |
9125 | func (stream, "\t; "); | |
9126 | info->print_address_func ((pc & ~3) + 4 + offset, info); | |
9127 | } | |
9128 | break; | |
9129 | ||
c19d1205 ZW |
9130 | default: |
9131 | abort (); | |
9132 | } | |
9133 | } | |
05413229 NC |
9134 | |
9135 | if (value_in_comment > 32 || value_in_comment < -16) | |
9136 | func (stream, "\t; 0x%lx", value_in_comment); | |
ff4a8d2b NC |
9137 | |
9138 | if (is_unpredictable) | |
9139 | func (stream, UNPREDICTABLE_INSTRUCTION); | |
9140 | ||
4a5329c6 | 9141 | return; |
c19d1205 | 9142 | } |
252b5132 | 9143 | |
58efb6c0 | 9144 | /* No match. */ |
0b347048 TC |
9145 | func (stream, UNKNOWN_INSTRUCTION_32BIT, (unsigned)given); |
9146 | return; | |
252b5132 RH |
9147 | } |
9148 | ||
e821645d DJ |
9149 | /* Print data bytes on INFO->STREAM. */ |
9150 | ||
9151 | static void | |
fe56b6ce NC |
9152 | print_insn_data (bfd_vma pc ATTRIBUTE_UNUSED, |
9153 | struct disassemble_info *info, | |
e821645d DJ |
9154 | long given) |
9155 | { | |
9156 | switch (info->bytes_per_chunk) | |
9157 | { | |
9158 | case 1: | |
9159 | info->fprintf_func (info->stream, ".byte\t0x%02lx", given); | |
9160 | break; | |
9161 | case 2: | |
9162 | info->fprintf_func (info->stream, ".short\t0x%04lx", given); | |
9163 | break; | |
9164 | case 4: | |
9165 | info->fprintf_func (info->stream, ".word\t0x%08lx", given); | |
9166 | break; | |
9167 | default: | |
9168 | abort (); | |
9169 | } | |
9170 | } | |
9171 | ||
22a398e1 | 9172 | /* Disallow mapping symbols ($a, $b, $d, $t etc) from |
d8282f0e JW |
9173 | being displayed in symbol relative addresses. |
9174 | ||
9175 | Also disallow private symbol, with __tagsym$$ prefix, | |
9176 | from ARM RVCT toolchain being displayed. */ | |
22a398e1 NC |
9177 | |
9178 | bfd_boolean | |
9179 | arm_symbol_is_valid (asymbol * sym, | |
9180 | struct disassemble_info * info ATTRIBUTE_UNUSED) | |
9181 | { | |
9182 | const char * name; | |
43e65147 | 9183 | |
22a398e1 NC |
9184 | if (sym == NULL) |
9185 | return FALSE; | |
9186 | ||
9187 | name = bfd_asymbol_name (sym); | |
9188 | ||
d8282f0e | 9189 | return (name && *name != '$' && strncmp (name, "__tagsym$$", 10)); |
22a398e1 NC |
9190 | } |
9191 | ||
65b48a81 | 9192 | /* Parse the string of disassembler options. */ |
baf0cc5e | 9193 | |
65b48a81 | 9194 | static void |
f995bbe8 | 9195 | parse_arm_disassembler_options (const char *options) |
dd92f639 | 9196 | { |
f995bbe8 | 9197 | const char *opt; |
b34976b6 | 9198 | |
65b48a81 | 9199 | FOR_EACH_DISASSEMBLER_OPTION (opt, options) |
dd92f639 | 9200 | { |
65b48a81 PB |
9201 | if (CONST_STRNEQ (opt, "reg-names-")) |
9202 | { | |
9203 | unsigned int i; | |
9204 | for (i = 0; i < NUM_ARM_OPTIONS; i++) | |
9205 | if (disassembler_options_cmp (opt, regnames[i].name) == 0) | |
9206 | { | |
9207 | regname_selected = i; | |
9208 | break; | |
9209 | } | |
b34976b6 | 9210 | |
65b48a81 | 9211 | if (i >= NUM_ARM_OPTIONS) |
a6743a54 AM |
9212 | /* xgettext: c-format */ |
9213 | opcodes_error_handler (_("unrecognised register name set: %s"), | |
9214 | opt); | |
65b48a81 PB |
9215 | } |
9216 | else if (CONST_STRNEQ (opt, "force-thumb")) | |
9217 | force_thumb = 1; | |
9218 | else if (CONST_STRNEQ (opt, "no-force-thumb")) | |
9219 | force_thumb = 0; | |
9220 | else | |
a6743a54 AM |
9221 | /* xgettext: c-format */ |
9222 | opcodes_error_handler (_("unrecognised disassembler option: %s"), opt); | |
dd92f639 | 9223 | } |
b34976b6 | 9224 | |
dd92f639 NC |
9225 | return; |
9226 | } | |
9227 | ||
5bc5ae88 RL |
9228 | static bfd_boolean |
9229 | mapping_symbol_for_insn (bfd_vma pc, struct disassemble_info *info, | |
9230 | enum map_type *map_symbol); | |
9231 | ||
c22aaad1 PB |
9232 | /* Search back through the insn stream to determine if this instruction is |
9233 | conditionally executed. */ | |
fe56b6ce | 9234 | |
c22aaad1 | 9235 | static void |
fe56b6ce NC |
9236 | find_ifthen_state (bfd_vma pc, |
9237 | struct disassemble_info *info, | |
c22aaad1 PB |
9238 | bfd_boolean little) |
9239 | { | |
9240 | unsigned char b[2]; | |
9241 | unsigned int insn; | |
9242 | int status; | |
9243 | /* COUNT is twice the number of instructions seen. It will be odd if we | |
9244 | just crossed an instruction boundary. */ | |
9245 | int count; | |
9246 | int it_count; | |
9247 | unsigned int seen_it; | |
9248 | bfd_vma addr; | |
9249 | ||
9250 | ifthen_address = pc; | |
9251 | ifthen_state = 0; | |
9252 | ||
9253 | addr = pc; | |
9254 | count = 1; | |
9255 | it_count = 0; | |
9256 | seen_it = 0; | |
9257 | /* Scan backwards looking for IT instructions, keeping track of where | |
9258 | instruction boundaries are. We don't know if something is actually an | |
9259 | IT instruction until we find a definite instruction boundary. */ | |
9260 | for (;;) | |
9261 | { | |
fe56b6ce | 9262 | if (addr == 0 || info->symbol_at_address_func (addr, info)) |
c22aaad1 PB |
9263 | { |
9264 | /* A symbol must be on an instruction boundary, and will not | |
9265 | be within an IT block. */ | |
9266 | if (seen_it && (count & 1)) | |
9267 | break; | |
9268 | ||
9269 | return; | |
9270 | } | |
9271 | addr -= 2; | |
fe56b6ce | 9272 | status = info->read_memory_func (addr, (bfd_byte *) b, 2, info); |
c22aaad1 PB |
9273 | if (status) |
9274 | return; | |
9275 | ||
9276 | if (little) | |
9277 | insn = (b[0]) | (b[1] << 8); | |
9278 | else | |
9279 | insn = (b[1]) | (b[0] << 8); | |
9280 | if (seen_it) | |
9281 | { | |
9282 | if ((insn & 0xf800) < 0xe800) | |
9283 | { | |
9284 | /* Addr + 2 is an instruction boundary. See if this matches | |
9285 | the expected boundary based on the position of the last | |
9286 | IT candidate. */ | |
9287 | if (count & 1) | |
9288 | break; | |
9289 | seen_it = 0; | |
9290 | } | |
9291 | } | |
9292 | if ((insn & 0xff00) == 0xbf00 && (insn & 0xf) != 0) | |
9293 | { | |
5bc5ae88 RL |
9294 | enum map_type type = MAP_ARM; |
9295 | bfd_boolean found = mapping_symbol_for_insn (addr, info, &type); | |
9296 | ||
9297 | if (!found || (found && type == MAP_THUMB)) | |
9298 | { | |
9299 | /* This could be an IT instruction. */ | |
9300 | seen_it = insn; | |
9301 | it_count = count >> 1; | |
9302 | } | |
c22aaad1 PB |
9303 | } |
9304 | if ((insn & 0xf800) >= 0xe800) | |
9305 | count++; | |
9306 | else | |
9307 | count = (count + 2) | 1; | |
9308 | /* IT blocks contain at most 4 instructions. */ | |
9309 | if (count >= 8 && !seen_it) | |
9310 | return; | |
9311 | } | |
9312 | /* We found an IT instruction. */ | |
9313 | ifthen_state = (seen_it & 0xe0) | ((seen_it << it_count) & 0x1f); | |
9314 | if ((ifthen_state & 0xf) == 0) | |
9315 | ifthen_state = 0; | |
9316 | } | |
9317 | ||
b0e28b39 DJ |
9318 | /* Returns nonzero and sets *MAP_TYPE if the N'th symbol is a |
9319 | mapping symbol. */ | |
9320 | ||
9321 | static int | |
9322 | is_mapping_symbol (struct disassemble_info *info, int n, | |
9323 | enum map_type *map_type) | |
9324 | { | |
9325 | const char *name; | |
9326 | ||
9327 | name = bfd_asymbol_name (info->symtab[n]); | |
9328 | if (name[0] == '$' && (name[1] == 'a' || name[1] == 't' || name[1] == 'd') | |
9329 | && (name[2] == 0 || name[2] == '.')) | |
9330 | { | |
9331 | *map_type = ((name[1] == 'a') ? MAP_ARM | |
9332 | : (name[1] == 't') ? MAP_THUMB | |
9333 | : MAP_DATA); | |
9334 | return TRUE; | |
9335 | } | |
9336 | ||
9337 | return FALSE; | |
9338 | } | |
9339 | ||
9340 | /* Try to infer the code type (ARM or Thumb) from a mapping symbol. | |
9341 | Returns nonzero if *MAP_TYPE was set. */ | |
9342 | ||
9343 | static int | |
9344 | get_map_sym_type (struct disassemble_info *info, | |
9345 | int n, | |
9346 | enum map_type *map_type) | |
9347 | { | |
9348 | /* If the symbol is in a different section, ignore it. */ | |
9349 | if (info->section != NULL && info->section != info->symtab[n]->section) | |
9350 | return FALSE; | |
9351 | ||
9352 | return is_mapping_symbol (info, n, map_type); | |
9353 | } | |
9354 | ||
9355 | /* Try to infer the code type (ARM or Thumb) from a non-mapping symbol. | |
e821645d | 9356 | Returns nonzero if *MAP_TYPE was set. */ |
2087ad84 PB |
9357 | |
9358 | static int | |
fe56b6ce NC |
9359 | get_sym_code_type (struct disassemble_info *info, |
9360 | int n, | |
e821645d | 9361 | enum map_type *map_type) |
2087ad84 PB |
9362 | { |
9363 | elf_symbol_type *es; | |
9364 | unsigned int type; | |
b0e28b39 DJ |
9365 | |
9366 | /* If the symbol is in a different section, ignore it. */ | |
9367 | if (info->section != NULL && info->section != info->symtab[n]->section) | |
9368 | return FALSE; | |
2087ad84 | 9369 | |
e821645d | 9370 | es = *(elf_symbol_type **)(info->symtab + n); |
2087ad84 PB |
9371 | type = ELF_ST_TYPE (es->internal_elf_sym.st_info); |
9372 | ||
9373 | /* If the symbol has function type then use that. */ | |
34e77a92 | 9374 | if (type == STT_FUNC || type == STT_GNU_IFUNC) |
2087ad84 | 9375 | { |
39d911fc TP |
9376 | if (ARM_GET_SYM_BRANCH_TYPE (es->internal_elf_sym.st_target_internal) |
9377 | == ST_BRANCH_TO_THUMB) | |
35fc36a8 RS |
9378 | *map_type = MAP_THUMB; |
9379 | else | |
9380 | *map_type = MAP_ARM; | |
2087ad84 PB |
9381 | return TRUE; |
9382 | } | |
9383 | ||
2087ad84 PB |
9384 | return FALSE; |
9385 | } | |
9386 | ||
5bc5ae88 RL |
9387 | /* Search the mapping symbol state for instruction at pc. This is only |
9388 | applicable for elf target. | |
9389 | ||
9390 | There is an assumption Here, info->private_data contains the correct AND | |
9391 | up-to-date information about current scan process. The information will be | |
9392 | used to speed this search process. | |
9393 | ||
9394 | Return TRUE if the mapping state can be determined, and map_symbol | |
9395 | will be updated accordingly. Otherwise, return FALSE. */ | |
9396 | ||
9397 | static bfd_boolean | |
9398 | mapping_symbol_for_insn (bfd_vma pc, struct disassemble_info *info, | |
9399 | enum map_type *map_symbol) | |
9400 | { | |
796d6298 TC |
9401 | bfd_vma addr, section_vma = 0; |
9402 | int n, last_sym = -1; | |
5bc5ae88 | 9403 | bfd_boolean found = FALSE; |
796d6298 TC |
9404 | bfd_boolean can_use_search_opt_p = FALSE; |
9405 | ||
9406 | /* Default to DATA. A text section is required by the ABI to contain an | |
9407 | INSN mapping symbol at the start. A data section has no such | |
9408 | requirement, hence if no mapping symbol is found the section must | |
9409 | contain only data. This however isn't very useful if the user has | |
9410 | fully stripped the binaries. If this is the case use the section | |
9411 | attributes to determine the default. If we have no section default to | |
9412 | INSN as well, as we may be disassembling some raw bytes on a baremetal | |
9413 | HEX file or similar. */ | |
9414 | enum map_type type = MAP_DATA; | |
9415 | if ((info->section && info->section->flags & SEC_CODE) || !info->section) | |
9416 | type = MAP_ARM; | |
5bc5ae88 RL |
9417 | struct arm_private_data *private_data; |
9418 | ||
796d6298 | 9419 | if (info->private_data == NULL |
5bc5ae88 RL |
9420 | || bfd_asymbol_flavour (*info->symtab) != bfd_target_elf_flavour) |
9421 | return FALSE; | |
9422 | ||
9423 | private_data = info->private_data; | |
5bc5ae88 | 9424 | |
796d6298 TC |
9425 | /* First, look for mapping symbols. */ |
9426 | if (info->symtab_size != 0) | |
9427 | { | |
9428 | if (pc <= private_data->last_mapping_addr) | |
9429 | private_data->last_mapping_sym = -1; | |
9430 | ||
9431 | /* Start scanning at the start of the function, or wherever | |
9432 | we finished last time. */ | |
9433 | n = info->symtab_pos + 1; | |
9434 | ||
9435 | /* If the last stop offset is different from the current one it means we | |
9436 | are disassembling a different glob of bytes. As such the optimization | |
9437 | would not be safe and we should start over. */ | |
9438 | can_use_search_opt_p | |
9439 | = private_data->last_mapping_sym >= 0 | |
9440 | && info->stop_offset == private_data->last_stop_offset; | |
9441 | ||
9442 | if (n >= private_data->last_mapping_sym && can_use_search_opt_p) | |
9443 | n = private_data->last_mapping_sym; | |
9444 | ||
9445 | /* Look down while we haven't passed the location being disassembled. | |
9446 | The reason for this is that there's no defined order between a symbol | |
9447 | and an mapping symbol that may be at the same address. We may have to | |
9448 | look at least one position ahead. */ | |
9449 | for (; n < info->symtab_size; n++) | |
9450 | { | |
9451 | addr = bfd_asymbol_value (info->symtab[n]); | |
9452 | if (addr > pc) | |
9453 | break; | |
9454 | if (get_map_sym_type (info, n, &type)) | |
9455 | { | |
9456 | last_sym = n; | |
9457 | found = TRUE; | |
9458 | } | |
9459 | } | |
5bc5ae88 | 9460 | |
796d6298 TC |
9461 | if (!found) |
9462 | { | |
9463 | n = info->symtab_pos; | |
9464 | if (n >= private_data->last_mapping_sym && can_use_search_opt_p) | |
9465 | n = private_data->last_mapping_sym; | |
9466 | ||
9467 | /* No mapping symbol found at this address. Look backwards | |
9468 | for a preceeding one, but don't go pass the section start | |
9469 | otherwise a data section with no mapping symbol can pick up | |
9470 | a text mapping symbol of a preceeding section. The documentation | |
9471 | says section can be NULL, in which case we will seek up all the | |
9472 | way to the top. */ | |
9473 | if (info->section) | |
9474 | section_vma = info->section->vma; | |
9475 | ||
9476 | for (; n >= 0; n--) | |
9477 | { | |
9478 | addr = bfd_asymbol_value (info->symtab[n]); | |
9479 | if (addr < section_vma) | |
9480 | break; | |
9481 | ||
9482 | if (get_map_sym_type (info, n, &type)) | |
9483 | { | |
9484 | last_sym = n; | |
9485 | found = TRUE; | |
9486 | break; | |
9487 | } | |
9488 | } | |
9489 | } | |
9490 | } | |
9491 | ||
9492 | /* If no mapping symbol was found, try looking up without a mapping | |
9493 | symbol. This is done by walking up from the current PC to the nearest | |
9494 | symbol. We don't actually have to loop here since symtab_pos will | |
9495 | contain the nearest symbol already. */ | |
9496 | if (!found) | |
5bc5ae88 | 9497 | { |
796d6298 TC |
9498 | n = info->symtab_pos; |
9499 | if (n >= 0 && get_sym_code_type (info, n, &type)) | |
5bc5ae88 | 9500 | { |
796d6298 TC |
9501 | last_sym = n; |
9502 | found = TRUE; | |
5bc5ae88 RL |
9503 | } |
9504 | } | |
9505 | ||
796d6298 TC |
9506 | private_data->last_mapping_sym = last_sym; |
9507 | private_data->last_type = type; | |
9508 | private_data->last_stop_offset = info->stop_offset; | |
5bc5ae88 RL |
9509 | |
9510 | *map_symbol = type; | |
9511 | return found; | |
9512 | } | |
9513 | ||
0313a2b8 NC |
9514 | /* Given a bfd_mach_arm_XXX value, this function fills in the fields |
9515 | of the supplied arm_feature_set structure with bitmasks indicating | |
c0c468d5 | 9516 | the supported base architectures and coprocessor extensions. |
0313a2b8 NC |
9517 | |
9518 | FIXME: This could more efficiently implemented as a constant array, | |
9519 | although it would also be less robust. */ | |
9520 | ||
9521 | static void | |
9522 | select_arm_features (unsigned long mach, | |
9523 | arm_feature_set * features) | |
9524 | { | |
c0c468d5 TP |
9525 | arm_feature_set arch_fset; |
9526 | const arm_feature_set fpu_any = FPU_ANY; | |
9527 | ||
1af1dd51 MW |
9528 | #undef ARM_SET_FEATURES |
9529 | #define ARM_SET_FEATURES(FSET) \ | |
9530 | { \ | |
9531 | const arm_feature_set fset = FSET; \ | |
c0c468d5 | 9532 | arch_fset = fset; \ |
1af1dd51 | 9533 | } |
823d2571 | 9534 | |
c0c468d5 TP |
9535 | /* When several architecture versions share the same bfd_mach_arm_XXX value |
9536 | the most featureful is chosen. */ | |
0313a2b8 NC |
9537 | switch (mach) |
9538 | { | |
c0c468d5 TP |
9539 | case bfd_mach_arm_2: ARM_SET_FEATURES (ARM_ARCH_V2); break; |
9540 | case bfd_mach_arm_2a: ARM_SET_FEATURES (ARM_ARCH_V2S); break; | |
9541 | case bfd_mach_arm_3: ARM_SET_FEATURES (ARM_ARCH_V3); break; | |
9542 | case bfd_mach_arm_3M: ARM_SET_FEATURES (ARM_ARCH_V3M); break; | |
9543 | case bfd_mach_arm_4: ARM_SET_FEATURES (ARM_ARCH_V4); break; | |
9544 | case bfd_mach_arm_4T: ARM_SET_FEATURES (ARM_ARCH_V4T); break; | |
9545 | case bfd_mach_arm_5: ARM_SET_FEATURES (ARM_ARCH_V5); break; | |
9546 | case bfd_mach_arm_5T: ARM_SET_FEATURES (ARM_ARCH_V5T); break; | |
9547 | case bfd_mach_arm_5TE: ARM_SET_FEATURES (ARM_ARCH_V5TE); break; | |
9548 | case bfd_mach_arm_XScale: ARM_SET_FEATURES (ARM_ARCH_XSCALE); break; | |
1af1dd51 | 9549 | case bfd_mach_arm_ep9312: |
c0c468d5 TP |
9550 | ARM_SET_FEATURES (ARM_FEATURE_LOW (ARM_AEXT_V4T, |
9551 | ARM_CEXT_MAVERICK | FPU_MAVERICK)); | |
1af1dd51 | 9552 | break; |
c0c468d5 TP |
9553 | case bfd_mach_arm_iWMMXt: ARM_SET_FEATURES (ARM_ARCH_IWMMXT); break; |
9554 | case bfd_mach_arm_iWMMXt2: ARM_SET_FEATURES (ARM_ARCH_IWMMXT2); break; | |
9555 | case bfd_mach_arm_5TEJ: ARM_SET_FEATURES (ARM_ARCH_V5TEJ); break; | |
9556 | case bfd_mach_arm_6: ARM_SET_FEATURES (ARM_ARCH_V6); break; | |
9557 | case bfd_mach_arm_6KZ: ARM_SET_FEATURES (ARM_ARCH_V6KZ); break; | |
9558 | case bfd_mach_arm_6T2: ARM_SET_FEATURES (ARM_ARCH_V6KZT2); break; | |
9559 | case bfd_mach_arm_6K: ARM_SET_FEATURES (ARM_ARCH_V6K); break; | |
9560 | case bfd_mach_arm_7: ARM_SET_FEATURES (ARM_ARCH_V7VE); break; | |
9561 | case bfd_mach_arm_6M: ARM_SET_FEATURES (ARM_ARCH_V6M); break; | |
9562 | case bfd_mach_arm_6SM: ARM_SET_FEATURES (ARM_ARCH_V6SM); break; | |
9563 | case bfd_mach_arm_7EM: ARM_SET_FEATURES (ARM_ARCH_V7EM); break; | |
9564 | case bfd_mach_arm_8: | |
9565 | { | |
0632eeea SD |
9566 | /* Add bits for extensions that Armv8.5-A recognizes. */ |
9567 | arm_feature_set armv8_5_ext_fset | |
9568 | = ARM_FEATURE_CORE_HIGH (ARM_EXT2_FP16_INST); | |
9569 | ARM_SET_FEATURES (ARM_ARCH_V8_5A); | |
9570 | ARM_MERGE_FEATURE_SETS (arch_fset, arch_fset, armv8_5_ext_fset); | |
c0c468d5 TP |
9571 | break; |
9572 | } | |
9573 | case bfd_mach_arm_8R: ARM_SET_FEATURES (ARM_ARCH_V8R); break; | |
9574 | case bfd_mach_arm_8M_BASE: ARM_SET_FEATURES (ARM_ARCH_V8M_BASE); break; | |
9575 | case bfd_mach_arm_8M_MAIN: ARM_SET_FEATURES (ARM_ARCH_V8M_MAIN); break; | |
73cd51e5 AV |
9576 | case bfd_mach_arm_8_1M_MAIN: |
9577 | ARM_SET_FEATURES (ARM_ARCH_V8_1M_MAIN); | |
9578 | force_thumb = 1; | |
9579 | break; | |
c0c468d5 TP |
9580 | /* If the machine type is unknown allow all architecture types and all |
9581 | extensions. */ | |
9582 | case bfd_mach_arm_unknown: ARM_SET_FEATURES (ARM_FEATURE_ALL); break; | |
0313a2b8 NC |
9583 | default: |
9584 | abort (); | |
9585 | } | |
1af1dd51 | 9586 | #undef ARM_SET_FEATURES |
c0c468d5 TP |
9587 | |
9588 | /* None of the feature bits related to -mfpu have an impact on Tag_CPU_arch | |
9589 | and thus on bfd_mach_arm_XXX value. Therefore for a given | |
9590 | bfd_mach_arm_XXX value all coprocessor feature bits should be allowed. */ | |
9591 | ARM_MERGE_FEATURE_SETS (*features, arch_fset, fpu_any); | |
0313a2b8 NC |
9592 | } |
9593 | ||
9594 | ||
58efb6c0 NC |
9595 | /* NOTE: There are no checks in these routines that |
9596 | the relevant number of data bytes exist. */ | |
baf0cc5e | 9597 | |
58efb6c0 | 9598 | static int |
4a5329c6 | 9599 | print_insn (bfd_vma pc, struct disassemble_info *info, bfd_boolean little) |
252b5132 | 9600 | { |
c19d1205 ZW |
9601 | unsigned char b[4]; |
9602 | long given; | |
9603 | int status; | |
e821645d | 9604 | int is_thumb = FALSE; |
b0e28b39 | 9605 | int is_data = FALSE; |
bd2e2557 | 9606 | int little_code; |
e821645d | 9607 | unsigned int size = 4; |
4a5329c6 | 9608 | void (*printer) (bfd_vma, struct disassemble_info *, long); |
e821645d | 9609 | bfd_boolean found = FALSE; |
b0e28b39 | 9610 | struct arm_private_data *private_data; |
58efb6c0 | 9611 | |
dd92f639 NC |
9612 | if (info->disassembler_options) |
9613 | { | |
65b48a81 | 9614 | parse_arm_disassembler_options (info->disassembler_options); |
b34976b6 | 9615 | |
58efb6c0 | 9616 | /* To avoid repeated parsing of these options, we remove them here. */ |
dd92f639 NC |
9617 | info->disassembler_options = NULL; |
9618 | } | |
b34976b6 | 9619 | |
0313a2b8 NC |
9620 | /* PR 10288: Control which instructions will be disassembled. */ |
9621 | if (info->private_data == NULL) | |
9622 | { | |
b0e28b39 | 9623 | static struct arm_private_data private; |
0313a2b8 NC |
9624 | |
9625 | if ((info->flags & USER_SPECIFIED_MACHINE_TYPE) == 0) | |
9626 | /* If the user did not use the -m command line switch then default to | |
9627 | disassembling all types of ARM instruction. | |
43e65147 | 9628 | |
0313a2b8 NC |
9629 | The info->mach value has to be ignored as this will be based on |
9630 | the default archictecture for the target and/or hints in the notes | |
9631 | section, but it will never be greater than the current largest arm | |
9632 | machine value (iWMMXt2), which is only equivalent to the V5TE | |
9633 | architecture. ARM architectures have advanced beyond the machine | |
9634 | value encoding, and these newer architectures would be ignored if | |
9635 | the machine value was used. | |
9636 | ||
9637 | Ie the -m switch is used to restrict which instructions will be | |
9638 | disassembled. If it is necessary to use the -m switch to tell | |
9639 | objdump that an ARM binary is being disassembled, eg because the | |
9640 | input is a raw binary file, but it is also desired to disassemble | |
9641 | all ARM instructions then use "-marm". This will select the | |
9642 | "unknown" arm architecture which is compatible with any ARM | |
9643 | instruction. */ | |
9644 | info->mach = bfd_mach_arm_unknown; | |
9645 | ||
9646 | /* Compute the architecture bitmask from the machine number. | |
9647 | Note: This assumes that the machine number will not change | |
9648 | during disassembly.... */ | |
b0e28b39 | 9649 | select_arm_features (info->mach, & private.features); |
0313a2b8 | 9650 | |
1fbaefec PB |
9651 | private.last_mapping_sym = -1; |
9652 | private.last_mapping_addr = 0; | |
796d6298 | 9653 | private.last_stop_offset = 0; |
b0e28b39 DJ |
9654 | |
9655 | info->private_data = & private; | |
0313a2b8 | 9656 | } |
b0e28b39 DJ |
9657 | |
9658 | private_data = info->private_data; | |
9659 | ||
bd2e2557 SS |
9660 | /* Decide if our code is going to be little-endian, despite what the |
9661 | function argument might say. */ | |
9662 | little_code = ((info->endian_code == BFD_ENDIAN_LITTLE) || little); | |
9663 | ||
b0e28b39 DJ |
9664 | /* For ELF, consult the symbol table to determine what kind of code |
9665 | or data we have. */ | |
8977d4b2 | 9666 | if (info->symtab_size != 0 |
e821645d DJ |
9667 | && bfd_asymbol_flavour (*info->symtab) == bfd_target_elf_flavour) |
9668 | { | |
9669 | bfd_vma addr; | |
796d6298 | 9670 | int n; |
e821645d | 9671 | int last_sym = -1; |
b0e28b39 | 9672 | enum map_type type = MAP_ARM; |
e821645d | 9673 | |
796d6298 TC |
9674 | found = mapping_symbol_for_insn (pc, info, &type); |
9675 | last_sym = private_data->last_mapping_sym; | |
e821645d | 9676 | |
1fbaefec PB |
9677 | is_thumb = (private_data->last_type == MAP_THUMB); |
9678 | is_data = (private_data->last_type == MAP_DATA); | |
b34976b6 | 9679 | |
e821645d DJ |
9680 | /* Look a little bit ahead to see if we should print out |
9681 | two or four bytes of data. If there's a symbol, | |
9682 | mapping or otherwise, after two bytes then don't | |
9683 | print more. */ | |
9684 | if (is_data) | |
9685 | { | |
9686 | size = 4 - (pc & 3); | |
9687 | for (n = last_sym + 1; n < info->symtab_size; n++) | |
9688 | { | |
9689 | addr = bfd_asymbol_value (info->symtab[n]); | |
e3e535bc NC |
9690 | if (addr > pc |
9691 | && (info->section == NULL | |
9692 | || info->section == info->symtab[n]->section)) | |
e821645d DJ |
9693 | { |
9694 | if (addr - pc < size) | |
9695 | size = addr - pc; | |
9696 | break; | |
9697 | } | |
9698 | } | |
9699 | /* If the next symbol is after three bytes, we need to | |
9700 | print only part of the data, so that we can use either | |
9701 | .byte or .short. */ | |
9702 | if (size == 3) | |
9703 | size = (pc & 1) ? 1 : 2; | |
9704 | } | |
9705 | } | |
9706 | ||
9707 | if (info->symbols != NULL) | |
252b5132 | 9708 | { |
5876e06d NC |
9709 | if (bfd_asymbol_flavour (*info->symbols) == bfd_target_coff_flavour) |
9710 | { | |
2f0ca46a | 9711 | coff_symbol_type * cs; |
b34976b6 | 9712 | |
5876e06d NC |
9713 | cs = coffsymbol (*info->symbols); |
9714 | is_thumb = ( cs->native->u.syment.n_sclass == C_THUMBEXT | |
9715 | || cs->native->u.syment.n_sclass == C_THUMBSTAT | |
9716 | || cs->native->u.syment.n_sclass == C_THUMBLABEL | |
9717 | || cs->native->u.syment.n_sclass == C_THUMBEXTFUNC | |
9718 | || cs->native->u.syment.n_sclass == C_THUMBSTATFUNC); | |
9719 | } | |
e821645d DJ |
9720 | else if (bfd_asymbol_flavour (*info->symbols) == bfd_target_elf_flavour |
9721 | && !found) | |
5876e06d | 9722 | { |
2087ad84 PB |
9723 | /* If no mapping symbol has been found then fall back to the type |
9724 | of the function symbol. */ | |
e821645d DJ |
9725 | elf_symbol_type * es; |
9726 | unsigned int type; | |
2087ad84 | 9727 | |
e821645d DJ |
9728 | es = *(elf_symbol_type **)(info->symbols); |
9729 | type = ELF_ST_TYPE (es->internal_elf_sym.st_info); | |
2087ad84 | 9730 | |
39d911fc TP |
9731 | is_thumb = |
9732 | ((ARM_GET_SYM_BRANCH_TYPE (es->internal_elf_sym.st_target_internal) | |
9733 | == ST_BRANCH_TO_THUMB) || type == STT_ARM_16BIT); | |
5876e06d | 9734 | } |
e49d43ff TG |
9735 | else if (bfd_asymbol_flavour (*info->symbols) |
9736 | == bfd_target_mach_o_flavour) | |
9737 | { | |
9738 | bfd_mach_o_asymbol *asym = (bfd_mach_o_asymbol *)*info->symbols; | |
9739 | ||
9740 | is_thumb = (asym->n_desc & BFD_MACH_O_N_ARM_THUMB_DEF); | |
9741 | } | |
5876e06d | 9742 | } |
b34976b6 | 9743 | |
e821645d DJ |
9744 | if (force_thumb) |
9745 | is_thumb = TRUE; | |
9746 | ||
b8f9ee44 CL |
9747 | if (is_data) |
9748 | info->display_endian = little ? BFD_ENDIAN_LITTLE : BFD_ENDIAN_BIG; | |
9749 | else | |
9750 | info->display_endian = little_code ? BFD_ENDIAN_LITTLE : BFD_ENDIAN_BIG; | |
9751 | ||
c19d1205 | 9752 | info->bytes_per_line = 4; |
252b5132 | 9753 | |
1316c8b3 NC |
9754 | /* PR 10263: Disassemble data if requested to do so by the user. */ |
9755 | if (is_data && ((info->flags & DISASSEMBLE_DATA) == 0)) | |
e821645d DJ |
9756 | { |
9757 | int i; | |
9758 | ||
1316c8b3 | 9759 | /* Size was already set above. */ |
e821645d DJ |
9760 | info->bytes_per_chunk = size; |
9761 | printer = print_insn_data; | |
9762 | ||
fe56b6ce | 9763 | status = info->read_memory_func (pc, (bfd_byte *) b, size, info); |
e821645d DJ |
9764 | given = 0; |
9765 | if (little) | |
9766 | for (i = size - 1; i >= 0; i--) | |
9767 | given = b[i] | (given << 8); | |
9768 | else | |
9769 | for (i = 0; i < (int) size; i++) | |
9770 | given = b[i] | (given << 8); | |
9771 | } | |
9772 | else if (!is_thumb) | |
252b5132 | 9773 | { |
c19d1205 ZW |
9774 | /* In ARM mode endianness is a straightforward issue: the instruction |
9775 | is four bytes long and is either ordered 0123 or 3210. */ | |
9776 | printer = print_insn_arm; | |
9777 | info->bytes_per_chunk = 4; | |
4a5329c6 | 9778 | size = 4; |
c19d1205 | 9779 | |
0313a2b8 | 9780 | status = info->read_memory_func (pc, (bfd_byte *) b, 4, info); |
bd2e2557 | 9781 | if (little_code) |
c19d1205 ZW |
9782 | given = (b[0]) | (b[1] << 8) | (b[2] << 16) | (b[3] << 24); |
9783 | else | |
9784 | given = (b[3]) | (b[2] << 8) | (b[1] << 16) | (b[0] << 24); | |
252b5132 | 9785 | } |
58efb6c0 | 9786 | else |
252b5132 | 9787 | { |
c19d1205 ZW |
9788 | /* In Thumb mode we have the additional wrinkle of two |
9789 | instruction lengths. Fortunately, the bits that determine | |
9790 | the length of the current instruction are always to be found | |
9791 | in the first two bytes. */ | |
4a5329c6 | 9792 | printer = print_insn_thumb16; |
c19d1205 | 9793 | info->bytes_per_chunk = 2; |
4a5329c6 ZW |
9794 | size = 2; |
9795 | ||
fe56b6ce | 9796 | status = info->read_memory_func (pc, (bfd_byte *) b, 2, info); |
bd2e2557 | 9797 | if (little_code) |
9a2ff3f5 AM |
9798 | given = (b[0]) | (b[1] << 8); |
9799 | else | |
9800 | given = (b[1]) | (b[0] << 8); | |
9801 | ||
c19d1205 | 9802 | if (!status) |
252b5132 | 9803 | { |
c19d1205 ZW |
9804 | /* These bit patterns signal a four-byte Thumb |
9805 | instruction. */ | |
9806 | if ((given & 0xF800) == 0xF800 | |
9807 | || (given & 0xF800) == 0xF000 | |
9808 | || (given & 0xF800) == 0xE800) | |
252b5132 | 9809 | { |
0313a2b8 | 9810 | status = info->read_memory_func (pc + 2, (bfd_byte *) b, 2, info); |
bd2e2557 | 9811 | if (little_code) |
c19d1205 | 9812 | given = (b[0]) | (b[1] << 8) | (given << 16); |
b7693d02 | 9813 | else |
c19d1205 ZW |
9814 | given = (b[1]) | (b[0] << 8) | (given << 16); |
9815 | ||
9816 | printer = print_insn_thumb32; | |
4a5329c6 | 9817 | size = 4; |
252b5132 | 9818 | } |
252b5132 | 9819 | } |
c22aaad1 PB |
9820 | |
9821 | if (ifthen_address != pc) | |
0313a2b8 | 9822 | find_ifthen_state (pc, info, little_code); |
c22aaad1 PB |
9823 | |
9824 | if (ifthen_state) | |
9825 | { | |
9826 | if ((ifthen_state & 0xf) == 0x8) | |
9827 | ifthen_next_state = 0; | |
9828 | else | |
9829 | ifthen_next_state = (ifthen_state & 0xe0) | |
9830 | | ((ifthen_state & 0xf) << 1); | |
9831 | } | |
252b5132 | 9832 | } |
b34976b6 | 9833 | |
c19d1205 ZW |
9834 | if (status) |
9835 | { | |
9836 | info->memory_error_func (status, pc, info); | |
9837 | return -1; | |
9838 | } | |
6a56ec7e NC |
9839 | if (info->flags & INSN_HAS_RELOC) |
9840 | /* If the instruction has a reloc associated with it, then | |
9841 | the offset field in the instruction will actually be the | |
9842 | addend for the reloc. (We are using REL type relocs). | |
9843 | In such cases, we can ignore the pc when computing | |
9844 | addresses, since the addend is not currently pc-relative. */ | |
9845 | pc = 0; | |
b34976b6 | 9846 | |
4a5329c6 | 9847 | printer (pc, info, given); |
c22aaad1 PB |
9848 | |
9849 | if (is_thumb) | |
9850 | { | |
9851 | ifthen_state = ifthen_next_state; | |
9852 | ifthen_address += size; | |
9853 | } | |
4a5329c6 | 9854 | return size; |
252b5132 RH |
9855 | } |
9856 | ||
9857 | int | |
4a5329c6 | 9858 | print_insn_big_arm (bfd_vma pc, struct disassemble_info *info) |
252b5132 | 9859 | { |
bd2e2557 SS |
9860 | /* Detect BE8-ness and record it in the disassembler info. */ |
9861 | if (info->flavour == bfd_target_elf_flavour | |
9862 | && info->section != NULL | |
9863 | && (elf_elfheader (info->section->owner)->e_flags & EF_ARM_BE8)) | |
9864 | info->endian_code = BFD_ENDIAN_LITTLE; | |
9865 | ||
b34976b6 | 9866 | return print_insn (pc, info, FALSE); |
58efb6c0 | 9867 | } |
01c7f630 | 9868 | |
58efb6c0 | 9869 | int |
4a5329c6 | 9870 | print_insn_little_arm (bfd_vma pc, struct disassemble_info *info) |
58efb6c0 | 9871 | { |
b34976b6 | 9872 | return print_insn (pc, info, TRUE); |
58efb6c0 | 9873 | } |
252b5132 | 9874 | |
471b9d15 | 9875 | const disasm_options_and_args_t * |
65b48a81 PB |
9876 | disassembler_options_arm (void) |
9877 | { | |
471b9d15 | 9878 | static disasm_options_and_args_t *opts_and_args; |
65b48a81 | 9879 | |
471b9d15 | 9880 | if (opts_and_args == NULL) |
65b48a81 | 9881 | { |
471b9d15 | 9882 | disasm_options_t *opts; |
65b48a81 | 9883 | unsigned int i; |
471b9d15 MR |
9884 | |
9885 | opts_and_args = XNEW (disasm_options_and_args_t); | |
9886 | opts_and_args->args = NULL; | |
9887 | ||
9888 | opts = &opts_and_args->options; | |
65b48a81 PB |
9889 | opts->name = XNEWVEC (const char *, NUM_ARM_OPTIONS + 1); |
9890 | opts->description = XNEWVEC (const char *, NUM_ARM_OPTIONS + 1); | |
471b9d15 | 9891 | opts->arg = NULL; |
65b48a81 PB |
9892 | for (i = 0; i < NUM_ARM_OPTIONS; i++) |
9893 | { | |
9894 | opts->name[i] = regnames[i].name; | |
9895 | if (regnames[i].description != NULL) | |
9896 | opts->description[i] = _(regnames[i].description); | |
9897 | else | |
9898 | opts->description[i] = NULL; | |
9899 | } | |
9900 | /* The array we return must be NULL terminated. */ | |
9901 | opts->name[i] = NULL; | |
9902 | opts->description[i] = NULL; | |
9903 | } | |
9904 | ||
471b9d15 | 9905 | return opts_and_args; |
65b48a81 PB |
9906 | } |
9907 | ||
58efb6c0 | 9908 | void |
4a5329c6 | 9909 | print_arm_disassembler_options (FILE *stream) |
58efb6c0 | 9910 | { |
65b48a81 | 9911 | unsigned int i, max_len = 0; |
58efb6c0 NC |
9912 | fprintf (stream, _("\n\ |
9913 | The following ARM specific disassembler options are supported for use with\n\ | |
9914 | the -M switch:\n")); | |
b34976b6 | 9915 | |
65b48a81 PB |
9916 | for (i = 0; i < NUM_ARM_OPTIONS; i++) |
9917 | { | |
9918 | unsigned int len = strlen (regnames[i].name); | |
9919 | if (max_len < len) | |
9920 | max_len = len; | |
9921 | } | |
58efb6c0 | 9922 | |
65b48a81 PB |
9923 | for (i = 0, max_len++; i < NUM_ARM_OPTIONS; i++) |
9924 | fprintf (stream, " %s%*c %s\n", | |
9925 | regnames[i].name, | |
9926 | (int)(max_len - strlen (regnames[i].name)), ' ', | |
9927 | _(regnames[i].description)); | |
252b5132 | 9928 | } |