AArch64/Arm: Update testcases fixing endiannes and linux targets
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
82704155 2 Copyright (C) 2007-2019 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
d871f3f4
L
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
b49dfb4a 50 /* CLFLUSH Instruction support required */
52a6c1fe 51 CpuClflush,
22109423
L
52 /* NOP Instruction support required */
53 CpuNop,
b49dfb4a 54 /* SYSCALL Instructions support required */
52a6c1fe
L
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
90 /* ABM New Instructions required */
91 CpuABM,
92 /* SSE4.1 support required */
93 CpuSSE4_1,
94 /* SSE4.2 support required */
95 CpuSSE4_2,
96 /* AVX support required */
97 CpuAVX,
6c30d220
L
98 /* AVX2 support required */
99 CpuAVX2,
43234a1e
L
100 /* Intel AVX-512 Foundation Instructions support required */
101 CpuAVX512F,
102 /* Intel AVX-512 Conflict Detection Instructions support required */
103 CpuAVX512CD,
104 /* Intel AVX-512 Exponential and Reciprocal Instructions support
105 required */
106 CpuAVX512ER,
107 /* Intel AVX-512 Prefetch Instructions support required */
108 CpuAVX512PF,
b28d1bda
IT
109 /* Intel AVX-512 VL Instructions support required. */
110 CpuAVX512VL,
90a915bf
IT
111 /* Intel AVX-512 DQ Instructions support required. */
112 CpuAVX512DQ,
1ba585e8
IT
113 /* Intel AVX-512 BW Instructions support required. */
114 CpuAVX512BW,
52a6c1fe
L
115 /* Intel L1OM support required */
116 CpuL1OM,
7a9068fe
L
117 /* Intel K1OM support required */
118 CpuK1OM,
7b6d09fb
L
119 /* Intel IAMCU support required */
120 CpuIAMCU,
b49dfb4a 121 /* Xsave/xrstor New Instructions support required */
52a6c1fe 122 CpuXsave,
b49dfb4a 123 /* Xsaveopt New Instructions support required */
c7b8aa3a 124 CpuXsaveopt,
52a6c1fe
L
125 /* AES support required */
126 CpuAES,
127 /* PCLMUL support required */
128 CpuPCLMUL,
129 /* FMA support required */
130 CpuFMA,
131 /* FMA4 support required */
132 CpuFMA4,
5dd85c99
SP
133 /* XOP support required */
134 CpuXOP,
f88c9eb0
SP
135 /* LWP support required */
136 CpuLWP,
f12dc422
L
137 /* BMI support required */
138 CpuBMI,
2a2a0f38
QN
139 /* TBM support required */
140 CpuTBM,
b49dfb4a 141 /* MOVBE Instruction support required */
52a6c1fe 142 CpuMovbe,
60aa667e
L
143 /* CMPXCHG16B instruction support required. */
144 CpuCX16,
52a6c1fe
L
145 /* EPT Instructions required */
146 CpuEPT,
b49dfb4a 147 /* RDTSCP Instruction support required */
52a6c1fe 148 CpuRdtscp,
77321f53 149 /* FSGSBASE Instructions required */
c7b8aa3a
L
150 CpuFSGSBase,
151 /* RDRND Instructions required */
152 CpuRdRnd,
153 /* F16C Instructions required */
154 CpuF16C,
6c30d220
L
155 /* Intel BMI2 support required */
156 CpuBMI2,
157 /* LZCNT support required */
158 CpuLZCNT,
42164a71
L
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
6c30d220
L
163 /* INVPCID Instructions required */
164 CpuINVPCID,
8729a6f6
L
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
7e8b059b
L
167 /* Intel MPX Instructions required */
168 CpuMPX,
52a6c1fe
L
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
e2e1fcde
L
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
7b458c12 175 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 176 CpuPRFCHW,
5c111e37
L
177 /* SMAP instructions required. */
178 CpuSMAP,
a0046408
L
179 /* SHA instructions required. */
180 CpuSHA,
963f3586
IT
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
dcf893b5
IT
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
2cf200a4
IT
189 /* SE1 instruction required */
190 CpuSE1,
c5e7287a
IT
191 /* CLWB instruction required */
192 CpuCLWB,
2cc1b5aa
IT
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
14f195c9
IT
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
920d2ddc
IT
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
47acf0bd
IT
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
620214f7
IT
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
53467f57
IT
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
8cfcb765
IT
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
ee6872be
IT
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
9916071f
AP
209 /* mwaitx instruction required */
210 CpuMWAITX,
43e65147 211 /* Clzero instruction required */
029f3522 212 CpuCLZERO,
8eab4136
L
213 /* OSPKE instruction required */
214 CpuOSPKE,
8bc52696
AF
215 /* RDPID instruction required */
216 CpuRDPID,
6b40c462
L
217 /* PTWRITE instruction required */
218 CpuPTWRITE,
d777820b
IT
219 /* CET instructions support required */
220 CpuIBT,
221 CpuSHSTK,
48521003
IT
222 /* GFNI instructions required */
223 CpuGFNI,
8dcf1fad
IT
224 /* VAES instructions required */
225 CpuVAES,
ff1982d5
IT
226 /* VPCLMULQDQ instructions required */
227 CpuVPCLMULQDQ,
3233d7d0
IT
228 /* WBNOINVD instructions required */
229 CpuWBNOINVD,
be3a8dca
IT
230 /* PCONFIG instructions required */
231 CpuPCONFIG,
de89d0a3
IT
232 /* WAITPKG instructions required */
233 CpuWAITPKG,
c48935d7
IT
234 /* CLDEMOTE instruction required */
235 CpuCLDEMOTE,
c0a30a9f
L
236 /* MOVDIRI instruction support required */
237 CpuMOVDIRI,
238 /* MOVDIRR64B instruction required */
239 CpuMOVDIR64B,
52a6c1fe
L
240 /* 64bit support required */
241 Cpu64,
242 /* Not supported in the 64bit mode */
243 CpuNo64,
244 /* The last bitfield in i386_cpu_flags. */
e92bae62 245 CpuMax = CpuNo64
52a6c1fe 246};
40fb9820
L
247
248#define CpuNumOfUints \
249 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
250#define CpuNumOfBits \
251 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
252
253/* If you get a compiler error for zero width of the unused field,
254 comment it out. */
8cfcb765 255#define CpuUnused (CpuMax + 1)
53467f57 256
40fb9820
L
257/* We can check if an instruction is available with array instead
258 of bitfield. */
259typedef union i386_cpu_flags
260{
261 struct
262 {
263 unsigned int cpui186:1;
264 unsigned int cpui286:1;
265 unsigned int cpui386:1;
266 unsigned int cpui486:1;
267 unsigned int cpui586:1;
268 unsigned int cpui686:1;
d871f3f4
L
269 unsigned int cpucmov:1;
270 unsigned int cpufxsr:1;
bd5295b2 271 unsigned int cpuclflush:1;
22109423 272 unsigned int cpunop:1;
bd5295b2 273 unsigned int cpusyscall:1;
309d3373
JB
274 unsigned int cpu8087:1;
275 unsigned int cpu287:1;
276 unsigned int cpu387:1;
277 unsigned int cpu687:1;
278 unsigned int cpufisttp:1;
40fb9820 279 unsigned int cpummx:1;
40fb9820
L
280 unsigned int cpusse:1;
281 unsigned int cpusse2:1;
282 unsigned int cpua3dnow:1;
283 unsigned int cpua3dnowa:1;
284 unsigned int cpusse3:1;
285 unsigned int cpupadlock:1;
286 unsigned int cpusvme:1;
287 unsigned int cpuvmx:1;
47dd174c 288 unsigned int cpusmx:1;
40fb9820
L
289 unsigned int cpussse3:1;
290 unsigned int cpusse4a:1;
291 unsigned int cpuabm:1;
292 unsigned int cpusse4_1:1;
293 unsigned int cpusse4_2:1;
c0f3af97 294 unsigned int cpuavx:1;
6c30d220 295 unsigned int cpuavx2:1;
43234a1e
L
296 unsigned int cpuavx512f:1;
297 unsigned int cpuavx512cd:1;
298 unsigned int cpuavx512er:1;
299 unsigned int cpuavx512pf:1;
b28d1bda 300 unsigned int cpuavx512vl:1;
90a915bf 301 unsigned int cpuavx512dq:1;
1ba585e8 302 unsigned int cpuavx512bw:1;
8a9036a4 303 unsigned int cpul1om:1;
7a9068fe 304 unsigned int cpuk1om:1;
7b6d09fb 305 unsigned int cpuiamcu:1;
475a2301 306 unsigned int cpuxsave:1;
c7b8aa3a 307 unsigned int cpuxsaveopt:1;
c0f3af97 308 unsigned int cpuaes:1;
594ab6a3 309 unsigned int cpupclmul:1;
c0f3af97 310 unsigned int cpufma:1;
922d8de8 311 unsigned int cpufma4:1;
5dd85c99 312 unsigned int cpuxop:1;
f88c9eb0 313 unsigned int cpulwp:1;
f12dc422 314 unsigned int cpubmi:1;
2a2a0f38 315 unsigned int cputbm:1;
f1f8f695 316 unsigned int cpumovbe:1;
60aa667e 317 unsigned int cpucx16:1;
f1f8f695 318 unsigned int cpuept:1;
1b7f3fb0 319 unsigned int cpurdtscp:1;
c7b8aa3a
L
320 unsigned int cpufsgsbase:1;
321 unsigned int cpurdrnd:1;
322 unsigned int cpuf16c:1;
6c30d220
L
323 unsigned int cpubmi2:1;
324 unsigned int cpulzcnt:1;
42164a71
L
325 unsigned int cpuhle:1;
326 unsigned int cpurtm:1;
6c30d220 327 unsigned int cpuinvpcid:1;
8729a6f6 328 unsigned int cpuvmfunc:1;
7e8b059b 329 unsigned int cpumpx:1;
40fb9820 330 unsigned int cpulm:1;
e2e1fcde
L
331 unsigned int cpurdseed:1;
332 unsigned int cpuadx:1;
333 unsigned int cpuprfchw:1;
5c111e37 334 unsigned int cpusmap:1;
a0046408 335 unsigned int cpusha:1;
963f3586
IT
336 unsigned int cpuclflushopt:1;
337 unsigned int cpuxsaves:1;
338 unsigned int cpuxsavec:1;
dcf893b5 339 unsigned int cpuprefetchwt1:1;
2cf200a4 340 unsigned int cpuse1:1;
c5e7287a 341 unsigned int cpuclwb:1;
2cc1b5aa 342 unsigned int cpuavx512ifma:1;
14f195c9 343 unsigned int cpuavx512vbmi:1;
920d2ddc 344 unsigned int cpuavx512_4fmaps:1;
47acf0bd 345 unsigned int cpuavx512_4vnniw:1;
620214f7 346 unsigned int cpuavx512_vpopcntdq:1;
53467f57 347 unsigned int cpuavx512_vbmi2:1;
8cfcb765 348 unsigned int cpuavx512_vnni:1;
ee6872be 349 unsigned int cpuavx512_bitalg:1;
9916071f 350 unsigned int cpumwaitx:1;
029f3522 351 unsigned int cpuclzero:1;
8eab4136 352 unsigned int cpuospke:1;
8bc52696 353 unsigned int cpurdpid:1;
6b40c462 354 unsigned int cpuptwrite:1;
d777820b
IT
355 unsigned int cpuibt:1;
356 unsigned int cpushstk:1;
48521003 357 unsigned int cpugfni:1;
8dcf1fad 358 unsigned int cpuvaes:1;
ff1982d5 359 unsigned int cpuvpclmulqdq:1;
3233d7d0 360 unsigned int cpuwbnoinvd:1;
be3a8dca 361 unsigned int cpupconfig:1;
de89d0a3 362 unsigned int cpuwaitpkg:1;
c48935d7 363 unsigned int cpucldemote:1;
c0a30a9f
L
364 unsigned int cpumovdiri:1;
365 unsigned int cpumovdir64b:1;
40fb9820
L
366 unsigned int cpu64:1;
367 unsigned int cpuno64:1;
368#ifdef CpuUnused
369 unsigned int unused:(CpuNumOfBits - CpuUnused);
370#endif
371 } bitfield;
372 unsigned int array[CpuNumOfUints];
373} i386_cpu_flags;
374
375/* Position of opcode_modifier bits. */
376
52a6c1fe
L
377enum
378{
379 /* has direction bit. */
380 D = 0,
381 /* set if operands can be words or dwords encoded the canonical way */
382 W,
86fa6981
L
383 /* load form instruction. Must be placed before store form. */
384 Load,
52a6c1fe
L
385 /* insn has a modrm byte. */
386 Modrm,
387 /* register is in low 3 bits of opcode */
388 ShortForm,
389 /* special case for jump insns. */
390 Jump,
391 /* call and jump */
392 JumpDword,
393 /* loop and jecxz */
394 JumpByte,
395 /* special case for intersegment leaps/calls */
396 JumpInterSegment,
397 /* FP insn memory format bit, sized by 0x4 */
398 FloatMF,
399 /* src/dest swap for floats. */
400 FloatR,
52a6c1fe 401 /* needs size prefix if in 32-bit mode */
673fe0f0 402#define SIZE16 1
52a6c1fe 403 /* needs size prefix if in 16-bit mode */
673fe0f0 404#define SIZE32 2
52a6c1fe 405 /* needs size prefix if in 64-bit mode */
673fe0f0
JB
406#define SIZE64 3
407 Size,
56ffb741
L
408 /* check register size. */
409 CheckRegSize,
52a6c1fe
L
410 /* instruction ignores operand size prefix and in Intel mode ignores
411 mnemonic size suffix check. */
412 IgnoreSize,
413 /* default insn size depends on mode */
414 DefaultSize,
415 /* b suffix on instruction illegal */
416 No_bSuf,
417 /* w suffix on instruction illegal */
418 No_wSuf,
419 /* l suffix on instruction illegal */
420 No_lSuf,
421 /* s suffix on instruction illegal */
422 No_sSuf,
423 /* q suffix on instruction illegal */
424 No_qSuf,
425 /* long double suffix on instruction illegal */
426 No_ldSuf,
427 /* instruction needs FWAIT */
428 FWait,
429 /* quick test for string instructions */
430 IsString,
7e8b059b
L
431 /* quick test if branch instruction is MPX supported */
432 BNDPrefixOk,
04ef582a
L
433 /* quick test if NOTRACK prefix is supported */
434 NoTrackPrefixOk,
c32fa91d
L
435 /* quick test for lockable instructions */
436 IsLockable,
52a6c1fe
L
437 /* fake an extra reg operand for clr, imul and special register
438 processing for some instructions. */
439 RegKludge,
52a6c1fe
L
440 /* An implicit xmm0 as the first operand */
441 Implicit1stXmm0,
42164a71
L
442 /* The HLE prefix is OK:
443 1. With a LOCK prefix.
444 2. With or without a LOCK prefix.
445 3. With a RELEASE (0xf3) prefix.
446 */
82c2def5
L
447#define HLEPrefixNone 0
448#define HLEPrefixLock 1
449#define HLEPrefixAny 2
450#define HLEPrefixRelease 3
42164a71 451 HLEPrefixOk,
29c048b6
RM
452 /* An instruction on which a "rep" prefix is acceptable. */
453 RepPrefixOk,
52a6c1fe
L
454 /* Convert to DWORD */
455 ToDword,
456 /* Convert to QWORD */
457 ToQword,
75c0a438
L
458 /* Address prefix changes register operand */
459 AddrPrefixOpReg,
52a6c1fe
L
460 /* opcode is a prefix */
461 IsPrefix,
462 /* instruction has extension in 8 bit imm */
463 ImmExt,
464 /* instruction don't need Rex64 prefix. */
465 NoRex64,
466 /* instruction require Rex64 prefix. */
467 Rex64,
468 /* deprecated fp insn, gets a warning */
469 Ugh,
470 /* insn has VEX prefix:
10c17abd 471 1: 128bit VEX prefix (or operand dependent).
2bf05e57 472 2: 256bit VEX prefix.
712366da 473 3: Scalar VEX prefix.
52a6c1fe 474 */
712366da
L
475#define VEX128 1
476#define VEX256 2
477#define VEXScalar 3
52a6c1fe 478 Vex,
2426c15f
L
479 /* How to encode VEX.vvvv:
480 0: VEX.vvvv must be 1111b.
a2a7d12c 481 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 482 the content of source registers will be preserved.
29c048b6 483 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
484 where the content of first source register will be overwritten
485 by the result.
6c30d220
L
486 VEX.NDD2. The second destination register operand is encoded in
487 VEX.vvvv for instructions with 2 destination register operands.
488 For assembler, there are no difference between VEX.NDS, VEX.DDS
489 and VEX.NDD2.
490 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
491 instructions with 1 destination register operand.
2426c15f
L
492 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
493 of the operands can access a memory location.
494 */
495#define VEXXDS 1
496#define VEXNDD 2
497#define VEXLWP 3
498 VexVVVV,
1ef99a7b
L
499 /* How the VEX.W bit is used:
500 0: Set by the REX.W bit.
501 1: VEX.W0. Should always be 0.
502 2: VEX.W1. Should always be 1.
6865c043 503 3: VEX.WIG. The VEX.W bit is ignored.
1ef99a7b
L
504 */
505#define VEXW0 1
506#define VEXW1 2
6865c043 507#define VEXWIG 3
1ef99a7b 508 VexW,
7f399153
L
509 /* VEX opcode prefix:
510 0: VEX 0x0F opcode prefix.
511 1: VEX 0x0F38 opcode prefix.
512 2: VEX 0x0F3A opcode prefix
513 3: XOP 0x08 opcode prefix.
514 4: XOP 0x09 opcode prefix
515 5: XOP 0x0A opcode prefix.
516 */
517#define VEX0F 0
518#define VEX0F38 1
519#define VEX0F3A 2
520#define XOP08 3
521#define XOP09 4
522#define XOP0A 5
523 VexOpcode,
8cd7925b 524 /* number of VEX source operands:
8c43a48b
L
525 0: <= 2 source operands.
526 1: 2 XOP source operands.
8cd7925b
L
527 2: 3 source operands.
528 */
8c43a48b 529#define XOP2SOURCES 1
8cd7925b
L
530#define VEX3SOURCES 2
531 VexSources,
6c30d220
L
532 /* Instruction with vector SIB byte:
533 1: 128bit vector register.
534 2: 256bit vector register.
43234a1e 535 3: 512bit vector register.
6c30d220
L
536 */
537#define VecSIB128 1
538#define VecSIB256 2
43234a1e 539#define VecSIB512 3
6c30d220 540 VecSIB,
52a6c1fe
L
541 /* SSE to AVX support required */
542 SSE2AVX,
543 /* No AVX equivalent */
544 NoAVX,
43234a1e
L
545
546 /* insn has EVEX prefix:
547 1: 512bit EVEX prefix.
548 2: 128bit EVEX prefix.
549 3: 256bit EVEX prefix.
550 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 551 5: Length determined from actual operands.
43234a1e
L
552 */
553#define EVEX512 1
554#define EVEX128 2
555#define EVEX256 3
556#define EVEXLIG 4
e771e7c9 557#define EVEXDYN 5
43234a1e
L
558 EVex,
559
560 /* AVX512 masking support:
ae2387fe 561 1: Zeroing or merging masking depending on operands.
43234a1e
L
562 2: Merging-masking.
563 3: Both zeroing and merging masking.
564 */
ae2387fe 565#define DYNAMIC_MASKING 1
43234a1e
L
566#define MERGING_MASKING 2
567#define BOTH_MASKING 3
568 Masking,
569
4a1b91ea
L
570 /* AVX512 broadcast support. The number of bytes to broadcast is
571 1 << (Broadcast - 1):
572 1: Byte broadcast.
573 2: Word broadcast.
574 3: Dword broadcast.
575 4: Qword broadcast.
576 */
577#define BYTE_BROADCAST 1
578#define WORD_BROADCAST 2
579#define DWORD_BROADCAST 3
580#define QWORD_BROADCAST 4
43234a1e
L
581 Broadcast,
582
583 /* Static rounding control is supported. */
584 StaticRounding,
585
586 /* Supress All Exceptions is supported. */
587 SAE,
588
7091c612
JB
589 /* Compressed Disp8*N attribute. */
590#define DISP8_SHIFT_VL 7
43234a1e
L
591 Disp8MemShift,
592
593 /* Default mask isn't allowed. */
594 NoDefMask,
595
920d2ddc
IT
596 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
597 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
598 */
599 ImplicitQuadGroup,
600
b6f8c7c4
L
601 /* Support encoding optimization. */
602 Optimize,
603
52a6c1fe
L
604 /* AT&T mnemonic. */
605 ATTMnemonic,
606 /* AT&T syntax. */
607 ATTSyntax,
608 /* Intel syntax. */
609 IntelSyntax,
e92bae62
L
610 /* AMD64. */
611 AMD64,
612 /* Intel64. */
613 Intel64,
52a6c1fe
L
614 /* The last bitfield in i386_opcode_modifier. */
615 Opcode_Modifier_Max
616};
40fb9820
L
617
618typedef struct i386_opcode_modifier
619{
620 unsigned int d:1;
621 unsigned int w:1;
86fa6981 622 unsigned int load:1;
40fb9820
L
623 unsigned int modrm:1;
624 unsigned int shortform:1;
625 unsigned int jump:1;
626 unsigned int jumpdword:1;
627 unsigned int jumpbyte:1;
628 unsigned int jumpintersegment:1;
629 unsigned int floatmf:1;
630 unsigned int floatr:1;
673fe0f0 631 unsigned int size:2;
56ffb741 632 unsigned int checkregsize:1;
40fb9820
L
633 unsigned int ignoresize:1;
634 unsigned int defaultsize:1;
635 unsigned int no_bsuf:1;
636 unsigned int no_wsuf:1;
637 unsigned int no_lsuf:1;
638 unsigned int no_ssuf:1;
639 unsigned int no_qsuf:1;
7ce189b3 640 unsigned int no_ldsuf:1;
40fb9820
L
641 unsigned int fwait:1;
642 unsigned int isstring:1;
7e8b059b 643 unsigned int bndprefixok:1;
04ef582a 644 unsigned int notrackprefixok:1;
c32fa91d 645 unsigned int islockable:1;
40fb9820 646 unsigned int regkludge:1;
c0f3af97 647 unsigned int implicit1stxmm0:1;
42164a71 648 unsigned int hleprefixok:2;
29c048b6 649 unsigned int repprefixok:1;
ca61edf2
L
650 unsigned int todword:1;
651 unsigned int toqword:1;
75c0a438 652 unsigned int addrprefixopreg:1;
40fb9820
L
653 unsigned int isprefix:1;
654 unsigned int immext:1;
655 unsigned int norex64:1;
656 unsigned int rex64:1;
657 unsigned int ugh:1;
2bf05e57 658 unsigned int vex:2;
2426c15f 659 unsigned int vexvvvv:2;
1ef99a7b 660 unsigned int vexw:2;
7f399153 661 unsigned int vexopcode:3;
8cd7925b 662 unsigned int vexsources:2;
6c30d220 663 unsigned int vecsib:2;
c0f3af97 664 unsigned int sse2avx:1;
81f8a913 665 unsigned int noavx:1;
43234a1e
L
666 unsigned int evex:3;
667 unsigned int masking:2;
4a1b91ea 668 unsigned int broadcast:3;
43234a1e
L
669 unsigned int staticrounding:1;
670 unsigned int sae:1;
671 unsigned int disp8memshift:3;
672 unsigned int nodefmask:1;
920d2ddc 673 unsigned int implicitquadgroup:1;
b6f8c7c4 674 unsigned int optimize:1;
1efbbeb4 675 unsigned int attmnemonic:1;
e1d4d893 676 unsigned int attsyntax:1;
5c07affc 677 unsigned int intelsyntax:1;
e92bae62
L
678 unsigned int amd64:1;
679 unsigned int intel64:1;
40fb9820
L
680} i386_opcode_modifier;
681
682/* Position of operand_type bits. */
683
52a6c1fe
L
684enum
685{
dc821c5f
JB
686 /* Register (qualified by Byte, Word, etc) */
687 Reg = 0,
52a6c1fe
L
688 /* MMX register */
689 RegMMX,
1b54b8d7
JB
690 /* Vector registers */
691 RegSIMD,
43234a1e
L
692 /* Vector Mask registers */
693 RegMask,
52a6c1fe
L
694 /* Control register */
695 Control,
696 /* Debug register */
697 Debug,
698 /* Test register */
699 Test,
700 /* 2 bit segment register */
701 SReg2,
702 /* 3 bit segment register */
703 SReg3,
704 /* 1 bit immediate */
705 Imm1,
706 /* 8 bit immediate */
707 Imm8,
708 /* 8 bit immediate sign extended */
709 Imm8S,
710 /* 16 bit immediate */
711 Imm16,
712 /* 32 bit immediate */
713 Imm32,
714 /* 32 bit immediate sign extended */
715 Imm32S,
716 /* 64 bit immediate */
717 Imm64,
718 /* 8bit/16bit/32bit displacements are used in different ways,
719 depending on the instruction. For jumps, they specify the
720 size of the PC relative displacement, for instructions with
721 memory operand, they specify the size of the offset relative
722 to the base register, and for instructions with memory offset
723 such as `mov 1234,%al' they specify the size of the offset
724 relative to the segment base. */
725 /* 8 bit displacement */
726 Disp8,
727 /* 16 bit displacement */
728 Disp16,
729 /* 32 bit displacement */
730 Disp32,
731 /* 32 bit signed displacement */
732 Disp32S,
733 /* 64 bit displacement */
734 Disp64,
1b54b8d7 735 /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
52a6c1fe 736 Acc,
52a6c1fe
L
737 /* Register which can be used for base or index in memory operand. */
738 BaseIndex,
739 /* Register to hold in/out port addr = dx */
740 InOutPortReg,
741 /* Register to hold shift count = cl */
742 ShiftCount,
743 /* Absolute address for jump. */
744 JumpAbsolute,
745 /* String insn operand with fixed es segment */
746 EsSeg,
747 /* RegMem is for instructions with a modrm byte where the register
748 destination operand should be encoded in the mod and regmem fields.
749 Normally, it will be encoded in the reg field. We add a RegMem
750 flag to the destination register operand to indicate that it should
751 be encoded in the regmem field. */
752 RegMem,
753 /* Memory. */
754 Mem,
11a322db 755 /* BYTE size. */
52a6c1fe 756 Byte,
11a322db 757 /* WORD size. 2 byte */
52a6c1fe 758 Word,
11a322db 759 /* DWORD size. 4 byte */
52a6c1fe 760 Dword,
11a322db 761 /* FWORD size. 6 byte */
52a6c1fe 762 Fword,
11a322db 763 /* QWORD size. 8 byte */
52a6c1fe 764 Qword,
11a322db 765 /* TBYTE size. 10 byte */
52a6c1fe 766 Tbyte,
11a322db 767 /* XMMWORD size. */
52a6c1fe 768 Xmmword,
11a322db 769 /* YMMWORD size. */
52a6c1fe 770 Ymmword,
11a322db 771 /* ZMMWORD size. */
43234a1e 772 Zmmword,
52a6c1fe
L
773 /* Unspecified memory size. */
774 Unspecified,
775 /* Any memory size. */
776 Anysize,
40fb9820 777
a683cc34
SP
778 /* Vector 4 bit immediate. */
779 Vec_Imm4,
780
7e8b059b
L
781 /* Bound register. */
782 RegBND,
783
f0a85b07
JB
784 /* The number of bitfields in i386_operand_type. */
785 OTNum
52a6c1fe 786};
40fb9820
L
787
788#define OTNumOfUints \
f0a85b07 789 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
40fb9820
L
790#define OTNumOfBits \
791 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
792
793/* If you get a compiler error for zero width of the unused field,
794 comment it out. */
f0a85b07 795#define OTUnused OTNum
40fb9820
L
796
797typedef union i386_operand_type
798{
799 struct
800 {
dc821c5f 801 unsigned int reg:1;
7d5e4556 802 unsigned int regmmx:1;
1b54b8d7 803 unsigned int regsimd:1;
43234a1e 804 unsigned int regmask:1;
7d5e4556
L
805 unsigned int control:1;
806 unsigned int debug:1;
807 unsigned int test:1;
808 unsigned int sreg2:1;
809 unsigned int sreg3:1;
810 unsigned int imm1:1;
40fb9820
L
811 unsigned int imm8:1;
812 unsigned int imm8s:1;
813 unsigned int imm16:1;
814 unsigned int imm32:1;
815 unsigned int imm32s:1;
816 unsigned int imm64:1;
40fb9820
L
817 unsigned int disp8:1;
818 unsigned int disp16:1;
819 unsigned int disp32:1;
820 unsigned int disp32s:1;
821 unsigned int disp64:1;
7d5e4556 822 unsigned int acc:1;
7d5e4556 823 unsigned int baseindex:1;
40fb9820
L
824 unsigned int inoutportreg:1;
825 unsigned int shiftcount:1;
40fb9820 826 unsigned int jumpabsolute:1;
40fb9820
L
827 unsigned int esseg:1;
828 unsigned int regmem:1;
7d5e4556
L
829 unsigned int byte:1;
830 unsigned int word:1;
831 unsigned int dword:1;
832 unsigned int fword:1;
833 unsigned int qword:1;
834 unsigned int tbyte:1;
835 unsigned int xmmword:1;
c0f3af97 836 unsigned int ymmword:1;
43234a1e 837 unsigned int zmmword:1;
7d5e4556
L
838 unsigned int unspecified:1;
839 unsigned int anysize:1;
a683cc34 840 unsigned int vec_imm4:1;
7e8b059b 841 unsigned int regbnd:1;
40fb9820
L
842#ifdef OTUnused
843 unsigned int unused:(OTNumOfBits - OTUnused);
844#endif
845 } bitfield;
846 unsigned int array[OTNumOfUints];
847} i386_operand_type;
0b1cf022 848
d3ce72d0 849typedef struct insn_template
0b1cf022
L
850{
851 /* instruction name sans width suffix ("mov" for movl insns) */
852 char *name;
853
854 /* how many operands */
855 unsigned int operands;
856
857 /* base_opcode is the fundamental opcode byte without optional
858 prefix(es). */
859 unsigned int base_opcode;
860#define Opcode_D 0x2 /* Direction bit:
861 set if Reg --> Regmem;
862 unset if Regmem --> Reg. */
863#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
864#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
dbbc8b7e
JB
865#define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
866#define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
0b1cf022
L
867
868 /* extension_opcode is the 3 bit extension for group <n> insns.
869 This field is also used to store the 8-bit opcode suffix for the
870 AMD 3DNow! instructions.
29c048b6 871 If this template has no extension opcode (the usual case) use None
c1e679ec 872 Instructions */
0b1cf022
L
873 unsigned int extension_opcode;
874#define None 0xffff /* If no extension_opcode is possible. */
875
4dffcebc
L
876 /* Opcode length. */
877 unsigned char opcode_length;
878
0b1cf022 879 /* cpu feature flags */
40fb9820 880 i386_cpu_flags cpu_flags;
0b1cf022
L
881
882 /* the bits in opcode_modifier are used to generate the final opcode from
883 the base_opcode. These bits also are used to detect alternate forms of
884 the same instruction */
40fb9820 885 i386_opcode_modifier opcode_modifier;
0b1cf022
L
886
887 /* operand_types[i] describes the type of operand i. This is made
888 by OR'ing together all of the possible type masks. (e.g.
889 'operand_types[i] = Reg|Imm' specifies that operand i can be
890 either a register or an immediate operand. */
40fb9820 891 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 892}
d3ce72d0 893insn_template;
0b1cf022 894
d3ce72d0 895extern const insn_template i386_optab[];
0b1cf022
L
896
897/* these are for register name --> number & type hash lookup */
898typedef struct
899{
900 char *reg_name;
40fb9820 901 i386_operand_type reg_type;
a60de03c 902 unsigned char reg_flags;
0b1cf022
L
903#define RegRex 0x1 /* Extended register. */
904#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 905#define RegVRex 0x4 /* Extended vector register. */
a60de03c 906 unsigned char reg_num;
e968fc9b 907#define RegIP ((unsigned char ) ~0)
db51cc60 908/* EIZ and RIZ are fake index registers. */
e968fc9b 909#define RegIZ (RegIP - 1)
b7240065
JB
910/* FLAT is a fake segment register (Intel mode). */
911#define RegFlat ((unsigned char) ~0)
a60de03c
JB
912 signed char dw2_regnum[2];
913#define Dw2Inval (-1)
0b1cf022
L
914}
915reg_entry;
916
917/* Entries in i386_regtab. */
918#define REGNAM_AL 1
919#define REGNAM_AX 25
920#define REGNAM_EAX 41
921
922extern const reg_entry i386_regtab[];
c3fe08fa 923extern const unsigned int i386_regtab_size;
0b1cf022
L
924
925typedef struct
926{
927 char *seg_name;
928 unsigned int seg_prefix;
929}
930seg_entry;
931
932extern const seg_entry cs;
933extern const seg_entry ds;
934extern const seg_entry ss;
935extern const seg_entry es;
936extern const seg_entry fs;
937extern const seg_entry gs;
This page took 0.630413 seconds and 4 git commands to generate.