xtensa: fix gas segfault with --text-section-literals
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
b90efa5b 2 Copyright (C) 2007-2015 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
b49dfb4a 46 /* CLFLUSH Instruction support required */
52a6c1fe 47 CpuClflush,
22109423
L
48 /* NOP Instruction support required */
49 CpuNop,
b49dfb4a 50 /* SYSCALL Instructions support required */
52a6c1fe
L
51 CpuSYSCALL,
52 /* Floating point support required */
53 Cpu8087,
54 /* i287 support required */
55 Cpu287,
56 /* i387 support required */
57 Cpu387,
58 /* i686 and floating point support required */
59 Cpu687,
60 /* SSE3 and floating point support required */
61 CpuFISTTP,
62 /* MMX support required */
63 CpuMMX,
64 /* SSE support required */
65 CpuSSE,
66 /* SSE2 support required */
67 CpuSSE2,
68 /* 3dnow! support required */
69 Cpu3dnow,
70 /* 3dnow! Extensions support required */
71 Cpu3dnowA,
72 /* SSE3 support required */
73 CpuSSE3,
74 /* VIA PadLock required */
75 CpuPadLock,
76 /* AMD Secure Virtual Machine Ext-s required */
77 CpuSVME,
78 /* VMX Instructions required */
79 CpuVMX,
80 /* SMX Instructions required */
81 CpuSMX,
82 /* SSSE3 support required */
83 CpuSSSE3,
84 /* SSE4a support required */
85 CpuSSE4a,
86 /* ABM New Instructions required */
87 CpuABM,
88 /* SSE4.1 support required */
89 CpuSSE4_1,
90 /* SSE4.2 support required */
91 CpuSSE4_2,
92 /* AVX support required */
93 CpuAVX,
6c30d220
L
94 /* AVX2 support required */
95 CpuAVX2,
43234a1e
L
96 /* Intel AVX-512 Foundation Instructions support required */
97 CpuAVX512F,
98 /* Intel AVX-512 Conflict Detection Instructions support required */
99 CpuAVX512CD,
100 /* Intel AVX-512 Exponential and Reciprocal Instructions support
101 required */
102 CpuAVX512ER,
103 /* Intel AVX-512 Prefetch Instructions support required */
104 CpuAVX512PF,
b28d1bda
IT
105 /* Intel AVX-512 VL Instructions support required. */
106 CpuAVX512VL,
90a915bf
IT
107 /* Intel AVX-512 DQ Instructions support required. */
108 CpuAVX512DQ,
1ba585e8
IT
109 /* Intel AVX-512 BW Instructions support required. */
110 CpuAVX512BW,
52a6c1fe
L
111 /* Intel L1OM support required */
112 CpuL1OM,
7a9068fe
L
113 /* Intel K1OM support required */
114 CpuK1OM,
7b6d09fb
L
115 /* Intel IAMCU support required */
116 CpuIAMCU,
b49dfb4a 117 /* Xsave/xrstor New Instructions support required */
52a6c1fe 118 CpuXsave,
b49dfb4a 119 /* Xsaveopt New Instructions support required */
c7b8aa3a 120 CpuXsaveopt,
52a6c1fe
L
121 /* AES support required */
122 CpuAES,
123 /* PCLMUL support required */
124 CpuPCLMUL,
125 /* FMA support required */
126 CpuFMA,
127 /* FMA4 support required */
128 CpuFMA4,
5dd85c99
SP
129 /* XOP support required */
130 CpuXOP,
f88c9eb0
SP
131 /* LWP support required */
132 CpuLWP,
f12dc422
L
133 /* BMI support required */
134 CpuBMI,
2a2a0f38
QN
135 /* TBM support required */
136 CpuTBM,
b49dfb4a 137 /* MOVBE Instruction support required */
52a6c1fe 138 CpuMovbe,
60aa667e
L
139 /* CMPXCHG16B instruction support required. */
140 CpuCX16,
52a6c1fe
L
141 /* EPT Instructions required */
142 CpuEPT,
b49dfb4a 143 /* RDTSCP Instruction support required */
52a6c1fe 144 CpuRdtscp,
77321f53 145 /* FSGSBASE Instructions required */
c7b8aa3a
L
146 CpuFSGSBase,
147 /* RDRND Instructions required */
148 CpuRdRnd,
149 /* F16C Instructions required */
150 CpuF16C,
6c30d220
L
151 /* Intel BMI2 support required */
152 CpuBMI2,
153 /* LZCNT support required */
154 CpuLZCNT,
42164a71
L
155 /* HLE support required */
156 CpuHLE,
157 /* RTM support required */
158 CpuRTM,
6c30d220
L
159 /* INVPCID Instructions required */
160 CpuINVPCID,
8729a6f6
L
161 /* VMFUNC Instruction required */
162 CpuVMFUNC,
7e8b059b
L
163 /* Intel MPX Instructions required */
164 CpuMPX,
52a6c1fe
L
165 /* 64bit support available, used by -march= in assembler. */
166 CpuLM,
e2e1fcde
L
167 /* RDRSEED instruction required. */
168 CpuRDSEED,
169 /* Multi-presisionn add-carry instructions are required. */
170 CpuADX,
7b458c12 171 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 172 CpuPRFCHW,
5c111e37
L
173 /* SMAP instructions required. */
174 CpuSMAP,
a0046408
L
175 /* SHA instructions required. */
176 CpuSHA,
43234a1e
L
177 /* VREX support required */
178 CpuVREX,
963f3586
IT
179 /* CLFLUSHOPT instruction required */
180 CpuClflushOpt,
181 /* XSAVES/XRSTORS instruction required */
182 CpuXSAVES,
183 /* XSAVEC instruction required */
184 CpuXSAVEC,
dcf893b5
IT
185 /* PREFETCHWT1 instruction required */
186 CpuPREFETCHWT1,
2cf200a4
IT
187 /* SE1 instruction required */
188 CpuSE1,
c5e7287a
IT
189 /* CLWB instruction required */
190 CpuCLWB,
9d8596f0
IT
191 /* PCOMMIT instruction required */
192 CpuPCOMMIT,
2cc1b5aa
IT
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
14f195c9
IT
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
029f3522
GG
197 /* Clzero instruction required */
198 CpuCLZERO,
52a6c1fe
L
199 /* 64bit support required */
200 Cpu64,
201 /* Not supported in the 64bit mode */
202 CpuNo64,
5db04b09
L
203 /* AMD64 support required */
204 CpuAMD64,
205 /* Intel64 support required */
206 CpuIntel64,
52a6c1fe
L
207 /* The last bitfield in i386_cpu_flags. */
208 CpuMax = CpuNo64
209};
40fb9820
L
210
211#define CpuNumOfUints \
212 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
213#define CpuNumOfBits \
214 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
215
216/* If you get a compiler error for zero width of the unused field,
217 comment it out. */
a0046408 218#define CpuUnused (CpuMax + 1)
40fb9820
L
219
220/* We can check if an instruction is available with array instead
221 of bitfield. */
222typedef union i386_cpu_flags
223{
224 struct
225 {
226 unsigned int cpui186:1;
227 unsigned int cpui286:1;
228 unsigned int cpui386:1;
229 unsigned int cpui486:1;
230 unsigned int cpui586:1;
231 unsigned int cpui686:1;
bd5295b2 232 unsigned int cpuclflush:1;
22109423 233 unsigned int cpunop:1;
bd5295b2 234 unsigned int cpusyscall:1;
309d3373
JB
235 unsigned int cpu8087:1;
236 unsigned int cpu287:1;
237 unsigned int cpu387:1;
238 unsigned int cpu687:1;
239 unsigned int cpufisttp:1;
40fb9820 240 unsigned int cpummx:1;
40fb9820
L
241 unsigned int cpusse:1;
242 unsigned int cpusse2:1;
243 unsigned int cpua3dnow:1;
244 unsigned int cpua3dnowa:1;
245 unsigned int cpusse3:1;
246 unsigned int cpupadlock:1;
247 unsigned int cpusvme:1;
248 unsigned int cpuvmx:1;
47dd174c 249 unsigned int cpusmx:1;
40fb9820
L
250 unsigned int cpussse3:1;
251 unsigned int cpusse4a:1;
252 unsigned int cpuabm:1;
253 unsigned int cpusse4_1:1;
254 unsigned int cpusse4_2:1;
c0f3af97 255 unsigned int cpuavx:1;
6c30d220 256 unsigned int cpuavx2:1;
43234a1e
L
257 unsigned int cpuavx512f:1;
258 unsigned int cpuavx512cd:1;
259 unsigned int cpuavx512er:1;
260 unsigned int cpuavx512pf:1;
b28d1bda 261 unsigned int cpuavx512vl:1;
90a915bf 262 unsigned int cpuavx512dq:1;
1ba585e8 263 unsigned int cpuavx512bw:1;
8a9036a4 264 unsigned int cpul1om:1;
7a9068fe 265 unsigned int cpuk1om:1;
7b6d09fb 266 unsigned int cpuiamcu:1;
475a2301 267 unsigned int cpuxsave:1;
c7b8aa3a 268 unsigned int cpuxsaveopt:1;
c0f3af97 269 unsigned int cpuaes:1;
594ab6a3 270 unsigned int cpupclmul:1;
c0f3af97 271 unsigned int cpufma:1;
922d8de8 272 unsigned int cpufma4:1;
5dd85c99 273 unsigned int cpuxop:1;
f88c9eb0 274 unsigned int cpulwp:1;
f12dc422 275 unsigned int cpubmi:1;
2a2a0f38 276 unsigned int cputbm:1;
f1f8f695 277 unsigned int cpumovbe:1;
60aa667e 278 unsigned int cpucx16:1;
f1f8f695 279 unsigned int cpuept:1;
1b7f3fb0 280 unsigned int cpurdtscp:1;
c7b8aa3a
L
281 unsigned int cpufsgsbase:1;
282 unsigned int cpurdrnd:1;
283 unsigned int cpuf16c:1;
6c30d220
L
284 unsigned int cpubmi2:1;
285 unsigned int cpulzcnt:1;
42164a71
L
286 unsigned int cpuhle:1;
287 unsigned int cpurtm:1;
6c30d220 288 unsigned int cpuinvpcid:1;
8729a6f6 289 unsigned int cpuvmfunc:1;
7e8b059b 290 unsigned int cpumpx:1;
40fb9820 291 unsigned int cpulm:1;
e2e1fcde
L
292 unsigned int cpurdseed:1;
293 unsigned int cpuadx:1;
294 unsigned int cpuprfchw:1;
5c111e37 295 unsigned int cpusmap:1;
a0046408 296 unsigned int cpusha:1;
43234a1e 297 unsigned int cpuvrex:1;
963f3586
IT
298 unsigned int cpuclflushopt:1;
299 unsigned int cpuxsaves:1;
300 unsigned int cpuxsavec:1;
dcf893b5 301 unsigned int cpuprefetchwt1:1;
2cf200a4 302 unsigned int cpuse1:1;
c5e7287a 303 unsigned int cpuclwb:1;
9d8596f0 304 unsigned int cpupcommit:1;
2cc1b5aa 305 unsigned int cpuavx512ifma:1;
14f195c9 306 unsigned int cpuavx512vbmi:1;
029f3522 307 unsigned int cpuclzero:1;
40fb9820
L
308 unsigned int cpu64:1;
309 unsigned int cpuno64:1;
5db04b09
L
310 unsigned int cpuamd64:1;
311 unsigned int cpuintel64:1;
40fb9820
L
312#ifdef CpuUnused
313 unsigned int unused:(CpuNumOfBits - CpuUnused);
314#endif
315 } bitfield;
316 unsigned int array[CpuNumOfUints];
317} i386_cpu_flags;
318
319/* Position of opcode_modifier bits. */
320
52a6c1fe
L
321enum
322{
323 /* has direction bit. */
324 D = 0,
325 /* set if operands can be words or dwords encoded the canonical way */
326 W,
327 /* Skip the current insn and use the next insn in i386-opc.tbl to swap
328 operand in encoding. */
329 S,
330 /* insn has a modrm byte. */
331 Modrm,
332 /* register is in low 3 bits of opcode */
333 ShortForm,
334 /* special case for jump insns. */
335 Jump,
336 /* call and jump */
337 JumpDword,
338 /* loop and jecxz */
339 JumpByte,
340 /* special case for intersegment leaps/calls */
341 JumpInterSegment,
342 /* FP insn memory format bit, sized by 0x4 */
343 FloatMF,
344 /* src/dest swap for floats. */
345 FloatR,
346 /* has float insn direction bit. */
347 FloatD,
348 /* needs size prefix if in 32-bit mode */
349 Size16,
350 /* needs size prefix if in 16-bit mode */
351 Size32,
352 /* needs size prefix if in 64-bit mode */
353 Size64,
56ffb741
L
354 /* check register size. */
355 CheckRegSize,
52a6c1fe
L
356 /* instruction ignores operand size prefix and in Intel mode ignores
357 mnemonic size suffix check. */
358 IgnoreSize,
359 /* default insn size depends on mode */
360 DefaultSize,
361 /* b suffix on instruction illegal */
362 No_bSuf,
363 /* w suffix on instruction illegal */
364 No_wSuf,
365 /* l suffix on instruction illegal */
366 No_lSuf,
367 /* s suffix on instruction illegal */
368 No_sSuf,
369 /* q suffix on instruction illegal */
370 No_qSuf,
371 /* long double suffix on instruction illegal */
372 No_ldSuf,
373 /* instruction needs FWAIT */
374 FWait,
375 /* quick test for string instructions */
376 IsString,
7e8b059b
L
377 /* quick test if branch instruction is MPX supported */
378 BNDPrefixOk,
c32fa91d
L
379 /* quick test for lockable instructions */
380 IsLockable,
52a6c1fe
L
381 /* fake an extra reg operand for clr, imul and special register
382 processing for some instructions. */
383 RegKludge,
384 /* The first operand must be xmm0 */
385 FirstXmm0,
386 /* An implicit xmm0 as the first operand */
387 Implicit1stXmm0,
42164a71
L
388 /* The HLE prefix is OK:
389 1. With a LOCK prefix.
390 2. With or without a LOCK prefix.
391 3. With a RELEASE (0xf3) prefix.
392 */
82c2def5
L
393#define HLEPrefixNone 0
394#define HLEPrefixLock 1
395#define HLEPrefixAny 2
396#define HLEPrefixRelease 3
42164a71 397 HLEPrefixOk,
29c048b6
RM
398 /* An instruction on which a "rep" prefix is acceptable. */
399 RepPrefixOk,
52a6c1fe
L
400 /* Convert to DWORD */
401 ToDword,
402 /* Convert to QWORD */
403 ToQword,
404 /* Address prefix changes operand 0 */
405 AddrPrefixOp0,
406 /* opcode is a prefix */
407 IsPrefix,
408 /* instruction has extension in 8 bit imm */
409 ImmExt,
410 /* instruction don't need Rex64 prefix. */
411 NoRex64,
412 /* instruction require Rex64 prefix. */
413 Rex64,
414 /* deprecated fp insn, gets a warning */
415 Ugh,
416 /* insn has VEX prefix:
2bf05e57
L
417 1: 128bit VEX prefix.
418 2: 256bit VEX prefix.
712366da 419 3: Scalar VEX prefix.
52a6c1fe 420 */
712366da
L
421#define VEX128 1
422#define VEX256 2
423#define VEXScalar 3
52a6c1fe 424 Vex,
2426c15f
L
425 /* How to encode VEX.vvvv:
426 0: VEX.vvvv must be 1111b.
a2a7d12c 427 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 428 the content of source registers will be preserved.
29c048b6 429 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
430 where the content of first source register will be overwritten
431 by the result.
6c30d220
L
432 VEX.NDD2. The second destination register operand is encoded in
433 VEX.vvvv for instructions with 2 destination register operands.
434 For assembler, there are no difference between VEX.NDS, VEX.DDS
435 and VEX.NDD2.
436 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
437 instructions with 1 destination register operand.
2426c15f
L
438 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
439 of the operands can access a memory location.
440 */
441#define VEXXDS 1
442#define VEXNDD 2
443#define VEXLWP 3
444 VexVVVV,
1ef99a7b
L
445 /* How the VEX.W bit is used:
446 0: Set by the REX.W bit.
447 1: VEX.W0. Should always be 0.
448 2: VEX.W1. Should always be 1.
449 */
450#define VEXW0 1
451#define VEXW1 2
452 VexW,
7f399153
L
453 /* VEX opcode prefix:
454 0: VEX 0x0F opcode prefix.
455 1: VEX 0x0F38 opcode prefix.
456 2: VEX 0x0F3A opcode prefix
457 3: XOP 0x08 opcode prefix.
458 4: XOP 0x09 opcode prefix
459 5: XOP 0x0A opcode prefix.
460 */
461#define VEX0F 0
462#define VEX0F38 1
463#define VEX0F3A 2
464#define XOP08 3
465#define XOP09 4
466#define XOP0A 5
467 VexOpcode,
8cd7925b 468 /* number of VEX source operands:
8c43a48b
L
469 0: <= 2 source operands.
470 1: 2 XOP source operands.
8cd7925b
L
471 2: 3 source operands.
472 */
8c43a48b 473#define XOP2SOURCES 1
8cd7925b
L
474#define VEX3SOURCES 2
475 VexSources,
52a6c1fe
L
476 /* instruction has VEX 8 bit imm */
477 VexImmExt,
6c30d220
L
478 /* Instruction with vector SIB byte:
479 1: 128bit vector register.
480 2: 256bit vector register.
43234a1e 481 3: 512bit vector register.
6c30d220
L
482 */
483#define VecSIB128 1
484#define VecSIB256 2
43234a1e 485#define VecSIB512 3
6c30d220 486 VecSIB,
52a6c1fe
L
487 /* SSE to AVX support required */
488 SSE2AVX,
489 /* No AVX equivalent */
490 NoAVX,
43234a1e
L
491
492 /* insn has EVEX prefix:
493 1: 512bit EVEX prefix.
494 2: 128bit EVEX prefix.
495 3: 256bit EVEX prefix.
496 4: Length-ignored (LIG) EVEX prefix.
497 */
498#define EVEX512 1
499#define EVEX128 2
500#define EVEX256 3
501#define EVEXLIG 4
502 EVex,
503
504 /* AVX512 masking support:
505 1: Zeroing-masking.
506 2: Merging-masking.
507 3: Both zeroing and merging masking.
508 */
509#define ZEROING_MASKING 1
510#define MERGING_MASKING 2
511#define BOTH_MASKING 3
512 Masking,
513
514 /* Input element size of vector insn:
515 0: 32bit.
516 1: 64bit.
517 */
518 VecESize,
519
520 /* Broadcast factor.
521 0: No broadcast.
522 1: 1to16 broadcast.
523 2: 1to8 broadcast.
524 */
525#define NO_BROADCAST 0
526#define BROADCAST_1TO16 1
527#define BROADCAST_1TO8 2
b28d1bda
IT
528#define BROADCAST_1TO4 3
529#define BROADCAST_1TO2 4
43234a1e
L
530 Broadcast,
531
532 /* Static rounding control is supported. */
533 StaticRounding,
534
535 /* Supress All Exceptions is supported. */
536 SAE,
537
538 /* Copressed Disp8*N attribute. */
539 Disp8MemShift,
540
541 /* Default mask isn't allowed. */
542 NoDefMask,
543
52a6c1fe
L
544 /* Compatible with old (<= 2.8.1) versions of gcc */
545 OldGcc,
546 /* AT&T mnemonic. */
547 ATTMnemonic,
548 /* AT&T syntax. */
549 ATTSyntax,
550 /* Intel syntax. */
551 IntelSyntax,
552 /* The last bitfield in i386_opcode_modifier. */
553 Opcode_Modifier_Max
554};
40fb9820
L
555
556typedef struct i386_opcode_modifier
557{
558 unsigned int d:1;
559 unsigned int w:1;
b6169b20 560 unsigned int s:1;
40fb9820
L
561 unsigned int modrm:1;
562 unsigned int shortform:1;
563 unsigned int jump:1;
564 unsigned int jumpdword:1;
565 unsigned int jumpbyte:1;
566 unsigned int jumpintersegment:1;
567 unsigned int floatmf:1;
568 unsigned int floatr:1;
569 unsigned int floatd:1;
570 unsigned int size16:1;
571 unsigned int size32:1;
572 unsigned int size64:1;
56ffb741 573 unsigned int checkregsize:1;
40fb9820
L
574 unsigned int ignoresize:1;
575 unsigned int defaultsize:1;
576 unsigned int no_bsuf:1;
577 unsigned int no_wsuf:1;
578 unsigned int no_lsuf:1;
579 unsigned int no_ssuf:1;
580 unsigned int no_qsuf:1;
7ce189b3 581 unsigned int no_ldsuf:1;
40fb9820
L
582 unsigned int fwait:1;
583 unsigned int isstring:1;
7e8b059b 584 unsigned int bndprefixok:1;
c32fa91d 585 unsigned int islockable:1;
40fb9820 586 unsigned int regkludge:1;
e2ec9d29 587 unsigned int firstxmm0:1;
c0f3af97 588 unsigned int implicit1stxmm0:1;
42164a71 589 unsigned int hleprefixok:2;
29c048b6 590 unsigned int repprefixok:1;
ca61edf2
L
591 unsigned int todword:1;
592 unsigned int toqword:1;
593 unsigned int addrprefixop0:1;
40fb9820
L
594 unsigned int isprefix:1;
595 unsigned int immext:1;
596 unsigned int norex64:1;
597 unsigned int rex64:1;
598 unsigned int ugh:1;
2bf05e57 599 unsigned int vex:2;
2426c15f 600 unsigned int vexvvvv:2;
1ef99a7b 601 unsigned int vexw:2;
7f399153 602 unsigned int vexopcode:3;
8cd7925b 603 unsigned int vexsources:2;
c0f3af97 604 unsigned int veximmext:1;
6c30d220 605 unsigned int vecsib:2;
c0f3af97 606 unsigned int sse2avx:1;
81f8a913 607 unsigned int noavx:1;
43234a1e
L
608 unsigned int evex:3;
609 unsigned int masking:2;
610 unsigned int vecesize:1;
611 unsigned int broadcast:3;
612 unsigned int staticrounding:1;
613 unsigned int sae:1;
614 unsigned int disp8memshift:3;
615 unsigned int nodefmask:1;
1efbbeb4
L
616 unsigned int oldgcc:1;
617 unsigned int attmnemonic:1;
e1d4d893 618 unsigned int attsyntax:1;
5c07affc 619 unsigned int intelsyntax:1;
40fb9820
L
620} i386_opcode_modifier;
621
622/* Position of operand_type bits. */
623
52a6c1fe
L
624enum
625{
626 /* 8bit register */
627 Reg8 = 0,
628 /* 16bit register */
629 Reg16,
630 /* 32bit register */
631 Reg32,
632 /* 64bit register */
633 Reg64,
634 /* Floating pointer stack register */
635 FloatReg,
636 /* MMX register */
637 RegMMX,
638 /* SSE register */
639 RegXMM,
640 /* AVX registers */
641 RegYMM,
43234a1e
L
642 /* AVX512 registers */
643 RegZMM,
644 /* Vector Mask registers */
645 RegMask,
52a6c1fe
L
646 /* Control register */
647 Control,
648 /* Debug register */
649 Debug,
650 /* Test register */
651 Test,
652 /* 2 bit segment register */
653 SReg2,
654 /* 3 bit segment register */
655 SReg3,
656 /* 1 bit immediate */
657 Imm1,
658 /* 8 bit immediate */
659 Imm8,
660 /* 8 bit immediate sign extended */
661 Imm8S,
662 /* 16 bit immediate */
663 Imm16,
664 /* 32 bit immediate */
665 Imm32,
666 /* 32 bit immediate sign extended */
667 Imm32S,
668 /* 64 bit immediate */
669 Imm64,
670 /* 8bit/16bit/32bit displacements are used in different ways,
671 depending on the instruction. For jumps, they specify the
672 size of the PC relative displacement, for instructions with
673 memory operand, they specify the size of the offset relative
674 to the base register, and for instructions with memory offset
675 such as `mov 1234,%al' they specify the size of the offset
676 relative to the segment base. */
677 /* 8 bit displacement */
678 Disp8,
679 /* 16 bit displacement */
680 Disp16,
681 /* 32 bit displacement */
682 Disp32,
683 /* 32 bit signed displacement */
684 Disp32S,
685 /* 64 bit displacement */
686 Disp64,
687 /* Accumulator %al/%ax/%eax/%rax */
688 Acc,
689 /* Floating pointer top stack register %st(0) */
690 FloatAcc,
691 /* Register which can be used for base or index in memory operand. */
692 BaseIndex,
693 /* Register to hold in/out port addr = dx */
694 InOutPortReg,
695 /* Register to hold shift count = cl */
696 ShiftCount,
697 /* Absolute address for jump. */
698 JumpAbsolute,
699 /* String insn operand with fixed es segment */
700 EsSeg,
701 /* RegMem is for instructions with a modrm byte where the register
702 destination operand should be encoded in the mod and regmem fields.
703 Normally, it will be encoded in the reg field. We add a RegMem
704 flag to the destination register operand to indicate that it should
705 be encoded in the regmem field. */
706 RegMem,
707 /* Memory. */
708 Mem,
709 /* BYTE memory. */
710 Byte,
711 /* WORD memory. 2 byte */
712 Word,
713 /* DWORD memory. 4 byte */
714 Dword,
715 /* FWORD memory. 6 byte */
716 Fword,
717 /* QWORD memory. 8 byte */
718 Qword,
719 /* TBYTE memory. 10 byte */
720 Tbyte,
721 /* XMMWORD memory. */
722 Xmmword,
723 /* YMMWORD memory. */
724 Ymmword,
43234a1e
L
725 /* ZMMWORD memory. */
726 Zmmword,
52a6c1fe
L
727 /* Unspecified memory size. */
728 Unspecified,
729 /* Any memory size. */
730 Anysize,
40fb9820 731
a683cc34
SP
732 /* Vector 4 bit immediate. */
733 Vec_Imm4,
734
7e8b059b
L
735 /* Bound register. */
736 RegBND,
737
43234a1e
L
738 /* Vector 8bit displacement */
739 Vec_Disp8,
740
52a6c1fe
L
741 /* The last bitfield in i386_operand_type. */
742 OTMax
743};
40fb9820
L
744
745#define OTNumOfUints \
746 (OTMax / sizeof (unsigned int) / CHAR_BIT + 1)
747#define OTNumOfBits \
748 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
749
750/* If you get a compiler error for zero width of the unused field,
751 comment it out. */
8c6c9809 752#define OTUnused (OTMax + 1)
40fb9820
L
753
754typedef union i386_operand_type
755{
756 struct
757 {
758 unsigned int reg8:1;
759 unsigned int reg16:1;
760 unsigned int reg32:1;
761 unsigned int reg64:1;
7d5e4556
L
762 unsigned int floatreg:1;
763 unsigned int regmmx:1;
764 unsigned int regxmm:1;
c0f3af97 765 unsigned int regymm:1;
43234a1e
L
766 unsigned int regzmm:1;
767 unsigned int regmask:1;
7d5e4556
L
768 unsigned int control:1;
769 unsigned int debug:1;
770 unsigned int test:1;
771 unsigned int sreg2:1;
772 unsigned int sreg3:1;
773 unsigned int imm1:1;
40fb9820
L
774 unsigned int imm8:1;
775 unsigned int imm8s:1;
776 unsigned int imm16:1;
777 unsigned int imm32:1;
778 unsigned int imm32s:1;
779 unsigned int imm64:1;
40fb9820
L
780 unsigned int disp8:1;
781 unsigned int disp16:1;
782 unsigned int disp32:1;
783 unsigned int disp32s:1;
784 unsigned int disp64:1;
7d5e4556
L
785 unsigned int acc:1;
786 unsigned int floatacc:1;
787 unsigned int baseindex:1;
40fb9820
L
788 unsigned int inoutportreg:1;
789 unsigned int shiftcount:1;
40fb9820 790 unsigned int jumpabsolute:1;
40fb9820
L
791 unsigned int esseg:1;
792 unsigned int regmem:1;
5c07affc 793 unsigned int mem:1;
7d5e4556
L
794 unsigned int byte:1;
795 unsigned int word:1;
796 unsigned int dword:1;
797 unsigned int fword:1;
798 unsigned int qword:1;
799 unsigned int tbyte:1;
800 unsigned int xmmword:1;
c0f3af97 801 unsigned int ymmword:1;
43234a1e 802 unsigned int zmmword:1;
7d5e4556
L
803 unsigned int unspecified:1;
804 unsigned int anysize:1;
a683cc34 805 unsigned int vec_imm4:1;
7e8b059b 806 unsigned int regbnd:1;
43234a1e 807 unsigned int vec_disp8:1;
40fb9820
L
808#ifdef OTUnused
809 unsigned int unused:(OTNumOfBits - OTUnused);
810#endif
811 } bitfield;
812 unsigned int array[OTNumOfUints];
813} i386_operand_type;
0b1cf022 814
d3ce72d0 815typedef struct insn_template
0b1cf022
L
816{
817 /* instruction name sans width suffix ("mov" for movl insns) */
818 char *name;
819
820 /* how many operands */
821 unsigned int operands;
822
823 /* base_opcode is the fundamental opcode byte without optional
824 prefix(es). */
825 unsigned int base_opcode;
826#define Opcode_D 0x2 /* Direction bit:
827 set if Reg --> Regmem;
828 unset if Regmem --> Reg. */
829#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
830#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
831
832 /* extension_opcode is the 3 bit extension for group <n> insns.
833 This field is also used to store the 8-bit opcode suffix for the
834 AMD 3DNow! instructions.
29c048b6 835 If this template has no extension opcode (the usual case) use None
c1e679ec 836 Instructions */
0b1cf022
L
837 unsigned int extension_opcode;
838#define None 0xffff /* If no extension_opcode is possible. */
839
4dffcebc
L
840 /* Opcode length. */
841 unsigned char opcode_length;
842
0b1cf022 843 /* cpu feature flags */
40fb9820 844 i386_cpu_flags cpu_flags;
0b1cf022
L
845
846 /* the bits in opcode_modifier are used to generate the final opcode from
847 the base_opcode. These bits also are used to detect alternate forms of
848 the same instruction */
40fb9820 849 i386_opcode_modifier opcode_modifier;
0b1cf022
L
850
851 /* operand_types[i] describes the type of operand i. This is made
852 by OR'ing together all of the possible type masks. (e.g.
853 'operand_types[i] = Reg|Imm' specifies that operand i can be
854 either a register or an immediate operand. */
40fb9820 855 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 856}
d3ce72d0 857insn_template;
0b1cf022 858
d3ce72d0 859extern const insn_template i386_optab[];
0b1cf022
L
860
861/* these are for register name --> number & type hash lookup */
862typedef struct
863{
864 char *reg_name;
40fb9820 865 i386_operand_type reg_type;
a60de03c 866 unsigned char reg_flags;
0b1cf022
L
867#define RegRex 0x1 /* Extended register. */
868#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 869#define RegVRex 0x4 /* Extended vector register. */
a60de03c
JB
870 unsigned char reg_num;
871#define RegRip ((unsigned char ) ~0)
9a04903e 872#define RegEip (RegRip - 1)
db51cc60 873/* EIZ and RIZ are fake index registers. */
9a04903e 874#define RegEiz (RegEip - 1)
db51cc60 875#define RegRiz (RegEiz - 1)
b7240065
JB
876/* FLAT is a fake segment register (Intel mode). */
877#define RegFlat ((unsigned char) ~0)
a60de03c
JB
878 signed char dw2_regnum[2];
879#define Dw2Inval (-1)
0b1cf022
L
880}
881reg_entry;
882
883/* Entries in i386_regtab. */
884#define REGNAM_AL 1
885#define REGNAM_AX 25
886#define REGNAM_EAX 41
887
888extern const reg_entry i386_regtab[];
c3fe08fa 889extern const unsigned int i386_regtab_size;
0b1cf022
L
890
891typedef struct
892{
893 char *seg_name;
894 unsigned int seg_prefix;
895}
896seg_entry;
897
898extern const seg_entry cs;
899extern const seg_entry ds;
900extern const seg_entry ss;
901extern const seg_entry es;
902extern const seg_entry fs;
903extern const seg_entry gs;
This page took 0.384595 seconds and 4 git commands to generate.