Introduce refresh_window method
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
82704155 2 Copyright (C) 2007-2019 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
d871f3f4
L
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
b49dfb4a 50 /* CLFLUSH Instruction support required */
52a6c1fe 51 CpuClflush,
22109423
L
52 /* NOP Instruction support required */
53 CpuNop,
b49dfb4a 54 /* SYSCALL Instructions support required */
52a6c1fe
L
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
90 /* ABM New Instructions required */
91 CpuABM,
92 /* SSE4.1 support required */
93 CpuSSE4_1,
94 /* SSE4.2 support required */
95 CpuSSE4_2,
96 /* AVX support required */
97 CpuAVX,
6c30d220
L
98 /* AVX2 support required */
99 CpuAVX2,
43234a1e
L
100 /* Intel AVX-512 Foundation Instructions support required */
101 CpuAVX512F,
102 /* Intel AVX-512 Conflict Detection Instructions support required */
103 CpuAVX512CD,
104 /* Intel AVX-512 Exponential and Reciprocal Instructions support
105 required */
106 CpuAVX512ER,
107 /* Intel AVX-512 Prefetch Instructions support required */
108 CpuAVX512PF,
b28d1bda
IT
109 /* Intel AVX-512 VL Instructions support required. */
110 CpuAVX512VL,
90a915bf
IT
111 /* Intel AVX-512 DQ Instructions support required. */
112 CpuAVX512DQ,
1ba585e8
IT
113 /* Intel AVX-512 BW Instructions support required. */
114 CpuAVX512BW,
52a6c1fe
L
115 /* Intel L1OM support required */
116 CpuL1OM,
7a9068fe
L
117 /* Intel K1OM support required */
118 CpuK1OM,
7b6d09fb
L
119 /* Intel IAMCU support required */
120 CpuIAMCU,
b49dfb4a 121 /* Xsave/xrstor New Instructions support required */
52a6c1fe 122 CpuXsave,
b49dfb4a 123 /* Xsaveopt New Instructions support required */
c7b8aa3a 124 CpuXsaveopt,
52a6c1fe
L
125 /* AES support required */
126 CpuAES,
127 /* PCLMUL support required */
128 CpuPCLMUL,
129 /* FMA support required */
130 CpuFMA,
131 /* FMA4 support required */
132 CpuFMA4,
5dd85c99
SP
133 /* XOP support required */
134 CpuXOP,
f88c9eb0
SP
135 /* LWP support required */
136 CpuLWP,
f12dc422
L
137 /* BMI support required */
138 CpuBMI,
2a2a0f38
QN
139 /* TBM support required */
140 CpuTBM,
b49dfb4a 141 /* MOVBE Instruction support required */
52a6c1fe 142 CpuMovbe,
60aa667e
L
143 /* CMPXCHG16B instruction support required. */
144 CpuCX16,
52a6c1fe
L
145 /* EPT Instructions required */
146 CpuEPT,
b49dfb4a 147 /* RDTSCP Instruction support required */
52a6c1fe 148 CpuRdtscp,
77321f53 149 /* FSGSBASE Instructions required */
c7b8aa3a
L
150 CpuFSGSBase,
151 /* RDRND Instructions required */
152 CpuRdRnd,
153 /* F16C Instructions required */
154 CpuF16C,
6c30d220
L
155 /* Intel BMI2 support required */
156 CpuBMI2,
157 /* LZCNT support required */
158 CpuLZCNT,
42164a71
L
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
6c30d220
L
163 /* INVPCID Instructions required */
164 CpuINVPCID,
8729a6f6
L
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
7e8b059b
L
167 /* Intel MPX Instructions required */
168 CpuMPX,
52a6c1fe
L
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
e2e1fcde
L
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
7b458c12 175 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 176 CpuPRFCHW,
5c111e37
L
177 /* SMAP instructions required. */
178 CpuSMAP,
a0046408
L
179 /* SHA instructions required. */
180 CpuSHA,
963f3586
IT
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
dcf893b5
IT
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
2cf200a4
IT
189 /* SE1 instruction required */
190 CpuSE1,
c5e7287a
IT
191 /* CLWB instruction required */
192 CpuCLWB,
2cc1b5aa
IT
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
14f195c9
IT
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
920d2ddc
IT
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
47acf0bd
IT
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
620214f7
IT
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
53467f57
IT
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
8cfcb765
IT
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
ee6872be
IT
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
d6aab7a1
XG
209 /* Intel AVX-512 BF16 Instructions support required. */
210 CpuAVX512_BF16,
9186c494
L
211 /* Intel AVX-512 VP2INTERSECT Instructions support required. */
212 CpuAVX512_VP2INTERSECT,
9916071f
AP
213 /* mwaitx instruction required */
214 CpuMWAITX,
43e65147 215 /* Clzero instruction required */
029f3522 216 CpuCLZERO,
8eab4136
L
217 /* OSPKE instruction required */
218 CpuOSPKE,
8bc52696
AF
219 /* RDPID instruction required */
220 CpuRDPID,
6b40c462
L
221 /* PTWRITE instruction required */
222 CpuPTWRITE,
d777820b
IT
223 /* CET instructions support required */
224 CpuIBT,
225 CpuSHSTK,
48521003
IT
226 /* GFNI instructions required */
227 CpuGFNI,
8dcf1fad
IT
228 /* VAES instructions required */
229 CpuVAES,
ff1982d5
IT
230 /* VPCLMULQDQ instructions required */
231 CpuVPCLMULQDQ,
3233d7d0
IT
232 /* WBNOINVD instructions required */
233 CpuWBNOINVD,
be3a8dca
IT
234 /* PCONFIG instructions required */
235 CpuPCONFIG,
de89d0a3
IT
236 /* WAITPKG instructions required */
237 CpuWAITPKG,
c48935d7
IT
238 /* CLDEMOTE instruction required */
239 CpuCLDEMOTE,
c0a30a9f
L
240 /* MOVDIRI instruction support required */
241 CpuMOVDIRI,
242 /* MOVDIRR64B instruction required */
243 CpuMOVDIR64B,
5d79adc4
L
244 /* ENQCMD instruction required */
245 CpuENQCMD,
52a6c1fe
L
246 /* 64bit support required */
247 Cpu64,
248 /* Not supported in the 64bit mode */
249 CpuNo64,
250 /* The last bitfield in i386_cpu_flags. */
e92bae62 251 CpuMax = CpuNo64
52a6c1fe 252};
40fb9820
L
253
254#define CpuNumOfUints \
255 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
256#define CpuNumOfBits \
257 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
258
259/* If you get a compiler error for zero width of the unused field,
260 comment it out. */
8cfcb765 261#define CpuUnused (CpuMax + 1)
53467f57 262
40fb9820
L
263/* We can check if an instruction is available with array instead
264 of bitfield. */
265typedef union i386_cpu_flags
266{
267 struct
268 {
269 unsigned int cpui186:1;
270 unsigned int cpui286:1;
271 unsigned int cpui386:1;
272 unsigned int cpui486:1;
273 unsigned int cpui586:1;
274 unsigned int cpui686:1;
d871f3f4
L
275 unsigned int cpucmov:1;
276 unsigned int cpufxsr:1;
bd5295b2 277 unsigned int cpuclflush:1;
22109423 278 unsigned int cpunop:1;
bd5295b2 279 unsigned int cpusyscall:1;
309d3373
JB
280 unsigned int cpu8087:1;
281 unsigned int cpu287:1;
282 unsigned int cpu387:1;
283 unsigned int cpu687:1;
284 unsigned int cpufisttp:1;
40fb9820 285 unsigned int cpummx:1;
40fb9820
L
286 unsigned int cpusse:1;
287 unsigned int cpusse2:1;
288 unsigned int cpua3dnow:1;
289 unsigned int cpua3dnowa:1;
290 unsigned int cpusse3:1;
291 unsigned int cpupadlock:1;
292 unsigned int cpusvme:1;
293 unsigned int cpuvmx:1;
47dd174c 294 unsigned int cpusmx:1;
40fb9820
L
295 unsigned int cpussse3:1;
296 unsigned int cpusse4a:1;
297 unsigned int cpuabm:1;
298 unsigned int cpusse4_1:1;
299 unsigned int cpusse4_2:1;
c0f3af97 300 unsigned int cpuavx:1;
6c30d220 301 unsigned int cpuavx2:1;
43234a1e
L
302 unsigned int cpuavx512f:1;
303 unsigned int cpuavx512cd:1;
304 unsigned int cpuavx512er:1;
305 unsigned int cpuavx512pf:1;
b28d1bda 306 unsigned int cpuavx512vl:1;
90a915bf 307 unsigned int cpuavx512dq:1;
1ba585e8 308 unsigned int cpuavx512bw:1;
8a9036a4 309 unsigned int cpul1om:1;
7a9068fe 310 unsigned int cpuk1om:1;
7b6d09fb 311 unsigned int cpuiamcu:1;
475a2301 312 unsigned int cpuxsave:1;
c7b8aa3a 313 unsigned int cpuxsaveopt:1;
c0f3af97 314 unsigned int cpuaes:1;
594ab6a3 315 unsigned int cpupclmul:1;
c0f3af97 316 unsigned int cpufma:1;
922d8de8 317 unsigned int cpufma4:1;
5dd85c99 318 unsigned int cpuxop:1;
f88c9eb0 319 unsigned int cpulwp:1;
f12dc422 320 unsigned int cpubmi:1;
2a2a0f38 321 unsigned int cputbm:1;
f1f8f695 322 unsigned int cpumovbe:1;
60aa667e 323 unsigned int cpucx16:1;
f1f8f695 324 unsigned int cpuept:1;
1b7f3fb0 325 unsigned int cpurdtscp:1;
c7b8aa3a
L
326 unsigned int cpufsgsbase:1;
327 unsigned int cpurdrnd:1;
328 unsigned int cpuf16c:1;
6c30d220
L
329 unsigned int cpubmi2:1;
330 unsigned int cpulzcnt:1;
42164a71
L
331 unsigned int cpuhle:1;
332 unsigned int cpurtm:1;
6c30d220 333 unsigned int cpuinvpcid:1;
8729a6f6 334 unsigned int cpuvmfunc:1;
7e8b059b 335 unsigned int cpumpx:1;
40fb9820 336 unsigned int cpulm:1;
e2e1fcde
L
337 unsigned int cpurdseed:1;
338 unsigned int cpuadx:1;
339 unsigned int cpuprfchw:1;
5c111e37 340 unsigned int cpusmap:1;
a0046408 341 unsigned int cpusha:1;
963f3586
IT
342 unsigned int cpuclflushopt:1;
343 unsigned int cpuxsaves:1;
344 unsigned int cpuxsavec:1;
dcf893b5 345 unsigned int cpuprefetchwt1:1;
2cf200a4 346 unsigned int cpuse1:1;
c5e7287a 347 unsigned int cpuclwb:1;
2cc1b5aa 348 unsigned int cpuavx512ifma:1;
14f195c9 349 unsigned int cpuavx512vbmi:1;
920d2ddc 350 unsigned int cpuavx512_4fmaps:1;
47acf0bd 351 unsigned int cpuavx512_4vnniw:1;
620214f7 352 unsigned int cpuavx512_vpopcntdq:1;
53467f57 353 unsigned int cpuavx512_vbmi2:1;
8cfcb765 354 unsigned int cpuavx512_vnni:1;
ee6872be 355 unsigned int cpuavx512_bitalg:1;
d6aab7a1 356 unsigned int cpuavx512_bf16:1;
9186c494 357 unsigned int cpuavx512_vp2intersect:1;
9916071f 358 unsigned int cpumwaitx:1;
029f3522 359 unsigned int cpuclzero:1;
8eab4136 360 unsigned int cpuospke:1;
8bc52696 361 unsigned int cpurdpid:1;
6b40c462 362 unsigned int cpuptwrite:1;
d777820b
IT
363 unsigned int cpuibt:1;
364 unsigned int cpushstk:1;
48521003 365 unsigned int cpugfni:1;
8dcf1fad 366 unsigned int cpuvaes:1;
ff1982d5 367 unsigned int cpuvpclmulqdq:1;
3233d7d0 368 unsigned int cpuwbnoinvd:1;
be3a8dca 369 unsigned int cpupconfig:1;
de89d0a3 370 unsigned int cpuwaitpkg:1;
c48935d7 371 unsigned int cpucldemote:1;
c0a30a9f
L
372 unsigned int cpumovdiri:1;
373 unsigned int cpumovdir64b:1;
5d79adc4 374 unsigned int cpuenqcmd:1;
40fb9820
L
375 unsigned int cpu64:1;
376 unsigned int cpuno64:1;
377#ifdef CpuUnused
378 unsigned int unused:(CpuNumOfBits - CpuUnused);
379#endif
380 } bitfield;
381 unsigned int array[CpuNumOfUints];
382} i386_cpu_flags;
383
384/* Position of opcode_modifier bits. */
385
52a6c1fe
L
386enum
387{
388 /* has direction bit. */
389 D = 0,
390 /* set if operands can be words or dwords encoded the canonical way */
391 W,
86fa6981
L
392 /* load form instruction. Must be placed before store form. */
393 Load,
52a6c1fe
L
394 /* insn has a modrm byte. */
395 Modrm,
396 /* register is in low 3 bits of opcode */
397 ShortForm,
398 /* special case for jump insns. */
399 Jump,
400 /* call and jump */
401 JumpDword,
402 /* loop and jecxz */
403 JumpByte,
404 /* special case for intersegment leaps/calls */
405 JumpInterSegment,
406 /* FP insn memory format bit, sized by 0x4 */
407 FloatMF,
408 /* src/dest swap for floats. */
409 FloatR,
52a6c1fe 410 /* needs size prefix if in 32-bit mode */
673fe0f0 411#define SIZE16 1
52a6c1fe 412 /* needs size prefix if in 16-bit mode */
673fe0f0 413#define SIZE32 2
52a6c1fe 414 /* needs size prefix if in 64-bit mode */
673fe0f0
JB
415#define SIZE64 3
416 Size,
56ffb741
L
417 /* check register size. */
418 CheckRegSize,
52a6c1fe
L
419 /* instruction ignores operand size prefix and in Intel mode ignores
420 mnemonic size suffix check. */
421 IgnoreSize,
422 /* default insn size depends on mode */
423 DefaultSize,
424 /* b suffix on instruction illegal */
425 No_bSuf,
426 /* w suffix on instruction illegal */
427 No_wSuf,
428 /* l suffix on instruction illegal */
429 No_lSuf,
430 /* s suffix on instruction illegal */
431 No_sSuf,
432 /* q suffix on instruction illegal */
433 No_qSuf,
434 /* long double suffix on instruction illegal */
435 No_ldSuf,
436 /* instruction needs FWAIT */
437 FWait,
438 /* quick test for string instructions */
439 IsString,
7e8b059b
L
440 /* quick test if branch instruction is MPX supported */
441 BNDPrefixOk,
04ef582a
L
442 /* quick test if NOTRACK prefix is supported */
443 NoTrackPrefixOk,
c32fa91d
L
444 /* quick test for lockable instructions */
445 IsLockable,
52a6c1fe
L
446 /* fake an extra reg operand for clr, imul and special register
447 processing for some instructions. */
448 RegKludge,
52a6c1fe
L
449 /* An implicit xmm0 as the first operand */
450 Implicit1stXmm0,
42164a71
L
451 /* The HLE prefix is OK:
452 1. With a LOCK prefix.
453 2. With or without a LOCK prefix.
454 3. With a RELEASE (0xf3) prefix.
455 */
82c2def5
L
456#define HLEPrefixNone 0
457#define HLEPrefixLock 1
458#define HLEPrefixAny 2
459#define HLEPrefixRelease 3
42164a71 460 HLEPrefixOk,
29c048b6
RM
461 /* An instruction on which a "rep" prefix is acceptable. */
462 RepPrefixOk,
52a6c1fe
L
463 /* Convert to DWORD */
464 ToDword,
465 /* Convert to QWORD */
466 ToQword,
75c0a438
L
467 /* Address prefix changes register operand */
468 AddrPrefixOpReg,
52a6c1fe
L
469 /* opcode is a prefix */
470 IsPrefix,
471 /* instruction has extension in 8 bit imm */
472 ImmExt,
473 /* instruction don't need Rex64 prefix. */
474 NoRex64,
475 /* instruction require Rex64 prefix. */
476 Rex64,
477 /* deprecated fp insn, gets a warning */
478 Ugh,
479 /* insn has VEX prefix:
10c17abd 480 1: 128bit VEX prefix (or operand dependent).
2bf05e57 481 2: 256bit VEX prefix.
712366da 482 3: Scalar VEX prefix.
52a6c1fe 483 */
712366da
L
484#define VEX128 1
485#define VEX256 2
486#define VEXScalar 3
52a6c1fe 487 Vex,
2426c15f
L
488 /* How to encode VEX.vvvv:
489 0: VEX.vvvv must be 1111b.
a2a7d12c 490 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 491 the content of source registers will be preserved.
29c048b6 492 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
493 where the content of first source register will be overwritten
494 by the result.
6c30d220
L
495 VEX.NDD2. The second destination register operand is encoded in
496 VEX.vvvv for instructions with 2 destination register operands.
497 For assembler, there are no difference between VEX.NDS, VEX.DDS
498 and VEX.NDD2.
499 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
500 instructions with 1 destination register operand.
2426c15f
L
501 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
502 of the operands can access a memory location.
503 */
504#define VEXXDS 1
505#define VEXNDD 2
506#define VEXLWP 3
507 VexVVVV,
1ef99a7b
L
508 /* How the VEX.W bit is used:
509 0: Set by the REX.W bit.
510 1: VEX.W0. Should always be 0.
511 2: VEX.W1. Should always be 1.
6865c043 512 3: VEX.WIG. The VEX.W bit is ignored.
1ef99a7b
L
513 */
514#define VEXW0 1
515#define VEXW1 2
6865c043 516#define VEXWIG 3
1ef99a7b 517 VexW,
7f399153
L
518 /* VEX opcode prefix:
519 0: VEX 0x0F opcode prefix.
520 1: VEX 0x0F38 opcode prefix.
521 2: VEX 0x0F3A opcode prefix
522 3: XOP 0x08 opcode prefix.
523 4: XOP 0x09 opcode prefix
524 5: XOP 0x0A opcode prefix.
525 */
526#define VEX0F 0
527#define VEX0F38 1
528#define VEX0F3A 2
529#define XOP08 3
530#define XOP09 4
531#define XOP0A 5
532 VexOpcode,
8cd7925b 533 /* number of VEX source operands:
8c43a48b
L
534 0: <= 2 source operands.
535 1: 2 XOP source operands.
8cd7925b
L
536 2: 3 source operands.
537 */
8c43a48b 538#define XOP2SOURCES 1
8cd7925b
L
539#define VEX3SOURCES 2
540 VexSources,
6c30d220
L
541 /* Instruction with vector SIB byte:
542 1: 128bit vector register.
543 2: 256bit vector register.
43234a1e 544 3: 512bit vector register.
6c30d220
L
545 */
546#define VecSIB128 1
547#define VecSIB256 2
43234a1e 548#define VecSIB512 3
6c30d220 549 VecSIB,
52a6c1fe
L
550 /* SSE to AVX support required */
551 SSE2AVX,
552 /* No AVX equivalent */
553 NoAVX,
43234a1e
L
554
555 /* insn has EVEX prefix:
556 1: 512bit EVEX prefix.
557 2: 128bit EVEX prefix.
558 3: 256bit EVEX prefix.
559 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 560 5: Length determined from actual operands.
43234a1e
L
561 */
562#define EVEX512 1
563#define EVEX128 2
564#define EVEX256 3
565#define EVEXLIG 4
e771e7c9 566#define EVEXDYN 5
43234a1e
L
567 EVex,
568
569 /* AVX512 masking support:
ae2387fe 570 1: Zeroing or merging masking depending on operands.
43234a1e
L
571 2: Merging-masking.
572 3: Both zeroing and merging masking.
573 */
ae2387fe 574#define DYNAMIC_MASKING 1
43234a1e
L
575#define MERGING_MASKING 2
576#define BOTH_MASKING 3
577 Masking,
578
4a1b91ea
L
579 /* AVX512 broadcast support. The number of bytes to broadcast is
580 1 << (Broadcast - 1):
581 1: Byte broadcast.
582 2: Word broadcast.
583 3: Dword broadcast.
584 4: Qword broadcast.
585 */
586#define BYTE_BROADCAST 1
587#define WORD_BROADCAST 2
588#define DWORD_BROADCAST 3
589#define QWORD_BROADCAST 4
43234a1e
L
590 Broadcast,
591
592 /* Static rounding control is supported. */
593 StaticRounding,
594
595 /* Supress All Exceptions is supported. */
596 SAE,
597
7091c612
JB
598 /* Compressed Disp8*N attribute. */
599#define DISP8_SHIFT_VL 7
43234a1e
L
600 Disp8MemShift,
601
602 /* Default mask isn't allowed. */
603 NoDefMask,
604
920d2ddc
IT
605 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
606 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
607 */
608 ImplicitQuadGroup,
609
b6f8c7c4
L
610 /* Support encoding optimization. */
611 Optimize,
612
52a6c1fe
L
613 /* AT&T mnemonic. */
614 ATTMnemonic,
615 /* AT&T syntax. */
616 ATTSyntax,
617 /* Intel syntax. */
618 IntelSyntax,
e92bae62
L
619 /* AMD64. */
620 AMD64,
621 /* Intel64. */
622 Intel64,
52a6c1fe
L
623 /* The last bitfield in i386_opcode_modifier. */
624 Opcode_Modifier_Max
625};
40fb9820
L
626
627typedef struct i386_opcode_modifier
628{
629 unsigned int d:1;
630 unsigned int w:1;
86fa6981 631 unsigned int load:1;
40fb9820
L
632 unsigned int modrm:1;
633 unsigned int shortform:1;
634 unsigned int jump:1;
635 unsigned int jumpdword:1;
636 unsigned int jumpbyte:1;
637 unsigned int jumpintersegment:1;
638 unsigned int floatmf:1;
639 unsigned int floatr:1;
673fe0f0 640 unsigned int size:2;
56ffb741 641 unsigned int checkregsize:1;
40fb9820
L
642 unsigned int ignoresize:1;
643 unsigned int defaultsize:1;
644 unsigned int no_bsuf:1;
645 unsigned int no_wsuf:1;
646 unsigned int no_lsuf:1;
647 unsigned int no_ssuf:1;
648 unsigned int no_qsuf:1;
7ce189b3 649 unsigned int no_ldsuf:1;
40fb9820
L
650 unsigned int fwait:1;
651 unsigned int isstring:1;
7e8b059b 652 unsigned int bndprefixok:1;
04ef582a 653 unsigned int notrackprefixok:1;
c32fa91d 654 unsigned int islockable:1;
40fb9820 655 unsigned int regkludge:1;
c0f3af97 656 unsigned int implicit1stxmm0:1;
42164a71 657 unsigned int hleprefixok:2;
29c048b6 658 unsigned int repprefixok:1;
ca61edf2
L
659 unsigned int todword:1;
660 unsigned int toqword:1;
75c0a438 661 unsigned int addrprefixopreg:1;
40fb9820
L
662 unsigned int isprefix:1;
663 unsigned int immext:1;
664 unsigned int norex64:1;
665 unsigned int rex64:1;
666 unsigned int ugh:1;
2bf05e57 667 unsigned int vex:2;
2426c15f 668 unsigned int vexvvvv:2;
1ef99a7b 669 unsigned int vexw:2;
7f399153 670 unsigned int vexopcode:3;
8cd7925b 671 unsigned int vexsources:2;
6c30d220 672 unsigned int vecsib:2;
c0f3af97 673 unsigned int sse2avx:1;
81f8a913 674 unsigned int noavx:1;
43234a1e
L
675 unsigned int evex:3;
676 unsigned int masking:2;
4a1b91ea 677 unsigned int broadcast:3;
43234a1e
L
678 unsigned int staticrounding:1;
679 unsigned int sae:1;
680 unsigned int disp8memshift:3;
681 unsigned int nodefmask:1;
920d2ddc 682 unsigned int implicitquadgroup:1;
b6f8c7c4 683 unsigned int optimize:1;
1efbbeb4 684 unsigned int attmnemonic:1;
e1d4d893 685 unsigned int attsyntax:1;
5c07affc 686 unsigned int intelsyntax:1;
e92bae62
L
687 unsigned int amd64:1;
688 unsigned int intel64:1;
40fb9820
L
689} i386_opcode_modifier;
690
691/* Position of operand_type bits. */
692
52a6c1fe
L
693enum
694{
dc821c5f
JB
695 /* Register (qualified by Byte, Word, etc) */
696 Reg = 0,
52a6c1fe
L
697 /* MMX register */
698 RegMMX,
1b54b8d7
JB
699 /* Vector registers */
700 RegSIMD,
43234a1e
L
701 /* Vector Mask registers */
702 RegMask,
52a6c1fe
L
703 /* Control register */
704 Control,
705 /* Debug register */
706 Debug,
707 /* Test register */
708 Test,
709 /* 2 bit segment register */
710 SReg2,
711 /* 3 bit segment register */
712 SReg3,
713 /* 1 bit immediate */
714 Imm1,
715 /* 8 bit immediate */
716 Imm8,
717 /* 8 bit immediate sign extended */
718 Imm8S,
719 /* 16 bit immediate */
720 Imm16,
721 /* 32 bit immediate */
722 Imm32,
723 /* 32 bit immediate sign extended */
724 Imm32S,
725 /* 64 bit immediate */
726 Imm64,
727 /* 8bit/16bit/32bit displacements are used in different ways,
728 depending on the instruction. For jumps, they specify the
729 size of the PC relative displacement, for instructions with
730 memory operand, they specify the size of the offset relative
731 to the base register, and for instructions with memory offset
732 such as `mov 1234,%al' they specify the size of the offset
733 relative to the segment base. */
734 /* 8 bit displacement */
735 Disp8,
736 /* 16 bit displacement */
737 Disp16,
738 /* 32 bit displacement */
739 Disp32,
740 /* 32 bit signed displacement */
741 Disp32S,
742 /* 64 bit displacement */
743 Disp64,
1b54b8d7 744 /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
52a6c1fe 745 Acc,
52a6c1fe
L
746 /* Register which can be used for base or index in memory operand. */
747 BaseIndex,
748 /* Register to hold in/out port addr = dx */
749 InOutPortReg,
750 /* Register to hold shift count = cl */
751 ShiftCount,
752 /* Absolute address for jump. */
753 JumpAbsolute,
754 /* String insn operand with fixed es segment */
755 EsSeg,
756 /* RegMem is for instructions with a modrm byte where the register
757 destination operand should be encoded in the mod and regmem fields.
758 Normally, it will be encoded in the reg field. We add a RegMem
759 flag to the destination register operand to indicate that it should
760 be encoded in the regmem field. */
761 RegMem,
762 /* Memory. */
763 Mem,
11a322db 764 /* BYTE size. */
52a6c1fe 765 Byte,
11a322db 766 /* WORD size. 2 byte */
52a6c1fe 767 Word,
11a322db 768 /* DWORD size. 4 byte */
52a6c1fe 769 Dword,
11a322db 770 /* FWORD size. 6 byte */
52a6c1fe 771 Fword,
11a322db 772 /* QWORD size. 8 byte */
52a6c1fe 773 Qword,
11a322db 774 /* TBYTE size. 10 byte */
52a6c1fe 775 Tbyte,
11a322db 776 /* XMMWORD size. */
52a6c1fe 777 Xmmword,
11a322db 778 /* YMMWORD size. */
52a6c1fe 779 Ymmword,
11a322db 780 /* ZMMWORD size. */
43234a1e 781 Zmmword,
52a6c1fe
L
782 /* Unspecified memory size. */
783 Unspecified,
784 /* Any memory size. */
785 Anysize,
40fb9820 786
a683cc34
SP
787 /* Vector 4 bit immediate. */
788 Vec_Imm4,
789
7e8b059b
L
790 /* Bound register. */
791 RegBND,
792
f0a85b07
JB
793 /* The number of bitfields in i386_operand_type. */
794 OTNum
52a6c1fe 795};
40fb9820
L
796
797#define OTNumOfUints \
f0a85b07 798 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
40fb9820
L
799#define OTNumOfBits \
800 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
801
802/* If you get a compiler error for zero width of the unused field,
803 comment it out. */
f0a85b07 804#define OTUnused OTNum
40fb9820
L
805
806typedef union i386_operand_type
807{
808 struct
809 {
dc821c5f 810 unsigned int reg:1;
7d5e4556 811 unsigned int regmmx:1;
1b54b8d7 812 unsigned int regsimd:1;
43234a1e 813 unsigned int regmask:1;
7d5e4556
L
814 unsigned int control:1;
815 unsigned int debug:1;
816 unsigned int test:1;
817 unsigned int sreg2:1;
818 unsigned int sreg3:1;
819 unsigned int imm1:1;
40fb9820
L
820 unsigned int imm8:1;
821 unsigned int imm8s:1;
822 unsigned int imm16:1;
823 unsigned int imm32:1;
824 unsigned int imm32s:1;
825 unsigned int imm64:1;
40fb9820
L
826 unsigned int disp8:1;
827 unsigned int disp16:1;
828 unsigned int disp32:1;
829 unsigned int disp32s:1;
830 unsigned int disp64:1;
7d5e4556 831 unsigned int acc:1;
7d5e4556 832 unsigned int baseindex:1;
40fb9820
L
833 unsigned int inoutportreg:1;
834 unsigned int shiftcount:1;
40fb9820 835 unsigned int jumpabsolute:1;
40fb9820
L
836 unsigned int esseg:1;
837 unsigned int regmem:1;
7d5e4556
L
838 unsigned int byte:1;
839 unsigned int word:1;
840 unsigned int dword:1;
841 unsigned int fword:1;
842 unsigned int qword:1;
843 unsigned int tbyte:1;
844 unsigned int xmmword:1;
c0f3af97 845 unsigned int ymmword:1;
43234a1e 846 unsigned int zmmword:1;
7d5e4556
L
847 unsigned int unspecified:1;
848 unsigned int anysize:1;
a683cc34 849 unsigned int vec_imm4:1;
7e8b059b 850 unsigned int regbnd:1;
40fb9820
L
851#ifdef OTUnused
852 unsigned int unused:(OTNumOfBits - OTUnused);
853#endif
854 } bitfield;
855 unsigned int array[OTNumOfUints];
856} i386_operand_type;
0b1cf022 857
d3ce72d0 858typedef struct insn_template
0b1cf022
L
859{
860 /* instruction name sans width suffix ("mov" for movl insns) */
861 char *name;
862
863 /* how many operands */
864 unsigned int operands;
865
866 /* base_opcode is the fundamental opcode byte without optional
867 prefix(es). */
868 unsigned int base_opcode;
869#define Opcode_D 0x2 /* Direction bit:
870 set if Reg --> Regmem;
871 unset if Regmem --> Reg. */
872#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
873#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
dbbc8b7e
JB
874#define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
875#define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
0b1cf022
L
876
877 /* extension_opcode is the 3 bit extension for group <n> insns.
878 This field is also used to store the 8-bit opcode suffix for the
879 AMD 3DNow! instructions.
29c048b6 880 If this template has no extension opcode (the usual case) use None
c1e679ec 881 Instructions */
0b1cf022
L
882 unsigned int extension_opcode;
883#define None 0xffff /* If no extension_opcode is possible. */
884
4dffcebc
L
885 /* Opcode length. */
886 unsigned char opcode_length;
887
0b1cf022 888 /* cpu feature flags */
40fb9820 889 i386_cpu_flags cpu_flags;
0b1cf022
L
890
891 /* the bits in opcode_modifier are used to generate the final opcode from
892 the base_opcode. These bits also are used to detect alternate forms of
893 the same instruction */
40fb9820 894 i386_opcode_modifier opcode_modifier;
0b1cf022
L
895
896 /* operand_types[i] describes the type of operand i. This is made
897 by OR'ing together all of the possible type masks. (e.g.
898 'operand_types[i] = Reg|Imm' specifies that operand i can be
899 either a register or an immediate operand. */
40fb9820 900 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 901}
d3ce72d0 902insn_template;
0b1cf022 903
d3ce72d0 904extern const insn_template i386_optab[];
0b1cf022
L
905
906/* these are for register name --> number & type hash lookup */
907typedef struct
908{
909 char *reg_name;
40fb9820 910 i386_operand_type reg_type;
a60de03c 911 unsigned char reg_flags;
0b1cf022
L
912#define RegRex 0x1 /* Extended register. */
913#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 914#define RegVRex 0x4 /* Extended vector register. */
a60de03c 915 unsigned char reg_num;
e968fc9b 916#define RegIP ((unsigned char ) ~0)
db51cc60 917/* EIZ and RIZ are fake index registers. */
e968fc9b 918#define RegIZ (RegIP - 1)
b7240065
JB
919/* FLAT is a fake segment register (Intel mode). */
920#define RegFlat ((unsigned char) ~0)
a60de03c
JB
921 signed char dw2_regnum[2];
922#define Dw2Inval (-1)
0b1cf022
L
923}
924reg_entry;
925
926/* Entries in i386_regtab. */
927#define REGNAM_AL 1
928#define REGNAM_AX 25
929#define REGNAM_EAX 41
930
931extern const reg_entry i386_regtab[];
c3fe08fa 932extern const unsigned int i386_regtab_size;
0b1cf022
L
933
934typedef struct
935{
936 char *seg_name;
937 unsigned int seg_prefix;
938}
939seg_entry;
940
941extern const seg_entry cs;
942extern const seg_entry ds;
943extern const seg_entry ss;
944extern const seg_entry es;
945extern const seg_entry fs;
946extern const seg_entry gs;
This page took 0.601086 seconds and 4 git commands to generate.