Enable Intel CLDEMOTE instruction.
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
219d1afa 2 Copyright (C) 2007-2018 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
b49dfb4a 46 /* CLFLUSH Instruction support required */
52a6c1fe 47 CpuClflush,
22109423
L
48 /* NOP Instruction support required */
49 CpuNop,
b49dfb4a 50 /* SYSCALL Instructions support required */
52a6c1fe
L
51 CpuSYSCALL,
52 /* Floating point support required */
53 Cpu8087,
54 /* i287 support required */
55 Cpu287,
56 /* i387 support required */
57 Cpu387,
58 /* i686 and floating point support required */
59 Cpu687,
60 /* SSE3 and floating point support required */
61 CpuFISTTP,
62 /* MMX support required */
63 CpuMMX,
64 /* SSE support required */
65 CpuSSE,
66 /* SSE2 support required */
67 CpuSSE2,
68 /* 3dnow! support required */
69 Cpu3dnow,
70 /* 3dnow! Extensions support required */
71 Cpu3dnowA,
72 /* SSE3 support required */
73 CpuSSE3,
74 /* VIA PadLock required */
75 CpuPadLock,
76 /* AMD Secure Virtual Machine Ext-s required */
77 CpuSVME,
78 /* VMX Instructions required */
79 CpuVMX,
80 /* SMX Instructions required */
81 CpuSMX,
82 /* SSSE3 support required */
83 CpuSSSE3,
84 /* SSE4a support required */
85 CpuSSE4a,
86 /* ABM New Instructions required */
87 CpuABM,
88 /* SSE4.1 support required */
89 CpuSSE4_1,
90 /* SSE4.2 support required */
91 CpuSSE4_2,
92 /* AVX support required */
93 CpuAVX,
6c30d220
L
94 /* AVX2 support required */
95 CpuAVX2,
43234a1e
L
96 /* Intel AVX-512 Foundation Instructions support required */
97 CpuAVX512F,
98 /* Intel AVX-512 Conflict Detection Instructions support required */
99 CpuAVX512CD,
100 /* Intel AVX-512 Exponential and Reciprocal Instructions support
101 required */
102 CpuAVX512ER,
103 /* Intel AVX-512 Prefetch Instructions support required */
104 CpuAVX512PF,
b28d1bda
IT
105 /* Intel AVX-512 VL Instructions support required. */
106 CpuAVX512VL,
90a915bf
IT
107 /* Intel AVX-512 DQ Instructions support required. */
108 CpuAVX512DQ,
1ba585e8
IT
109 /* Intel AVX-512 BW Instructions support required. */
110 CpuAVX512BW,
52a6c1fe
L
111 /* Intel L1OM support required */
112 CpuL1OM,
7a9068fe
L
113 /* Intel K1OM support required */
114 CpuK1OM,
7b6d09fb
L
115 /* Intel IAMCU support required */
116 CpuIAMCU,
b49dfb4a 117 /* Xsave/xrstor New Instructions support required */
52a6c1fe 118 CpuXsave,
b49dfb4a 119 /* Xsaveopt New Instructions support required */
c7b8aa3a 120 CpuXsaveopt,
52a6c1fe
L
121 /* AES support required */
122 CpuAES,
123 /* PCLMUL support required */
124 CpuPCLMUL,
125 /* FMA support required */
126 CpuFMA,
127 /* FMA4 support required */
128 CpuFMA4,
5dd85c99
SP
129 /* XOP support required */
130 CpuXOP,
f88c9eb0
SP
131 /* LWP support required */
132 CpuLWP,
f12dc422
L
133 /* BMI support required */
134 CpuBMI,
2a2a0f38
QN
135 /* TBM support required */
136 CpuTBM,
b49dfb4a 137 /* MOVBE Instruction support required */
52a6c1fe 138 CpuMovbe,
60aa667e
L
139 /* CMPXCHG16B instruction support required. */
140 CpuCX16,
52a6c1fe
L
141 /* EPT Instructions required */
142 CpuEPT,
b49dfb4a 143 /* RDTSCP Instruction support required */
52a6c1fe 144 CpuRdtscp,
77321f53 145 /* FSGSBASE Instructions required */
c7b8aa3a
L
146 CpuFSGSBase,
147 /* RDRND Instructions required */
148 CpuRdRnd,
149 /* F16C Instructions required */
150 CpuF16C,
6c30d220
L
151 /* Intel BMI2 support required */
152 CpuBMI2,
153 /* LZCNT support required */
154 CpuLZCNT,
42164a71
L
155 /* HLE support required */
156 CpuHLE,
157 /* RTM support required */
158 CpuRTM,
6c30d220
L
159 /* INVPCID Instructions required */
160 CpuINVPCID,
8729a6f6
L
161 /* VMFUNC Instruction required */
162 CpuVMFUNC,
7e8b059b
L
163 /* Intel MPX Instructions required */
164 CpuMPX,
52a6c1fe
L
165 /* 64bit support available, used by -march= in assembler. */
166 CpuLM,
e2e1fcde
L
167 /* RDRSEED instruction required. */
168 CpuRDSEED,
169 /* Multi-presisionn add-carry instructions are required. */
170 CpuADX,
7b458c12 171 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 172 CpuPRFCHW,
5c111e37
L
173 /* SMAP instructions required. */
174 CpuSMAP,
a0046408
L
175 /* SHA instructions required. */
176 CpuSHA,
43234a1e
L
177 /* VREX support required */
178 CpuVREX,
963f3586
IT
179 /* CLFLUSHOPT instruction required */
180 CpuClflushOpt,
181 /* XSAVES/XRSTORS instruction required */
182 CpuXSAVES,
183 /* XSAVEC instruction required */
184 CpuXSAVEC,
dcf893b5
IT
185 /* PREFETCHWT1 instruction required */
186 CpuPREFETCHWT1,
2cf200a4
IT
187 /* SE1 instruction required */
188 CpuSE1,
c5e7287a
IT
189 /* CLWB instruction required */
190 CpuCLWB,
2cc1b5aa
IT
191 /* Intel AVX-512 IFMA Instructions support required. */
192 CpuAVX512IFMA,
14f195c9
IT
193 /* Intel AVX-512 VBMI Instructions support required. */
194 CpuAVX512VBMI,
920d2ddc
IT
195 /* Intel AVX-512 4FMAPS Instructions support required. */
196 CpuAVX512_4FMAPS,
47acf0bd
IT
197 /* Intel AVX-512 4VNNIW Instructions support required. */
198 CpuAVX512_4VNNIW,
620214f7
IT
199 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
200 CpuAVX512_VPOPCNTDQ,
53467f57
IT
201 /* Intel AVX-512 VBMI2 Instructions support required. */
202 CpuAVX512_VBMI2,
8cfcb765
IT
203 /* Intel AVX-512 VNNI Instructions support required. */
204 CpuAVX512_VNNI,
ee6872be
IT
205 /* Intel AVX-512 BITALG Instructions support required. */
206 CpuAVX512_BITALG,
9916071f
AP
207 /* mwaitx instruction required */
208 CpuMWAITX,
43e65147 209 /* Clzero instruction required */
029f3522 210 CpuCLZERO,
8eab4136
L
211 /* OSPKE instruction required */
212 CpuOSPKE,
8bc52696
AF
213 /* RDPID instruction required */
214 CpuRDPID,
6b40c462
L
215 /* PTWRITE instruction required */
216 CpuPTWRITE,
d777820b
IT
217 /* CET instructions support required */
218 CpuIBT,
219 CpuSHSTK,
48521003
IT
220 /* GFNI instructions required */
221 CpuGFNI,
8dcf1fad
IT
222 /* VAES instructions required */
223 CpuVAES,
ff1982d5
IT
224 /* VPCLMULQDQ instructions required */
225 CpuVPCLMULQDQ,
3233d7d0
IT
226 /* WBNOINVD instructions required */
227 CpuWBNOINVD,
be3a8dca
IT
228 /* PCONFIG instructions required */
229 CpuPCONFIG,
de89d0a3
IT
230 /* WAITPKG instructions required */
231 CpuWAITPKG,
c48935d7
IT
232 /* CLDEMOTE instruction required */
233 CpuCLDEMOTE,
1848e567
L
234 /* MMX register support required */
235 CpuRegMMX,
236 /* XMM register support required */
237 CpuRegXMM,
238 /* YMM register support required */
239 CpuRegYMM,
240 /* ZMM register support required */
241 CpuRegZMM,
242 /* Mask register support required */
243 CpuRegMask,
52a6c1fe
L
244 /* 64bit support required */
245 Cpu64,
246 /* Not supported in the 64bit mode */
247 CpuNo64,
248 /* The last bitfield in i386_cpu_flags. */
e92bae62 249 CpuMax = CpuNo64
52a6c1fe 250};
40fb9820
L
251
252#define CpuNumOfUints \
253 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
254#define CpuNumOfBits \
255 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
256
257/* If you get a compiler error for zero width of the unused field,
258 comment it out. */
8cfcb765 259#define CpuUnused (CpuMax + 1)
53467f57 260
40fb9820
L
261/* We can check if an instruction is available with array instead
262 of bitfield. */
263typedef union i386_cpu_flags
264{
265 struct
266 {
267 unsigned int cpui186:1;
268 unsigned int cpui286:1;
269 unsigned int cpui386:1;
270 unsigned int cpui486:1;
271 unsigned int cpui586:1;
272 unsigned int cpui686:1;
bd5295b2 273 unsigned int cpuclflush:1;
22109423 274 unsigned int cpunop:1;
bd5295b2 275 unsigned int cpusyscall:1;
309d3373
JB
276 unsigned int cpu8087:1;
277 unsigned int cpu287:1;
278 unsigned int cpu387:1;
279 unsigned int cpu687:1;
280 unsigned int cpufisttp:1;
40fb9820 281 unsigned int cpummx:1;
40fb9820
L
282 unsigned int cpusse:1;
283 unsigned int cpusse2:1;
284 unsigned int cpua3dnow:1;
285 unsigned int cpua3dnowa:1;
286 unsigned int cpusse3:1;
287 unsigned int cpupadlock:1;
288 unsigned int cpusvme:1;
289 unsigned int cpuvmx:1;
47dd174c 290 unsigned int cpusmx:1;
40fb9820
L
291 unsigned int cpussse3:1;
292 unsigned int cpusse4a:1;
293 unsigned int cpuabm:1;
294 unsigned int cpusse4_1:1;
295 unsigned int cpusse4_2:1;
c0f3af97 296 unsigned int cpuavx:1;
6c30d220 297 unsigned int cpuavx2:1;
43234a1e
L
298 unsigned int cpuavx512f:1;
299 unsigned int cpuavx512cd:1;
300 unsigned int cpuavx512er:1;
301 unsigned int cpuavx512pf:1;
b28d1bda 302 unsigned int cpuavx512vl:1;
90a915bf 303 unsigned int cpuavx512dq:1;
1ba585e8 304 unsigned int cpuavx512bw:1;
8a9036a4 305 unsigned int cpul1om:1;
7a9068fe 306 unsigned int cpuk1om:1;
7b6d09fb 307 unsigned int cpuiamcu:1;
475a2301 308 unsigned int cpuxsave:1;
c7b8aa3a 309 unsigned int cpuxsaveopt:1;
c0f3af97 310 unsigned int cpuaes:1;
594ab6a3 311 unsigned int cpupclmul:1;
c0f3af97 312 unsigned int cpufma:1;
922d8de8 313 unsigned int cpufma4:1;
5dd85c99 314 unsigned int cpuxop:1;
f88c9eb0 315 unsigned int cpulwp:1;
f12dc422 316 unsigned int cpubmi:1;
2a2a0f38 317 unsigned int cputbm:1;
f1f8f695 318 unsigned int cpumovbe:1;
60aa667e 319 unsigned int cpucx16:1;
f1f8f695 320 unsigned int cpuept:1;
1b7f3fb0 321 unsigned int cpurdtscp:1;
c7b8aa3a
L
322 unsigned int cpufsgsbase:1;
323 unsigned int cpurdrnd:1;
324 unsigned int cpuf16c:1;
6c30d220
L
325 unsigned int cpubmi2:1;
326 unsigned int cpulzcnt:1;
42164a71
L
327 unsigned int cpuhle:1;
328 unsigned int cpurtm:1;
6c30d220 329 unsigned int cpuinvpcid:1;
8729a6f6 330 unsigned int cpuvmfunc:1;
7e8b059b 331 unsigned int cpumpx:1;
40fb9820 332 unsigned int cpulm:1;
e2e1fcde
L
333 unsigned int cpurdseed:1;
334 unsigned int cpuadx:1;
335 unsigned int cpuprfchw:1;
5c111e37 336 unsigned int cpusmap:1;
a0046408 337 unsigned int cpusha:1;
43234a1e 338 unsigned int cpuvrex:1;
963f3586
IT
339 unsigned int cpuclflushopt:1;
340 unsigned int cpuxsaves:1;
341 unsigned int cpuxsavec:1;
dcf893b5 342 unsigned int cpuprefetchwt1:1;
2cf200a4 343 unsigned int cpuse1:1;
c5e7287a 344 unsigned int cpuclwb:1;
2cc1b5aa 345 unsigned int cpuavx512ifma:1;
14f195c9 346 unsigned int cpuavx512vbmi:1;
920d2ddc 347 unsigned int cpuavx512_4fmaps:1;
47acf0bd 348 unsigned int cpuavx512_4vnniw:1;
620214f7 349 unsigned int cpuavx512_vpopcntdq:1;
53467f57 350 unsigned int cpuavx512_vbmi2:1;
8cfcb765 351 unsigned int cpuavx512_vnni:1;
ee6872be 352 unsigned int cpuavx512_bitalg:1;
9916071f 353 unsigned int cpumwaitx:1;
029f3522 354 unsigned int cpuclzero:1;
8eab4136 355 unsigned int cpuospke:1;
8bc52696 356 unsigned int cpurdpid:1;
6b40c462 357 unsigned int cpuptwrite:1;
d777820b
IT
358 unsigned int cpuibt:1;
359 unsigned int cpushstk:1;
48521003 360 unsigned int cpugfni:1;
8dcf1fad 361 unsigned int cpuvaes:1;
ff1982d5 362 unsigned int cpuvpclmulqdq:1;
3233d7d0 363 unsigned int cpuwbnoinvd:1;
be3a8dca 364 unsigned int cpupconfig:1;
de89d0a3 365 unsigned int cpuwaitpkg:1;
c48935d7 366 unsigned int cpucldemote:1;
1848e567
L
367 unsigned int cpuregmmx:1;
368 unsigned int cpuregxmm:1;
369 unsigned int cpuregymm:1;
370 unsigned int cpuregzmm:1;
371 unsigned int cpuregmask:1;
40fb9820
L
372 unsigned int cpu64:1;
373 unsigned int cpuno64:1;
374#ifdef CpuUnused
375 unsigned int unused:(CpuNumOfBits - CpuUnused);
376#endif
377 } bitfield;
378 unsigned int array[CpuNumOfUints];
379} i386_cpu_flags;
380
381/* Position of opcode_modifier bits. */
382
52a6c1fe
L
383enum
384{
385 /* has direction bit. */
386 D = 0,
387 /* set if operands can be words or dwords encoded the canonical way */
388 W,
86fa6981
L
389 /* load form instruction. Must be placed before store form. */
390 Load,
52a6c1fe
L
391 /* insn has a modrm byte. */
392 Modrm,
393 /* register is in low 3 bits of opcode */
394 ShortForm,
395 /* special case for jump insns. */
396 Jump,
397 /* call and jump */
398 JumpDword,
399 /* loop and jecxz */
400 JumpByte,
401 /* special case for intersegment leaps/calls */
402 JumpInterSegment,
403 /* FP insn memory format bit, sized by 0x4 */
404 FloatMF,
405 /* src/dest swap for floats. */
406 FloatR,
52a6c1fe
L
407 /* needs size prefix if in 32-bit mode */
408 Size16,
409 /* needs size prefix if in 16-bit mode */
410 Size32,
411 /* needs size prefix if in 64-bit mode */
412 Size64,
56ffb741
L
413 /* check register size. */
414 CheckRegSize,
52a6c1fe
L
415 /* instruction ignores operand size prefix and in Intel mode ignores
416 mnemonic size suffix check. */
417 IgnoreSize,
418 /* default insn size depends on mode */
419 DefaultSize,
420 /* b suffix on instruction illegal */
421 No_bSuf,
422 /* w suffix on instruction illegal */
423 No_wSuf,
424 /* l suffix on instruction illegal */
425 No_lSuf,
426 /* s suffix on instruction illegal */
427 No_sSuf,
428 /* q suffix on instruction illegal */
429 No_qSuf,
430 /* long double suffix on instruction illegal */
431 No_ldSuf,
432 /* instruction needs FWAIT */
433 FWait,
434 /* quick test for string instructions */
435 IsString,
7e8b059b
L
436 /* quick test if branch instruction is MPX supported */
437 BNDPrefixOk,
04ef582a
L
438 /* quick test if NOTRACK prefix is supported */
439 NoTrackPrefixOk,
c32fa91d
L
440 /* quick test for lockable instructions */
441 IsLockable,
52a6c1fe
L
442 /* fake an extra reg operand for clr, imul and special register
443 processing for some instructions. */
444 RegKludge,
52a6c1fe
L
445 /* An implicit xmm0 as the first operand */
446 Implicit1stXmm0,
42164a71
L
447 /* The HLE prefix is OK:
448 1. With a LOCK prefix.
449 2. With or without a LOCK prefix.
450 3. With a RELEASE (0xf3) prefix.
451 */
82c2def5
L
452#define HLEPrefixNone 0
453#define HLEPrefixLock 1
454#define HLEPrefixAny 2
455#define HLEPrefixRelease 3
42164a71 456 HLEPrefixOk,
29c048b6
RM
457 /* An instruction on which a "rep" prefix is acceptable. */
458 RepPrefixOk,
52a6c1fe
L
459 /* Convert to DWORD */
460 ToDword,
461 /* Convert to QWORD */
462 ToQword,
463 /* Address prefix changes operand 0 */
464 AddrPrefixOp0,
465 /* opcode is a prefix */
466 IsPrefix,
467 /* instruction has extension in 8 bit imm */
468 ImmExt,
469 /* instruction don't need Rex64 prefix. */
470 NoRex64,
471 /* instruction require Rex64 prefix. */
472 Rex64,
473 /* deprecated fp insn, gets a warning */
474 Ugh,
475 /* insn has VEX prefix:
10c17abd 476 1: 128bit VEX prefix (or operand dependent).
2bf05e57 477 2: 256bit VEX prefix.
712366da 478 3: Scalar VEX prefix.
52a6c1fe 479 */
712366da
L
480#define VEX128 1
481#define VEX256 2
482#define VEXScalar 3
52a6c1fe 483 Vex,
2426c15f
L
484 /* How to encode VEX.vvvv:
485 0: VEX.vvvv must be 1111b.
a2a7d12c 486 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 487 the content of source registers will be preserved.
29c048b6 488 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
489 where the content of first source register will be overwritten
490 by the result.
6c30d220
L
491 VEX.NDD2. The second destination register operand is encoded in
492 VEX.vvvv for instructions with 2 destination register operands.
493 For assembler, there are no difference between VEX.NDS, VEX.DDS
494 and VEX.NDD2.
495 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
496 instructions with 1 destination register operand.
2426c15f
L
497 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
498 of the operands can access a memory location.
499 */
500#define VEXXDS 1
501#define VEXNDD 2
502#define VEXLWP 3
503 VexVVVV,
1ef99a7b
L
504 /* How the VEX.W bit is used:
505 0: Set by the REX.W bit.
506 1: VEX.W0. Should always be 0.
507 2: VEX.W1. Should always be 1.
508 */
509#define VEXW0 1
510#define VEXW1 2
511 VexW,
7f399153
L
512 /* VEX opcode prefix:
513 0: VEX 0x0F opcode prefix.
514 1: VEX 0x0F38 opcode prefix.
515 2: VEX 0x0F3A opcode prefix
516 3: XOP 0x08 opcode prefix.
517 4: XOP 0x09 opcode prefix
518 5: XOP 0x0A opcode prefix.
519 */
520#define VEX0F 0
521#define VEX0F38 1
522#define VEX0F3A 2
523#define XOP08 3
524#define XOP09 4
525#define XOP0A 5
526 VexOpcode,
8cd7925b 527 /* number of VEX source operands:
8c43a48b
L
528 0: <= 2 source operands.
529 1: 2 XOP source operands.
8cd7925b
L
530 2: 3 source operands.
531 */
8c43a48b 532#define XOP2SOURCES 1
8cd7925b
L
533#define VEX3SOURCES 2
534 VexSources,
52a6c1fe
L
535 /* instruction has VEX 8 bit imm */
536 VexImmExt,
6c30d220
L
537 /* Instruction with vector SIB byte:
538 1: 128bit vector register.
539 2: 256bit vector register.
43234a1e 540 3: 512bit vector register.
6c30d220
L
541 */
542#define VecSIB128 1
543#define VecSIB256 2
43234a1e 544#define VecSIB512 3
6c30d220 545 VecSIB,
52a6c1fe
L
546 /* SSE to AVX support required */
547 SSE2AVX,
548 /* No AVX equivalent */
549 NoAVX,
43234a1e
L
550
551 /* insn has EVEX prefix:
552 1: 512bit EVEX prefix.
553 2: 128bit EVEX prefix.
554 3: 256bit EVEX prefix.
555 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 556 5: Length determined from actual operands.
43234a1e
L
557 */
558#define EVEX512 1
559#define EVEX128 2
560#define EVEX256 3
561#define EVEXLIG 4
e771e7c9 562#define EVEXDYN 5
43234a1e
L
563 EVex,
564
565 /* AVX512 masking support:
566 1: Zeroing-masking.
567 2: Merging-masking.
568 3: Both zeroing and merging masking.
569 */
570#define ZEROING_MASKING 1
571#define MERGING_MASKING 2
572#define BOTH_MASKING 3
573 Masking,
574
43234a1e
L
575 Broadcast,
576
577 /* Static rounding control is supported. */
578 StaticRounding,
579
580 /* Supress All Exceptions is supported. */
581 SAE,
582
583 /* Copressed Disp8*N attribute. */
584 Disp8MemShift,
585
586 /* Default mask isn't allowed. */
587 NoDefMask,
588
920d2ddc
IT
589 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
590 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
591 */
592 ImplicitQuadGroup,
593
b6f8c7c4
L
594 /* Support encoding optimization. */
595 Optimize,
596
52a6c1fe
L
597 /* AT&T mnemonic. */
598 ATTMnemonic,
599 /* AT&T syntax. */
600 ATTSyntax,
601 /* Intel syntax. */
602 IntelSyntax,
e92bae62
L
603 /* AMD64. */
604 AMD64,
605 /* Intel64. */
606 Intel64,
52a6c1fe
L
607 /* The last bitfield in i386_opcode_modifier. */
608 Opcode_Modifier_Max
609};
40fb9820
L
610
611typedef struct i386_opcode_modifier
612{
613 unsigned int d:1;
614 unsigned int w:1;
86fa6981 615 unsigned int load:1;
40fb9820
L
616 unsigned int modrm:1;
617 unsigned int shortform:1;
618 unsigned int jump:1;
619 unsigned int jumpdword:1;
620 unsigned int jumpbyte:1;
621 unsigned int jumpintersegment:1;
622 unsigned int floatmf:1;
623 unsigned int floatr:1;
40fb9820
L
624 unsigned int size16:1;
625 unsigned int size32:1;
626 unsigned int size64:1;
56ffb741 627 unsigned int checkregsize:1;
40fb9820
L
628 unsigned int ignoresize:1;
629 unsigned int defaultsize:1;
630 unsigned int no_bsuf:1;
631 unsigned int no_wsuf:1;
632 unsigned int no_lsuf:1;
633 unsigned int no_ssuf:1;
634 unsigned int no_qsuf:1;
7ce189b3 635 unsigned int no_ldsuf:1;
40fb9820
L
636 unsigned int fwait:1;
637 unsigned int isstring:1;
7e8b059b 638 unsigned int bndprefixok:1;
04ef582a 639 unsigned int notrackprefixok:1;
c32fa91d 640 unsigned int islockable:1;
40fb9820 641 unsigned int regkludge:1;
c0f3af97 642 unsigned int implicit1stxmm0:1;
42164a71 643 unsigned int hleprefixok:2;
29c048b6 644 unsigned int repprefixok:1;
ca61edf2
L
645 unsigned int todword:1;
646 unsigned int toqword:1;
647 unsigned int addrprefixop0:1;
40fb9820
L
648 unsigned int isprefix:1;
649 unsigned int immext:1;
650 unsigned int norex64:1;
651 unsigned int rex64:1;
652 unsigned int ugh:1;
2bf05e57 653 unsigned int vex:2;
2426c15f 654 unsigned int vexvvvv:2;
1ef99a7b 655 unsigned int vexw:2;
7f399153 656 unsigned int vexopcode:3;
8cd7925b 657 unsigned int vexsources:2;
c0f3af97 658 unsigned int veximmext:1;
6c30d220 659 unsigned int vecsib:2;
c0f3af97 660 unsigned int sse2avx:1;
81f8a913 661 unsigned int noavx:1;
43234a1e
L
662 unsigned int evex:3;
663 unsigned int masking:2;
8e6e0792 664 unsigned int broadcast:1;
43234a1e
L
665 unsigned int staticrounding:1;
666 unsigned int sae:1;
667 unsigned int disp8memshift:3;
668 unsigned int nodefmask:1;
920d2ddc 669 unsigned int implicitquadgroup:1;
b6f8c7c4 670 unsigned int optimize:1;
1efbbeb4 671 unsigned int attmnemonic:1;
e1d4d893 672 unsigned int attsyntax:1;
5c07affc 673 unsigned int intelsyntax:1;
e92bae62
L
674 unsigned int amd64:1;
675 unsigned int intel64:1;
40fb9820
L
676} i386_opcode_modifier;
677
678/* Position of operand_type bits. */
679
52a6c1fe
L
680enum
681{
dc821c5f
JB
682 /* Register (qualified by Byte, Word, etc) */
683 Reg = 0,
52a6c1fe
L
684 /* MMX register */
685 RegMMX,
1b54b8d7
JB
686 /* Vector registers */
687 RegSIMD,
43234a1e
L
688 /* Vector Mask registers */
689 RegMask,
52a6c1fe
L
690 /* Control register */
691 Control,
692 /* Debug register */
693 Debug,
694 /* Test register */
695 Test,
696 /* 2 bit segment register */
697 SReg2,
698 /* 3 bit segment register */
699 SReg3,
700 /* 1 bit immediate */
701 Imm1,
702 /* 8 bit immediate */
703 Imm8,
704 /* 8 bit immediate sign extended */
705 Imm8S,
706 /* 16 bit immediate */
707 Imm16,
708 /* 32 bit immediate */
709 Imm32,
710 /* 32 bit immediate sign extended */
711 Imm32S,
712 /* 64 bit immediate */
713 Imm64,
714 /* 8bit/16bit/32bit displacements are used in different ways,
715 depending on the instruction. For jumps, they specify the
716 size of the PC relative displacement, for instructions with
717 memory operand, they specify the size of the offset relative
718 to the base register, and for instructions with memory offset
719 such as `mov 1234,%al' they specify the size of the offset
720 relative to the segment base. */
721 /* 8 bit displacement */
722 Disp8,
723 /* 16 bit displacement */
724 Disp16,
725 /* 32 bit displacement */
726 Disp32,
727 /* 32 bit signed displacement */
728 Disp32S,
729 /* 64 bit displacement */
730 Disp64,
1b54b8d7 731 /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
52a6c1fe 732 Acc,
52a6c1fe
L
733 /* Register which can be used for base or index in memory operand. */
734 BaseIndex,
735 /* Register to hold in/out port addr = dx */
736 InOutPortReg,
737 /* Register to hold shift count = cl */
738 ShiftCount,
739 /* Absolute address for jump. */
740 JumpAbsolute,
741 /* String insn operand with fixed es segment */
742 EsSeg,
743 /* RegMem is for instructions with a modrm byte where the register
744 destination operand should be encoded in the mod and regmem fields.
745 Normally, it will be encoded in the reg field. We add a RegMem
746 flag to the destination register operand to indicate that it should
747 be encoded in the regmem field. */
748 RegMem,
749 /* Memory. */
750 Mem,
751 /* BYTE memory. */
752 Byte,
753 /* WORD memory. 2 byte */
754 Word,
755 /* DWORD memory. 4 byte */
756 Dword,
757 /* FWORD memory. 6 byte */
758 Fword,
759 /* QWORD memory. 8 byte */
760 Qword,
761 /* TBYTE memory. 10 byte */
762 Tbyte,
763 /* XMMWORD memory. */
764 Xmmword,
765 /* YMMWORD memory. */
766 Ymmword,
43234a1e
L
767 /* ZMMWORD memory. */
768 Zmmword,
52a6c1fe
L
769 /* Unspecified memory size. */
770 Unspecified,
771 /* Any memory size. */
772 Anysize,
40fb9820 773
a683cc34
SP
774 /* Vector 4 bit immediate. */
775 Vec_Imm4,
776
7e8b059b
L
777 /* Bound register. */
778 RegBND,
779
52a6c1fe
L
780 /* The last bitfield in i386_operand_type. */
781 OTMax
782};
40fb9820
L
783
784#define OTNumOfUints \
785 (OTMax / sizeof (unsigned int) / CHAR_BIT + 1)
786#define OTNumOfBits \
787 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
788
789/* If you get a compiler error for zero width of the unused field,
790 comment it out. */
8c6c9809 791#define OTUnused (OTMax + 1)
40fb9820
L
792
793typedef union i386_operand_type
794{
795 struct
796 {
dc821c5f 797 unsigned int reg:1;
7d5e4556 798 unsigned int regmmx:1;
1b54b8d7 799 unsigned int regsimd:1;
43234a1e 800 unsigned int regmask:1;
7d5e4556
L
801 unsigned int control:1;
802 unsigned int debug:1;
803 unsigned int test:1;
804 unsigned int sreg2:1;
805 unsigned int sreg3:1;
806 unsigned int imm1:1;
40fb9820
L
807 unsigned int imm8:1;
808 unsigned int imm8s:1;
809 unsigned int imm16:1;
810 unsigned int imm32:1;
811 unsigned int imm32s:1;
812 unsigned int imm64:1;
40fb9820
L
813 unsigned int disp8:1;
814 unsigned int disp16:1;
815 unsigned int disp32:1;
816 unsigned int disp32s:1;
817 unsigned int disp64:1;
7d5e4556 818 unsigned int acc:1;
7d5e4556 819 unsigned int baseindex:1;
40fb9820
L
820 unsigned int inoutportreg:1;
821 unsigned int shiftcount:1;
40fb9820 822 unsigned int jumpabsolute:1;
40fb9820
L
823 unsigned int esseg:1;
824 unsigned int regmem:1;
5c07affc 825 unsigned int mem:1;
7d5e4556
L
826 unsigned int byte:1;
827 unsigned int word:1;
828 unsigned int dword:1;
829 unsigned int fword:1;
830 unsigned int qword:1;
831 unsigned int tbyte:1;
832 unsigned int xmmword:1;
c0f3af97 833 unsigned int ymmword:1;
43234a1e 834 unsigned int zmmword:1;
7d5e4556
L
835 unsigned int unspecified:1;
836 unsigned int anysize:1;
a683cc34 837 unsigned int vec_imm4:1;
7e8b059b 838 unsigned int regbnd:1;
40fb9820
L
839#ifdef OTUnused
840 unsigned int unused:(OTNumOfBits - OTUnused);
841#endif
842 } bitfield;
843 unsigned int array[OTNumOfUints];
844} i386_operand_type;
0b1cf022 845
d3ce72d0 846typedef struct insn_template
0b1cf022
L
847{
848 /* instruction name sans width suffix ("mov" for movl insns) */
849 char *name;
850
851 /* how many operands */
852 unsigned int operands;
853
854 /* base_opcode is the fundamental opcode byte without optional
855 prefix(es). */
856 unsigned int base_opcode;
857#define Opcode_D 0x2 /* Direction bit:
858 set if Reg --> Regmem;
859 unset if Regmem --> Reg. */
860#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
861#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
862
863 /* extension_opcode is the 3 bit extension for group <n> insns.
864 This field is also used to store the 8-bit opcode suffix for the
865 AMD 3DNow! instructions.
29c048b6 866 If this template has no extension opcode (the usual case) use None
c1e679ec 867 Instructions */
0b1cf022
L
868 unsigned int extension_opcode;
869#define None 0xffff /* If no extension_opcode is possible. */
870
4dffcebc
L
871 /* Opcode length. */
872 unsigned char opcode_length;
873
0b1cf022 874 /* cpu feature flags */
40fb9820 875 i386_cpu_flags cpu_flags;
0b1cf022
L
876
877 /* the bits in opcode_modifier are used to generate the final opcode from
878 the base_opcode. These bits also are used to detect alternate forms of
879 the same instruction */
40fb9820 880 i386_opcode_modifier opcode_modifier;
0b1cf022
L
881
882 /* operand_types[i] describes the type of operand i. This is made
883 by OR'ing together all of the possible type masks. (e.g.
884 'operand_types[i] = Reg|Imm' specifies that operand i can be
885 either a register or an immediate operand. */
40fb9820 886 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 887}
d3ce72d0 888insn_template;
0b1cf022 889
d3ce72d0 890extern const insn_template i386_optab[];
0b1cf022
L
891
892/* these are for register name --> number & type hash lookup */
893typedef struct
894{
895 char *reg_name;
40fb9820 896 i386_operand_type reg_type;
a60de03c 897 unsigned char reg_flags;
0b1cf022
L
898#define RegRex 0x1 /* Extended register. */
899#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 900#define RegVRex 0x4 /* Extended vector register. */
a60de03c
JB
901 unsigned char reg_num;
902#define RegRip ((unsigned char ) ~0)
9a04903e 903#define RegEip (RegRip - 1)
db51cc60 904/* EIZ and RIZ are fake index registers. */
9a04903e 905#define RegEiz (RegEip - 1)
db51cc60 906#define RegRiz (RegEiz - 1)
b7240065
JB
907/* FLAT is a fake segment register (Intel mode). */
908#define RegFlat ((unsigned char) ~0)
a60de03c
JB
909 signed char dw2_regnum[2];
910#define Dw2Inval (-1)
0b1cf022
L
911}
912reg_entry;
913
914/* Entries in i386_regtab. */
915#define REGNAM_AL 1
916#define REGNAM_AX 25
917#define REGNAM_EAX 41
918
919extern const reg_entry i386_regtab[];
c3fe08fa 920extern const unsigned int i386_regtab_size;
0b1cf022
L
921
922typedef struct
923{
924 char *seg_name;
925 unsigned int seg_prefix;
926}
927seg_entry;
928
929extern const seg_entry cs;
930extern const seg_entry ds;
931extern const seg_entry ss;
932extern const seg_entry es;
933extern const seg_entry fs;
934extern const seg_entry gs;
This page took 0.56428 seconds and 4 git commands to generate.