x86: fold several AVX512VL templates
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
219d1afa 2 Copyright (C) 2007-2018 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
b49dfb4a 46 /* CLFLUSH Instruction support required */
52a6c1fe 47 CpuClflush,
22109423
L
48 /* NOP Instruction support required */
49 CpuNop,
b49dfb4a 50 /* SYSCALL Instructions support required */
52a6c1fe
L
51 CpuSYSCALL,
52 /* Floating point support required */
53 Cpu8087,
54 /* i287 support required */
55 Cpu287,
56 /* i387 support required */
57 Cpu387,
58 /* i686 and floating point support required */
59 Cpu687,
60 /* SSE3 and floating point support required */
61 CpuFISTTP,
62 /* MMX support required */
63 CpuMMX,
64 /* SSE support required */
65 CpuSSE,
66 /* SSE2 support required */
67 CpuSSE2,
68 /* 3dnow! support required */
69 Cpu3dnow,
70 /* 3dnow! Extensions support required */
71 Cpu3dnowA,
72 /* SSE3 support required */
73 CpuSSE3,
74 /* VIA PadLock required */
75 CpuPadLock,
76 /* AMD Secure Virtual Machine Ext-s required */
77 CpuSVME,
78 /* VMX Instructions required */
79 CpuVMX,
80 /* SMX Instructions required */
81 CpuSMX,
82 /* SSSE3 support required */
83 CpuSSSE3,
84 /* SSE4a support required */
85 CpuSSE4a,
86 /* ABM New Instructions required */
87 CpuABM,
88 /* SSE4.1 support required */
89 CpuSSE4_1,
90 /* SSE4.2 support required */
91 CpuSSE4_2,
92 /* AVX support required */
93 CpuAVX,
6c30d220
L
94 /* AVX2 support required */
95 CpuAVX2,
43234a1e
L
96 /* Intel AVX-512 Foundation Instructions support required */
97 CpuAVX512F,
98 /* Intel AVX-512 Conflict Detection Instructions support required */
99 CpuAVX512CD,
100 /* Intel AVX-512 Exponential and Reciprocal Instructions support
101 required */
102 CpuAVX512ER,
103 /* Intel AVX-512 Prefetch Instructions support required */
104 CpuAVX512PF,
b28d1bda
IT
105 /* Intel AVX-512 VL Instructions support required. */
106 CpuAVX512VL,
90a915bf
IT
107 /* Intel AVX-512 DQ Instructions support required. */
108 CpuAVX512DQ,
1ba585e8
IT
109 /* Intel AVX-512 BW Instructions support required. */
110 CpuAVX512BW,
52a6c1fe
L
111 /* Intel L1OM support required */
112 CpuL1OM,
7a9068fe
L
113 /* Intel K1OM support required */
114 CpuK1OM,
7b6d09fb
L
115 /* Intel IAMCU support required */
116 CpuIAMCU,
b49dfb4a 117 /* Xsave/xrstor New Instructions support required */
52a6c1fe 118 CpuXsave,
b49dfb4a 119 /* Xsaveopt New Instructions support required */
c7b8aa3a 120 CpuXsaveopt,
52a6c1fe
L
121 /* AES support required */
122 CpuAES,
123 /* PCLMUL support required */
124 CpuPCLMUL,
125 /* FMA support required */
126 CpuFMA,
127 /* FMA4 support required */
128 CpuFMA4,
5dd85c99
SP
129 /* XOP support required */
130 CpuXOP,
f88c9eb0
SP
131 /* LWP support required */
132 CpuLWP,
f12dc422
L
133 /* BMI support required */
134 CpuBMI,
2a2a0f38
QN
135 /* TBM support required */
136 CpuTBM,
b49dfb4a 137 /* MOVBE Instruction support required */
52a6c1fe 138 CpuMovbe,
60aa667e
L
139 /* CMPXCHG16B instruction support required. */
140 CpuCX16,
52a6c1fe
L
141 /* EPT Instructions required */
142 CpuEPT,
b49dfb4a 143 /* RDTSCP Instruction support required */
52a6c1fe 144 CpuRdtscp,
77321f53 145 /* FSGSBASE Instructions required */
c7b8aa3a
L
146 CpuFSGSBase,
147 /* RDRND Instructions required */
148 CpuRdRnd,
149 /* F16C Instructions required */
150 CpuF16C,
6c30d220
L
151 /* Intel BMI2 support required */
152 CpuBMI2,
153 /* LZCNT support required */
154 CpuLZCNT,
42164a71
L
155 /* HLE support required */
156 CpuHLE,
157 /* RTM support required */
158 CpuRTM,
6c30d220
L
159 /* INVPCID Instructions required */
160 CpuINVPCID,
8729a6f6
L
161 /* VMFUNC Instruction required */
162 CpuVMFUNC,
7e8b059b
L
163 /* Intel MPX Instructions required */
164 CpuMPX,
52a6c1fe
L
165 /* 64bit support available, used by -march= in assembler. */
166 CpuLM,
e2e1fcde
L
167 /* RDRSEED instruction required. */
168 CpuRDSEED,
169 /* Multi-presisionn add-carry instructions are required. */
170 CpuADX,
7b458c12 171 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 172 CpuPRFCHW,
5c111e37
L
173 /* SMAP instructions required. */
174 CpuSMAP,
a0046408
L
175 /* SHA instructions required. */
176 CpuSHA,
43234a1e
L
177 /* VREX support required */
178 CpuVREX,
963f3586
IT
179 /* CLFLUSHOPT instruction required */
180 CpuClflushOpt,
181 /* XSAVES/XRSTORS instruction required */
182 CpuXSAVES,
183 /* XSAVEC instruction required */
184 CpuXSAVEC,
dcf893b5
IT
185 /* PREFETCHWT1 instruction required */
186 CpuPREFETCHWT1,
2cf200a4
IT
187 /* SE1 instruction required */
188 CpuSE1,
c5e7287a
IT
189 /* CLWB instruction required */
190 CpuCLWB,
2cc1b5aa
IT
191 /* Intel AVX-512 IFMA Instructions support required. */
192 CpuAVX512IFMA,
14f195c9
IT
193 /* Intel AVX-512 VBMI Instructions support required. */
194 CpuAVX512VBMI,
920d2ddc
IT
195 /* Intel AVX-512 4FMAPS Instructions support required. */
196 CpuAVX512_4FMAPS,
47acf0bd
IT
197 /* Intel AVX-512 4VNNIW Instructions support required. */
198 CpuAVX512_4VNNIW,
620214f7
IT
199 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
200 CpuAVX512_VPOPCNTDQ,
53467f57
IT
201 /* Intel AVX-512 VBMI2 Instructions support required. */
202 CpuAVX512_VBMI2,
8cfcb765
IT
203 /* Intel AVX-512 VNNI Instructions support required. */
204 CpuAVX512_VNNI,
ee6872be
IT
205 /* Intel AVX-512 BITALG Instructions support required. */
206 CpuAVX512_BITALG,
9916071f
AP
207 /* mwaitx instruction required */
208 CpuMWAITX,
43e65147 209 /* Clzero instruction required */
029f3522 210 CpuCLZERO,
8eab4136
L
211 /* OSPKE instruction required */
212 CpuOSPKE,
8bc52696
AF
213 /* RDPID instruction required */
214 CpuRDPID,
6b40c462
L
215 /* PTWRITE instruction required */
216 CpuPTWRITE,
d777820b
IT
217 /* CET instructions support required */
218 CpuIBT,
219 CpuSHSTK,
48521003
IT
220 /* GFNI instructions required */
221 CpuGFNI,
8dcf1fad
IT
222 /* VAES instructions required */
223 CpuVAES,
ff1982d5
IT
224 /* VPCLMULQDQ instructions required */
225 CpuVPCLMULQDQ,
3233d7d0
IT
226 /* WBNOINVD instructions required */
227 CpuWBNOINVD,
be3a8dca
IT
228 /* PCONFIG instructions required */
229 CpuPCONFIG,
1848e567
L
230 /* MMX register support required */
231 CpuRegMMX,
232 /* XMM register support required */
233 CpuRegXMM,
234 /* YMM register support required */
235 CpuRegYMM,
236 /* ZMM register support required */
237 CpuRegZMM,
238 /* Mask register support required */
239 CpuRegMask,
52a6c1fe
L
240 /* 64bit support required */
241 Cpu64,
242 /* Not supported in the 64bit mode */
243 CpuNo64,
244 /* The last bitfield in i386_cpu_flags. */
e92bae62 245 CpuMax = CpuNo64
52a6c1fe 246};
40fb9820
L
247
248#define CpuNumOfUints \
249 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
250#define CpuNumOfBits \
251 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
252
253/* If you get a compiler error for zero width of the unused field,
254 comment it out. */
8cfcb765 255#define CpuUnused (CpuMax + 1)
53467f57 256
40fb9820
L
257/* We can check if an instruction is available with array instead
258 of bitfield. */
259typedef union i386_cpu_flags
260{
261 struct
262 {
263 unsigned int cpui186:1;
264 unsigned int cpui286:1;
265 unsigned int cpui386:1;
266 unsigned int cpui486:1;
267 unsigned int cpui586:1;
268 unsigned int cpui686:1;
bd5295b2 269 unsigned int cpuclflush:1;
22109423 270 unsigned int cpunop:1;
bd5295b2 271 unsigned int cpusyscall:1;
309d3373
JB
272 unsigned int cpu8087:1;
273 unsigned int cpu287:1;
274 unsigned int cpu387:1;
275 unsigned int cpu687:1;
276 unsigned int cpufisttp:1;
40fb9820 277 unsigned int cpummx:1;
40fb9820
L
278 unsigned int cpusse:1;
279 unsigned int cpusse2:1;
280 unsigned int cpua3dnow:1;
281 unsigned int cpua3dnowa:1;
282 unsigned int cpusse3:1;
283 unsigned int cpupadlock:1;
284 unsigned int cpusvme:1;
285 unsigned int cpuvmx:1;
47dd174c 286 unsigned int cpusmx:1;
40fb9820
L
287 unsigned int cpussse3:1;
288 unsigned int cpusse4a:1;
289 unsigned int cpuabm:1;
290 unsigned int cpusse4_1:1;
291 unsigned int cpusse4_2:1;
c0f3af97 292 unsigned int cpuavx:1;
6c30d220 293 unsigned int cpuavx2:1;
43234a1e
L
294 unsigned int cpuavx512f:1;
295 unsigned int cpuavx512cd:1;
296 unsigned int cpuavx512er:1;
297 unsigned int cpuavx512pf:1;
b28d1bda 298 unsigned int cpuavx512vl:1;
90a915bf 299 unsigned int cpuavx512dq:1;
1ba585e8 300 unsigned int cpuavx512bw:1;
8a9036a4 301 unsigned int cpul1om:1;
7a9068fe 302 unsigned int cpuk1om:1;
7b6d09fb 303 unsigned int cpuiamcu:1;
475a2301 304 unsigned int cpuxsave:1;
c7b8aa3a 305 unsigned int cpuxsaveopt:1;
c0f3af97 306 unsigned int cpuaes:1;
594ab6a3 307 unsigned int cpupclmul:1;
c0f3af97 308 unsigned int cpufma:1;
922d8de8 309 unsigned int cpufma4:1;
5dd85c99 310 unsigned int cpuxop:1;
f88c9eb0 311 unsigned int cpulwp:1;
f12dc422 312 unsigned int cpubmi:1;
2a2a0f38 313 unsigned int cputbm:1;
f1f8f695 314 unsigned int cpumovbe:1;
60aa667e 315 unsigned int cpucx16:1;
f1f8f695 316 unsigned int cpuept:1;
1b7f3fb0 317 unsigned int cpurdtscp:1;
c7b8aa3a
L
318 unsigned int cpufsgsbase:1;
319 unsigned int cpurdrnd:1;
320 unsigned int cpuf16c:1;
6c30d220
L
321 unsigned int cpubmi2:1;
322 unsigned int cpulzcnt:1;
42164a71
L
323 unsigned int cpuhle:1;
324 unsigned int cpurtm:1;
6c30d220 325 unsigned int cpuinvpcid:1;
8729a6f6 326 unsigned int cpuvmfunc:1;
7e8b059b 327 unsigned int cpumpx:1;
40fb9820 328 unsigned int cpulm:1;
e2e1fcde
L
329 unsigned int cpurdseed:1;
330 unsigned int cpuadx:1;
331 unsigned int cpuprfchw:1;
5c111e37 332 unsigned int cpusmap:1;
a0046408 333 unsigned int cpusha:1;
43234a1e 334 unsigned int cpuvrex:1;
963f3586
IT
335 unsigned int cpuclflushopt:1;
336 unsigned int cpuxsaves:1;
337 unsigned int cpuxsavec:1;
dcf893b5 338 unsigned int cpuprefetchwt1:1;
2cf200a4 339 unsigned int cpuse1:1;
c5e7287a 340 unsigned int cpuclwb:1;
2cc1b5aa 341 unsigned int cpuavx512ifma:1;
14f195c9 342 unsigned int cpuavx512vbmi:1;
920d2ddc 343 unsigned int cpuavx512_4fmaps:1;
47acf0bd 344 unsigned int cpuavx512_4vnniw:1;
620214f7 345 unsigned int cpuavx512_vpopcntdq:1;
53467f57 346 unsigned int cpuavx512_vbmi2:1;
8cfcb765 347 unsigned int cpuavx512_vnni:1;
ee6872be 348 unsigned int cpuavx512_bitalg:1;
9916071f 349 unsigned int cpumwaitx:1;
029f3522 350 unsigned int cpuclzero:1;
8eab4136 351 unsigned int cpuospke:1;
8bc52696 352 unsigned int cpurdpid:1;
6b40c462 353 unsigned int cpuptwrite:1;
d777820b
IT
354 unsigned int cpuibt:1;
355 unsigned int cpushstk:1;
48521003 356 unsigned int cpugfni:1;
8dcf1fad 357 unsigned int cpuvaes:1;
ff1982d5 358 unsigned int cpuvpclmulqdq:1;
3233d7d0 359 unsigned int cpuwbnoinvd:1;
be3a8dca 360 unsigned int cpupconfig:1;
1848e567
L
361 unsigned int cpuregmmx:1;
362 unsigned int cpuregxmm:1;
363 unsigned int cpuregymm:1;
364 unsigned int cpuregzmm:1;
365 unsigned int cpuregmask:1;
40fb9820
L
366 unsigned int cpu64:1;
367 unsigned int cpuno64:1;
368#ifdef CpuUnused
369 unsigned int unused:(CpuNumOfBits - CpuUnused);
370#endif
371 } bitfield;
372 unsigned int array[CpuNumOfUints];
373} i386_cpu_flags;
374
375/* Position of opcode_modifier bits. */
376
52a6c1fe
L
377enum
378{
379 /* has direction bit. */
380 D = 0,
381 /* set if operands can be words or dwords encoded the canonical way */
382 W,
86fa6981
L
383 /* load form instruction. Must be placed before store form. */
384 Load,
52a6c1fe
L
385 /* insn has a modrm byte. */
386 Modrm,
387 /* register is in low 3 bits of opcode */
388 ShortForm,
389 /* special case for jump insns. */
390 Jump,
391 /* call and jump */
392 JumpDword,
393 /* loop and jecxz */
394 JumpByte,
395 /* special case for intersegment leaps/calls */
396 JumpInterSegment,
397 /* FP insn memory format bit, sized by 0x4 */
398 FloatMF,
399 /* src/dest swap for floats. */
400 FloatR,
52a6c1fe
L
401 /* needs size prefix if in 32-bit mode */
402 Size16,
403 /* needs size prefix if in 16-bit mode */
404 Size32,
405 /* needs size prefix if in 64-bit mode */
406 Size64,
56ffb741
L
407 /* check register size. */
408 CheckRegSize,
52a6c1fe
L
409 /* instruction ignores operand size prefix and in Intel mode ignores
410 mnemonic size suffix check. */
411 IgnoreSize,
412 /* default insn size depends on mode */
413 DefaultSize,
414 /* b suffix on instruction illegal */
415 No_bSuf,
416 /* w suffix on instruction illegal */
417 No_wSuf,
418 /* l suffix on instruction illegal */
419 No_lSuf,
420 /* s suffix on instruction illegal */
421 No_sSuf,
422 /* q suffix on instruction illegal */
423 No_qSuf,
424 /* long double suffix on instruction illegal */
425 No_ldSuf,
426 /* instruction needs FWAIT */
427 FWait,
428 /* quick test for string instructions */
429 IsString,
7e8b059b
L
430 /* quick test if branch instruction is MPX supported */
431 BNDPrefixOk,
04ef582a
L
432 /* quick test if NOTRACK prefix is supported */
433 NoTrackPrefixOk,
c32fa91d
L
434 /* quick test for lockable instructions */
435 IsLockable,
52a6c1fe
L
436 /* fake an extra reg operand for clr, imul and special register
437 processing for some instructions. */
438 RegKludge,
52a6c1fe
L
439 /* An implicit xmm0 as the first operand */
440 Implicit1stXmm0,
42164a71
L
441 /* The HLE prefix is OK:
442 1. With a LOCK prefix.
443 2. With or without a LOCK prefix.
444 3. With a RELEASE (0xf3) prefix.
445 */
82c2def5
L
446#define HLEPrefixNone 0
447#define HLEPrefixLock 1
448#define HLEPrefixAny 2
449#define HLEPrefixRelease 3
42164a71 450 HLEPrefixOk,
29c048b6
RM
451 /* An instruction on which a "rep" prefix is acceptable. */
452 RepPrefixOk,
52a6c1fe
L
453 /* Convert to DWORD */
454 ToDword,
455 /* Convert to QWORD */
456 ToQword,
457 /* Address prefix changes operand 0 */
458 AddrPrefixOp0,
459 /* opcode is a prefix */
460 IsPrefix,
461 /* instruction has extension in 8 bit imm */
462 ImmExt,
463 /* instruction don't need Rex64 prefix. */
464 NoRex64,
465 /* instruction require Rex64 prefix. */
466 Rex64,
467 /* deprecated fp insn, gets a warning */
468 Ugh,
469 /* insn has VEX prefix:
10c17abd 470 1: 128bit VEX prefix (or operand dependent).
2bf05e57 471 2: 256bit VEX prefix.
712366da 472 3: Scalar VEX prefix.
52a6c1fe 473 */
712366da
L
474#define VEX128 1
475#define VEX256 2
476#define VEXScalar 3
52a6c1fe 477 Vex,
2426c15f
L
478 /* How to encode VEX.vvvv:
479 0: VEX.vvvv must be 1111b.
a2a7d12c 480 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 481 the content of source registers will be preserved.
29c048b6 482 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
483 where the content of first source register will be overwritten
484 by the result.
6c30d220
L
485 VEX.NDD2. The second destination register operand is encoded in
486 VEX.vvvv for instructions with 2 destination register operands.
487 For assembler, there are no difference between VEX.NDS, VEX.DDS
488 and VEX.NDD2.
489 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
490 instructions with 1 destination register operand.
2426c15f
L
491 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
492 of the operands can access a memory location.
493 */
494#define VEXXDS 1
495#define VEXNDD 2
496#define VEXLWP 3
497 VexVVVV,
1ef99a7b
L
498 /* How the VEX.W bit is used:
499 0: Set by the REX.W bit.
500 1: VEX.W0. Should always be 0.
501 2: VEX.W1. Should always be 1.
502 */
503#define VEXW0 1
504#define VEXW1 2
505 VexW,
7f399153
L
506 /* VEX opcode prefix:
507 0: VEX 0x0F opcode prefix.
508 1: VEX 0x0F38 opcode prefix.
509 2: VEX 0x0F3A opcode prefix
510 3: XOP 0x08 opcode prefix.
511 4: XOP 0x09 opcode prefix
512 5: XOP 0x0A opcode prefix.
513 */
514#define VEX0F 0
515#define VEX0F38 1
516#define VEX0F3A 2
517#define XOP08 3
518#define XOP09 4
519#define XOP0A 5
520 VexOpcode,
8cd7925b 521 /* number of VEX source operands:
8c43a48b
L
522 0: <= 2 source operands.
523 1: 2 XOP source operands.
8cd7925b
L
524 2: 3 source operands.
525 */
8c43a48b 526#define XOP2SOURCES 1
8cd7925b
L
527#define VEX3SOURCES 2
528 VexSources,
52a6c1fe
L
529 /* instruction has VEX 8 bit imm */
530 VexImmExt,
6c30d220
L
531 /* Instruction with vector SIB byte:
532 1: 128bit vector register.
533 2: 256bit vector register.
43234a1e 534 3: 512bit vector register.
6c30d220
L
535 */
536#define VecSIB128 1
537#define VecSIB256 2
43234a1e 538#define VecSIB512 3
6c30d220 539 VecSIB,
52a6c1fe
L
540 /* SSE to AVX support required */
541 SSE2AVX,
542 /* No AVX equivalent */
543 NoAVX,
43234a1e
L
544
545 /* insn has EVEX prefix:
546 1: 512bit EVEX prefix.
547 2: 128bit EVEX prefix.
548 3: 256bit EVEX prefix.
549 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 550 5: Length determined from actual operands.
43234a1e
L
551 */
552#define EVEX512 1
553#define EVEX128 2
554#define EVEX256 3
555#define EVEXLIG 4
e771e7c9 556#define EVEXDYN 5
43234a1e
L
557 EVex,
558
559 /* AVX512 masking support:
560 1: Zeroing-masking.
561 2: Merging-masking.
562 3: Both zeroing and merging masking.
563 */
564#define ZEROING_MASKING 1
565#define MERGING_MASKING 2
566#define BOTH_MASKING 3
567 Masking,
568
569 /* Input element size of vector insn:
570 0: 32bit.
571 1: 64bit.
572 */
573 VecESize,
574
575 /* Broadcast factor.
576 0: No broadcast.
577 1: 1to16 broadcast.
578 2: 1to8 broadcast.
579 */
580#define NO_BROADCAST 0
581#define BROADCAST_1TO16 1
582#define BROADCAST_1TO8 2
b28d1bda
IT
583#define BROADCAST_1TO4 3
584#define BROADCAST_1TO2 4
43234a1e
L
585 Broadcast,
586
587 /* Static rounding control is supported. */
588 StaticRounding,
589
590 /* Supress All Exceptions is supported. */
591 SAE,
592
593 /* Copressed Disp8*N attribute. */
594 Disp8MemShift,
595
596 /* Default mask isn't allowed. */
597 NoDefMask,
598
920d2ddc
IT
599 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
600 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
601 */
602 ImplicitQuadGroup,
603
b6f8c7c4
L
604 /* Support encoding optimization. */
605 Optimize,
606
52a6c1fe
L
607 /* Compatible with old (<= 2.8.1) versions of gcc */
608 OldGcc,
609 /* AT&T mnemonic. */
610 ATTMnemonic,
611 /* AT&T syntax. */
612 ATTSyntax,
613 /* Intel syntax. */
614 IntelSyntax,
e92bae62
L
615 /* AMD64. */
616 AMD64,
617 /* Intel64. */
618 Intel64,
52a6c1fe
L
619 /* The last bitfield in i386_opcode_modifier. */
620 Opcode_Modifier_Max
621};
40fb9820
L
622
623typedef struct i386_opcode_modifier
624{
625 unsigned int d:1;
626 unsigned int w:1;
86fa6981 627 unsigned int load:1;
40fb9820
L
628 unsigned int modrm:1;
629 unsigned int shortform:1;
630 unsigned int jump:1;
631 unsigned int jumpdword:1;
632 unsigned int jumpbyte:1;
633 unsigned int jumpintersegment:1;
634 unsigned int floatmf:1;
635 unsigned int floatr:1;
40fb9820
L
636 unsigned int size16:1;
637 unsigned int size32:1;
638 unsigned int size64:1;
56ffb741 639 unsigned int checkregsize:1;
40fb9820
L
640 unsigned int ignoresize:1;
641 unsigned int defaultsize:1;
642 unsigned int no_bsuf:1;
643 unsigned int no_wsuf:1;
644 unsigned int no_lsuf:1;
645 unsigned int no_ssuf:1;
646 unsigned int no_qsuf:1;
7ce189b3 647 unsigned int no_ldsuf:1;
40fb9820
L
648 unsigned int fwait:1;
649 unsigned int isstring:1;
7e8b059b 650 unsigned int bndprefixok:1;
04ef582a 651 unsigned int notrackprefixok:1;
c32fa91d 652 unsigned int islockable:1;
40fb9820 653 unsigned int regkludge:1;
c0f3af97 654 unsigned int implicit1stxmm0:1;
42164a71 655 unsigned int hleprefixok:2;
29c048b6 656 unsigned int repprefixok:1;
ca61edf2
L
657 unsigned int todword:1;
658 unsigned int toqword:1;
659 unsigned int addrprefixop0:1;
40fb9820
L
660 unsigned int isprefix:1;
661 unsigned int immext:1;
662 unsigned int norex64:1;
663 unsigned int rex64:1;
664 unsigned int ugh:1;
2bf05e57 665 unsigned int vex:2;
2426c15f 666 unsigned int vexvvvv:2;
1ef99a7b 667 unsigned int vexw:2;
7f399153 668 unsigned int vexopcode:3;
8cd7925b 669 unsigned int vexsources:2;
c0f3af97 670 unsigned int veximmext:1;
6c30d220 671 unsigned int vecsib:2;
c0f3af97 672 unsigned int sse2avx:1;
81f8a913 673 unsigned int noavx:1;
43234a1e
L
674 unsigned int evex:3;
675 unsigned int masking:2;
676 unsigned int vecesize:1;
677 unsigned int broadcast:3;
678 unsigned int staticrounding:1;
679 unsigned int sae:1;
680 unsigned int disp8memshift:3;
681 unsigned int nodefmask:1;
920d2ddc 682 unsigned int implicitquadgroup:1;
b6f8c7c4 683 unsigned int optimize:1;
1efbbeb4
L
684 unsigned int oldgcc:1;
685 unsigned int attmnemonic:1;
e1d4d893 686 unsigned int attsyntax:1;
5c07affc 687 unsigned int intelsyntax:1;
e92bae62
L
688 unsigned int amd64:1;
689 unsigned int intel64:1;
40fb9820
L
690} i386_opcode_modifier;
691
692/* Position of operand_type bits. */
693
52a6c1fe
L
694enum
695{
dc821c5f
JB
696 /* Register (qualified by Byte, Word, etc) */
697 Reg = 0,
52a6c1fe
L
698 /* MMX register */
699 RegMMX,
1b54b8d7
JB
700 /* Vector registers */
701 RegSIMD,
43234a1e
L
702 /* Vector Mask registers */
703 RegMask,
52a6c1fe
L
704 /* Control register */
705 Control,
706 /* Debug register */
707 Debug,
708 /* Test register */
709 Test,
710 /* 2 bit segment register */
711 SReg2,
712 /* 3 bit segment register */
713 SReg3,
714 /* 1 bit immediate */
715 Imm1,
716 /* 8 bit immediate */
717 Imm8,
718 /* 8 bit immediate sign extended */
719 Imm8S,
720 /* 16 bit immediate */
721 Imm16,
722 /* 32 bit immediate */
723 Imm32,
724 /* 32 bit immediate sign extended */
725 Imm32S,
726 /* 64 bit immediate */
727 Imm64,
728 /* 8bit/16bit/32bit displacements are used in different ways,
729 depending on the instruction. For jumps, they specify the
730 size of the PC relative displacement, for instructions with
731 memory operand, they specify the size of the offset relative
732 to the base register, and for instructions with memory offset
733 such as `mov 1234,%al' they specify the size of the offset
734 relative to the segment base. */
735 /* 8 bit displacement */
736 Disp8,
737 /* 16 bit displacement */
738 Disp16,
739 /* 32 bit displacement */
740 Disp32,
741 /* 32 bit signed displacement */
742 Disp32S,
743 /* 64 bit displacement */
744 Disp64,
1b54b8d7 745 /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
52a6c1fe 746 Acc,
52a6c1fe
L
747 /* Register which can be used for base or index in memory operand. */
748 BaseIndex,
749 /* Register to hold in/out port addr = dx */
750 InOutPortReg,
751 /* Register to hold shift count = cl */
752 ShiftCount,
753 /* Absolute address for jump. */
754 JumpAbsolute,
755 /* String insn operand with fixed es segment */
756 EsSeg,
757 /* RegMem is for instructions with a modrm byte where the register
758 destination operand should be encoded in the mod and regmem fields.
759 Normally, it will be encoded in the reg field. We add a RegMem
760 flag to the destination register operand to indicate that it should
761 be encoded in the regmem field. */
762 RegMem,
763 /* Memory. */
764 Mem,
765 /* BYTE memory. */
766 Byte,
767 /* WORD memory. 2 byte */
768 Word,
769 /* DWORD memory. 4 byte */
770 Dword,
771 /* FWORD memory. 6 byte */
772 Fword,
773 /* QWORD memory. 8 byte */
774 Qword,
775 /* TBYTE memory. 10 byte */
776 Tbyte,
777 /* XMMWORD memory. */
778 Xmmword,
779 /* YMMWORD memory. */
780 Ymmword,
43234a1e
L
781 /* ZMMWORD memory. */
782 Zmmword,
52a6c1fe
L
783 /* Unspecified memory size. */
784 Unspecified,
785 /* Any memory size. */
786 Anysize,
40fb9820 787
a683cc34
SP
788 /* Vector 4 bit immediate. */
789 Vec_Imm4,
790
7e8b059b
L
791 /* Bound register. */
792 RegBND,
793
52a6c1fe
L
794 /* The last bitfield in i386_operand_type. */
795 OTMax
796};
40fb9820
L
797
798#define OTNumOfUints \
799 (OTMax / sizeof (unsigned int) / CHAR_BIT + 1)
800#define OTNumOfBits \
801 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
802
803/* If you get a compiler error for zero width of the unused field,
804 comment it out. */
8c6c9809 805#define OTUnused (OTMax + 1)
40fb9820
L
806
807typedef union i386_operand_type
808{
809 struct
810 {
dc821c5f 811 unsigned int reg:1;
7d5e4556 812 unsigned int regmmx:1;
1b54b8d7 813 unsigned int regsimd:1;
43234a1e 814 unsigned int regmask:1;
7d5e4556
L
815 unsigned int control:1;
816 unsigned int debug:1;
817 unsigned int test:1;
818 unsigned int sreg2:1;
819 unsigned int sreg3:1;
820 unsigned int imm1:1;
40fb9820
L
821 unsigned int imm8:1;
822 unsigned int imm8s:1;
823 unsigned int imm16:1;
824 unsigned int imm32:1;
825 unsigned int imm32s:1;
826 unsigned int imm64:1;
40fb9820
L
827 unsigned int disp8:1;
828 unsigned int disp16:1;
829 unsigned int disp32:1;
830 unsigned int disp32s:1;
831 unsigned int disp64:1;
7d5e4556 832 unsigned int acc:1;
7d5e4556 833 unsigned int baseindex:1;
40fb9820
L
834 unsigned int inoutportreg:1;
835 unsigned int shiftcount:1;
40fb9820 836 unsigned int jumpabsolute:1;
40fb9820
L
837 unsigned int esseg:1;
838 unsigned int regmem:1;
5c07affc 839 unsigned int mem:1;
7d5e4556
L
840 unsigned int byte:1;
841 unsigned int word:1;
842 unsigned int dword:1;
843 unsigned int fword:1;
844 unsigned int qword:1;
845 unsigned int tbyte:1;
846 unsigned int xmmword:1;
c0f3af97 847 unsigned int ymmword:1;
43234a1e 848 unsigned int zmmword:1;
7d5e4556
L
849 unsigned int unspecified:1;
850 unsigned int anysize:1;
a683cc34 851 unsigned int vec_imm4:1;
7e8b059b 852 unsigned int regbnd:1;
40fb9820
L
853#ifdef OTUnused
854 unsigned int unused:(OTNumOfBits - OTUnused);
855#endif
856 } bitfield;
857 unsigned int array[OTNumOfUints];
858} i386_operand_type;
0b1cf022 859
d3ce72d0 860typedef struct insn_template
0b1cf022
L
861{
862 /* instruction name sans width suffix ("mov" for movl insns) */
863 char *name;
864
865 /* how many operands */
866 unsigned int operands;
867
868 /* base_opcode is the fundamental opcode byte without optional
869 prefix(es). */
870 unsigned int base_opcode;
871#define Opcode_D 0x2 /* Direction bit:
872 set if Reg --> Regmem;
873 unset if Regmem --> Reg. */
874#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
875#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
876
877 /* extension_opcode is the 3 bit extension for group <n> insns.
878 This field is also used to store the 8-bit opcode suffix for the
879 AMD 3DNow! instructions.
29c048b6 880 If this template has no extension opcode (the usual case) use None
c1e679ec 881 Instructions */
0b1cf022
L
882 unsigned int extension_opcode;
883#define None 0xffff /* If no extension_opcode is possible. */
884
4dffcebc
L
885 /* Opcode length. */
886 unsigned char opcode_length;
887
0b1cf022 888 /* cpu feature flags */
40fb9820 889 i386_cpu_flags cpu_flags;
0b1cf022
L
890
891 /* the bits in opcode_modifier are used to generate the final opcode from
892 the base_opcode. These bits also are used to detect alternate forms of
893 the same instruction */
40fb9820 894 i386_opcode_modifier opcode_modifier;
0b1cf022
L
895
896 /* operand_types[i] describes the type of operand i. This is made
897 by OR'ing together all of the possible type masks. (e.g.
898 'operand_types[i] = Reg|Imm' specifies that operand i can be
899 either a register or an immediate operand. */
40fb9820 900 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 901}
d3ce72d0 902insn_template;
0b1cf022 903
d3ce72d0 904extern const insn_template i386_optab[];
0b1cf022
L
905
906/* these are for register name --> number & type hash lookup */
907typedef struct
908{
909 char *reg_name;
40fb9820 910 i386_operand_type reg_type;
a60de03c 911 unsigned char reg_flags;
0b1cf022
L
912#define RegRex 0x1 /* Extended register. */
913#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 914#define RegVRex 0x4 /* Extended vector register. */
a60de03c
JB
915 unsigned char reg_num;
916#define RegRip ((unsigned char ) ~0)
9a04903e 917#define RegEip (RegRip - 1)
db51cc60 918/* EIZ and RIZ are fake index registers. */
9a04903e 919#define RegEiz (RegEip - 1)
db51cc60 920#define RegRiz (RegEiz - 1)
b7240065
JB
921/* FLAT is a fake segment register (Intel mode). */
922#define RegFlat ((unsigned char) ~0)
a60de03c
JB
923 signed char dw2_regnum[2];
924#define Dw2Inval (-1)
0b1cf022
L
925}
926reg_entry;
927
928/* Entries in i386_regtab. */
929#define REGNAM_AL 1
930#define REGNAM_AX 25
931#define REGNAM_EAX 41
932
933extern const reg_entry i386_regtab[];
c3fe08fa 934extern const unsigned int i386_regtab_size;
0b1cf022
L
935
936typedef struct
937{
938 char *seg_name;
939 unsigned int seg_prefix;
940}
941seg_entry;
942
943extern const seg_entry cs;
944extern const seg_entry ds;
945extern const seg_entry ss;
946extern const seg_entry es;
947extern const seg_entry fs;
948extern const seg_entry gs;
This page took 0.547298 seconds and 4 git commands to generate.