Automatic date update in version.in
[deliverable/binutils-gdb.git] / opcodes / i386-opc.h
CommitLineData
0b1cf022 1/* Declarations for Intel 80386 opcode table
b3adc24a 2 Copyright (C) 2007-2020 Free Software Foundation, Inc.
0b1cf022 3
9b201bb5 4 This file is part of the GNU opcodes library.
0b1cf022 5
9b201bb5 6 This library is free software; you can redistribute it and/or modify
0b1cf022 7 it under the terms of the GNU General Public License as published by
9b201bb5 8 the Free Software Foundation; either version 3, or (at your option)
0b1cf022
L
9 any later version.
10
9b201bb5
NC
11 It is distributed in the hope that it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
13 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
14 License for more details.
0b1cf022
L
15
16 You should have received a copy of the GNU General Public License
17 along with GAS; see the file COPYING. If not, write to the Free
18 Software Foundation, 51 Franklin Street - Fifth Floor, Boston, MA
19 02110-1301, USA. */
20
21#include "opcode/i386.h"
40fb9820
L
22#ifdef HAVE_LIMITS_H
23#include <limits.h>
24#endif
25
26#ifndef CHAR_BIT
27#define CHAR_BIT 8
28#endif
29
30/* Position of cpu flags bitfiled. */
31
52a6c1fe
L
32enum
33{
34 /* i186 or better required */
35 Cpu186 = 0,
36 /* i286 or better required */
37 Cpu286,
38 /* i386 or better required */
39 Cpu386,
40 /* i486 or better required */
41 Cpu486,
42 /* i585 or better required */
43 Cpu586,
44 /* i686 or better required */
45 Cpu686,
d871f3f4
L
46 /* CMOV Instruction support required */
47 CpuCMOV,
48 /* FXSR Instruction support required */
49 CpuFXSR,
b49dfb4a 50 /* CLFLUSH Instruction support required */
52a6c1fe 51 CpuClflush,
22109423
L
52 /* NOP Instruction support required */
53 CpuNop,
b49dfb4a 54 /* SYSCALL Instructions support required */
52a6c1fe
L
55 CpuSYSCALL,
56 /* Floating point support required */
57 Cpu8087,
58 /* i287 support required */
59 Cpu287,
60 /* i387 support required */
61 Cpu387,
62 /* i686 and floating point support required */
63 Cpu687,
64 /* SSE3 and floating point support required */
65 CpuFISTTP,
66 /* MMX support required */
67 CpuMMX,
68 /* SSE support required */
69 CpuSSE,
70 /* SSE2 support required */
71 CpuSSE2,
72 /* 3dnow! support required */
73 Cpu3dnow,
74 /* 3dnow! Extensions support required */
75 Cpu3dnowA,
76 /* SSE3 support required */
77 CpuSSE3,
78 /* VIA PadLock required */
79 CpuPadLock,
80 /* AMD Secure Virtual Machine Ext-s required */
81 CpuSVME,
82 /* VMX Instructions required */
83 CpuVMX,
84 /* SMX Instructions required */
85 CpuSMX,
86 /* SSSE3 support required */
87 CpuSSSE3,
88 /* SSE4a support required */
89 CpuSSE4a,
272a84b1
L
90 /* LZCNT support required */
91 CpuLZCNT,
92 /* POPCNT support required */
93 CpuPOPCNT,
52a6c1fe
L
94 /* SSE4.1 support required */
95 CpuSSE4_1,
96 /* SSE4.2 support required */
97 CpuSSE4_2,
98 /* AVX support required */
99 CpuAVX,
6c30d220
L
100 /* AVX2 support required */
101 CpuAVX2,
43234a1e
L
102 /* Intel AVX-512 Foundation Instructions support required */
103 CpuAVX512F,
104 /* Intel AVX-512 Conflict Detection Instructions support required */
105 CpuAVX512CD,
106 /* Intel AVX-512 Exponential and Reciprocal Instructions support
107 required */
108 CpuAVX512ER,
109 /* Intel AVX-512 Prefetch Instructions support required */
110 CpuAVX512PF,
b28d1bda
IT
111 /* Intel AVX-512 VL Instructions support required. */
112 CpuAVX512VL,
90a915bf
IT
113 /* Intel AVX-512 DQ Instructions support required. */
114 CpuAVX512DQ,
1ba585e8
IT
115 /* Intel AVX-512 BW Instructions support required. */
116 CpuAVX512BW,
52a6c1fe
L
117 /* Intel L1OM support required */
118 CpuL1OM,
7a9068fe
L
119 /* Intel K1OM support required */
120 CpuK1OM,
7b6d09fb
L
121 /* Intel IAMCU support required */
122 CpuIAMCU,
b49dfb4a 123 /* Xsave/xrstor New Instructions support required */
52a6c1fe 124 CpuXsave,
b49dfb4a 125 /* Xsaveopt New Instructions support required */
c7b8aa3a 126 CpuXsaveopt,
52a6c1fe
L
127 /* AES support required */
128 CpuAES,
129 /* PCLMUL support required */
130 CpuPCLMUL,
131 /* FMA support required */
132 CpuFMA,
133 /* FMA4 support required */
134 CpuFMA4,
5dd85c99
SP
135 /* XOP support required */
136 CpuXOP,
f88c9eb0
SP
137 /* LWP support required */
138 CpuLWP,
f12dc422
L
139 /* BMI support required */
140 CpuBMI,
2a2a0f38
QN
141 /* TBM support required */
142 CpuTBM,
b49dfb4a 143 /* MOVBE Instruction support required */
52a6c1fe 144 CpuMovbe,
60aa667e
L
145 /* CMPXCHG16B instruction support required. */
146 CpuCX16,
52a6c1fe
L
147 /* EPT Instructions required */
148 CpuEPT,
b49dfb4a 149 /* RDTSCP Instruction support required */
52a6c1fe 150 CpuRdtscp,
77321f53 151 /* FSGSBASE Instructions required */
c7b8aa3a
L
152 CpuFSGSBase,
153 /* RDRND Instructions required */
154 CpuRdRnd,
155 /* F16C Instructions required */
156 CpuF16C,
6c30d220
L
157 /* Intel BMI2 support required */
158 CpuBMI2,
42164a71
L
159 /* HLE support required */
160 CpuHLE,
161 /* RTM support required */
162 CpuRTM,
6c30d220
L
163 /* INVPCID Instructions required */
164 CpuINVPCID,
8729a6f6
L
165 /* VMFUNC Instruction required */
166 CpuVMFUNC,
7e8b059b
L
167 /* Intel MPX Instructions required */
168 CpuMPX,
52a6c1fe
L
169 /* 64bit support available, used by -march= in assembler. */
170 CpuLM,
e2e1fcde
L
171 /* RDRSEED instruction required. */
172 CpuRDSEED,
173 /* Multi-presisionn add-carry instructions are required. */
174 CpuADX,
7b458c12 175 /* Supports prefetchw and prefetch instructions. */
e2e1fcde 176 CpuPRFCHW,
5c111e37
L
177 /* SMAP instructions required. */
178 CpuSMAP,
a0046408
L
179 /* SHA instructions required. */
180 CpuSHA,
963f3586
IT
181 /* CLFLUSHOPT instruction required */
182 CpuClflushOpt,
183 /* XSAVES/XRSTORS instruction required */
184 CpuXSAVES,
185 /* XSAVEC instruction required */
186 CpuXSAVEC,
dcf893b5
IT
187 /* PREFETCHWT1 instruction required */
188 CpuPREFETCHWT1,
2cf200a4
IT
189 /* SE1 instruction required */
190 CpuSE1,
c5e7287a
IT
191 /* CLWB instruction required */
192 CpuCLWB,
2cc1b5aa
IT
193 /* Intel AVX-512 IFMA Instructions support required. */
194 CpuAVX512IFMA,
14f195c9
IT
195 /* Intel AVX-512 VBMI Instructions support required. */
196 CpuAVX512VBMI,
920d2ddc
IT
197 /* Intel AVX-512 4FMAPS Instructions support required. */
198 CpuAVX512_4FMAPS,
47acf0bd
IT
199 /* Intel AVX-512 4VNNIW Instructions support required. */
200 CpuAVX512_4VNNIW,
620214f7
IT
201 /* Intel AVX-512 VPOPCNTDQ Instructions support required. */
202 CpuAVX512_VPOPCNTDQ,
53467f57
IT
203 /* Intel AVX-512 VBMI2 Instructions support required. */
204 CpuAVX512_VBMI2,
8cfcb765
IT
205 /* Intel AVX-512 VNNI Instructions support required. */
206 CpuAVX512_VNNI,
ee6872be
IT
207 /* Intel AVX-512 BITALG Instructions support required. */
208 CpuAVX512_BITALG,
d6aab7a1
XG
209 /* Intel AVX-512 BF16 Instructions support required. */
210 CpuAVX512_BF16,
9186c494
L
211 /* Intel AVX-512 VP2INTERSECT Instructions support required. */
212 CpuAVX512_VP2INTERSECT,
9916071f
AP
213 /* mwaitx instruction required */
214 CpuMWAITX,
43e65147 215 /* Clzero instruction required */
029f3522 216 CpuCLZERO,
8eab4136
L
217 /* OSPKE instruction required */
218 CpuOSPKE,
8bc52696
AF
219 /* RDPID instruction required */
220 CpuRDPID,
6b40c462
L
221 /* PTWRITE instruction required */
222 CpuPTWRITE,
d777820b
IT
223 /* CET instructions support required */
224 CpuIBT,
225 CpuSHSTK,
48521003
IT
226 /* GFNI instructions required */
227 CpuGFNI,
8dcf1fad
IT
228 /* VAES instructions required */
229 CpuVAES,
ff1982d5
IT
230 /* VPCLMULQDQ instructions required */
231 CpuVPCLMULQDQ,
3233d7d0
IT
232 /* WBNOINVD instructions required */
233 CpuWBNOINVD,
be3a8dca
IT
234 /* PCONFIG instructions required */
235 CpuPCONFIG,
de89d0a3
IT
236 /* WAITPKG instructions required */
237 CpuWAITPKG,
c48935d7
IT
238 /* CLDEMOTE instruction required */
239 CpuCLDEMOTE,
c0a30a9f
L
240 /* MOVDIRI instruction support required */
241 CpuMOVDIRI,
242 /* MOVDIRR64B instruction required */
243 CpuMOVDIR64B,
5d79adc4
L
244 /* ENQCMD instruction required */
245 CpuENQCMD,
4b27d27c
L
246 /* SERIALIZE instruction required */
247 CpuSERIALIZE,
142861df
JB
248 /* RDPRU instruction required */
249 CpuRDPRU,
250 /* MCOMMIT instruction required */
251 CpuMCOMMIT,
a847e322
JB
252 /* SEV-ES instruction(s) required */
253 CpuSEV_ES,
52a6c1fe
L
254 /* 64bit support required */
255 Cpu64,
256 /* Not supported in the 64bit mode */
257 CpuNo64,
258 /* The last bitfield in i386_cpu_flags. */
e92bae62 259 CpuMax = CpuNo64
52a6c1fe 260};
40fb9820
L
261
262#define CpuNumOfUints \
263 (CpuMax / sizeof (unsigned int) / CHAR_BIT + 1)
264#define CpuNumOfBits \
265 (CpuNumOfUints * sizeof (unsigned int) * CHAR_BIT)
266
267/* If you get a compiler error for zero width of the unused field,
268 comment it out. */
8cfcb765 269#define CpuUnused (CpuMax + 1)
53467f57 270
40fb9820
L
271/* We can check if an instruction is available with array instead
272 of bitfield. */
273typedef union i386_cpu_flags
274{
275 struct
276 {
277 unsigned int cpui186:1;
278 unsigned int cpui286:1;
279 unsigned int cpui386:1;
280 unsigned int cpui486:1;
281 unsigned int cpui586:1;
282 unsigned int cpui686:1;
d871f3f4
L
283 unsigned int cpucmov:1;
284 unsigned int cpufxsr:1;
bd5295b2 285 unsigned int cpuclflush:1;
22109423 286 unsigned int cpunop:1;
bd5295b2 287 unsigned int cpusyscall:1;
309d3373
JB
288 unsigned int cpu8087:1;
289 unsigned int cpu287:1;
290 unsigned int cpu387:1;
291 unsigned int cpu687:1;
292 unsigned int cpufisttp:1;
40fb9820 293 unsigned int cpummx:1;
40fb9820
L
294 unsigned int cpusse:1;
295 unsigned int cpusse2:1;
296 unsigned int cpua3dnow:1;
297 unsigned int cpua3dnowa:1;
298 unsigned int cpusse3:1;
299 unsigned int cpupadlock:1;
300 unsigned int cpusvme:1;
301 unsigned int cpuvmx:1;
47dd174c 302 unsigned int cpusmx:1;
40fb9820
L
303 unsigned int cpussse3:1;
304 unsigned int cpusse4a:1;
272a84b1
L
305 unsigned int cpulzcnt:1;
306 unsigned int cpupopcnt:1;
40fb9820
L
307 unsigned int cpusse4_1:1;
308 unsigned int cpusse4_2:1;
c0f3af97 309 unsigned int cpuavx:1;
6c30d220 310 unsigned int cpuavx2:1;
43234a1e
L
311 unsigned int cpuavx512f:1;
312 unsigned int cpuavx512cd:1;
313 unsigned int cpuavx512er:1;
314 unsigned int cpuavx512pf:1;
b28d1bda 315 unsigned int cpuavx512vl:1;
90a915bf 316 unsigned int cpuavx512dq:1;
1ba585e8 317 unsigned int cpuavx512bw:1;
8a9036a4 318 unsigned int cpul1om:1;
7a9068fe 319 unsigned int cpuk1om:1;
7b6d09fb 320 unsigned int cpuiamcu:1;
475a2301 321 unsigned int cpuxsave:1;
c7b8aa3a 322 unsigned int cpuxsaveopt:1;
c0f3af97 323 unsigned int cpuaes:1;
594ab6a3 324 unsigned int cpupclmul:1;
c0f3af97 325 unsigned int cpufma:1;
922d8de8 326 unsigned int cpufma4:1;
5dd85c99 327 unsigned int cpuxop:1;
f88c9eb0 328 unsigned int cpulwp:1;
f12dc422 329 unsigned int cpubmi:1;
2a2a0f38 330 unsigned int cputbm:1;
f1f8f695 331 unsigned int cpumovbe:1;
60aa667e 332 unsigned int cpucx16:1;
f1f8f695 333 unsigned int cpuept:1;
1b7f3fb0 334 unsigned int cpurdtscp:1;
c7b8aa3a
L
335 unsigned int cpufsgsbase:1;
336 unsigned int cpurdrnd:1;
337 unsigned int cpuf16c:1;
6c30d220 338 unsigned int cpubmi2:1;
42164a71
L
339 unsigned int cpuhle:1;
340 unsigned int cpurtm:1;
6c30d220 341 unsigned int cpuinvpcid:1;
8729a6f6 342 unsigned int cpuvmfunc:1;
7e8b059b 343 unsigned int cpumpx:1;
40fb9820 344 unsigned int cpulm:1;
e2e1fcde
L
345 unsigned int cpurdseed:1;
346 unsigned int cpuadx:1;
347 unsigned int cpuprfchw:1;
5c111e37 348 unsigned int cpusmap:1;
a0046408 349 unsigned int cpusha:1;
963f3586
IT
350 unsigned int cpuclflushopt:1;
351 unsigned int cpuxsaves:1;
352 unsigned int cpuxsavec:1;
dcf893b5 353 unsigned int cpuprefetchwt1:1;
2cf200a4 354 unsigned int cpuse1:1;
c5e7287a 355 unsigned int cpuclwb:1;
2cc1b5aa 356 unsigned int cpuavx512ifma:1;
14f195c9 357 unsigned int cpuavx512vbmi:1;
920d2ddc 358 unsigned int cpuavx512_4fmaps:1;
47acf0bd 359 unsigned int cpuavx512_4vnniw:1;
620214f7 360 unsigned int cpuavx512_vpopcntdq:1;
53467f57 361 unsigned int cpuavx512_vbmi2:1;
8cfcb765 362 unsigned int cpuavx512_vnni:1;
ee6872be 363 unsigned int cpuavx512_bitalg:1;
d6aab7a1 364 unsigned int cpuavx512_bf16:1;
9186c494 365 unsigned int cpuavx512_vp2intersect:1;
9916071f 366 unsigned int cpumwaitx:1;
029f3522 367 unsigned int cpuclzero:1;
8eab4136 368 unsigned int cpuospke:1;
8bc52696 369 unsigned int cpurdpid:1;
6b40c462 370 unsigned int cpuptwrite:1;
d777820b
IT
371 unsigned int cpuibt:1;
372 unsigned int cpushstk:1;
48521003 373 unsigned int cpugfni:1;
8dcf1fad 374 unsigned int cpuvaes:1;
ff1982d5 375 unsigned int cpuvpclmulqdq:1;
3233d7d0 376 unsigned int cpuwbnoinvd:1;
be3a8dca 377 unsigned int cpupconfig:1;
de89d0a3 378 unsigned int cpuwaitpkg:1;
c48935d7 379 unsigned int cpucldemote:1;
c0a30a9f
L
380 unsigned int cpumovdiri:1;
381 unsigned int cpumovdir64b:1;
5d79adc4 382 unsigned int cpuenqcmd:1;
4b27d27c 383 unsigned int cpuserialize:1;
142861df
JB
384 unsigned int cpurdpru:1;
385 unsigned int cpumcommit:1;
a847e322 386 unsigned int cpusev_es:1;
40fb9820
L
387 unsigned int cpu64:1;
388 unsigned int cpuno64:1;
389#ifdef CpuUnused
390 unsigned int unused:(CpuNumOfBits - CpuUnused);
391#endif
392 } bitfield;
393 unsigned int array[CpuNumOfUints];
394} i386_cpu_flags;
395
396/* Position of opcode_modifier bits. */
397
52a6c1fe
L
398enum
399{
400 /* has direction bit. */
401 D = 0,
507916b8
JB
402 /* set if operands can be both bytes and words/dwords/qwords, encoded the
403 canonical way; the base_opcode field should hold the encoding for byte
404 operands */
52a6c1fe 405 W,
86fa6981
L
406 /* load form instruction. Must be placed before store form. */
407 Load,
52a6c1fe
L
408 /* insn has a modrm byte. */
409 Modrm,
0cfa3eb3
JB
410 /* special case for jump insns; value has to be 1 */
411#define JUMP 1
52a6c1fe 412 /* call and jump */
0cfa3eb3 413#define JUMP_DWORD 2
52a6c1fe 414 /* loop and jecxz */
0cfa3eb3 415#define JUMP_BYTE 3
52a6c1fe 416 /* special case for intersegment leaps/calls */
0cfa3eb3 417#define JUMP_INTERSEGMENT 4
6f2f06be 418 /* absolute address for jump */
0cfa3eb3
JB
419#define JUMP_ABSOLUTE 5
420 Jump,
52a6c1fe
L
421 /* FP insn memory format bit, sized by 0x4 */
422 FloatMF,
423 /* src/dest swap for floats. */
424 FloatR,
52a6c1fe 425 /* needs size prefix if in 32-bit mode */
673fe0f0 426#define SIZE16 1
52a6c1fe 427 /* needs size prefix if in 16-bit mode */
673fe0f0 428#define SIZE32 2
52a6c1fe 429 /* needs size prefix if in 64-bit mode */
673fe0f0
JB
430#define SIZE64 3
431 Size,
56ffb741
L
432 /* check register size. */
433 CheckRegSize,
52a6c1fe
L
434 /* instruction ignores operand size prefix and in Intel mode ignores
435 mnemonic size suffix check. */
3cd7f3e3 436#define IGNORESIZE 1
52a6c1fe 437 /* default insn size depends on mode */
3cd7f3e3
L
438#define DEFAULTSIZE 2
439 MnemonicSize,
601e8564
JB
440 /* any memory size */
441 Anysize,
52a6c1fe
L
442 /* b suffix on instruction illegal */
443 No_bSuf,
444 /* w suffix on instruction illegal */
445 No_wSuf,
446 /* l suffix on instruction illegal */
447 No_lSuf,
448 /* s suffix on instruction illegal */
449 No_sSuf,
450 /* q suffix on instruction illegal */
451 No_qSuf,
452 /* long double suffix on instruction illegal */
453 No_ldSuf,
454 /* instruction needs FWAIT */
455 FWait,
51c8edf6
JB
456 /* IsString provides for a quick test for string instructions, and
457 its actual value also indicates which of the operands (if any)
458 requires use of the %es segment. */
459#define IS_STRING_ES_OP0 2
460#define IS_STRING_ES_OP1 3
52a6c1fe 461 IsString,
dfd69174
JB
462 /* RegMem is for instructions with a modrm byte where the register
463 destination operand should be encoded in the mod and regmem fields.
464 Normally, it will be encoded in the reg field. We add a RegMem
465 flag to indicate that it should be encoded in the regmem field. */
466 RegMem,
7e8b059b
L
467 /* quick test if branch instruction is MPX supported */
468 BNDPrefixOk,
04ef582a
L
469 /* quick test if NOTRACK prefix is supported */
470 NoTrackPrefixOk,
c32fa91d
L
471 /* quick test for lockable instructions */
472 IsLockable,
52a6c1fe
L
473 /* fake an extra reg operand for clr, imul and special register
474 processing for some instructions. */
475 RegKludge,
52a6c1fe
L
476 /* An implicit xmm0 as the first operand */
477 Implicit1stXmm0,
42164a71
L
478 /* The HLE prefix is OK:
479 1. With a LOCK prefix.
480 2. With or without a LOCK prefix.
481 3. With a RELEASE (0xf3) prefix.
482 */
82c2def5
L
483#define HLEPrefixNone 0
484#define HLEPrefixLock 1
485#define HLEPrefixAny 2
486#define HLEPrefixRelease 3
42164a71 487 HLEPrefixOk,
29c048b6
RM
488 /* An instruction on which a "rep" prefix is acceptable. */
489 RepPrefixOk,
52a6c1fe
L
490 /* Convert to DWORD */
491 ToDword,
492 /* Convert to QWORD */
493 ToQword,
75c0a438
L
494 /* Address prefix changes register operand */
495 AddrPrefixOpReg,
52a6c1fe
L
496 /* opcode is a prefix */
497 IsPrefix,
498 /* instruction has extension in 8 bit imm */
499 ImmExt,
500 /* instruction don't need Rex64 prefix. */
501 NoRex64,
52a6c1fe
L
502 /* deprecated fp insn, gets a warning */
503 Ugh,
504 /* insn has VEX prefix:
10c17abd 505 1: 128bit VEX prefix (or operand dependent).
2bf05e57 506 2: 256bit VEX prefix.
712366da 507 3: Scalar VEX prefix.
52a6c1fe 508 */
712366da
L
509#define VEX128 1
510#define VEX256 2
511#define VEXScalar 3
52a6c1fe 512 Vex,
2426c15f
L
513 /* How to encode VEX.vvvv:
514 0: VEX.vvvv must be 1111b.
a2a7d12c 515 1: VEX.NDS. Register-only source is encoded in VEX.vvvv where
2426c15f 516 the content of source registers will be preserved.
29c048b6 517 VEX.DDS. The second register operand is encoded in VEX.vvvv
2426c15f
L
518 where the content of first source register will be overwritten
519 by the result.
6c30d220
L
520 VEX.NDD2. The second destination register operand is encoded in
521 VEX.vvvv for instructions with 2 destination register operands.
522 For assembler, there are no difference between VEX.NDS, VEX.DDS
523 and VEX.NDD2.
524 2. VEX.NDD. Register destination is encoded in VEX.vvvv for
525 instructions with 1 destination register operand.
2426c15f
L
526 3. VEX.LWP. Register destination is encoded in VEX.vvvv and one
527 of the operands can access a memory location.
528 */
529#define VEXXDS 1
530#define VEXNDD 2
531#define VEXLWP 3
532 VexVVVV,
1ef99a7b
L
533 /* How the VEX.W bit is used:
534 0: Set by the REX.W bit.
535 1: VEX.W0. Should always be 0.
536 2: VEX.W1. Should always be 1.
6865c043 537 3: VEX.WIG. The VEX.W bit is ignored.
1ef99a7b
L
538 */
539#define VEXW0 1
540#define VEXW1 2
6865c043 541#define VEXWIG 3
1ef99a7b 542 VexW,
7f399153
L
543 /* VEX opcode prefix:
544 0: VEX 0x0F opcode prefix.
545 1: VEX 0x0F38 opcode prefix.
546 2: VEX 0x0F3A opcode prefix
547 3: XOP 0x08 opcode prefix.
548 4: XOP 0x09 opcode prefix
549 5: XOP 0x0A opcode prefix.
550 */
551#define VEX0F 0
552#define VEX0F38 1
553#define VEX0F3A 2
554#define XOP08 3
555#define XOP09 4
556#define XOP0A 5
557 VexOpcode,
8cd7925b 558 /* number of VEX source operands:
8c43a48b
L
559 0: <= 2 source operands.
560 1: 2 XOP source operands.
8cd7925b
L
561 2: 3 source operands.
562 */
8c43a48b 563#define XOP2SOURCES 1
8cd7925b
L
564#define VEX3SOURCES 2
565 VexSources,
6c30d220
L
566 /* Instruction with vector SIB byte:
567 1: 128bit vector register.
568 2: 256bit vector register.
43234a1e 569 3: 512bit vector register.
6c30d220
L
570 */
571#define VecSIB128 1
572#define VecSIB256 2
43234a1e 573#define VecSIB512 3
6c30d220 574 VecSIB,
52a6c1fe
L
575 /* SSE to AVX support required */
576 SSE2AVX,
577 /* No AVX equivalent */
578 NoAVX,
43234a1e
L
579
580 /* insn has EVEX prefix:
581 1: 512bit EVEX prefix.
582 2: 128bit EVEX prefix.
583 3: 256bit EVEX prefix.
584 4: Length-ignored (LIG) EVEX prefix.
e771e7c9 585 5: Length determined from actual operands.
43234a1e
L
586 */
587#define EVEX512 1
588#define EVEX128 2
589#define EVEX256 3
590#define EVEXLIG 4
e771e7c9 591#define EVEXDYN 5
43234a1e
L
592 EVex,
593
594 /* AVX512 masking support:
ae2387fe 595 1: Zeroing or merging masking depending on operands.
43234a1e
L
596 2: Merging-masking.
597 3: Both zeroing and merging masking.
598 */
ae2387fe 599#define DYNAMIC_MASKING 1
43234a1e
L
600#define MERGING_MASKING 2
601#define BOTH_MASKING 3
602 Masking,
603
4a1b91ea
L
604 /* AVX512 broadcast support. The number of bytes to broadcast is
605 1 << (Broadcast - 1):
606 1: Byte broadcast.
607 2: Word broadcast.
608 3: Dword broadcast.
609 4: Qword broadcast.
610 */
611#define BYTE_BROADCAST 1
612#define WORD_BROADCAST 2
613#define DWORD_BROADCAST 3
614#define QWORD_BROADCAST 4
43234a1e
L
615 Broadcast,
616
617 /* Static rounding control is supported. */
618 StaticRounding,
619
620 /* Supress All Exceptions is supported. */
621 SAE,
622
7091c612
JB
623 /* Compressed Disp8*N attribute. */
624#define DISP8_SHIFT_VL 7
43234a1e
L
625 Disp8MemShift,
626
627 /* Default mask isn't allowed. */
628 NoDefMask,
629
920d2ddc
IT
630 /* The second operand must be a vector register, {x,y,z}mmN, where N is a multiple of 4.
631 It implicitly denotes the register group of {x,y,z}mmN - {x,y,z}mm(N + 3).
632 */
633 ImplicitQuadGroup,
634
b6f8c7c4
L
635 /* Support encoding optimization. */
636 Optimize,
637
52a6c1fe
L
638 /* AT&T mnemonic. */
639 ATTMnemonic,
640 /* AT&T syntax. */
641 ATTSyntax,
642 /* Intel syntax. */
643 IntelSyntax,
4b5aaf5f
L
644 /* ISA64: Don't change the order without other code adjustments.
645 0: Common to AMD64 and Intel64.
646 1: AMD64.
647 2: Intel64.
648 3: Only in Intel64.
649 */
650#define AMD64 1
651#define INTEL64 2
652#define INTEL64ONLY 3
653 ISA64,
52a6c1fe 654 /* The last bitfield in i386_opcode_modifier. */
1d942ae9 655 Opcode_Modifier_Num
52a6c1fe 656};
40fb9820
L
657
658typedef struct i386_opcode_modifier
659{
660 unsigned int d:1;
661 unsigned int w:1;
86fa6981 662 unsigned int load:1;
40fb9820 663 unsigned int modrm:1;
0cfa3eb3 664 unsigned int jump:3;
40fb9820
L
665 unsigned int floatmf:1;
666 unsigned int floatr:1;
673fe0f0 667 unsigned int size:2;
56ffb741 668 unsigned int checkregsize:1;
3cd7f3e3 669 unsigned int mnemonicsize:2;
601e8564 670 unsigned int anysize:1;
40fb9820
L
671 unsigned int no_bsuf:1;
672 unsigned int no_wsuf:1;
673 unsigned int no_lsuf:1;
674 unsigned int no_ssuf:1;
675 unsigned int no_qsuf:1;
7ce189b3 676 unsigned int no_ldsuf:1;
40fb9820 677 unsigned int fwait:1;
51c8edf6 678 unsigned int isstring:2;
dfd69174 679 unsigned int regmem:1;
7e8b059b 680 unsigned int bndprefixok:1;
04ef582a 681 unsigned int notrackprefixok:1;
c32fa91d 682 unsigned int islockable:1;
40fb9820 683 unsigned int regkludge:1;
c0f3af97 684 unsigned int implicit1stxmm0:1;
42164a71 685 unsigned int hleprefixok:2;
29c048b6 686 unsigned int repprefixok:1;
ca61edf2
L
687 unsigned int todword:1;
688 unsigned int toqword:1;
75c0a438 689 unsigned int addrprefixopreg:1;
40fb9820
L
690 unsigned int isprefix:1;
691 unsigned int immext:1;
692 unsigned int norex64:1;
40fb9820 693 unsigned int ugh:1;
2bf05e57 694 unsigned int vex:2;
2426c15f 695 unsigned int vexvvvv:2;
1ef99a7b 696 unsigned int vexw:2;
7f399153 697 unsigned int vexopcode:3;
8cd7925b 698 unsigned int vexsources:2;
6c30d220 699 unsigned int vecsib:2;
c0f3af97 700 unsigned int sse2avx:1;
81f8a913 701 unsigned int noavx:1;
43234a1e
L
702 unsigned int evex:3;
703 unsigned int masking:2;
4a1b91ea 704 unsigned int broadcast:3;
43234a1e
L
705 unsigned int staticrounding:1;
706 unsigned int sae:1;
707 unsigned int disp8memshift:3;
708 unsigned int nodefmask:1;
920d2ddc 709 unsigned int implicitquadgroup:1;
b6f8c7c4 710 unsigned int optimize:1;
1efbbeb4 711 unsigned int attmnemonic:1;
e1d4d893 712 unsigned int attsyntax:1;
5c07affc 713 unsigned int intelsyntax:1;
4b5aaf5f 714 unsigned int isa64:2;
40fb9820
L
715} i386_opcode_modifier;
716
bab6aec1
JB
717/* Operand classes. */
718
719#define CLASS_WIDTH 4
720enum operand_class
721{
722 ClassNone,
723 Reg, /* GPRs and FP regs, distinguished by operand size */
00cee14f 724 SReg, /* Segment register */
4a5c67ed
JB
725 RegCR, /* Control register */
726 RegDR, /* Debug register */
727 RegTR, /* Test register */
3528c362
JB
728 RegMMX, /* MMX register */
729 RegSIMD, /* XMM/YMM/ZMM registers, distinguished by operand size */
f74a6307
JB
730 RegMask, /* Vector Mask register */
731 RegBND, /* Bound register */
bab6aec1
JB
732};
733
75e5731b
JB
734/* Special operand instances. */
735
736#define INSTANCE_WIDTH 3
737enum operand_instance
738{
739 InstanceNone,
740 Accum, /* Accumulator %al/%ax/%eax/%rax/%st(0)/%xmm0 */
474da251
JB
741 RegC, /* %cl / %cx / %ecx / %rcx, e.g. register to hold shift count */
742 RegD, /* %dl / %dx / %edx / %rdx, e.g. register to hold I/O port addr */
743 RegB, /* %bl / %bx / %ebx / %rbx */
75e5731b
JB
744};
745
40fb9820
L
746/* Position of operand_type bits. */
747
52a6c1fe
L
748enum
749{
75e5731b
JB
750 /* Class and Instance */
751 ClassInstance = CLASS_WIDTH + INSTANCE_WIDTH - 1,
52a6c1fe
L
752 /* 1 bit immediate */
753 Imm1,
754 /* 8 bit immediate */
755 Imm8,
756 /* 8 bit immediate sign extended */
757 Imm8S,
758 /* 16 bit immediate */
759 Imm16,
760 /* 32 bit immediate */
761 Imm32,
762 /* 32 bit immediate sign extended */
763 Imm32S,
764 /* 64 bit immediate */
765 Imm64,
766 /* 8bit/16bit/32bit displacements are used in different ways,
767 depending on the instruction. For jumps, they specify the
768 size of the PC relative displacement, for instructions with
769 memory operand, they specify the size of the offset relative
770 to the base register, and for instructions with memory offset
771 such as `mov 1234,%al' they specify the size of the offset
772 relative to the segment base. */
773 /* 8 bit displacement */
774 Disp8,
775 /* 16 bit displacement */
776 Disp16,
777 /* 32 bit displacement */
778 Disp32,
779 /* 32 bit signed displacement */
780 Disp32S,
781 /* 64 bit displacement */
782 Disp64,
52a6c1fe
L
783 /* Register which can be used for base or index in memory operand. */
784 BaseIndex,
11a322db 785 /* BYTE size. */
52a6c1fe 786 Byte,
11a322db 787 /* WORD size. 2 byte */
52a6c1fe 788 Word,
11a322db 789 /* DWORD size. 4 byte */
52a6c1fe 790 Dword,
11a322db 791 /* FWORD size. 6 byte */
52a6c1fe 792 Fword,
11a322db 793 /* QWORD size. 8 byte */
52a6c1fe 794 Qword,
11a322db 795 /* TBYTE size. 10 byte */
52a6c1fe 796 Tbyte,
11a322db 797 /* XMMWORD size. */
52a6c1fe 798 Xmmword,
11a322db 799 /* YMMWORD size. */
52a6c1fe 800 Ymmword,
11a322db 801 /* ZMMWORD size. */
43234a1e 802 Zmmword,
52a6c1fe
L
803 /* Unspecified memory size. */
804 Unspecified,
40fb9820 805
bab6aec1 806 /* The number of bits in i386_operand_type. */
f0a85b07 807 OTNum
52a6c1fe 808};
40fb9820
L
809
810#define OTNumOfUints \
f0a85b07 811 ((OTNum - 1) / sizeof (unsigned int) / CHAR_BIT + 1)
40fb9820
L
812#define OTNumOfBits \
813 (OTNumOfUints * sizeof (unsigned int) * CHAR_BIT)
814
815/* If you get a compiler error for zero width of the unused field,
601e8564 816 comment it out. */
f0a85b07 817#define OTUnused OTNum
40fb9820
L
818
819typedef union i386_operand_type
820{
821 struct
822 {
bab6aec1 823 unsigned int class:CLASS_WIDTH;
75e5731b 824 unsigned int instance:INSTANCE_WIDTH;
7d5e4556 825 unsigned int imm1:1;
40fb9820
L
826 unsigned int imm8:1;
827 unsigned int imm8s:1;
828 unsigned int imm16:1;
829 unsigned int imm32:1;
830 unsigned int imm32s:1;
831 unsigned int imm64:1;
40fb9820
L
832 unsigned int disp8:1;
833 unsigned int disp16:1;
834 unsigned int disp32:1;
835 unsigned int disp32s:1;
836 unsigned int disp64:1;
7d5e4556 837 unsigned int baseindex:1;
7d5e4556
L
838 unsigned int byte:1;
839 unsigned int word:1;
840 unsigned int dword:1;
841 unsigned int fword:1;
842 unsigned int qword:1;
843 unsigned int tbyte:1;
844 unsigned int xmmword:1;
c0f3af97 845 unsigned int ymmword:1;
43234a1e 846 unsigned int zmmword:1;
7d5e4556 847 unsigned int unspecified:1;
40fb9820
L
848#ifdef OTUnused
849 unsigned int unused:(OTNumOfBits - OTUnused);
850#endif
851 } bitfield;
852 unsigned int array[OTNumOfUints];
853} i386_operand_type;
0b1cf022 854
d3ce72d0 855typedef struct insn_template
0b1cf022
L
856{
857 /* instruction name sans width suffix ("mov" for movl insns) */
858 char *name;
859
0b1cf022
L
860 /* base_opcode is the fundamental opcode byte without optional
861 prefix(es). */
862 unsigned int base_opcode;
863#define Opcode_D 0x2 /* Direction bit:
864 set if Reg --> Regmem;
865 unset if Regmem --> Reg. */
866#define Opcode_FloatR 0x8 /* Bit to swap src/dest for float insns. */
867#define Opcode_FloatD 0x400 /* Direction bit for float insns. */
dbbc8b7e
JB
868#define Opcode_SIMD_FloatD 0x1 /* Direction bit for SIMD fp insns. */
869#define Opcode_SIMD_IntD 0x10 /* Direction bit for SIMD int insns. */
0b1cf022
L
870
871 /* extension_opcode is the 3 bit extension for group <n> insns.
872 This field is also used to store the 8-bit opcode suffix for the
873 AMD 3DNow! instructions.
29c048b6 874 If this template has no extension opcode (the usual case) use None
c1e679ec 875 Instructions */
a2cebd03 876 unsigned short extension_opcode;
0b1cf022
L
877#define None 0xffff /* If no extension_opcode is possible. */
878
4dffcebc
L
879 /* Opcode length. */
880 unsigned char opcode_length;
881
a2cebd03
JB
882 /* how many operands */
883 unsigned char operands;
884
0b1cf022 885 /* cpu feature flags */
40fb9820 886 i386_cpu_flags cpu_flags;
0b1cf022
L
887
888 /* the bits in opcode_modifier are used to generate the final opcode from
889 the base_opcode. These bits also are used to detect alternate forms of
890 the same instruction */
40fb9820 891 i386_opcode_modifier opcode_modifier;
0b1cf022
L
892
893 /* operand_types[i] describes the type of operand i. This is made
894 by OR'ing together all of the possible type masks. (e.g.
895 'operand_types[i] = Reg|Imm' specifies that operand i can be
896 either a register or an immediate operand. */
40fb9820 897 i386_operand_type operand_types[MAX_OPERANDS];
0b1cf022 898}
d3ce72d0 899insn_template;
0b1cf022 900
d3ce72d0 901extern const insn_template i386_optab[];
0b1cf022
L
902
903/* these are for register name --> number & type hash lookup */
904typedef struct
905{
906 char *reg_name;
40fb9820 907 i386_operand_type reg_type;
a60de03c 908 unsigned char reg_flags;
0b1cf022
L
909#define RegRex 0x1 /* Extended register. */
910#define RegRex64 0x2 /* Extended 8 bit register. */
43234a1e 911#define RegVRex 0x4 /* Extended vector register. */
a60de03c 912 unsigned char reg_num;
e968fc9b 913#define RegIP ((unsigned char ) ~0)
db51cc60 914/* EIZ and RIZ are fake index registers. */
e968fc9b 915#define RegIZ (RegIP - 1)
b7240065
JB
916/* FLAT is a fake segment register (Intel mode). */
917#define RegFlat ((unsigned char) ~0)
a60de03c
JB
918 signed char dw2_regnum[2];
919#define Dw2Inval (-1)
0b1cf022
L
920}
921reg_entry;
922
923/* Entries in i386_regtab. */
924#define REGNAM_AL 1
925#define REGNAM_AX 25
926#define REGNAM_EAX 41
927
928extern const reg_entry i386_regtab[];
c3fe08fa 929extern const unsigned int i386_regtab_size;
0b1cf022
L
930
931typedef struct
932{
933 char *seg_name;
934 unsigned int seg_prefix;
935}
936seg_entry;
937
938extern const seg_entry cs;
939extern const seg_entry ds;
940extern const seg_entry ss;
941extern const seg_entry es;
942extern const seg_entry fs;
943extern const seg_entry gs;
This page took 0.664768 seconds and 4 git commands to generate.