Add stack high register and stack low register for MicroBlaze
[deliverable/binutils-gdb.git] / opcodes / microblaze-opcm.h
CommitLineData
7ba29e2a
NC
1/* microblaze-opcm.h -- Header used in microblaze-opc.h
2
3 Copyright 2009 Free Software Foundation, Inc.
4
5 This file is part of the GNU opcodes library.
6
7 This library is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3, or (at your option)
10 any later version.
11
12 It is distributed in the hope that it will be useful, but WITHOUT
13 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
14 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
15 License for more details.
16
17 You should have received a copy of the GNU General Public License
18 along with this file; see the file COPYING. If not, write to the
19 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
21
22
23#ifndef MICROBLAZE_OPCM
24#define MICROBLAZE_OPCM
25
26enum microblaze_instr
27{
ed8ec0ec 28 add, rsub, addc, rsubc, addk, rsubk, addkc, rsubkc, clz, cmp, cmpu,
7ba29e2a
NC
29 addi, rsubi, addic, rsubic, addik, rsubik, addikc, rsubikc, mul,
30 mulh, mulhu, mulhsu,
31 idiv, idivu, bsll, bsra, bsrl, get, put, nget, nput, cget, cput,
32 ncget, ncput, muli, bslli, bsrai, bsrli, mului, or, and, xor,
33 andn, pcmpbf, pcmpbc, pcmpeq, pcmpne, sra, src, srl, sext8, sext16,
d3da7741 34 wic, wdc, wdcclear, wdcflush, mts, mfs, mbar, br, brd,
7ba29e2a
NC
35 brld, bra, brad, brald, microblaze_brk, beq, beqd, bne, bned, blt,
36 bltd, ble, bled, bgt, bgtd, bge, bged, ori, andi, xori, andni,
37 imm, rtsd, rtid, rtbd, rted, bri, brid, brlid, brai, braid, bralid,
38 brki, beqi, beqid, bnei, bneid, blti, bltid, blei, bleid, bgti,
e692c217
ME
39 bgtid, bgei, bgeid, lbu, lbur, lhu, lhur, lw, lwr, lwx, sb, sbr, sh,
40 shr, sw, swr, swx, lbui, lhui, lwi,
7ba29e2a
NC
41 sbi, shi, swi, msrset, msrclr, tuqula, fadd, frsub, fmul, fdiv,
42 fcmp_lt, fcmp_eq, fcmp_le, fcmp_gt, fcmp_ne, fcmp_ge, fcmp_un, flt,
43 fint, fsqrt,
44 tget, tcget, tnget, tncget, tput, tcput, tnput, tncput,
45 eget, ecget, neget, necget, eput, ecput, neput, necput,
46 teget, tecget, tneget, tnecget, teput, tecput, tneput, tnecput,
47 aget, caget, naget, ncaget, aput, caput, naput, ncaput,
48 taget, tcaget, tnaget, tncaget, taput, tcaput, tnaput, tncaput,
49 eaget, ecaget, neaget, necaget, eaput, ecaput, neaput, necaput,
50 teaget, tecaget, tneaget, tnecaget, teaput, tecaput, tneaput, tnecaput,
51 getd, tgetd, cgetd, tcgetd, ngetd, tngetd, ncgetd, tncgetd,
52 putd, tputd, cputd, tcputd, nputd, tnputd, ncputd, tncputd,
53 egetd, tegetd, ecgetd, tecgetd, negetd, tnegetd, necgetd, tnecgetd,
54 eputd, teputd, ecputd, tecputd, neputd, tneputd, necputd, tnecputd,
55 agetd, tagetd, cagetd, tcagetd, nagetd, tnagetd, ncagetd, tncagetd,
56 aputd, taputd, caputd, tcaputd, naputd, tnaputd, ncaputd, tncaputd,
57 eagetd, teagetd, ecagetd, tecagetd, neagetd, tneagetd, necagetd, tnecagetd,
58 eaputd, teaputd, ecaputd, tecaputd, neaputd, tneaputd, necaputd, tnecaputd,
59 invalid_inst
60};
61
62enum microblaze_instr_type
63{
64 arithmetic_inst, logical_inst, mult_inst, div_inst, branch_inst,
65 return_inst, immediate_inst, special_inst, memory_load_inst,
66 memory_store_inst, barrel_shift_inst, anyware_inst
67};
68
69#define INST_WORD_SIZE 4
70
71/* Gen purpose regs go from 0 to 31. */
72/* Mask is reg num - max_reg_num, ie reg_num - 32 in this case. */
73
74#define REG_PC_MASK 0x8000
75#define REG_MSR_MASK 0x8001
76#define REG_EAR_MASK 0x8003
77#define REG_ESR_MASK 0x8005
78#define REG_FSR_MASK 0x8007
79#define REG_BTR_MASK 0x800b
80#define REG_EDR_MASK 0x800d
81#define REG_PVR_MASK 0xa000
0db4b326
ME
82#define REG_SLR_MASK 0x8800
83#define REG_SHR_MASK 0x8802
7ba29e2a
NC
84
85#define REG_PID_MASK 0x9000
86#define REG_ZPR_MASK 0x9001
87#define REG_TLBX_MASK 0x9002
88#define REG_TLBLO_MASK 0x9003
89#define REG_TLBHI_MASK 0x9004
90#define REG_TLBSX_MASK 0x9005
91
92#define MIN_REGNUM 0
93#define MAX_REGNUM 31
94
95#define MIN_PVR_REGNUM 0
96#define MAX_PVR_REGNUM 15
97
98#define REG_PC 32 /* PC. */
99#define REG_MSR 33 /* Machine status reg. */
100#define REG_EAR 35 /* Exception reg. */
101#define REG_ESR 37 /* Exception reg. */
102#define REG_FSR 39 /* FPU Status reg. */
103#define REG_BTR 43 /* Branch Target reg. */
104#define REG_EDR 45 /* Exception reg. */
0db4b326
ME
105#define REG_SHR 50 /* Stack High reg. */
106#define REG_SLR 51 /* Stack Low reg. */
7ba29e2a
NC
107#define REG_PVR 40960 /* Program Verification reg. */
108
109#define REG_PID 36864 /* MMU: Process ID reg. */
110#define REG_ZPR 36865 /* MMU: Zone Protect reg. */
111#define REG_TLBX 36866 /* MMU: TLB Index reg. */
112#define REG_TLBLO 36867 /* MMU: TLB Low reg. */
113#define REG_TLBHI 36868 /* MMU: TLB High reg. */
114#define REG_TLBSX 36869 /* MMU: TLB Search Index reg. */
115
116/* Alternate names for gen purpose regs. */
117#define REG_SP 1 /* stack pointer. */
118#define REG_ROSDP 2 /* read-only small data pointer. */
119#define REG_RWSDP 13 /* read-write small data pointer. */
120
121/* Assembler Register - Used in Delay Slot Optimization. */
122#define REG_AS 18
123#define REG_ZERO 0
124
125#define RD_LOW 21 /* Low bit for RD. */
126#define RA_LOW 16 /* Low bit for RA. */
127#define RB_LOW 11 /* Low bit for RB. */
128#define IMM_LOW 0 /* Low bit for immediate. */
d3da7741 129#define IMM_MBAR 21 /* low bit for mbar instruction. */
7ba29e2a
NC
130
131#define RD_MASK 0x03E00000
132#define RA_MASK 0x001F0000
133#define RB_MASK 0x0000F800
134#define IMM_MASK 0x0000FFFF
135
136/* Imm mask for barrel shifts. */
137#define IMM5_MASK 0x0000001F
138
d3da7741
ME
139/* Imm mask for mbar. */
140#define IMM5_MBAR_MASK 0x03E00000
141
7ba29e2a
NC
142/* FSL imm mask for get, put instructions. */
143#define RFSL_MASK 0x000000F
144
145/* Imm mask for msrset, msrclr instructions. */
146#define IMM15_MASK 0x00007FFF
147
148#endif /* MICROBLAZE-OPCM */
This page took 0.190972 seconds and 4 git commands to generate.