Adjust for branch target encoding change
[deliverable/binutils-gdb.git] / opcodes / openrisc-ibld.c
CommitLineData
87e6d782
NC
1/* Instruction building/extraction support for openrisc. -*- C -*-
2
47b0e7ad
NC
3 THIS FILE IS MACHINE GENERATED WITH CGEN: Cpu tools GENerator.
4 - the resultant file is machine generated, cgen-ibld.in isn't
87e6d782 5
6f3b91a6 6 Copyright 1996, 1997, 1998, 1999, 2000, 2001, 2005, 2006, 2007,
05994f45 7 2008, 2010 Free Software Foundation, Inc.
87e6d782 8
9b201bb5 9 This file is part of libopcodes.
87e6d782 10
9b201bb5 11 This library is free software; you can redistribute it and/or modify
47b0e7ad 12 it under the terms of the GNU General Public License as published by
9b201bb5 13 the Free Software Foundation; either version 3, or (at your option)
47b0e7ad 14 any later version.
87e6d782 15
9b201bb5
NC
16 It is distributed in the hope that it will be useful, but WITHOUT
17 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
18 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
19 License for more details.
87e6d782 20
47b0e7ad
NC
21 You should have received a copy of the GNU General Public License
22 along with this program; if not, write to the Free Software Foundation, Inc.,
23 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA. */
87e6d782
NC
24
25/* ??? Eventually more and more of this stuff can go to cpu-independent files.
26 Keep that in mind. */
27
28#include "sysdep.h"
87e6d782
NC
29#include <stdio.h>
30#include "ansidecl.h"
31#include "dis-asm.h"
32#include "bfd.h"
33#include "symcat.h"
34#include "openrisc-desc.h"
35#include "openrisc-opc.h"
fe8afbc4 36#include "cgen/basic-modes.h"
87e6d782 37#include "opintl.h"
37111cc7 38#include "safe-ctype.h"
87e6d782 39
47b0e7ad 40#undef min
87e6d782 41#define min(a,b) ((a) < (b) ? (a) : (b))
47b0e7ad 42#undef max
87e6d782
NC
43#define max(a,b) ((a) > (b) ? (a) : (b))
44
45/* Used by the ifield rtx function. */
46#define FLD(f) (fields->f)
47
48static const char * insert_normal
ffead7ae
MM
49 (CGEN_CPU_DESC, long, unsigned int, unsigned int, unsigned int,
50 unsigned int, unsigned int, unsigned int, CGEN_INSN_BYTES_PTR);
87e6d782 51static const char * insert_insn_normal
ffead7ae
MM
52 (CGEN_CPU_DESC, const CGEN_INSN *,
53 CGEN_FIELDS *, CGEN_INSN_BYTES_PTR, bfd_vma);
87e6d782 54static int extract_normal
ffead7ae
MM
55 (CGEN_CPU_DESC, CGEN_EXTRACT_INFO *, CGEN_INSN_INT,
56 unsigned int, unsigned int, unsigned int, unsigned int,
57 unsigned int, unsigned int, bfd_vma, long *);
87e6d782 58static int extract_insn_normal
ffead7ae
MM
59 (CGEN_CPU_DESC, const CGEN_INSN *, CGEN_EXTRACT_INFO *,
60 CGEN_INSN_INT, CGEN_FIELDS *, bfd_vma);
0e2ee3ca 61#if CGEN_INT_INSN_P
87e6d782 62static void put_insn_int_value
ffead7ae 63 (CGEN_CPU_DESC, CGEN_INSN_BYTES_PTR, int, int, CGEN_INSN_INT);
0e2ee3ca
NC
64#endif
65#if ! CGEN_INT_INSN_P
66static CGEN_INLINE void insert_1
ffead7ae 67 (CGEN_CPU_DESC, unsigned long, int, int, int, unsigned char *);
0e2ee3ca 68static CGEN_INLINE int fill_cache
ffead7ae 69 (CGEN_CPU_DESC, CGEN_EXTRACT_INFO *, int, int, bfd_vma);
0e2ee3ca 70static CGEN_INLINE long extract_1
ffead7ae 71 (CGEN_CPU_DESC, CGEN_EXTRACT_INFO *, int, int, int, unsigned char *, bfd_vma);
0e2ee3ca 72#endif
87e6d782
NC
73\f
74/* Operand insertion. */
75
76#if ! CGEN_INT_INSN_P
77
78/* Subroutine of insert_normal. */
79
80static CGEN_INLINE void
ffead7ae
MM
81insert_1 (CGEN_CPU_DESC cd,
82 unsigned long value,
83 int start,
84 int length,
85 int word_length,
86 unsigned char *bufp)
87e6d782
NC
87{
88 unsigned long x,mask;
89 int shift;
87e6d782 90
0e2ee3ca 91 x = cgen_get_insn_value (cd, bufp, word_length);
87e6d782
NC
92
93 /* Written this way to avoid undefined behaviour. */
94 mask = (((1L << (length - 1)) - 1) << 1) | 1;
95 if (CGEN_INSN_LSB0_P)
96 shift = (start + 1) - length;
97 else
98 shift = (word_length - (start + length));
99 x = (x & ~(mask << shift)) | ((value & mask) << shift);
100
0e2ee3ca 101 cgen_put_insn_value (cd, bufp, word_length, (bfd_vma) x);
87e6d782
NC
102}
103
104#endif /* ! CGEN_INT_INSN_P */
105
106/* Default insertion routine.
107
108 ATTRS is a mask of the boolean attributes.
109 WORD_OFFSET is the offset in bits from the start of the insn of the value.
110 WORD_LENGTH is the length of the word in bits in which the value resides.
111 START is the starting bit number in the word, architecture origin.
112 LENGTH is the length of VALUE in bits.
113 TOTAL_LENGTH is the total length of the insn in bits.
114
115 The result is an error message or NULL if success. */
116
117/* ??? This duplicates functionality with bfd's howto table and
118 bfd_install_relocation. */
119/* ??? This doesn't handle bfd_vma's. Create another function when
120 necessary. */
121
122static const char *
ffead7ae
MM
123insert_normal (CGEN_CPU_DESC cd,
124 long value,
125 unsigned int attrs,
126 unsigned int word_offset,
127 unsigned int start,
128 unsigned int length,
129 unsigned int word_length,
130 unsigned int total_length,
131 CGEN_INSN_BYTES_PTR buffer)
87e6d782
NC
132{
133 static char errbuf[100];
134 /* Written this way to avoid undefined behaviour. */
135 unsigned long mask = (((1L << (length - 1)) - 1) << 1) | 1;
136
137 /* If LENGTH is zero, this operand doesn't contribute to the value. */
138 if (length == 0)
139 return NULL;
140
b7cd1872 141 if (word_length > 8 * sizeof (CGEN_INSN_INT))
87e6d782
NC
142 abort ();
143
144 /* For architectures with insns smaller than the base-insn-bitsize,
145 word_length may be too big. */
146 if (cd->min_insn_bitsize < cd->base_insn_bitsize)
147 {
148 if (word_offset == 0
149 && word_length > total_length)
150 word_length = total_length;
151 }
152
153 /* Ensure VALUE will fit. */
fc7bc883
RH
154 if (CGEN_BOOL_ATTR (attrs, CGEN_IFLD_SIGN_OPT))
155 {
156 long minval = - (1L << (length - 1));
157 unsigned long maxval = mask;
158
159 if ((value > 0 && (unsigned long) value > maxval)
160 || value < minval)
161 {
162 /* xgettext:c-format */
163 sprintf (errbuf,
164 _("operand out of range (%ld not between %ld and %lu)"),
165 value, minval, maxval);
166 return errbuf;
167 }
168 }
169 else if (! CGEN_BOOL_ATTR (attrs, CGEN_IFLD_SIGNED))
87e6d782
NC
170 {
171 unsigned long maxval = mask;
ed963e2d
NC
172 unsigned long val = (unsigned long) value;
173
174 /* For hosts with a word size > 32 check to see if value has been sign
175 extended beyond 32 bits. If so then ignore these higher sign bits
176 as the user is attempting to store a 32-bit signed value into an
177 unsigned 32-bit field which is allowed. */
178 if (sizeof (unsigned long) > 4 && ((value >> 32) == -1))
179 val &= 0xFFFFFFFF;
180
181 if (val > maxval)
87e6d782
NC
182 {
183 /* xgettext:c-format */
184 sprintf (errbuf,
ed963e2d
NC
185 _("operand out of range (0x%lx not between 0 and 0x%lx)"),
186 val, maxval);
87e6d782
NC
187 return errbuf;
188 }
189 }
190 else
191 {
192 if (! cgen_signed_overflow_ok_p (cd))
193 {
194 long minval = - (1L << (length - 1));
195 long maxval = (1L << (length - 1)) - 1;
196
197 if (value < minval || value > maxval)
198 {
199 sprintf
200 /* xgettext:c-format */
201 (errbuf, _("operand out of range (%ld not between %ld and %ld)"),
202 value, minval, maxval);
203 return errbuf;
204 }
205 }
206 }
207
208#if CGEN_INT_INSN_P
209
210 {
211 int shift;
212
213 if (CGEN_INSN_LSB0_P)
214 shift = (word_offset + start + 1) - length;
215 else
216 shift = total_length - (word_offset + start + length);
217 *buffer = (*buffer & ~(mask << shift)) | ((value & mask) << shift);
218 }
219
220#else /* ! CGEN_INT_INSN_P */
221
222 {
223 unsigned char *bufp = (unsigned char *) buffer + word_offset / 8;
224
225 insert_1 (cd, value, start, length, word_length, bufp);
226 }
227
228#endif /* ! CGEN_INT_INSN_P */
229
230 return NULL;
231}
232
233/* Default insn builder (insert handler).
234 The instruction is recorded in CGEN_INT_INSN_P byte order (meaning
235 that if CGEN_INSN_BYTES_PTR is an int * and thus, the value is
236 recorded in host byte order, otherwise BUFFER is an array of bytes
237 and the value is recorded in target byte order).
238 The result is an error message or NULL if success. */
239
240static const char *
ffead7ae
MM
241insert_insn_normal (CGEN_CPU_DESC cd,
242 const CGEN_INSN * insn,
243 CGEN_FIELDS * fields,
244 CGEN_INSN_BYTES_PTR buffer,
245 bfd_vma pc)
87e6d782
NC
246{
247 const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
248 unsigned long value;
249 const CGEN_SYNTAX_CHAR_TYPE * syn;
250
251 CGEN_INIT_INSERT (cd);
252 value = CGEN_INSN_BASE_VALUE (insn);
253
254 /* If we're recording insns as numbers (rather than a string of bytes),
255 target byte order handling is deferred until later. */
256
257#if CGEN_INT_INSN_P
258
259 put_insn_int_value (cd, buffer, cd->base_insn_bitsize,
260 CGEN_FIELDS_BITSIZE (fields), value);
261
262#else
263
0e2ee3ca
NC
264 cgen_put_insn_value (cd, buffer, min ((unsigned) cd->base_insn_bitsize,
265 (unsigned) CGEN_FIELDS_BITSIZE (fields)),
87e6d782
NC
266 value);
267
268#endif /* ! CGEN_INT_INSN_P */
269
270 /* ??? It would be better to scan the format's fields.
271 Still need to be able to insert a value based on the operand though;
272 e.g. storing a branch displacement that got resolved later.
273 Needs more thought first. */
274
275 for (syn = CGEN_SYNTAX_STRING (syntax); * syn; ++ syn)
276 {
277 const char *errmsg;
278
279 if (CGEN_SYNTAX_CHAR_P (* syn))
280 continue;
281
282 errmsg = (* cd->insert_operand) (cd, CGEN_SYNTAX_FIELD (*syn),
283 fields, buffer, pc);
284 if (errmsg)
285 return errmsg;
286 }
287
288 return NULL;
289}
290
0e2ee3ca 291#if CGEN_INT_INSN_P
87e6d782 292/* Cover function to store an insn value into an integral insn. Must go here
47b0e7ad 293 because it needs <prefix>-desc.h for CGEN_INT_INSN_P. */
87e6d782
NC
294
295static void
ffead7ae
MM
296put_insn_int_value (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
297 CGEN_INSN_BYTES_PTR buf,
298 int length,
299 int insn_length,
300 CGEN_INSN_INT value)
87e6d782
NC
301{
302 /* For architectures with insns smaller than the base-insn-bitsize,
303 length may be too big. */
304 if (length > insn_length)
305 *buf = value;
306 else
307 {
308 int shift = insn_length - length;
309 /* Written this way to avoid undefined behaviour. */
310 CGEN_INSN_INT mask = (((1L << (length - 1)) - 1) << 1) | 1;
47b0e7ad 311
87e6d782
NC
312 *buf = (*buf & ~(mask << shift)) | ((value & mask) << shift);
313 }
314}
0e2ee3ca 315#endif
87e6d782
NC
316\f
317/* Operand extraction. */
318
319#if ! CGEN_INT_INSN_P
320
321/* Subroutine of extract_normal.
322 Ensure sufficient bytes are cached in EX_INFO.
323 OFFSET is the offset in bytes from the start of the insn of the value.
324 BYTES is the length of the needed value.
325 Returns 1 for success, 0 for failure. */
326
327static CGEN_INLINE int
ffead7ae
MM
328fill_cache (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
329 CGEN_EXTRACT_INFO *ex_info,
330 int offset,
331 int bytes,
332 bfd_vma pc)
87e6d782
NC
333{
334 /* It's doubtful that the middle part has already been fetched so
335 we don't optimize that case. kiss. */
0e2ee3ca 336 unsigned int mask;
87e6d782
NC
337 disassemble_info *info = (disassemble_info *) ex_info->dis_info;
338
339 /* First do a quick check. */
340 mask = (1 << bytes) - 1;
341 if (((ex_info->valid >> offset) & mask) == mask)
342 return 1;
343
344 /* Search for the first byte we need to read. */
345 for (mask = 1 << offset; bytes > 0; --bytes, ++offset, mask <<= 1)
346 if (! (mask & ex_info->valid))
347 break;
348
349 if (bytes)
350 {
351 int status;
352
353 pc += offset;
354 status = (*info->read_memory_func)
355 (pc, ex_info->insn_bytes + offset, bytes, info);
356
357 if (status != 0)
358 {
359 (*info->memory_error_func) (status, pc, info);
360 return 0;
361 }
362
363 ex_info->valid |= ((1 << bytes) - 1) << offset;
364 }
365
366 return 1;
367}
368
369/* Subroutine of extract_normal. */
370
371static CGEN_INLINE long
ffead7ae
MM
372extract_1 (CGEN_CPU_DESC cd,
373 CGEN_EXTRACT_INFO *ex_info ATTRIBUTE_UNUSED,
374 int start,
375 int length,
376 int word_length,
377 unsigned char *bufp,
378 bfd_vma pc ATTRIBUTE_UNUSED)
87e6d782
NC
379{
380 unsigned long x;
381 int shift;
47b0e7ad 382
e333d2c4
NC
383 x = cgen_get_insn_value (cd, bufp, word_length);
384
87e6d782
NC
385 if (CGEN_INSN_LSB0_P)
386 shift = (start + 1) - length;
387 else
388 shift = (word_length - (start + length));
389 return x >> shift;
390}
391
392#endif /* ! CGEN_INT_INSN_P */
393
394/* Default extraction routine.
395
396 INSN_VALUE is the first base_insn_bitsize bits of the insn in host order,
397 or sometimes less for cases like the m32r where the base insn size is 32
398 but some insns are 16 bits.
399 ATTRS is a mask of the boolean attributes. We only need `SIGNED',
400 but for generality we take a bitmask of all of them.
401 WORD_OFFSET is the offset in bits from the start of the insn of the value.
402 WORD_LENGTH is the length of the word in bits in which the value resides.
403 START is the starting bit number in the word, architecture origin.
404 LENGTH is the length of VALUE in bits.
405 TOTAL_LENGTH is the total length of the insn in bits.
406
407 Returns 1 for success, 0 for failure. */
408
409/* ??? The return code isn't properly used. wip. */
410
411/* ??? This doesn't handle bfd_vma's. Create another function when
412 necessary. */
413
414static int
ffead7ae 415extract_normal (CGEN_CPU_DESC cd,
87e6d782 416#if ! CGEN_INT_INSN_P
ffead7ae 417 CGEN_EXTRACT_INFO *ex_info,
87e6d782 418#else
ffead7ae 419 CGEN_EXTRACT_INFO *ex_info ATTRIBUTE_UNUSED,
87e6d782 420#endif
ffead7ae
MM
421 CGEN_INSN_INT insn_value,
422 unsigned int attrs,
423 unsigned int word_offset,
424 unsigned int start,
425 unsigned int length,
426 unsigned int word_length,
427 unsigned int total_length,
87e6d782 428#if ! CGEN_INT_INSN_P
ffead7ae 429 bfd_vma pc,
87e6d782 430#else
ffead7ae 431 bfd_vma pc ATTRIBUTE_UNUSED,
87e6d782 432#endif
ffead7ae 433 long *valuep)
87e6d782 434{
fc7bc883 435 long value, mask;
87e6d782
NC
436
437 /* If LENGTH is zero, this operand doesn't contribute to the value
438 so give it a standard value of zero. */
439 if (length == 0)
440 {
441 *valuep = 0;
442 return 1;
443 }
444
b7cd1872 445 if (word_length > 8 * sizeof (CGEN_INSN_INT))
87e6d782
NC
446 abort ();
447
448 /* For architectures with insns smaller than the insn-base-bitsize,
449 word_length may be too big. */
450 if (cd->min_insn_bitsize < cd->base_insn_bitsize)
451 {
ed963e2d
NC
452 if (word_offset + word_length > total_length)
453 word_length = total_length - word_offset;
87e6d782
NC
454 }
455
fc7bc883 456 /* Does the value reside in INSN_VALUE, and at the right alignment? */
87e6d782 457
fc7bc883 458 if (CGEN_INT_INSN_P || (word_offset == 0 && word_length == total_length))
87e6d782
NC
459 {
460 if (CGEN_INSN_LSB0_P)
461 value = insn_value >> ((word_offset + start + 1) - length);
462 else
463 value = insn_value >> (total_length - ( word_offset + start + length));
464 }
465
466#if ! CGEN_INT_INSN_P
467
468 else
469 {
470 unsigned char *bufp = ex_info->insn_bytes + word_offset / 8;
471
b7cd1872 472 if (word_length > 8 * sizeof (CGEN_INSN_INT))
87e6d782
NC
473 abort ();
474
475 if (fill_cache (cd, ex_info, word_offset / 8, word_length / 8, pc) == 0)
476 return 0;
477
478 value = extract_1 (cd, ex_info, start, length, word_length, bufp, pc);
479 }
480
481#endif /* ! CGEN_INT_INSN_P */
482
483 /* Written this way to avoid undefined behaviour. */
484 mask = (((1L << (length - 1)) - 1) << 1) | 1;
485
486 value &= mask;
487 /* sign extend? */
488 if (CGEN_BOOL_ATTR (attrs, CGEN_IFLD_SIGNED)
489 && (value & (1L << (length - 1))))
490 value |= ~mask;
491
492 *valuep = value;
493
494 return 1;
495}
496
497/* Default insn extractor.
498
499 INSN_VALUE is the first base_insn_bitsize bits, translated to host order.
500 The extracted fields are stored in FIELDS.
501 EX_INFO is used to handle reading variable length insns.
502 Return the length of the insn in bits, or 0 if no match,
503 or -1 if an error occurs fetching data (memory_error_func will have
504 been called). */
505
506static int
ffead7ae
MM
507extract_insn_normal (CGEN_CPU_DESC cd,
508 const CGEN_INSN *insn,
509 CGEN_EXTRACT_INFO *ex_info,
510 CGEN_INSN_INT insn_value,
511 CGEN_FIELDS *fields,
512 bfd_vma pc)
87e6d782
NC
513{
514 const CGEN_SYNTAX *syntax = CGEN_INSN_SYNTAX (insn);
515 const CGEN_SYNTAX_CHAR_TYPE *syn;
516
517 CGEN_FIELDS_BITSIZE (fields) = CGEN_INSN_BITSIZE (insn);
518
519 CGEN_INIT_EXTRACT (cd);
520
521 for (syn = CGEN_SYNTAX_STRING (syntax); *syn; ++syn)
522 {
523 int length;
524
525 if (CGEN_SYNTAX_CHAR_P (*syn))
526 continue;
527
528 length = (* cd->extract_operand) (cd, CGEN_SYNTAX_FIELD (*syn),
529 ex_info, insn_value, fields, pc);
530 if (length <= 0)
531 return length;
532 }
533
534 /* We recognized and successfully extracted this insn. */
535 return CGEN_INSN_BITSIZE (insn);
536}
537\f
47b0e7ad 538/* Machine generated code added here. */
87e6d782 539
0e2ee3ca 540const char * openrisc_cgen_insert_operand
47b0e7ad 541 (CGEN_CPU_DESC, int, CGEN_FIELDS *, CGEN_INSN_BYTES_PTR, bfd_vma);
0e2ee3ca 542
87e6d782
NC
543/* Main entry point for operand insertion.
544
545 This function is basically just a big switch statement. Earlier versions
546 used tables to look up the function to use, but
547 - if the table contains both assembler and disassembler functions then
548 the disassembler contains much of the assembler and vice-versa,
549 - there's a lot of inlining possibilities as things grow,
550 - using a switch statement avoids the function call overhead.
551
552 This function could be moved into `parse_insn_normal', but keeping it
553 separate makes clear the interface between `parse_insn_normal' and each of
554 the handlers. It's also needed by GAS to insert operands that couldn't be
9a2e995d 555 resolved during parsing. */
87e6d782
NC
556
557const char *
47b0e7ad
NC
558openrisc_cgen_insert_operand (CGEN_CPU_DESC cd,
559 int opindex,
560 CGEN_FIELDS * fields,
561 CGEN_INSN_BYTES_PTR buffer,
562 bfd_vma pc ATTRIBUTE_UNUSED)
87e6d782
NC
563{
564 const char * errmsg = NULL;
565 unsigned int total_length = CGEN_FIELDS_BITSIZE (fields);
566
567 switch (opindex)
568 {
569 case OPENRISC_OPERAND_ABS_26 :
570 {
571 long value = fields->f_abs26;
fe8afbc4 572 value = ((SI) (pc) >> (2));
87e6d782
NC
573 errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_ABS_ADDR), 0, 25, 26, 32, total_length, buffer);
574 }
575 break;
576 case OPENRISC_OPERAND_DISP_26 :
577 {
578 long value = fields->f_disp26;
fe8afbc4 579 value = ((SI) (((value) - (pc))) >> (2));
87e6d782
NC
580 errmsg = insert_normal (cd, value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 25, 26, 32, total_length, buffer);
581 }
582 break;
583 case OPENRISC_OPERAND_HI16 :
584 errmsg = insert_normal (cd, fields->f_simm16, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, buffer);
585 break;
586 case OPENRISC_OPERAND_LO16 :
587 errmsg = insert_normal (cd, fields->f_lo16, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, buffer);
588 break;
589 case OPENRISC_OPERAND_OP_F_23 :
590 errmsg = insert_normal (cd, fields->f_op4, 0, 0, 23, 3, 32, total_length, buffer);
591 break;
592 case OPENRISC_OPERAND_OP_F_3 :
593 errmsg = insert_normal (cd, fields->f_op5, 0, 0, 25, 5, 32, total_length, buffer);
594 break;
595 case OPENRISC_OPERAND_RA :
596 errmsg = insert_normal (cd, fields->f_r2, 0, 0, 20, 5, 32, total_length, buffer);
597 break;
598 case OPENRISC_OPERAND_RB :
599 errmsg = insert_normal (cd, fields->f_r3, 0, 0, 15, 5, 32, total_length, buffer);
600 break;
601 case OPENRISC_OPERAND_RD :
602 errmsg = insert_normal (cd, fields->f_r1, 0, 0, 25, 5, 32, total_length, buffer);
603 break;
604 case OPENRISC_OPERAND_SIMM_16 :
605 errmsg = insert_normal (cd, fields->f_simm16, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, buffer);
606 break;
607 case OPENRISC_OPERAND_UI16NC :
608 {
609{
fe8afbc4 610 FLD (f_i16_2) = ((((HI) (FLD (f_i16nc)) >> (11))) & (31));
87e6d782
NC
611 FLD (f_i16_1) = ((FLD (f_i16nc)) & (2047));
612}
613 errmsg = insert_normal (cd, fields->f_i16_1, 0, 0, 10, 11, 32, total_length, buffer);
614 if (errmsg)
615 break;
616 errmsg = insert_normal (cd, fields->f_i16_2, 0, 0, 25, 5, 32, total_length, buffer);
617 if (errmsg)
618 break;
619 }
620 break;
621 case OPENRISC_OPERAND_UIMM_16 :
622 errmsg = insert_normal (cd, fields->f_uimm16, 0, 0, 15, 16, 32, total_length, buffer);
623 break;
624 case OPENRISC_OPERAND_UIMM_5 :
625 errmsg = insert_normal (cd, fields->f_uimm5, 0, 0, 4, 5, 32, total_length, buffer);
626 break;
627
628 default :
629 /* xgettext:c-format */
630 fprintf (stderr, _("Unrecognized field %d while building insn.\n"),
631 opindex);
632 abort ();
633 }
634
635 return errmsg;
636}
637
0e2ee3ca 638int openrisc_cgen_extract_operand
47b0e7ad 639 (CGEN_CPU_DESC, int, CGEN_EXTRACT_INFO *, CGEN_INSN_INT, CGEN_FIELDS *, bfd_vma);
0e2ee3ca 640
87e6d782
NC
641/* Main entry point for operand extraction.
642 The result is <= 0 for error, >0 for success.
643 ??? Actual values aren't well defined right now.
644
645 This function is basically just a big switch statement. Earlier versions
646 used tables to look up the function to use, but
647 - if the table contains both assembler and disassembler functions then
648 the disassembler contains much of the assembler and vice-versa,
649 - there's a lot of inlining possibilities as things grow,
650 - using a switch statement avoids the function call overhead.
651
652 This function could be moved into `print_insn_normal', but keeping it
653 separate makes clear the interface between `print_insn_normal' and each of
9a2e995d 654 the handlers. */
87e6d782
NC
655
656int
47b0e7ad
NC
657openrisc_cgen_extract_operand (CGEN_CPU_DESC cd,
658 int opindex,
659 CGEN_EXTRACT_INFO *ex_info,
660 CGEN_INSN_INT insn_value,
661 CGEN_FIELDS * fields,
662 bfd_vma pc)
87e6d782
NC
663{
664 /* Assume success (for those operands that are nops). */
665 int length = 1;
666 unsigned int total_length = CGEN_FIELDS_BITSIZE (fields);
667
668 switch (opindex)
669 {
670 case OPENRISC_OPERAND_ABS_26 :
671 {
672 long value;
673 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_ABS_ADDR), 0, 25, 26, 32, total_length, pc, & value);
674 value = ((value) << (2));
675 fields->f_abs26 = value;
676 }
677 break;
678 case OPENRISC_OPERAND_DISP_26 :
679 {
680 long value;
681 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED)|(1<<CGEN_IFLD_PCREL_ADDR), 0, 25, 26, 32, total_length, pc, & value);
682 value = ((((value) << (2))) + (pc));
683 fields->f_disp26 = value;
684 }
685 break;
686 case OPENRISC_OPERAND_HI16 :
687 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, pc, & fields->f_simm16);
688 break;
689 case OPENRISC_OPERAND_LO16 :
690 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, pc, & fields->f_lo16);
691 break;
692 case OPENRISC_OPERAND_OP_F_23 :
693 length = extract_normal (cd, ex_info, insn_value, 0, 0, 23, 3, 32, total_length, pc, & fields->f_op4);
694 break;
695 case OPENRISC_OPERAND_OP_F_3 :
696 length = extract_normal (cd, ex_info, insn_value, 0, 0, 25, 5, 32, total_length, pc, & fields->f_op5);
697 break;
698 case OPENRISC_OPERAND_RA :
699 length = extract_normal (cd, ex_info, insn_value, 0, 0, 20, 5, 32, total_length, pc, & fields->f_r2);
700 break;
701 case OPENRISC_OPERAND_RB :
702 length = extract_normal (cd, ex_info, insn_value, 0, 0, 15, 5, 32, total_length, pc, & fields->f_r3);
703 break;
704 case OPENRISC_OPERAND_RD :
705 length = extract_normal (cd, ex_info, insn_value, 0, 0, 25, 5, 32, total_length, pc, & fields->f_r1);
706 break;
707 case OPENRISC_OPERAND_SIMM_16 :
708 length = extract_normal (cd, ex_info, insn_value, 0|(1<<CGEN_IFLD_SIGNED), 0, 15, 16, 32, total_length, pc, & fields->f_simm16);
709 break;
710 case OPENRISC_OPERAND_UI16NC :
711 {
712 length = extract_normal (cd, ex_info, insn_value, 0, 0, 10, 11, 32, total_length, pc, & fields->f_i16_1);
713 if (length <= 0) break;
714 length = extract_normal (cd, ex_info, insn_value, 0, 0, 25, 5, 32, total_length, pc, & fields->f_i16_2);
715 if (length <= 0) break;
716{
717 FLD (f_i16nc) = openrisc_sign_extend_16bit (((((FLD (f_i16_2)) << (11))) | (FLD (f_i16_1))));
718}
719 }
720 break;
721 case OPENRISC_OPERAND_UIMM_16 :
722 length = extract_normal (cd, ex_info, insn_value, 0, 0, 15, 16, 32, total_length, pc, & fields->f_uimm16);
723 break;
724 case OPENRISC_OPERAND_UIMM_5 :
725 length = extract_normal (cd, ex_info, insn_value, 0, 0, 4, 5, 32, total_length, pc, & fields->f_uimm5);
726 break;
727
728 default :
729 /* xgettext:c-format */
730 fprintf (stderr, _("Unrecognized field %d while decoding insn.\n"),
731 opindex);
732 abort ();
733 }
734
735 return length;
736}
737
738cgen_insert_fn * const openrisc_cgen_insert_handlers[] =
739{
740 insert_insn_normal,
741};
742
743cgen_extract_fn * const openrisc_cgen_extract_handlers[] =
744{
745 extract_insn_normal,
746};
747
47b0e7ad
NC
748int openrisc_cgen_get_int_operand (CGEN_CPU_DESC, int, const CGEN_FIELDS *);
749bfd_vma openrisc_cgen_get_vma_operand (CGEN_CPU_DESC, int, const CGEN_FIELDS *);
0e2ee3ca 750
87e6d782
NC
751/* Getting values from cgen_fields is handled by a collection of functions.
752 They are distinguished by the type of the VALUE argument they return.
753 TODO: floating point, inlining support, remove cases where result type
754 not appropriate. */
755
756int
47b0e7ad
NC
757openrisc_cgen_get_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
758 int opindex,
759 const CGEN_FIELDS * fields)
87e6d782
NC
760{
761 int value;
762
763 switch (opindex)
764 {
765 case OPENRISC_OPERAND_ABS_26 :
766 value = fields->f_abs26;
767 break;
768 case OPENRISC_OPERAND_DISP_26 :
769 value = fields->f_disp26;
770 break;
771 case OPENRISC_OPERAND_HI16 :
772 value = fields->f_simm16;
773 break;
774 case OPENRISC_OPERAND_LO16 :
775 value = fields->f_lo16;
776 break;
777 case OPENRISC_OPERAND_OP_F_23 :
778 value = fields->f_op4;
779 break;
780 case OPENRISC_OPERAND_OP_F_3 :
781 value = fields->f_op5;
782 break;
783 case OPENRISC_OPERAND_RA :
784 value = fields->f_r2;
785 break;
786 case OPENRISC_OPERAND_RB :
787 value = fields->f_r3;
788 break;
789 case OPENRISC_OPERAND_RD :
790 value = fields->f_r1;
791 break;
792 case OPENRISC_OPERAND_SIMM_16 :
793 value = fields->f_simm16;
794 break;
795 case OPENRISC_OPERAND_UI16NC :
796 value = fields->f_i16nc;
797 break;
798 case OPENRISC_OPERAND_UIMM_16 :
799 value = fields->f_uimm16;
800 break;
801 case OPENRISC_OPERAND_UIMM_5 :
802 value = fields->f_uimm5;
803 break;
804
805 default :
806 /* xgettext:c-format */
807 fprintf (stderr, _("Unrecognized field %d while getting int operand.\n"),
808 opindex);
809 abort ();
810 }
811
812 return value;
813}
814
815bfd_vma
47b0e7ad
NC
816openrisc_cgen_get_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
817 int opindex,
818 const CGEN_FIELDS * fields)
87e6d782
NC
819{
820 bfd_vma value;
821
822 switch (opindex)
823 {
824 case OPENRISC_OPERAND_ABS_26 :
825 value = fields->f_abs26;
826 break;
827 case OPENRISC_OPERAND_DISP_26 :
828 value = fields->f_disp26;
829 break;
830 case OPENRISC_OPERAND_HI16 :
831 value = fields->f_simm16;
832 break;
833 case OPENRISC_OPERAND_LO16 :
834 value = fields->f_lo16;
835 break;
836 case OPENRISC_OPERAND_OP_F_23 :
837 value = fields->f_op4;
838 break;
839 case OPENRISC_OPERAND_OP_F_3 :
840 value = fields->f_op5;
841 break;
842 case OPENRISC_OPERAND_RA :
843 value = fields->f_r2;
844 break;
845 case OPENRISC_OPERAND_RB :
846 value = fields->f_r3;
847 break;
848 case OPENRISC_OPERAND_RD :
849 value = fields->f_r1;
850 break;
851 case OPENRISC_OPERAND_SIMM_16 :
852 value = fields->f_simm16;
853 break;
854 case OPENRISC_OPERAND_UI16NC :
855 value = fields->f_i16nc;
856 break;
857 case OPENRISC_OPERAND_UIMM_16 :
858 value = fields->f_uimm16;
859 break;
860 case OPENRISC_OPERAND_UIMM_5 :
861 value = fields->f_uimm5;
862 break;
863
864 default :
865 /* xgettext:c-format */
866 fprintf (stderr, _("Unrecognized field %d while getting vma operand.\n"),
867 opindex);
868 abort ();
869 }
870
871 return value;
872}
873
47b0e7ad
NC
874void openrisc_cgen_set_int_operand (CGEN_CPU_DESC, int, CGEN_FIELDS *, int);
875void openrisc_cgen_set_vma_operand (CGEN_CPU_DESC, int, CGEN_FIELDS *, bfd_vma);
0e2ee3ca 876
87e6d782
NC
877/* Stuffing values in cgen_fields is handled by a collection of functions.
878 They are distinguished by the type of the VALUE argument they accept.
879 TODO: floating point, inlining support, remove cases where argument type
880 not appropriate. */
881
882void
47b0e7ad
NC
883openrisc_cgen_set_int_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
884 int opindex,
885 CGEN_FIELDS * fields,
886 int value)
87e6d782
NC
887{
888 switch (opindex)
889 {
890 case OPENRISC_OPERAND_ABS_26 :
891 fields->f_abs26 = value;
892 break;
893 case OPENRISC_OPERAND_DISP_26 :
894 fields->f_disp26 = value;
895 break;
896 case OPENRISC_OPERAND_HI16 :
897 fields->f_simm16 = value;
898 break;
899 case OPENRISC_OPERAND_LO16 :
900 fields->f_lo16 = value;
901 break;
902 case OPENRISC_OPERAND_OP_F_23 :
903 fields->f_op4 = value;
904 break;
905 case OPENRISC_OPERAND_OP_F_3 :
906 fields->f_op5 = value;
907 break;
908 case OPENRISC_OPERAND_RA :
909 fields->f_r2 = value;
910 break;
911 case OPENRISC_OPERAND_RB :
912 fields->f_r3 = value;
913 break;
914 case OPENRISC_OPERAND_RD :
915 fields->f_r1 = value;
916 break;
917 case OPENRISC_OPERAND_SIMM_16 :
918 fields->f_simm16 = value;
919 break;
920 case OPENRISC_OPERAND_UI16NC :
921 fields->f_i16nc = value;
922 break;
923 case OPENRISC_OPERAND_UIMM_16 :
924 fields->f_uimm16 = value;
925 break;
926 case OPENRISC_OPERAND_UIMM_5 :
927 fields->f_uimm5 = value;
928 break;
929
930 default :
931 /* xgettext:c-format */
932 fprintf (stderr, _("Unrecognized field %d while setting int operand.\n"),
933 opindex);
934 abort ();
935 }
936}
937
938void
47b0e7ad
NC
939openrisc_cgen_set_vma_operand (CGEN_CPU_DESC cd ATTRIBUTE_UNUSED,
940 int opindex,
941 CGEN_FIELDS * fields,
942 bfd_vma value)
87e6d782
NC
943{
944 switch (opindex)
945 {
946 case OPENRISC_OPERAND_ABS_26 :
947 fields->f_abs26 = value;
948 break;
949 case OPENRISC_OPERAND_DISP_26 :
950 fields->f_disp26 = value;
951 break;
952 case OPENRISC_OPERAND_HI16 :
953 fields->f_simm16 = value;
954 break;
955 case OPENRISC_OPERAND_LO16 :
956 fields->f_lo16 = value;
957 break;
958 case OPENRISC_OPERAND_OP_F_23 :
959 fields->f_op4 = value;
960 break;
961 case OPENRISC_OPERAND_OP_F_3 :
962 fields->f_op5 = value;
963 break;
964 case OPENRISC_OPERAND_RA :
965 fields->f_r2 = value;
966 break;
967 case OPENRISC_OPERAND_RB :
968 fields->f_r3 = value;
969 break;
970 case OPENRISC_OPERAND_RD :
971 fields->f_r1 = value;
972 break;
973 case OPENRISC_OPERAND_SIMM_16 :
974 fields->f_simm16 = value;
975 break;
976 case OPENRISC_OPERAND_UI16NC :
977 fields->f_i16nc = value;
978 break;
979 case OPENRISC_OPERAND_UIMM_16 :
980 fields->f_uimm16 = value;
981 break;
982 case OPENRISC_OPERAND_UIMM_5 :
983 fields->f_uimm5 = value;
984 break;
985
986 default :
987 /* xgettext:c-format */
988 fprintf (stderr, _("Unrecognized field %d while setting vma operand.\n"),
989 opindex);
990 abort ();
991 }
992}
993
994/* Function to call before using the instruction builder tables. */
995
996void
47b0e7ad 997openrisc_cgen_init_ibld_table (CGEN_CPU_DESC cd)
87e6d782
NC
998{
999 cd->insert_handlers = & openrisc_cgen_insert_handlers[0];
1000 cd->extract_handlers = & openrisc_cgen_extract_handlers[0];
1001
1002 cd->insert_operand = openrisc_cgen_insert_operand;
1003 cd->extract_operand = openrisc_cgen_extract_operand;
1004
1005 cd->get_int_operand = openrisc_cgen_get_int_operand;
1006 cd->set_int_operand = openrisc_cgen_set_int_operand;
1007 cd->get_vma_operand = openrisc_cgen_get_vma_operand;
1008 cd->set_vma_operand = openrisc_cgen_set_vma_operand;
1009}
This page took 0.574563 seconds and 4 git commands to generate.