Properly check address mode for SIB
[deliverable/binutils-gdb.git] / opcodes / ppc-dis.c
CommitLineData
252b5132 1/* ppc-dis.c -- Disassemble PowerPC instructions
081ba1b3 2 Copyright 1994, 1995, 2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007,
aea77599 3 2008, 2009, 2010, 2011, 2012 Free Software Foundation, Inc.
252b5132
RH
4 Written by Ian Lance Taylor, Cygnus Support
5
9b201bb5
NC
6 This file is part of the GNU opcodes library.
7
8 This library is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3, or (at your option)
11 any later version.
12
13 It is distributed in the hope that it will be useful, but WITHOUT
14 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
16 License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this file; see the file COPYING. If not, write to the
20 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
21 MA 02110-1301, USA. */
252b5132 22
252b5132 23#include "sysdep.h"
df7b86aa 24#include <stdio.h>
252b5132 25#include "dis-asm.h"
b9c361e0 26#include "elf-bfd.h"
94caa966 27#include "elf/ppc.h"
69fe9ce5 28#include "opintl.h"
252b5132
RH
29#include "opcode/ppc.h"
30
31/* This file provides several disassembler functions, all of which use
32 the disassembler interface defined in dis-asm.h. Several functions
33 are provided because this file handles disassembly for the PowerPC
34 in both big and little endian mode and also for the POWER (RS/6000)
35 chip. */
fa452fa6
PB
36static int print_insn_powerpc (bfd_vma, struct disassemble_info *, int,
37 ppc_cpu_t);
252b5132 38
fa452fa6
PB
39struct dis_private
40{
41 /* Stash the result of parsing disassembler_options here. */
42 ppc_cpu_t dialect;
b240011a 43} private;
fa452fa6
PB
44
45#define POWERPC_DIALECT(INFO) \
46 (((struct dis_private *) ((INFO)->private_data))->dialect)
418c1742 47
69fe9ce5
AM
48struct ppc_mopt {
49 const char *opt;
50 ppc_cpu_t cpu;
51 ppc_cpu_t sticky;
52};
53
54struct ppc_mopt ppc_opts[] = {
bdc70b4a 55 { "403", (PPC_OPCODE_PPC | PPC_OPCODE_403),
69fe9ce5 56 0 },
bdc70b4a 57 { "405", (PPC_OPCODE_PPC | PPC_OPCODE_403 | PPC_OPCODE_405),
69fe9ce5 58 0 },
bdc70b4a
AM
59 { "440", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_440
60 | PPC_OPCODE_ISEL | PPC_OPCODE_RFMCI),
69fe9ce5 61 0 },
bdc70b4a
AM
62 { "464", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_440
63 | PPC_OPCODE_ISEL | PPC_OPCODE_RFMCI),
69fe9ce5 64 0 },
bdc70b4a
AM
65 { "476", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_440
66 | PPC_OPCODE_476 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5),
9fe54b1c 67 0 },
bdc70b4a 68 { "601", (PPC_OPCODE_PPC | PPC_OPCODE_601),
69fe9ce5 69 0 },
bdc70b4a 70 { "603", (PPC_OPCODE_PPC),
69fe9ce5 71 0 },
bdc70b4a 72 { "604", (PPC_OPCODE_PPC),
69fe9ce5 73 0 },
bdc70b4a 74 { "620", (PPC_OPCODE_PPC | PPC_OPCODE_64),
69fe9ce5 75 0 },
bdc70b4a 76 { "7400", (PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC),
69fe9ce5 77 0 },
bdc70b4a 78 { "7410", (PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC),
69fe9ce5 79 0 },
bdc70b4a 80 { "7450", (PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC),
69fe9ce5 81 0 },
bdc70b4a 82 { "7455", (PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC),
69fe9ce5
AM
83 0 },
84 { "750cl", (PPC_OPCODE_PPC | PPC_OPCODE_PPCPS)
85 , 0 },
bdc70b4a
AM
86 { "a2", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_POWER4
87 | PPC_OPCODE_POWER5 | PPC_OPCODE_CACHELCK | PPC_OPCODE_64
88 | PPC_OPCODE_A2),
cdc51b07 89 0 },
bdc70b4a 90 { "altivec", (PPC_OPCODE_PPC),
c7a5aa9c 91 PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2 },
69fe9ce5
AM
92 { "any", 0,
93 PPC_OPCODE_ANY },
bdc70b4a 94 { "booke", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE),
69fe9ce5 95 0 },
bdc70b4a 96 { "booke32", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE),
69fe9ce5 97 0 },
bdc70b4a
AM
98 { "cell", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
99 | PPC_OPCODE_CELL | PPC_OPCODE_ALTIVEC),
69fe9ce5 100 0 },
bdc70b4a 101 { "com", (PPC_OPCODE_COMMON),
69fe9ce5 102 0 },
bdc70b4a 103 { "e300", (PPC_OPCODE_PPC | PPC_OPCODE_E300),
69fe9ce5
AM
104 0 },
105 { "e500", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_SPE
106 | PPC_OPCODE_ISEL | PPC_OPCODE_EFS | PPC_OPCODE_BRLOCK
107 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
e01d869a 108 | PPC_OPCODE_E500),
69fe9ce5
AM
109 0 },
110 { "e500mc", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
111 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
112 | PPC_OPCODE_E500MC),
113 0 },
0dc93057
AM
114 { "e500mc64", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
115 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
63d0fa4e
AM
116 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_POWER5
117 | PPC_OPCODE_POWER6 | PPC_OPCODE_POWER7),
0dc93057 118 0 },
aea77599
AM
119 { "e5500", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
120 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
121 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
122 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
123 | PPC_OPCODE_POWER7),
124 0 },
125 { "e6500", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
126 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
127 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_ALTIVEC
128 | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_E6500 | PPC_OPCODE_POWER4
129 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_POWER7),
130 0 },
69fe9ce5
AM
131 { "e500x2", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_SPE
132 | PPC_OPCODE_ISEL | PPC_OPCODE_EFS | PPC_OPCODE_BRLOCK
133 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
e01d869a 134 | PPC_OPCODE_E500),
69fe9ce5
AM
135 0 },
136 { "efs", (PPC_OPCODE_PPC | PPC_OPCODE_EFS),
137 0 },
bdc70b4a 138 { "power4", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4),
69fe9ce5 139 0 },
bdc70b4a
AM
140 { "power5", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
141 | PPC_OPCODE_POWER5),
69fe9ce5 142 0 },
bdc70b4a
AM
143 { "power6", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
144 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_ALTIVEC),
69fe9ce5 145 0 },
bdc70b4a
AM
146 { "power7", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
147 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
148 | PPC_OPCODE_POWER7 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_VSX),
69fe9ce5 149 0 },
5817ffd1
PB
150 { "power8", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
151 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
152 | PPC_OPCODE_POWER7 | PPC_OPCODE_POWER8 | PPC_OPCODE_HTM
153 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_VSX),
154 0 },
bdc70b4a 155 { "ppc", (PPC_OPCODE_PPC),
69fe9ce5 156 0 },
bdc70b4a 157 { "ppc32", (PPC_OPCODE_PPC),
69fe9ce5 158 0 },
bdc70b4a 159 { "ppc64", (PPC_OPCODE_PPC | PPC_OPCODE_64),
69fe9ce5 160 0 },
bdc70b4a 161 { "ppc64bridge", (PPC_OPCODE_PPC | PPC_OPCODE_64_BRIDGE),
69fe9ce5
AM
162 0 },
163 { "ppcps", (PPC_OPCODE_PPC | PPC_OPCODE_PPCPS),
164 0 },
bdc70b4a 165 { "pwr", (PPC_OPCODE_POWER),
69fe9ce5 166 0 },
bdc70b4a 167 { "pwr2", (PPC_OPCODE_POWER | PPC_OPCODE_POWER2),
cdc51b07 168 0 },
bdc70b4a 169 { "pwr4", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4),
cdc51b07 170 0 },
bdc70b4a
AM
171 { "pwr5", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
172 | PPC_OPCODE_POWER5),
cdc51b07 173 0 },
bdc70b4a
AM
174 { "pwr5x", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
175 | PPC_OPCODE_POWER5),
cdc51b07 176 0 },
bdc70b4a
AM
177 { "pwr6", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
178 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_ALTIVEC),
cdc51b07 179 0 },
bdc70b4a
AM
180 { "pwr7", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
181 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
182 | PPC_OPCODE_POWER7 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_VSX),
69fe9ce5 183 0 },
5817ffd1
PB
184 { "pwr8", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
185 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
186 | PPC_OPCODE_POWER7 | PPC_OPCODE_POWER8 | PPC_OPCODE_HTM
187 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_VSX),
188 0 },
bdc70b4a 189 { "pwrx", (PPC_OPCODE_POWER | PPC_OPCODE_POWER2),
69fe9ce5
AM
190 0 },
191 { "spe", (PPC_OPCODE_PPC | PPC_OPCODE_EFS),
192 PPC_OPCODE_SPE },
bdc70b4a
AM
193 { "titan", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_PMR
194 | PPC_OPCODE_RFMCI | PPC_OPCODE_TITAN),
ce3d2015 195 0 },
b9c361e0
JL
196 { "vle", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_VLE),
197 PPC_OPCODE_VLE },
bdc70b4a 198 { "vsx", (PPC_OPCODE_PPC),
69fe9ce5 199 PPC_OPCODE_VSX },
5817ffd1
PB
200 { "htm", (PPC_OPCODE_PPC),
201 PPC_OPCODE_HTM },
69fe9ce5
AM
202};
203
b9c361e0
JL
204/* Switch between Booke and VLE dialects for interlinked dumps. */
205static ppc_cpu_t
206get_powerpc_dialect (struct disassemble_info *info)
207{
208 ppc_cpu_t dialect = 0;
209
210 dialect = POWERPC_DIALECT (info);
211
212 /* Disassemble according to the section headers flags for VLE-mode. */
213 if (dialect & PPC_OPCODE_VLE
94caa966
AM
214 && info->section->owner != NULL
215 && bfd_get_flavour (info->section->owner) == bfd_target_elf_flavour
216 && elf_object_id (info->section->owner) == PPC32_ELF_DATA
217 && (elf_section_flags (info->section) & SHF_PPC_VLE) != 0)
b9c361e0
JL
218 return dialect;
219 else
220 return dialect & ~ PPC_OPCODE_VLE;
221}
222
69fe9ce5
AM
223/* Handle -m and -M options that set cpu type, and .machine arg. */
224
225ppc_cpu_t
776fc418 226ppc_parse_cpu (ppc_cpu_t ppc_cpu, ppc_cpu_t *sticky, const char *arg)
69fe9ce5 227{
69fe9ce5
AM
228 unsigned int i;
229
230 for (i = 0; i < sizeof (ppc_opts) / sizeof (ppc_opts[0]); i++)
231 if (strcmp (ppc_opts[i].opt, arg) == 0)
232 {
233 if (ppc_opts[i].sticky)
234 {
776fc418
AM
235 *sticky |= ppc_opts[i].sticky;
236 if ((ppc_cpu & ~*sticky) != 0)
69fe9ce5
AM
237 break;
238 }
239 ppc_cpu = ppc_opts[i].cpu;
240 break;
241 }
242 if (i >= sizeof (ppc_opts) / sizeof (ppc_opts[0]))
243 return 0;
244
776fc418 245 ppc_cpu |= *sticky;
69fe9ce5
AM
246 return ppc_cpu;
247}
248
249/* Determine which set of machines to disassemble for. */
418c1742 250
b240011a 251static void
fa452fa6 252powerpc_init_dialect (struct disassemble_info *info)
418c1742 253{
69fe9ce5 254 ppc_cpu_t dialect = 0;
776fc418 255 ppc_cpu_t sticky = 0;
69fe9ce5 256 char *arg;
fa452fa6
PB
257 struct dis_private *priv = calloc (sizeof (*priv), 1);
258
259 if (priv == NULL)
b240011a 260 priv = &private;
418c1742 261
776fc418
AM
262 switch (info->mach)
263 {
264 case bfd_mach_ppc_403:
265 case bfd_mach_ppc_403gc:
266 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_403);
267 break;
268 case bfd_mach_ppc_405:
269 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_403 | PPC_OPCODE_405);
270 break;
271 case bfd_mach_ppc_601:
272 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_601);
273 break;
274 case bfd_mach_ppc_a35:
275 case bfd_mach_ppc_rs64ii:
276 case bfd_mach_ppc_rs64iii:
277 dialect = (PPC_OPCODE_POWER | PPC_OPCODE_POWER2 | PPC_OPCODE_64);
278 break;
279 case bfd_mach_ppc_e500:
280 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_SPE
281 | PPC_OPCODE_ISEL | PPC_OPCODE_EFS | PPC_OPCODE_BRLOCK
282 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
283 | PPC_OPCODE_E500);
284 break;
285 case bfd_mach_ppc_e500mc:
286 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
287 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
288 | PPC_OPCODE_E500MC);
289 break;
290 case bfd_mach_ppc_e500mc64:
291 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
292 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
293 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_POWER5
294 | PPC_OPCODE_POWER6 | PPC_OPCODE_POWER7);
295 break;
296 case bfd_mach_ppc_e5500:
297 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
298 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
299 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
300 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
301 | PPC_OPCODE_POWER7);
302 break;
303 case bfd_mach_ppc_e6500:
304 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
305 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
306 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_ALTIVEC
307 | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_E6500 | PPC_OPCODE_POWER4
308 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_POWER7);
309 break;
310 case bfd_mach_ppc_titan:
311 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_PMR
312 | PPC_OPCODE_RFMCI | PPC_OPCODE_TITAN);
313 break;
314 case bfd_mach_ppc_vle:
315 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_VLE);
316 break;
317 default:
318 dialect = (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
319 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
320 | PPC_OPCODE_POWER7 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_VSX
321 | PPC_OPCODE_ANY);
322 }
323
69fe9ce5
AM
324 arg = info->disassembler_options;
325 while (arg != NULL)
326 {
327 ppc_cpu_t new_cpu = 0;
328 char *end = strchr (arg, ',');
9b4e5766 329
69fe9ce5
AM
330 if (end != NULL)
331 *end = 0;
9b4e5766 332
776fc418 333 if ((new_cpu = ppc_parse_cpu (dialect, &sticky, arg)) != 0)
69fe9ce5
AM
334 dialect = new_cpu;
335 else if (strcmp (arg, "32") == 0)
7102e95e 336 dialect &= ~(ppc_cpu_t) PPC_OPCODE_64;
69fe9ce5 337 else if (strcmp (arg, "64") == 0)
bdc70b4a 338 dialect |= PPC_OPCODE_64;
69fe9ce5
AM
339 else
340 fprintf (stderr, _("warning: ignoring unknown -M%s option\n"), arg);
9622b051 341
69fe9ce5
AM
342 if (end != NULL)
343 *end++ = ',';
344 arg = end;
345 }
661bd698 346
fa452fa6
PB
347 info->private_data = priv;
348 POWERPC_DIALECT(info) = dialect;
b240011a
AM
349}
350
b9c361e0
JL
351#define PPC_OPCD_SEGS 64
352static unsigned short powerpc_opcd_indices[PPC_OPCD_SEGS+1];
353#define VLE_OPCD_SEGS 32
354static unsigned short vle_opcd_indices[VLE_OPCD_SEGS+1];
b240011a
AM
355
356/* Calculate opcode table indices to speed up disassembly,
357 and init dialect. */
358
359void
360disassemble_init_powerpc (struct disassemble_info *info)
361{
362 int i;
d6688282 363 unsigned short last;
fa452fa6 364
b240011a
AM
365 i = powerpc_num_opcodes;
366 while (--i >= 0)
367 {
368 unsigned op = PPC_OP (powerpc_opcodes[i].opcode);
b240011a 369
d6688282
AM
370 powerpc_opcd_indices[op] = i;
371 }
372
373 last = powerpc_num_opcodes;
b9c361e0 374 for (i = PPC_OPCD_SEGS; i > 0; --i)
d6688282
AM
375 {
376 if (powerpc_opcd_indices[i] == 0)
377 powerpc_opcd_indices[i] = last;
378 last = powerpc_opcd_indices[i];
b240011a
AM
379 }
380
b9c361e0
JL
381 i = vle_num_opcodes;
382 while (--i >= 0)
383 {
384 unsigned op = VLE_OP (vle_opcodes[i].opcode, vle_opcodes[i].mask);
385 unsigned seg = VLE_OP_TO_SEG (op);
386
387 vle_opcd_indices[seg] = i;
388 }
389
390 last = vle_num_opcodes;
391 for (i = VLE_OPCD_SEGS; i > 0; --i)
392 {
393 if (vle_opcd_indices[i] == 0)
394 vle_opcd_indices[i] = last;
395 last = vle_opcd_indices[i];
396 }
397
b240011a
AM
398 if (info->arch == bfd_arch_powerpc)
399 powerpc_init_dialect (info);
418c1742
MG
400}
401
402/* Print a big endian PowerPC instruction. */
252b5132
RH
403
404int
823bbe9d 405print_insn_big_powerpc (bfd_vma memaddr, struct disassemble_info *info)
252b5132 406{
b9c361e0 407 return print_insn_powerpc (memaddr, info, 1, get_powerpc_dialect (info));
252b5132
RH
408}
409
418c1742 410/* Print a little endian PowerPC instruction. */
252b5132
RH
411
412int
823bbe9d 413print_insn_little_powerpc (bfd_vma memaddr, struct disassemble_info *info)
252b5132 414{
b9c361e0 415 return print_insn_powerpc (memaddr, info, 0, get_powerpc_dialect (info));
252b5132
RH
416}
417
418/* Print a POWER (RS/6000) instruction. */
419
420int
823bbe9d 421print_insn_rs6000 (bfd_vma memaddr, struct disassemble_info *info)
252b5132
RH
422{
423 return print_insn_powerpc (memaddr, info, 1, PPC_OPCODE_POWER);
424}
425
ea192fa3
PB
426/* Extract the operand value from the PowerPC or POWER instruction. */
427
428static long
429operand_value_powerpc (const struct powerpc_operand *operand,
fa452fa6 430 unsigned long insn, ppc_cpu_t dialect)
ea192fa3
PB
431{
432 long value;
433 int invalid;
434 /* Extract the value from the instruction. */
435 if (operand->extract)
436 value = (*operand->extract) (insn, dialect, &invalid);
437 else
438 {
b9c361e0
JL
439 if (operand->shift >= 0)
440 value = (insn >> operand->shift) & operand->bitm;
441 else
442 value = (insn << -operand->shift) & operand->bitm;
ea192fa3
PB
443 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
444 {
445 /* BITM is always some number of zeros followed by some
b9c361e0 446 number of ones, followed by some number of zeros. */
ea192fa3
PB
447 unsigned long top = operand->bitm;
448 /* top & -top gives the rightmost 1 bit, so this
449 fills in any trailing zeros. */
450 top |= (top & -top) - 1;
451 top &= ~(top >> 1);
452 value = (value ^ top) - top;
453 }
454 }
455
456 return value;
457}
458
459/* Determine whether the optional operand(s) should be printed. */
460
461static int
462skip_optional_operands (const unsigned char *opindex,
fa452fa6 463 unsigned long insn, ppc_cpu_t dialect)
ea192fa3
PB
464{
465 const struct powerpc_operand *operand;
466
467 for (; *opindex != 0; opindex++)
468 {
469 operand = &powerpc_operands[*opindex];
470 if ((operand->flags & PPC_OPERAND_NEXT) != 0
471 || ((operand->flags & PPC_OPERAND_OPTIONAL) != 0
472 && operand_value_powerpc (operand, insn, dialect) != 0))
473 return 0;
474 }
475
476 return 1;
477}
478
d6688282
AM
479/* Find a match for INSN in the opcode table, given machine DIALECT.
480 A DIALECT of -1 is special, matching all machine opcode variations. */
b9c361e0 481
d6688282
AM
482static const struct powerpc_opcode *
483lookup_powerpc (unsigned long insn, ppc_cpu_t dialect)
484{
485 const struct powerpc_opcode *opcode;
486 const struct powerpc_opcode *opcode_end;
487 unsigned long op;
488
489 /* Get the major opcode of the instruction. */
490 op = PPC_OP (insn);
491
492 /* Find the first match in the opcode table for this major opcode. */
493 opcode_end = powerpc_opcodes + powerpc_opcd_indices[op + 1];
494 for (opcode = powerpc_opcodes + powerpc_opcd_indices[op];
495 opcode < opcode_end;
496 ++opcode)
497 {
498 const unsigned char *opindex;
499 const struct powerpc_operand *operand;
500 int invalid;
501
502 if ((insn & opcode->mask) != opcode->opcode
503 || (dialect != (ppc_cpu_t) -1
504 && ((opcode->flags & dialect) == 0
505 || (opcode->deprecated & dialect) != 0)))
506 continue;
507
508 /* Check validity of operands. */
509 invalid = 0;
510 for (opindex = opcode->operands; *opindex != 0; opindex++)
511 {
512 operand = powerpc_operands + *opindex;
513 if (operand->extract)
514 (*operand->extract) (insn, dialect, &invalid);
515 }
516 if (invalid)
517 continue;
518
519 return opcode;
520 }
521
522 return NULL;
523}
524
b9c361e0
JL
525/* Find a match for INSN in the VLE opcode table. */
526
527static const struct powerpc_opcode *
528lookup_vle (unsigned long insn)
529{
530 const struct powerpc_opcode *opcode;
531 const struct powerpc_opcode *opcode_end;
532 unsigned op, seg;
533
534 op = PPC_OP (insn);
535 if (op >= 0x20 && op <= 0x37)
536 {
537 /* This insn has a 4-bit opcode. */
538 op &= 0x3c;
539 }
540 seg = VLE_OP_TO_SEG (op);
541
542 /* Find the first match in the opcode table for this major opcode. */
543 opcode_end = vle_opcodes + vle_opcd_indices[seg + 1];
544 for (opcode = vle_opcodes + vle_opcd_indices[seg];
545 opcode < opcode_end;
546 ++opcode)
547 {
548 unsigned long table_opcd = opcode->opcode;
549 unsigned long table_mask = opcode->mask;
550 bfd_boolean table_op_is_short = PPC_OP_SE_VLE(table_mask);
551 unsigned long insn2;
552 const unsigned char *opindex;
553 const struct powerpc_operand *operand;
554 int invalid;
555
556 insn2 = insn;
557 if (table_op_is_short)
558 insn2 >>= 16;
559 if ((insn2 & table_mask) != table_opcd)
560 continue;
561
562 /* Check validity of operands. */
563 invalid = 0;
564 for (opindex = opcode->operands; *opindex != 0; ++opindex)
565 {
566 operand = powerpc_operands + *opindex;
567 if (operand->extract)
568 (*operand->extract) (insn, (ppc_cpu_t)0, &invalid);
569 }
570 if (invalid)
571 continue;
572
573 return opcode;
574 }
575
576 return NULL;
577}
578
252b5132
RH
579/* Print a PowerPC or POWER instruction. */
580
581static int
823bbe9d
AM
582print_insn_powerpc (bfd_vma memaddr,
583 struct disassemble_info *info,
584 int bigendian,
fa452fa6 585 ppc_cpu_t dialect)
252b5132
RH
586{
587 bfd_byte buffer[4];
588 int status;
589 unsigned long insn;
590 const struct powerpc_opcode *opcode;
b9c361e0 591 bfd_boolean insn_is_short;
252b5132
RH
592
593 status = (*info->read_memory_func) (memaddr, buffer, 4, info);
594 if (status != 0)
595 {
b9c361e0
JL
596 /* The final instruction may be a 2-byte VLE insn. */
597 if ((dialect & PPC_OPCODE_VLE) != 0)
598 {
599 /* Clear buffer so unused bytes will not have garbage in them. */
600 buffer[0] = buffer[1] = buffer[2] = buffer[3] = 0;
601 status = (*info->read_memory_func) (memaddr, buffer, 2, info);
602 if (status != 0)
603 {
604 (*info->memory_error_func) (status, memaddr, info);
605 return -1;
606 }
607 }
608 else
609 {
610 (*info->memory_error_func) (status, memaddr, info);
611 return -1;
612 }
252b5132
RH
613 }
614
615 if (bigendian)
616 insn = bfd_getb32 (buffer);
617 else
618 insn = bfd_getl32 (buffer);
619
b9c361e0
JL
620 /* Get the major opcode of the insn. */
621 opcode = NULL;
622 insn_is_short = FALSE;
623 if ((dialect & PPC_OPCODE_VLE) != 0)
624 {
625 opcode = lookup_vle (insn);
626 if (opcode != NULL)
627 insn_is_short = PPC_OP_SE_VLE(opcode->mask);
628 }
629 if (opcode == NULL)
630 opcode = lookup_powerpc (insn, dialect);
d6688282
AM
631 if (opcode == NULL && (dialect & PPC_OPCODE_ANY) != 0)
632 opcode = lookup_powerpc (insn, (ppc_cpu_t) -1);
252b5132 633
d6688282 634 if (opcode != NULL)
252b5132 635 {
252b5132
RH
636 const unsigned char *opindex;
637 const struct powerpc_operand *operand;
252b5132
RH
638 int need_comma;
639 int need_paren;
ea192fa3 640 int skip_optional;
252b5132 641
252b5132 642 if (opcode->operands[0] != 0)
fdd12ef3
AM
643 (*info->fprintf_func) (info->stream, "%-7s ", opcode->name);
644 else
645 (*info->fprintf_func) (info->stream, "%s", opcode->name);
252b5132 646
b9c361e0
JL
647 if (insn_is_short)
648 /* The operands will be fetched out of the 16-bit instruction. */
649 insn >>= 16;
650
252b5132
RH
651 /* Now extract and print the operands. */
652 need_comma = 0;
653 need_paren = 0;
ea192fa3 654 skip_optional = -1;
252b5132
RH
655 for (opindex = opcode->operands; *opindex != 0; opindex++)
656 {
657 long value;
658
659 operand = powerpc_operands + *opindex;
660
661 /* Operands that are marked FAKE are simply ignored. We
662 already made sure that the extract function considered
663 the instruction to be valid. */
664 if ((operand->flags & PPC_OPERAND_FAKE) != 0)
665 continue;
666
ea192fa3
PB
667 /* If all of the optional operands have the value zero,
668 then don't print any of them. */
65b650b4
AM
669 if ((operand->flags & PPC_OPERAND_OPTIONAL) != 0)
670 {
671 if (skip_optional < 0)
672 skip_optional = skip_optional_operands (opindex, insn,
673 dialect);
674 if (skip_optional)
675 continue;
676 }
252b5132 677
ea192fa3
PB
678 value = operand_value_powerpc (operand, insn, dialect);
679
252b5132
RH
680 if (need_comma)
681 {
682 (*info->fprintf_func) (info->stream, ",");
683 need_comma = 0;
684 }
685
686 /* Print the operand as directed by the flags. */
fdd12ef3
AM
687 if ((operand->flags & PPC_OPERAND_GPR) != 0
688 || ((operand->flags & PPC_OPERAND_GPR_0) != 0 && value != 0))
252b5132
RH
689 (*info->fprintf_func) (info->stream, "r%ld", value);
690 else if ((operand->flags & PPC_OPERAND_FPR) != 0)
691 (*info->fprintf_func) (info->stream, "f%ld", value);
786e2c0f
C
692 else if ((operand->flags & PPC_OPERAND_VR) != 0)
693 (*info->fprintf_func) (info->stream, "v%ld", value);
9b4e5766
PB
694 else if ((operand->flags & PPC_OPERAND_VSR) != 0)
695 (*info->fprintf_func) (info->stream, "vs%ld", value);
252b5132
RH
696 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0)
697 (*info->print_address_func) (memaddr + value, info);
698 else if ((operand->flags & PPC_OPERAND_ABSOLUTE) != 0)
699 (*info->print_address_func) ((bfd_vma) value & 0xffffffff, info);
081ba1b3
AM
700 else if ((operand->flags & PPC_OPERAND_FSL) != 0)
701 (*info->fprintf_func) (info->stream, "fsl%ld", value);
702 else if ((operand->flags & PPC_OPERAND_FCR) != 0)
703 (*info->fprintf_func) (info->stream, "fcr%ld", value);
704 else if ((operand->flags & PPC_OPERAND_UDI) != 0)
705 (*info->fprintf_func) (info->stream, "%ld", value);
b9c361e0
JL
706 else if ((operand->flags & PPC_OPERAND_CR_REG) != 0
707 && (((dialect & PPC_OPCODE_PPC) != 0)
708 || ((dialect & PPC_OPCODE_VLE) != 0)))
709 (*info->fprintf_func) (info->stream, "cr%ld", value);
710 else if (((operand->flags & PPC_OPERAND_CR_BIT) != 0)
711 && (((dialect & PPC_OPCODE_PPC) != 0)
712 || ((dialect & PPC_OPCODE_VLE) != 0)))
252b5132 713 {
b9c361e0
JL
714 static const char *cbnames[4] = { "lt", "gt", "eq", "so" };
715 int cr;
716 int cc;
717
718 cr = value >> 2;
719 if (cr != 0)
720 (*info->fprintf_func) (info->stream, "4*cr%d+", cr);
721 cc = value & 3;
722 (*info->fprintf_func) (info->stream, "%s", cbnames[cc]);
252b5132 723 }
70dc4e32 724 else
d908c8af 725 (*info->fprintf_func) (info->stream, "%d", (int) value);
252b5132
RH
726
727 if (need_paren)
728 {
729 (*info->fprintf_func) (info->stream, ")");
730 need_paren = 0;
731 }
732
733 if ((operand->flags & PPC_OPERAND_PARENS) == 0)
734 need_comma = 1;
735 else
736 {
737 (*info->fprintf_func) (info->stream, "(");
738 need_paren = 1;
739 }
740 }
741
b9c361e0
JL
742 /* We have found and printed an instruction.
743 If it was a short VLE instruction we have more to do. */
744 if (insn_is_short)
745 {
746 memaddr += 2;
747 return 2;
748 }
749 else
750 /* Otherwise, return. */
751 return 4;
252b5132
RH
752 }
753
754 /* We could not find a match. */
755 (*info->fprintf_func) (info->stream, ".long 0x%lx", insn);
756
757 return 4;
758}
07dd56a9
NC
759
760void
823bbe9d 761print_ppc_disassembler_options (FILE *stream)
07dd56a9 762{
69fe9ce5
AM
763 unsigned int i, col;
764
765 fprintf (stream, _("\n\
07dd56a9 766The following PPC specific disassembler options are supported for use with\n\
69fe9ce5
AM
767the -M switch:\n"));
768
769 for (col = 0, i = 0; i < sizeof (ppc_opts) / sizeof (ppc_opts[0]); i++)
770 {
771 col += fprintf (stream, " %s,", ppc_opts[i].opt);
772 if (col > 66)
773 {
774 fprintf (stream, "\n");
775 col = 0;
776 }
777 }
778 fprintf (stream, " 32, 64\n");
07dd56a9 779}
This page took 0.624613 seconds and 4 git commands to generate.