* libtool.m4 (_LT_ENABLE_LOCK <ld -m flags>): Remove non-canonical
[deliverable/binutils-gdb.git] / opcodes / ppc-dis.c
CommitLineData
252b5132 1/* ppc-dis.c -- Disassemble PowerPC instructions
081ba1b3 2 Copyright 1994, 1995, 2000, 2001, 2002, 2003, 2004, 2005, 2006, 2007,
aea77599 3 2008, 2009, 2010, 2011, 2012 Free Software Foundation, Inc.
252b5132
RH
4 Written by Ian Lance Taylor, Cygnus Support
5
9b201bb5
NC
6 This file is part of the GNU opcodes library.
7
8 This library is free software; you can redistribute it and/or modify
9 it under the terms of the GNU General Public License as published by
10 the Free Software Foundation; either version 3, or (at your option)
11 any later version.
12
13 It is distributed in the hope that it will be useful, but WITHOUT
14 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
16 License for more details.
17
18 You should have received a copy of the GNU General Public License
19 along with this file; see the file COPYING. If not, write to the
20 Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
21 MA 02110-1301, USA. */
252b5132 22
252b5132 23#include "sysdep.h"
df7b86aa 24#include <stdio.h>
252b5132 25#include "dis-asm.h"
b9c361e0 26#include "elf-bfd.h"
94caa966 27#include "elf/ppc.h"
69fe9ce5 28#include "opintl.h"
252b5132
RH
29#include "opcode/ppc.h"
30
31/* This file provides several disassembler functions, all of which use
32 the disassembler interface defined in dis-asm.h. Several functions
33 are provided because this file handles disassembly for the PowerPC
34 in both big and little endian mode and also for the POWER (RS/6000)
35 chip. */
fa452fa6
PB
36static int print_insn_powerpc (bfd_vma, struct disassemble_info *, int,
37 ppc_cpu_t);
252b5132 38
fa452fa6
PB
39struct dis_private
40{
41 /* Stash the result of parsing disassembler_options here. */
42 ppc_cpu_t dialect;
b240011a 43} private;
fa452fa6
PB
44
45#define POWERPC_DIALECT(INFO) \
46 (((struct dis_private *) ((INFO)->private_data))->dialect)
418c1742 47
69fe9ce5
AM
48struct ppc_mopt {
49 const char *opt;
50 ppc_cpu_t cpu;
51 ppc_cpu_t sticky;
52};
53
54struct ppc_mopt ppc_opts[] = {
bdc70b4a 55 { "403", (PPC_OPCODE_PPC | PPC_OPCODE_403),
69fe9ce5 56 0 },
bdc70b4a 57 { "405", (PPC_OPCODE_PPC | PPC_OPCODE_403 | PPC_OPCODE_405),
69fe9ce5 58 0 },
bdc70b4a
AM
59 { "440", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_440
60 | PPC_OPCODE_ISEL | PPC_OPCODE_RFMCI),
69fe9ce5 61 0 },
bdc70b4a
AM
62 { "464", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_440
63 | PPC_OPCODE_ISEL | PPC_OPCODE_RFMCI),
69fe9ce5 64 0 },
bdc70b4a
AM
65 { "476", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_440
66 | PPC_OPCODE_476 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5),
9fe54b1c 67 0 },
bdc70b4a 68 { "601", (PPC_OPCODE_PPC | PPC_OPCODE_601),
69fe9ce5 69 0 },
bdc70b4a 70 { "603", (PPC_OPCODE_PPC),
69fe9ce5 71 0 },
bdc70b4a 72 { "604", (PPC_OPCODE_PPC),
69fe9ce5 73 0 },
bdc70b4a 74 { "620", (PPC_OPCODE_PPC | PPC_OPCODE_64),
69fe9ce5 75 0 },
bdc70b4a 76 { "7400", (PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC),
69fe9ce5 77 0 },
bdc70b4a 78 { "7410", (PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC),
69fe9ce5 79 0 },
bdc70b4a 80 { "7450", (PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC),
69fe9ce5 81 0 },
bdc70b4a 82 { "7455", (PPC_OPCODE_PPC | PPC_OPCODE_ALTIVEC),
69fe9ce5
AM
83 0 },
84 { "750cl", (PPC_OPCODE_PPC | PPC_OPCODE_PPCPS)
85 , 0 },
bdc70b4a
AM
86 { "a2", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_POWER4
87 | PPC_OPCODE_POWER5 | PPC_OPCODE_CACHELCK | PPC_OPCODE_64
88 | PPC_OPCODE_A2),
cdc51b07 89 0 },
bdc70b4a 90 { "altivec", (PPC_OPCODE_PPC),
c7a5aa9c 91 PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2 },
69fe9ce5
AM
92 { "any", 0,
93 PPC_OPCODE_ANY },
bdc70b4a 94 { "booke", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE),
69fe9ce5 95 0 },
bdc70b4a 96 { "booke32", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE),
69fe9ce5 97 0 },
bdc70b4a
AM
98 { "cell", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
99 | PPC_OPCODE_CELL | PPC_OPCODE_ALTIVEC),
69fe9ce5 100 0 },
bdc70b4a 101 { "com", (PPC_OPCODE_COMMON),
69fe9ce5 102 0 },
bdc70b4a 103 { "e300", (PPC_OPCODE_PPC | PPC_OPCODE_E300),
69fe9ce5
AM
104 0 },
105 { "e500", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_SPE
106 | PPC_OPCODE_ISEL | PPC_OPCODE_EFS | PPC_OPCODE_BRLOCK
107 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
e01d869a 108 | PPC_OPCODE_E500),
69fe9ce5
AM
109 0 },
110 { "e500mc", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
111 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
112 | PPC_OPCODE_E500MC),
113 0 },
0dc93057
AM
114 { "e500mc64", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
115 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
63d0fa4e
AM
116 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_POWER5
117 | PPC_OPCODE_POWER6 | PPC_OPCODE_POWER7),
0dc93057 118 0 },
aea77599
AM
119 { "e5500", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
120 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
121 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
122 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
123 | PPC_OPCODE_POWER7),
124 0 },
125 { "e6500", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_ISEL
126 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
127 | PPC_OPCODE_E500MC | PPC_OPCODE_64 | PPC_OPCODE_ALTIVEC
128 | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_E6500 | PPC_OPCODE_POWER4
129 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_POWER7),
130 0 },
69fe9ce5
AM
131 { "e500x2", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_SPE
132 | PPC_OPCODE_ISEL | PPC_OPCODE_EFS | PPC_OPCODE_BRLOCK
133 | PPC_OPCODE_PMR | PPC_OPCODE_CACHELCK | PPC_OPCODE_RFMCI
e01d869a 134 | PPC_OPCODE_E500),
69fe9ce5
AM
135 0 },
136 { "efs", (PPC_OPCODE_PPC | PPC_OPCODE_EFS),
137 0 },
bdc70b4a 138 { "power4", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4),
69fe9ce5 139 0 },
bdc70b4a
AM
140 { "power5", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
141 | PPC_OPCODE_POWER5),
69fe9ce5 142 0 },
bdc70b4a
AM
143 { "power6", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
144 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_ALTIVEC),
69fe9ce5 145 0 },
bdc70b4a
AM
146 { "power7", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
147 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
148 | PPC_OPCODE_POWER7 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_VSX),
69fe9ce5 149 0 },
5817ffd1
PB
150 { "power8", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
151 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
152 | PPC_OPCODE_POWER7 | PPC_OPCODE_POWER8 | PPC_OPCODE_HTM
153 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_VSX),
154 0 },
bdc70b4a 155 { "ppc", (PPC_OPCODE_PPC),
69fe9ce5 156 0 },
bdc70b4a 157 { "ppc32", (PPC_OPCODE_PPC),
69fe9ce5 158 0 },
bdc70b4a 159 { "ppc64", (PPC_OPCODE_PPC | PPC_OPCODE_64),
69fe9ce5 160 0 },
bdc70b4a 161 { "ppc64bridge", (PPC_OPCODE_PPC | PPC_OPCODE_64_BRIDGE),
69fe9ce5
AM
162 0 },
163 { "ppcps", (PPC_OPCODE_PPC | PPC_OPCODE_PPCPS),
164 0 },
bdc70b4a 165 { "pwr", (PPC_OPCODE_POWER),
69fe9ce5 166 0 },
bdc70b4a 167 { "pwr2", (PPC_OPCODE_POWER | PPC_OPCODE_POWER2),
cdc51b07 168 0 },
bdc70b4a 169 { "pwr4", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4),
cdc51b07 170 0 },
bdc70b4a
AM
171 { "pwr5", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
172 | PPC_OPCODE_POWER5),
cdc51b07 173 0 },
bdc70b4a
AM
174 { "pwr5x", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
175 | PPC_OPCODE_POWER5),
cdc51b07 176 0 },
bdc70b4a
AM
177 { "pwr6", (PPC_OPCODE_PPC | PPC_OPCODE_64 | PPC_OPCODE_POWER4
178 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6 | PPC_OPCODE_ALTIVEC),
cdc51b07 179 0 },
bdc70b4a
AM
180 { "pwr7", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
181 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
182 | PPC_OPCODE_POWER7 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_VSX),
69fe9ce5 183 0 },
5817ffd1
PB
184 { "pwr8", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_64
185 | PPC_OPCODE_POWER4 | PPC_OPCODE_POWER5 | PPC_OPCODE_POWER6
186 | PPC_OPCODE_POWER7 | PPC_OPCODE_POWER8 | PPC_OPCODE_HTM
187 | PPC_OPCODE_ALTIVEC | PPC_OPCODE_ALTIVEC2 | PPC_OPCODE_VSX),
188 0 },
bdc70b4a 189 { "pwrx", (PPC_OPCODE_POWER | PPC_OPCODE_POWER2),
69fe9ce5
AM
190 0 },
191 { "spe", (PPC_OPCODE_PPC | PPC_OPCODE_EFS),
192 PPC_OPCODE_SPE },
bdc70b4a
AM
193 { "titan", (PPC_OPCODE_PPC | PPC_OPCODE_BOOKE | PPC_OPCODE_PMR
194 | PPC_OPCODE_RFMCI | PPC_OPCODE_TITAN),
ce3d2015 195 0 },
b9c361e0
JL
196 { "vle", (PPC_OPCODE_PPC | PPC_OPCODE_ISEL | PPC_OPCODE_VLE),
197 PPC_OPCODE_VLE },
bdc70b4a 198 { "vsx", (PPC_OPCODE_PPC),
69fe9ce5 199 PPC_OPCODE_VSX },
5817ffd1
PB
200 { "htm", (PPC_OPCODE_PPC),
201 PPC_OPCODE_HTM },
69fe9ce5
AM
202};
203
b9c361e0
JL
204/* Switch between Booke and VLE dialects for interlinked dumps. */
205static ppc_cpu_t
206get_powerpc_dialect (struct disassemble_info *info)
207{
208 ppc_cpu_t dialect = 0;
209
210 dialect = POWERPC_DIALECT (info);
211
212 /* Disassemble according to the section headers flags for VLE-mode. */
213 if (dialect & PPC_OPCODE_VLE
94caa966
AM
214 && info->section->owner != NULL
215 && bfd_get_flavour (info->section->owner) == bfd_target_elf_flavour
216 && elf_object_id (info->section->owner) == PPC32_ELF_DATA
217 && (elf_section_flags (info->section) & SHF_PPC_VLE) != 0)
b9c361e0
JL
218 return dialect;
219 else
220 return dialect & ~ PPC_OPCODE_VLE;
221}
222
69fe9ce5
AM
223/* Handle -m and -M options that set cpu type, and .machine arg. */
224
225ppc_cpu_t
776fc418 226ppc_parse_cpu (ppc_cpu_t ppc_cpu, ppc_cpu_t *sticky, const char *arg)
69fe9ce5 227{
69fe9ce5
AM
228 unsigned int i;
229
230 for (i = 0; i < sizeof (ppc_opts) / sizeof (ppc_opts[0]); i++)
231 if (strcmp (ppc_opts[i].opt, arg) == 0)
232 {
233 if (ppc_opts[i].sticky)
234 {
776fc418
AM
235 *sticky |= ppc_opts[i].sticky;
236 if ((ppc_cpu & ~*sticky) != 0)
69fe9ce5
AM
237 break;
238 }
239 ppc_cpu = ppc_opts[i].cpu;
240 break;
241 }
242 if (i >= sizeof (ppc_opts) / sizeof (ppc_opts[0]))
243 return 0;
244
776fc418 245 ppc_cpu |= *sticky;
69fe9ce5
AM
246 return ppc_cpu;
247}
248
249/* Determine which set of machines to disassemble for. */
418c1742 250
b240011a 251static void
fa452fa6 252powerpc_init_dialect (struct disassemble_info *info)
418c1742 253{
69fe9ce5 254 ppc_cpu_t dialect = 0;
776fc418 255 ppc_cpu_t sticky = 0;
69fe9ce5 256 char *arg;
fa452fa6
PB
257 struct dis_private *priv = calloc (sizeof (*priv), 1);
258
259 if (priv == NULL)
b240011a 260 priv = &private;
418c1742 261
776fc418
AM
262 switch (info->mach)
263 {
264 case bfd_mach_ppc_403:
265 case bfd_mach_ppc_403gc:
4f6ffcd3 266 dialect = ppc_parse_cpu (dialect, &sticky, "403");
776fc418
AM
267 break;
268 case bfd_mach_ppc_405:
4f6ffcd3 269 dialect = ppc_parse_cpu (dialect, &sticky, "405");
776fc418
AM
270 break;
271 case bfd_mach_ppc_601:
4f6ffcd3 272 dialect = ppc_parse_cpu (dialect, &sticky, "601");
776fc418
AM
273 break;
274 case bfd_mach_ppc_a35:
275 case bfd_mach_ppc_rs64ii:
276 case bfd_mach_ppc_rs64iii:
4f6ffcd3 277 dialect = ppc_parse_cpu (dialect, &sticky, "pwr2") | PPC_OPCODE_64;
776fc418
AM
278 break;
279 case bfd_mach_ppc_e500:
4f6ffcd3 280 dialect = ppc_parse_cpu (dialect, &sticky, "e500");
776fc418
AM
281 break;
282 case bfd_mach_ppc_e500mc:
4f6ffcd3 283 dialect = ppc_parse_cpu (dialect, &sticky, "e500mc");
776fc418
AM
284 break;
285 case bfd_mach_ppc_e500mc64:
4f6ffcd3 286 dialect = ppc_parse_cpu (dialect, &sticky, "e500mc64");
776fc418
AM
287 break;
288 case bfd_mach_ppc_e5500:
4f6ffcd3 289 dialect = ppc_parse_cpu (dialect, &sticky, "e5500");
776fc418
AM
290 break;
291 case bfd_mach_ppc_e6500:
4f6ffcd3 292 dialect = ppc_parse_cpu (dialect, &sticky, "e6500");
776fc418
AM
293 break;
294 case bfd_mach_ppc_titan:
4f6ffcd3 295 dialect = ppc_parse_cpu (dialect, &sticky, "titan");
776fc418
AM
296 break;
297 case bfd_mach_ppc_vle:
4f6ffcd3 298 dialect = ppc_parse_cpu (dialect, &sticky, "vle");
776fc418
AM
299 break;
300 default:
c0637f3a 301 dialect = ppc_parse_cpu (dialect, &sticky, "power8") | PPC_OPCODE_ANY;
776fc418
AM
302 }
303
69fe9ce5
AM
304 arg = info->disassembler_options;
305 while (arg != NULL)
306 {
307 ppc_cpu_t new_cpu = 0;
308 char *end = strchr (arg, ',');
9b4e5766 309
69fe9ce5
AM
310 if (end != NULL)
311 *end = 0;
9b4e5766 312
776fc418 313 if ((new_cpu = ppc_parse_cpu (dialect, &sticky, arg)) != 0)
69fe9ce5
AM
314 dialect = new_cpu;
315 else if (strcmp (arg, "32") == 0)
7102e95e 316 dialect &= ~(ppc_cpu_t) PPC_OPCODE_64;
69fe9ce5 317 else if (strcmp (arg, "64") == 0)
bdc70b4a 318 dialect |= PPC_OPCODE_64;
69fe9ce5
AM
319 else
320 fprintf (stderr, _("warning: ignoring unknown -M%s option\n"), arg);
9622b051 321
69fe9ce5
AM
322 if (end != NULL)
323 *end++ = ',';
324 arg = end;
325 }
661bd698 326
fa452fa6
PB
327 info->private_data = priv;
328 POWERPC_DIALECT(info) = dialect;
b240011a
AM
329}
330
b9c361e0
JL
331#define PPC_OPCD_SEGS 64
332static unsigned short powerpc_opcd_indices[PPC_OPCD_SEGS+1];
333#define VLE_OPCD_SEGS 32
334static unsigned short vle_opcd_indices[VLE_OPCD_SEGS+1];
b240011a
AM
335
336/* Calculate opcode table indices to speed up disassembly,
337 and init dialect. */
338
339void
340disassemble_init_powerpc (struct disassemble_info *info)
341{
342 int i;
d6688282 343 unsigned short last;
fa452fa6 344
b240011a
AM
345 i = powerpc_num_opcodes;
346 while (--i >= 0)
347 {
348 unsigned op = PPC_OP (powerpc_opcodes[i].opcode);
b240011a 349
d6688282
AM
350 powerpc_opcd_indices[op] = i;
351 }
352
353 last = powerpc_num_opcodes;
b9c361e0 354 for (i = PPC_OPCD_SEGS; i > 0; --i)
d6688282
AM
355 {
356 if (powerpc_opcd_indices[i] == 0)
357 powerpc_opcd_indices[i] = last;
358 last = powerpc_opcd_indices[i];
b240011a
AM
359 }
360
b9c361e0
JL
361 i = vle_num_opcodes;
362 while (--i >= 0)
363 {
364 unsigned op = VLE_OP (vle_opcodes[i].opcode, vle_opcodes[i].mask);
365 unsigned seg = VLE_OP_TO_SEG (op);
366
367 vle_opcd_indices[seg] = i;
368 }
369
370 last = vle_num_opcodes;
371 for (i = VLE_OPCD_SEGS; i > 0; --i)
372 {
373 if (vle_opcd_indices[i] == 0)
374 vle_opcd_indices[i] = last;
375 last = vle_opcd_indices[i];
376 }
377
b240011a
AM
378 if (info->arch == bfd_arch_powerpc)
379 powerpc_init_dialect (info);
418c1742
MG
380}
381
382/* Print a big endian PowerPC instruction. */
252b5132
RH
383
384int
823bbe9d 385print_insn_big_powerpc (bfd_vma memaddr, struct disassemble_info *info)
252b5132 386{
b9c361e0 387 return print_insn_powerpc (memaddr, info, 1, get_powerpc_dialect (info));
252b5132
RH
388}
389
418c1742 390/* Print a little endian PowerPC instruction. */
252b5132
RH
391
392int
823bbe9d 393print_insn_little_powerpc (bfd_vma memaddr, struct disassemble_info *info)
252b5132 394{
b9c361e0 395 return print_insn_powerpc (memaddr, info, 0, get_powerpc_dialect (info));
252b5132
RH
396}
397
398/* Print a POWER (RS/6000) instruction. */
399
400int
823bbe9d 401print_insn_rs6000 (bfd_vma memaddr, struct disassemble_info *info)
252b5132
RH
402{
403 return print_insn_powerpc (memaddr, info, 1, PPC_OPCODE_POWER);
404}
405
ea192fa3
PB
406/* Extract the operand value from the PowerPC or POWER instruction. */
407
408static long
409operand_value_powerpc (const struct powerpc_operand *operand,
fa452fa6 410 unsigned long insn, ppc_cpu_t dialect)
ea192fa3
PB
411{
412 long value;
413 int invalid;
414 /* Extract the value from the instruction. */
415 if (operand->extract)
416 value = (*operand->extract) (insn, dialect, &invalid);
417 else
418 {
b9c361e0
JL
419 if (operand->shift >= 0)
420 value = (insn >> operand->shift) & operand->bitm;
421 else
422 value = (insn << -operand->shift) & operand->bitm;
ea192fa3
PB
423 if ((operand->flags & PPC_OPERAND_SIGNED) != 0)
424 {
425 /* BITM is always some number of zeros followed by some
b9c361e0 426 number of ones, followed by some number of zeros. */
ea192fa3
PB
427 unsigned long top = operand->bitm;
428 /* top & -top gives the rightmost 1 bit, so this
429 fills in any trailing zeros. */
430 top |= (top & -top) - 1;
431 top &= ~(top >> 1);
432 value = (value ^ top) - top;
433 }
434 }
435
436 return value;
437}
438
439/* Determine whether the optional operand(s) should be printed. */
440
441static int
442skip_optional_operands (const unsigned char *opindex,
fa452fa6 443 unsigned long insn, ppc_cpu_t dialect)
ea192fa3
PB
444{
445 const struct powerpc_operand *operand;
446
447 for (; *opindex != 0; opindex++)
448 {
449 operand = &powerpc_operands[*opindex];
450 if ((operand->flags & PPC_OPERAND_NEXT) != 0
451 || ((operand->flags & PPC_OPERAND_OPTIONAL) != 0
452 && operand_value_powerpc (operand, insn, dialect) != 0))
453 return 0;
454 }
455
456 return 1;
457}
458
d6688282
AM
459/* Find a match for INSN in the opcode table, given machine DIALECT.
460 A DIALECT of -1 is special, matching all machine opcode variations. */
b9c361e0 461
d6688282
AM
462static const struct powerpc_opcode *
463lookup_powerpc (unsigned long insn, ppc_cpu_t dialect)
464{
465 const struct powerpc_opcode *opcode;
466 const struct powerpc_opcode *opcode_end;
467 unsigned long op;
468
469 /* Get the major opcode of the instruction. */
470 op = PPC_OP (insn);
471
472 /* Find the first match in the opcode table for this major opcode. */
473 opcode_end = powerpc_opcodes + powerpc_opcd_indices[op + 1];
474 for (opcode = powerpc_opcodes + powerpc_opcd_indices[op];
475 opcode < opcode_end;
476 ++opcode)
477 {
478 const unsigned char *opindex;
479 const struct powerpc_operand *operand;
480 int invalid;
481
482 if ((insn & opcode->mask) != opcode->opcode
483 || (dialect != (ppc_cpu_t) -1
484 && ((opcode->flags & dialect) == 0
485 || (opcode->deprecated & dialect) != 0)))
486 continue;
487
488 /* Check validity of operands. */
489 invalid = 0;
490 for (opindex = opcode->operands; *opindex != 0; opindex++)
491 {
492 operand = powerpc_operands + *opindex;
493 if (operand->extract)
494 (*operand->extract) (insn, dialect, &invalid);
495 }
496 if (invalid)
497 continue;
498
499 return opcode;
500 }
501
502 return NULL;
503}
504
b9c361e0
JL
505/* Find a match for INSN in the VLE opcode table. */
506
507static const struct powerpc_opcode *
508lookup_vle (unsigned long insn)
509{
510 const struct powerpc_opcode *opcode;
511 const struct powerpc_opcode *opcode_end;
512 unsigned op, seg;
513
514 op = PPC_OP (insn);
515 if (op >= 0x20 && op <= 0x37)
516 {
517 /* This insn has a 4-bit opcode. */
518 op &= 0x3c;
519 }
520 seg = VLE_OP_TO_SEG (op);
521
522 /* Find the first match in the opcode table for this major opcode. */
523 opcode_end = vle_opcodes + vle_opcd_indices[seg + 1];
524 for (opcode = vle_opcodes + vle_opcd_indices[seg];
525 opcode < opcode_end;
526 ++opcode)
527 {
528 unsigned long table_opcd = opcode->opcode;
529 unsigned long table_mask = opcode->mask;
530 bfd_boolean table_op_is_short = PPC_OP_SE_VLE(table_mask);
531 unsigned long insn2;
532 const unsigned char *opindex;
533 const struct powerpc_operand *operand;
534 int invalid;
535
536 insn2 = insn;
537 if (table_op_is_short)
538 insn2 >>= 16;
539 if ((insn2 & table_mask) != table_opcd)
540 continue;
541
542 /* Check validity of operands. */
543 invalid = 0;
544 for (opindex = opcode->operands; *opindex != 0; ++opindex)
545 {
546 operand = powerpc_operands + *opindex;
547 if (operand->extract)
548 (*operand->extract) (insn, (ppc_cpu_t)0, &invalid);
549 }
550 if (invalid)
551 continue;
552
553 return opcode;
554 }
555
556 return NULL;
557}
558
252b5132
RH
559/* Print a PowerPC or POWER instruction. */
560
561static int
823bbe9d
AM
562print_insn_powerpc (bfd_vma memaddr,
563 struct disassemble_info *info,
564 int bigendian,
fa452fa6 565 ppc_cpu_t dialect)
252b5132
RH
566{
567 bfd_byte buffer[4];
568 int status;
569 unsigned long insn;
570 const struct powerpc_opcode *opcode;
b9c361e0 571 bfd_boolean insn_is_short;
252b5132
RH
572
573 status = (*info->read_memory_func) (memaddr, buffer, 4, info);
574 if (status != 0)
575 {
b9c361e0
JL
576 /* The final instruction may be a 2-byte VLE insn. */
577 if ((dialect & PPC_OPCODE_VLE) != 0)
578 {
579 /* Clear buffer so unused bytes will not have garbage in them. */
580 buffer[0] = buffer[1] = buffer[2] = buffer[3] = 0;
581 status = (*info->read_memory_func) (memaddr, buffer, 2, info);
582 if (status != 0)
583 {
584 (*info->memory_error_func) (status, memaddr, info);
585 return -1;
586 }
587 }
588 else
589 {
590 (*info->memory_error_func) (status, memaddr, info);
591 return -1;
592 }
252b5132
RH
593 }
594
595 if (bigendian)
596 insn = bfd_getb32 (buffer);
597 else
598 insn = bfd_getl32 (buffer);
599
b9c361e0
JL
600 /* Get the major opcode of the insn. */
601 opcode = NULL;
602 insn_is_short = FALSE;
603 if ((dialect & PPC_OPCODE_VLE) != 0)
604 {
605 opcode = lookup_vle (insn);
606 if (opcode != NULL)
607 insn_is_short = PPC_OP_SE_VLE(opcode->mask);
608 }
609 if (opcode == NULL)
610 opcode = lookup_powerpc (insn, dialect);
d6688282
AM
611 if (opcode == NULL && (dialect & PPC_OPCODE_ANY) != 0)
612 opcode = lookup_powerpc (insn, (ppc_cpu_t) -1);
252b5132 613
d6688282 614 if (opcode != NULL)
252b5132 615 {
252b5132
RH
616 const unsigned char *opindex;
617 const struct powerpc_operand *operand;
252b5132
RH
618 int need_comma;
619 int need_paren;
ea192fa3 620 int skip_optional;
252b5132 621
252b5132 622 if (opcode->operands[0] != 0)
fdd12ef3
AM
623 (*info->fprintf_func) (info->stream, "%-7s ", opcode->name);
624 else
625 (*info->fprintf_func) (info->stream, "%s", opcode->name);
252b5132 626
b9c361e0
JL
627 if (insn_is_short)
628 /* The operands will be fetched out of the 16-bit instruction. */
629 insn >>= 16;
630
252b5132
RH
631 /* Now extract and print the operands. */
632 need_comma = 0;
633 need_paren = 0;
ea192fa3 634 skip_optional = -1;
252b5132
RH
635 for (opindex = opcode->operands; *opindex != 0; opindex++)
636 {
637 long value;
638
639 operand = powerpc_operands + *opindex;
640
641 /* Operands that are marked FAKE are simply ignored. We
642 already made sure that the extract function considered
643 the instruction to be valid. */
644 if ((operand->flags & PPC_OPERAND_FAKE) != 0)
645 continue;
646
ea192fa3
PB
647 /* If all of the optional operands have the value zero,
648 then don't print any of them. */
65b650b4
AM
649 if ((operand->flags & PPC_OPERAND_OPTIONAL) != 0)
650 {
651 if (skip_optional < 0)
652 skip_optional = skip_optional_operands (opindex, insn,
653 dialect);
654 if (skip_optional)
655 continue;
656 }
252b5132 657
ea192fa3
PB
658 value = operand_value_powerpc (operand, insn, dialect);
659
252b5132
RH
660 if (need_comma)
661 {
662 (*info->fprintf_func) (info->stream, ",");
663 need_comma = 0;
664 }
665
666 /* Print the operand as directed by the flags. */
fdd12ef3
AM
667 if ((operand->flags & PPC_OPERAND_GPR) != 0
668 || ((operand->flags & PPC_OPERAND_GPR_0) != 0 && value != 0))
252b5132
RH
669 (*info->fprintf_func) (info->stream, "r%ld", value);
670 else if ((operand->flags & PPC_OPERAND_FPR) != 0)
671 (*info->fprintf_func) (info->stream, "f%ld", value);
786e2c0f
C
672 else if ((operand->flags & PPC_OPERAND_VR) != 0)
673 (*info->fprintf_func) (info->stream, "v%ld", value);
9b4e5766
PB
674 else if ((operand->flags & PPC_OPERAND_VSR) != 0)
675 (*info->fprintf_func) (info->stream, "vs%ld", value);
252b5132
RH
676 else if ((operand->flags & PPC_OPERAND_RELATIVE) != 0)
677 (*info->print_address_func) (memaddr + value, info);
678 else if ((operand->flags & PPC_OPERAND_ABSOLUTE) != 0)
679 (*info->print_address_func) ((bfd_vma) value & 0xffffffff, info);
081ba1b3
AM
680 else if ((operand->flags & PPC_OPERAND_FSL) != 0)
681 (*info->fprintf_func) (info->stream, "fsl%ld", value);
682 else if ((operand->flags & PPC_OPERAND_FCR) != 0)
683 (*info->fprintf_func) (info->stream, "fcr%ld", value);
684 else if ((operand->flags & PPC_OPERAND_UDI) != 0)
685 (*info->fprintf_func) (info->stream, "%ld", value);
b9c361e0
JL
686 else if ((operand->flags & PPC_OPERAND_CR_REG) != 0
687 && (((dialect & PPC_OPCODE_PPC) != 0)
688 || ((dialect & PPC_OPCODE_VLE) != 0)))
689 (*info->fprintf_func) (info->stream, "cr%ld", value);
690 else if (((operand->flags & PPC_OPERAND_CR_BIT) != 0)
691 && (((dialect & PPC_OPCODE_PPC) != 0)
692 || ((dialect & PPC_OPCODE_VLE) != 0)))
252b5132 693 {
b9c361e0
JL
694 static const char *cbnames[4] = { "lt", "gt", "eq", "so" };
695 int cr;
696 int cc;
697
698 cr = value >> 2;
699 if (cr != 0)
700 (*info->fprintf_func) (info->stream, "4*cr%d+", cr);
701 cc = value & 3;
702 (*info->fprintf_func) (info->stream, "%s", cbnames[cc]);
252b5132 703 }
70dc4e32 704 else
d908c8af 705 (*info->fprintf_func) (info->stream, "%d", (int) value);
252b5132
RH
706
707 if (need_paren)
708 {
709 (*info->fprintf_func) (info->stream, ")");
710 need_paren = 0;
711 }
712
713 if ((operand->flags & PPC_OPERAND_PARENS) == 0)
714 need_comma = 1;
715 else
716 {
717 (*info->fprintf_func) (info->stream, "(");
718 need_paren = 1;
719 }
720 }
721
b9c361e0
JL
722 /* We have found and printed an instruction.
723 If it was a short VLE instruction we have more to do. */
724 if (insn_is_short)
725 {
726 memaddr += 2;
727 return 2;
728 }
729 else
730 /* Otherwise, return. */
731 return 4;
252b5132
RH
732 }
733
734 /* We could not find a match. */
735 (*info->fprintf_func) (info->stream, ".long 0x%lx", insn);
736
737 return 4;
738}
07dd56a9
NC
739
740void
823bbe9d 741print_ppc_disassembler_options (FILE *stream)
07dd56a9 742{
69fe9ce5
AM
743 unsigned int i, col;
744
745 fprintf (stream, _("\n\
07dd56a9 746The following PPC specific disassembler options are supported for use with\n\
69fe9ce5
AM
747the -M switch:\n"));
748
749 for (col = 0, i = 0; i < sizeof (ppc_opts) / sizeof (ppc_opts[0]); i++)
750 {
751 col += fprintf (stream, " %s,", ppc_opts[i].opt);
752 if (col > 66)
753 {
754 fprintf (stream, "\n");
755 col = 0;
756 }
757 }
758 fprintf (stream, " 32, 64\n");
07dd56a9 759}
This page took 0.704906 seconds and 4 git commands to generate.