[ARM, sim] Fix build error and warnings
[deliverable/binutils-gdb.git] / sim / arm / arminit.c
CommitLineData
c906108c
SS
1/* arminit.c -- ARMulator initialization: ARM6 Instruction Emulator.
2 Copyright (C) 1994 Advanced RISC Machines Ltd.
454de2ee 3
c906108c
SS
4 This program is free software; you can redistribute it and/or modify
5 it under the terms of the GNU General Public License as published by
3fd725ef 6 the Free Software Foundation; either version 3 of the License, or
c906108c 7 (at your option) any later version.
454de2ee 8
c906108c
SS
9 This program is distributed in the hope that it will be useful,
10 but WITHOUT ANY WARRANTY; without even the implied warranty of
11 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 GNU General Public License for more details.
454de2ee 13
c906108c 14 You should have received a copy of the GNU General Public License
51b318de 15 along with this program; if not, see <http://www.gnu.org/licenses/>. */
c906108c 16
a85c0b49
JS
17#include <string.h>
18
c906108c
SS
19#include "armdefs.h"
20#include "armemu.h"
0f026fd0 21#include "dbg_rdi.h"
c906108c
SS
22
23/***************************************************************************\
24* Definitions for the emulator architecture *
25\***************************************************************************/
26
dfcd3bfb
JM
27void ARMul_EmulateInit (void);
28ARMul_State *ARMul_NewState (void);
29void ARMul_Reset (ARMul_State * state);
30ARMword ARMul_DoCycle (ARMul_State * state);
31unsigned ARMul_DoCoPro (ARMul_State * state);
32ARMword ARMul_DoProg (ARMul_State * state);
33ARMword ARMul_DoInstr (ARMul_State * state);
34void ARMul_Abort (ARMul_State * state, ARMword address);
35
36unsigned ARMul_MultTable[32] =
37 { 1, 2, 2, 3, 3, 4, 4, 5, 5, 6, 6, 7, 7, 8, 8, 9, 9,
38 10, 10, 11, 11, 12, 12, 13, 13, 14, 14, 15, 15, 16, 16, 16
39};
40ARMword ARMul_ImmedTable[4096]; /* immediate DP LHS values */
41char ARMul_BitList[256]; /* number of bits in a byte table */
c906108c 42
851c0536
LM
43/* The PC pipeline value depends on whether ARM
44 or Thumb instructions are being executed. */
45ARMword isize;
46
c906108c
SS
47/***************************************************************************\
48* Call this routine once to set up the emulator's tables. *
49\***************************************************************************/
50
dfcd3bfb
JM
51void
52ARMul_EmulateInit (void)
53{
54 unsigned long i, j;
c906108c 55
dfcd3bfb
JM
56 for (i = 0; i < 4096; i++)
57 { /* the values of 12 bit dp rhs's */
58 ARMul_ImmedTable[i] = ROTATER (i & 0xffL, (i >> 7L) & 0x1eL);
c906108c
SS
59 }
60
dfcd3bfb
JM
61 for (i = 0; i < 256; ARMul_BitList[i++] = 0); /* how many bits in LSM */
62 for (j = 1; j < 256; j <<= 1)
63 for (i = 0; i < 256; i++)
64 if ((i & j) > 0)
65 ARMul_BitList[i]++;
66
67 for (i = 0; i < 256; i++)
68 ARMul_BitList[i] *= 4; /* you always need 4 times these values */
c906108c 69
c906108c
SS
70}
71
72/***************************************************************************\
73* Returns a new instantiation of the ARMulator's state *
74\***************************************************************************/
75
dfcd3bfb
JM
76ARMul_State *
77ARMul_NewState (void)
78{
79 ARMul_State *state;
80 unsigned i, j;
81
82 state = (ARMul_State *) malloc (sizeof (ARMul_State));
83 memset (state, 0, sizeof (ARMul_State));
84
85 state->Emulate = RUN;
86 for (i = 0; i < 16; i++)
87 {
88 state->Reg[i] = 0;
89 for (j = 0; j < 7; j++)
90 state->RegBank[j][i] = 0;
c906108c 91 }
dfcd3bfb
JM
92 for (i = 0; i < 7; i++)
93 state->Spsr[i] = 0;
3943c96b 94
f1129fb8
NC
95 /* state->Mode = USER26MODE; */
96 state->Mode = USER32MODE;
dfcd3bfb
JM
97
98 state->CallDebug = FALSE;
99 state->Debug = FALSE;
100 state->VectorCatch = 0;
101 state->Aborted = FALSE;
102 state->Reseted = FALSE;
103 state->Inted = 3;
104 state->LastInted = 3;
105
106 state->MemDataPtr = NULL;
107 state->MemInPtr = NULL;
108 state->MemOutPtr = NULL;
109 state->MemSparePtr = NULL;
110 state->MemSize = 0;
111
112 state->OSptr = NULL;
113 state->CommandLine = NULL;
114
c3ae2f98
MG
115 state->CP14R0_CCD = -1;
116 state->LastTime = 0;
117
dfcd3bfb
JM
118 state->EventSet = 0;
119 state->Now = 0;
120 state->EventPtr = (struct EventNode **) malloc ((unsigned) EVENTLISTSIZE *
121 sizeof (struct EventNode
122 *));
123 for (i = 0; i < EVENTLISTSIZE; i++)
124 *(state->EventPtr + i) = NULL;
c906108c 125
dfcd3bfb
JM
126 state->prog32Sig = HIGH;
127 state->data32Sig = HIGH;
c906108c 128
dfcd3bfb
JM
129 state->lateabtSig = LOW;
130 state->bigendSig = LOW;
c906108c 131
3943c96b
NC
132 state->is_v4 = LOW;
133 state->is_v5 = LOW;
f1129fb8
NC
134 state->is_v5e = LOW;
135 state->is_XScale = LOW;
0f026fd0 136 state->is_iWMMXt = LOW;
8207e0f2 137 state->is_v6 = LOW;
1e6b544a 138
dfcd3bfb 139 ARMul_Reset (state);
3943c96b
NC
140
141 return state;
dfcd3bfb 142}
c906108c
SS
143
144/***************************************************************************\
3943c96b 145 Call this routine to set ARMulator to model certain processor properities
c906108c 146\***************************************************************************/
dfcd3bfb
JM
147
148void
3943c96b 149ARMul_SelectProcessor (ARMul_State * state, unsigned properties)
dfcd3bfb 150{
3943c96b 151 if (properties & ARM_Fix26_Prop)
dfcd3bfb
JM
152 {
153 state->prog32Sig = LOW;
154 state->data32Sig = LOW;
155 }
156 else
157 {
158 state->prog32Sig = HIGH;
159 state->data32Sig = HIGH;
160 }
161
c906108c 162 state->lateabtSig = LOW;
1e6b544a 163
3943c96b
NC
164 state->is_v4 = (properties & (ARM_v4_Prop | ARM_v5_Prop)) ? HIGH : LOW;
165 state->is_v5 = (properties & ARM_v5_Prop) ? HIGH : LOW;
f1129fb8
NC
166 state->is_v5e = (properties & ARM_v5e_Prop) ? HIGH : LOW;
167 state->is_XScale = (properties & ARM_XScale_Prop) ? HIGH : LOW;
0f026fd0 168 state->is_iWMMXt = (properties & ARM_iWMMXt_Prop) ? HIGH : LOW;
f603c8fe 169 state->is_ep9312 = (properties & ARM_ep9312_Prop) ? HIGH : LOW;
8207e0f2 170 state->is_v6 = (properties & ARM_v6_Prop) ? HIGH : LOW;
f603c8fe
NC
171
172 /* Only initialse the coprocessor support once we
173 know what kind of chip we are dealing with. */
174 ARMul_CoProInit (state);
c906108c
SS
175}
176
177/***************************************************************************\
178* Call this routine to set up the initial machine state (or perform a RESET *
179\***************************************************************************/
180
dfcd3bfb
JM
181void
182ARMul_Reset (ARMul_State * state)
183{
184 state->NextInstr = 0;
c1a72ffd 185
dfcd3bfb
JM
186 if (state->prog32Sig)
187 {
188 state->Reg[15] = 0;
189 state->Cpsr = INTBITS | SVC32MODE;
c1a72ffd 190 state->Mode = SVC32MODE;
c906108c 191 }
dfcd3bfb
JM
192 else
193 {
194 state->Reg[15] = R15INTBITS | SVC26MODE;
195 state->Cpsr = INTBITS | SVC26MODE;
c1a72ffd 196 state->Mode = SVC26MODE;
c906108c 197 }
c1a72ffd 198
dfcd3bfb
JM
199 ARMul_CPSRAltered (state);
200 state->Bank = SVCBANK;
c1a72ffd 201
dfcd3bfb
JM
202 FLUSHPIPE;
203
204 state->EndCondition = 0;
dfcd3bfb
JM
205
206 state->Exception = FALSE;
207 state->NresetSig = HIGH;
208 state->NfiqSig = HIGH;
209 state->NirqSig = HIGH;
210 state->NtransSig = (state->Mode & 3) ? HIGH : LOW;
211 state->abortSig = LOW;
212 state->AbortAddr = 1;
213
214 state->NumInstrs = 0;
215 state->NumNcycles = 0;
216 state->NumScycles = 0;
217 state->NumIcycles = 0;
218 state->NumCcycles = 0;
219 state->NumFcycles = 0;
220#ifdef ASIM
221 (void) ARMul_MemoryInit ();
222 ARMul_OSInit (state);
223#endif
c906108c
SS
224}
225
226
227/***************************************************************************\
228* Emulate the execution of an entire program. Start the correct emulator *
229* (Emulate26 for a 26 bit ARM and Emulate32 for a 32 bit ARM), return the *
230* address of the last instruction that is executed. *
231\***************************************************************************/
232
dfcd3bfb
JM
233ARMword
234ARMul_DoProg (ARMul_State * state)
235{
236 ARMword pc = 0;
237
238 state->Emulate = RUN;
239 while (state->Emulate != STOP)
240 {
241 state->Emulate = RUN;
242 if (state->prog32Sig && ARMul_MODE32BIT)
243 pc = ARMul_Emulate32 (state);
244 else
245 pc = ARMul_Emulate26 (state);
c906108c 246 }
dfcd3bfb
JM
247 return (pc);
248}
c906108c
SS
249
250/***************************************************************************\
251* Emulate the execution of one instruction. Start the correct emulator *
252* (Emulate26 for a 26 bit ARM and Emulate32 for a 32 bit ARM), return the *
253* address of the instruction that is executed. *
254\***************************************************************************/
255
dfcd3bfb
JM
256ARMword
257ARMul_DoInstr (ARMul_State * state)
258{
259 ARMword pc = 0;
c906108c 260
dfcd3bfb
JM
261 state->Emulate = ONCE;
262 if (state->prog32Sig && ARMul_MODE32BIT)
263 pc = ARMul_Emulate32 (state);
264 else
265 pc = ARMul_Emulate26 (state);
c906108c 266
dfcd3bfb
JM
267 return (pc);
268}
c906108c
SS
269
270/***************************************************************************\
271* This routine causes an Abort to occur, including selecting the correct *
272* mode, register bank, and the saving of registers. Call with the *
273* appropriate vector's memory address (0,4,8 ....) *
274\***************************************************************************/
275
dfcd3bfb
JM
276void
277ARMul_Abort (ARMul_State * state, ARMword vector)
278{
279 ARMword temp;
e063aa3b 280 int isize = INSN_SIZE;
f1129fb8
NC
281 int esize = (TFLAG ? 0 : 4);
282 int e2size = (TFLAG ? -4 : 0);
c906108c 283
dfcd3bfb 284 state->Aborted = FALSE;
c906108c 285
dfcd3bfb 286 if (state->prog32Sig)
c906108c 287 if (ARMul_MODE26BIT)
dfcd3bfb 288 temp = R15PC;
c906108c 289 else
dfcd3bfb
JM
290 temp = state->Reg[15];
291 else
292 temp = R15PC | ECC | ER15INT | EMODE;
293
294 switch (vector)
295 {
296 case ARMul_ResetV: /* RESET */
e063aa3b 297 SETABORT (INTBITS, state->prog32Sig ? SVC32MODE : SVC26MODE, 0);
dfcd3bfb
JM
298 break;
299 case ARMul_UndefinedInstrV: /* Undefined Instruction */
e063aa3b 300 SETABORT (IBIT, state->prog32Sig ? UNDEF32MODE : SVC26MODE, isize);
dfcd3bfb
JM
301 break;
302 case ARMul_SWIV: /* Software Interrupt */
e063aa3b 303 SETABORT (IBIT, state->prog32Sig ? SVC32MODE : SVC26MODE, isize);
dfcd3bfb
JM
304 break;
305 case ARMul_PrefetchAbortV: /* Prefetch Abort */
306 state->AbortAddr = 1;
f1129fb8 307 SETABORT (IBIT, state->prog32Sig ? ABORT32MODE : SVC26MODE, esize);
dfcd3bfb
JM
308 break;
309 case ARMul_DataAbortV: /* Data Abort */
f1129fb8 310 SETABORT (IBIT, state->prog32Sig ? ABORT32MODE : SVC26MODE, e2size);
dfcd3bfb
JM
311 break;
312 case ARMul_AddrExceptnV: /* Address Exception */
e063aa3b 313 SETABORT (IBIT, SVC26MODE, isize);
dfcd3bfb
JM
314 break;
315 case ARMul_IRQV: /* IRQ */
57165fb4
NC
316 if ( ! state->is_XScale
317 || ! state->CPRead[13] (state, 0, & temp)
318 || (temp & ARMul_CP13_R0_IRQ))
c3ae2f98 319 SETABORT (IBIT, state->prog32Sig ? IRQ32MODE : IRQ26MODE, esize);
dfcd3bfb
JM
320 break;
321 case ARMul_FIQV: /* FIQ */
57165fb4
NC
322 if ( ! state->is_XScale
323 || ! state->CPRead[13] (state, 0, & temp)
324 || (temp & ARMul_CP13_R0_FIQ))
c3ae2f98 325 SETABORT (INTBITS, state->prog32Sig ? FIQ32MODE : FIQ26MODE, esize);
dfcd3bfb 326 break;
c906108c 327 }
dfcd3bfb
JM
328 if (ARMul_MODE32BIT)
329 ARMul_SetR15 (state, vector);
330 else
331 ARMul_SetR15 (state, R15CCINTMODE | vector);
0f026fd0
NC
332
333 if (ARMul_ReadWord (state, ARMul_GetPC (state)) == 0)
334 {
335 /* No vector has been installed. Rather than simulating whatever
336 random bits might happen to be at address 0x20 onwards we elect
337 to stop. */
338 switch (vector)
339 {
340 case ARMul_ResetV: state->EndCondition = RDIError_Reset; break;
341 case ARMul_UndefinedInstrV: state->EndCondition = RDIError_UndefinedInstruction; break;
342 case ARMul_SWIV: state->EndCondition = RDIError_SoftwareInterrupt; break;
343 case ARMul_PrefetchAbortV: state->EndCondition = RDIError_PrefetchAbort; break;
344 case ARMul_DataAbortV: state->EndCondition = RDIError_DataAbort; break;
345 case ARMul_AddrExceptnV: state->EndCondition = RDIError_AddressException; break;
346 case ARMul_IRQV: state->EndCondition = RDIError_IRQ; break;
347 case ARMul_FIQV: state->EndCondition = RDIError_FIQ; break;
348 default: break;
349 }
350 state->Emulate = FALSE;
351 }
c906108c 352}
This page took 1.005612 seconds and 4 git commands to generate.