Merge branch 'next' of git://git.kernel.org/pub/scm/linux/kernel/git/benh/powerpc
[deliverable/linux.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
8 select ARCH_WANT_IPC_PARSE_VERSION
9 select BUILDTIME_EXTABLE_SORT if MMU
10 select CPU_PM if (SUSPEND || CPU_IDLE)
11 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
12 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
13 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
14 select GENERIC_IRQ_PROBE
15 select GENERIC_IRQ_SHOW
16 select GENERIC_PCI_IOMAP
17 select GENERIC_SCHED_CLOCK
18 select GENERIC_SMP_IDLE_THREAD
19 select GENERIC_IDLE_POLL_SETUP
20 select GENERIC_STRNCPY_FROM_USER
21 select GENERIC_STRNLEN_USER
22 select HARDIRQS_SW_RESEND
23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
24 select HAVE_ARCH_KGDB
25 select HAVE_ARCH_SECCOMP_FILTER
26 select HAVE_ARCH_TRACEHOOK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
37 select HAVE_GENERIC_DMA_COHERENT
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
41 select HAVE_IRQ_TIME_ACCOUNTING
42 select HAVE_KERNEL_GZIP
43 select HAVE_KERNEL_LZ4
44 select HAVE_KERNEL_LZMA
45 select HAVE_KERNEL_LZO
46 select HAVE_KERNEL_XZ
47 select HAVE_KPROBES if !XIP_KERNEL
48 select HAVE_KRETPROBES if (HAVE_KPROBES)
49 select HAVE_MEMBLOCK
50 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
51 select HAVE_PERF_EVENTS
52 select HAVE_REGS_AND_STACK_ACCESS_API
53 select HAVE_SYSCALL_TRACEPOINTS
54 select HAVE_UID16
55 select IRQ_FORCED_THREADING
56 select KTIME_SCALAR
57 select PERF_USE_VMALLOC
58 select RTC_LIB
59 select SYS_SUPPORTS_APM_EMULATION
60 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
61 select MODULES_USE_ELF_REL
62 select CLONE_BACKWARDS
63 select OLD_SIGSUSPEND3
64 select OLD_SIGACTION
65 select HAVE_CONTEXT_TRACKING
66 help
67 The ARM series is a line of low-power-consumption RISC chip designs
68 licensed by ARM Ltd and targeted at embedded applications and
69 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
70 manufactured, but legacy ARM-based PC hardware remains popular in
71 Europe. There is an ARM Linux project with a web page at
72 <http://www.arm.linux.org.uk/>.
73
74 config ARM_HAS_SG_CHAIN
75 bool
76
77 config NEED_SG_DMA_LENGTH
78 bool
79
80 config ARM_DMA_USE_IOMMU
81 bool
82 select ARM_HAS_SG_CHAIN
83 select NEED_SG_DMA_LENGTH
84
85 if ARM_DMA_USE_IOMMU
86
87 config ARM_DMA_IOMMU_ALIGNMENT
88 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
89 range 4 9
90 default 8
91 help
92 DMA mapping framework by default aligns all buffers to the smallest
93 PAGE_SIZE order which is greater than or equal to the requested buffer
94 size. This works well for buffers up to a few hundreds kilobytes, but
95 for larger buffers it just a waste of address space. Drivers which has
96 relatively small addressing window (like 64Mib) might run out of
97 virtual space with just a few allocations.
98
99 With this parameter you can specify the maximum PAGE_SIZE order for
100 DMA IOMMU buffers. Larger buffers will be aligned only to this
101 specified order. The order is expressed as a power of two multiplied
102 by the PAGE_SIZE.
103
104 endif
105
106 config HAVE_PWM
107 bool
108
109 config MIGHT_HAVE_PCI
110 bool
111
112 config SYS_SUPPORTS_APM_EMULATION
113 bool
114
115 config HAVE_TCM
116 bool
117 select GENERIC_ALLOCATOR
118
119 config HAVE_PROC_CPU
120 bool
121
122 config NO_IOPORT
123 bool
124
125 config EISA
126 bool
127 ---help---
128 The Extended Industry Standard Architecture (EISA) bus was
129 developed as an open alternative to the IBM MicroChannel bus.
130
131 The EISA bus provided some of the features of the IBM MicroChannel
132 bus while maintaining backward compatibility with cards made for
133 the older ISA bus. The EISA bus saw limited use between 1988 and
134 1995 when it was made obsolete by the PCI bus.
135
136 Say Y here if you are building a kernel for an EISA-based machine.
137
138 Otherwise, say N.
139
140 config SBUS
141 bool
142
143 config STACKTRACE_SUPPORT
144 bool
145 default y
146
147 config HAVE_LATENCYTOP_SUPPORT
148 bool
149 depends on !SMP
150 default y
151
152 config LOCKDEP_SUPPORT
153 bool
154 default y
155
156 config TRACE_IRQFLAGS_SUPPORT
157 bool
158 default y
159
160 config RWSEM_GENERIC_SPINLOCK
161 bool
162 default y
163
164 config RWSEM_XCHGADD_ALGORITHM
165 bool
166
167 config ARCH_HAS_ILOG2_U32
168 bool
169
170 config ARCH_HAS_ILOG2_U64
171 bool
172
173 config ARCH_HAS_CPUFREQ
174 bool
175 help
176 Internal node to signify that the ARCH has CPUFREQ support
177 and that the relevant menu configurations are displayed for
178 it.
179
180 config ARCH_HAS_BANDGAP
181 bool
182
183 config GENERIC_HWEIGHT
184 bool
185 default y
186
187 config GENERIC_CALIBRATE_DELAY
188 bool
189 default y
190
191 config ARCH_MAY_HAVE_PC_FDC
192 bool
193
194 config ZONE_DMA
195 bool
196
197 config NEED_DMA_MAP_STATE
198 def_bool y
199
200 config ARCH_HAS_DMA_SET_COHERENT_MASK
201 bool
202
203 config GENERIC_ISA_DMA
204 bool
205
206 config FIQ
207 bool
208
209 config NEED_RET_TO_USER
210 bool
211
212 config ARCH_MTD_XIP
213 bool
214
215 config VECTORS_BASE
216 hex
217 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
218 default DRAM_BASE if REMAP_VECTORS_TO_RAM
219 default 0x00000000
220 help
221 The base address of exception vectors. This must be two pages
222 in size.
223
224 config ARM_PATCH_PHYS_VIRT
225 bool "Patch physical to virtual translations at runtime" if EMBEDDED
226 default y
227 depends on !XIP_KERNEL && MMU
228 depends on !ARCH_REALVIEW || !SPARSEMEM
229 help
230 Patch phys-to-virt and virt-to-phys translation functions at
231 boot and module load time according to the position of the
232 kernel in system memory.
233
234 This can only be used with non-XIP MMU kernels where the base
235 of physical memory is at a 16MB boundary.
236
237 Only disable this option if you know that you do not require
238 this feature (eg, building a kernel for a single machine) and
239 you need to shrink the kernel to the minimal size.
240
241 config NEED_MACH_GPIO_H
242 bool
243 help
244 Select this when mach/gpio.h is required to provide special
245 definitions for this platform. The need for mach/gpio.h should
246 be avoided when possible.
247
248 config NEED_MACH_IO_H
249 bool
250 help
251 Select this when mach/io.h is required to provide special
252 definitions for this platform. The need for mach/io.h should
253 be avoided when possible.
254
255 config NEED_MACH_MEMORY_H
256 bool
257 help
258 Select this when mach/memory.h is required to provide special
259 definitions for this platform. The need for mach/memory.h should
260 be avoided when possible.
261
262 config PHYS_OFFSET
263 hex "Physical address of main memory" if MMU
264 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
265 default DRAM_BASE if !MMU
266 help
267 Please provide the physical address corresponding to the
268 location of main memory in your system.
269
270 config GENERIC_BUG
271 def_bool y
272 depends on BUG
273
274 source "init/Kconfig"
275
276 source "kernel/Kconfig.freezer"
277
278 menu "System Type"
279
280 config MMU
281 bool "MMU-based Paged Memory Management Support"
282 default y
283 help
284 Select if you want MMU-based virtualised addressing space
285 support by paged memory management. If unsure, say 'Y'.
286
287 #
288 # The "ARM system type" choice list is ordered alphabetically by option
289 # text. Please add new entries in the option alphabetic order.
290 #
291 choice
292 prompt "ARM system type"
293 default ARCH_VERSATILE if !MMU
294 default ARCH_MULTIPLATFORM if MMU
295
296 config ARCH_MULTIPLATFORM
297 bool "Allow multiple platforms to be selected"
298 depends on MMU
299 select ARM_PATCH_PHYS_VIRT
300 select AUTO_ZRELADDR
301 select COMMON_CLK
302 select MULTI_IRQ_HANDLER
303 select SPARSE_IRQ
304 select USE_OF
305
306 config ARCH_INTEGRATOR
307 bool "ARM Ltd. Integrator family"
308 select ARCH_HAS_CPUFREQ
309 select ARM_AMBA
310 select COMMON_CLK
311 select COMMON_CLK_VERSATILE
312 select GENERIC_CLOCKEVENTS
313 select HAVE_TCM
314 select ICST
315 select MULTI_IRQ_HANDLER
316 select NEED_MACH_MEMORY_H
317 select PLAT_VERSATILE
318 select SPARSE_IRQ
319 select VERSATILE_FPGA_IRQ
320 help
321 Support for ARM's Integrator platform.
322
323 config ARCH_REALVIEW
324 bool "ARM Ltd. RealView family"
325 select ARCH_WANT_OPTIONAL_GPIOLIB
326 select ARM_AMBA
327 select ARM_TIMER_SP804
328 select COMMON_CLK
329 select COMMON_CLK_VERSATILE
330 select GENERIC_CLOCKEVENTS
331 select GPIO_PL061 if GPIOLIB
332 select ICST
333 select NEED_MACH_MEMORY_H
334 select PLAT_VERSATILE
335 select PLAT_VERSATILE_CLCD
336 help
337 This enables support for ARM Ltd RealView boards.
338
339 config ARCH_VERSATILE
340 bool "ARM Ltd. Versatile family"
341 select ARCH_WANT_OPTIONAL_GPIOLIB
342 select ARM_AMBA
343 select ARM_TIMER_SP804
344 select ARM_VIC
345 select CLKDEV_LOOKUP
346 select GENERIC_CLOCKEVENTS
347 select HAVE_MACH_CLKDEV
348 select ICST
349 select PLAT_VERSATILE
350 select PLAT_VERSATILE_CLCD
351 select PLAT_VERSATILE_CLOCK
352 select VERSATILE_FPGA_IRQ
353 help
354 This enables support for ARM Ltd Versatile board.
355
356 config ARCH_AT91
357 bool "Atmel AT91"
358 select ARCH_REQUIRE_GPIOLIB
359 select CLKDEV_LOOKUP
360 select HAVE_CLK
361 select IRQ_DOMAIN
362 select NEED_MACH_GPIO_H
363 select NEED_MACH_IO_H if PCCARD
364 select PINCTRL
365 select PINCTRL_AT91 if USE_OF
366 help
367 This enables support for systems based on Atmel
368 AT91RM9200 and AT91SAM9* processors.
369
370 config ARCH_CLPS711X
371 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
372 select ARCH_REQUIRE_GPIOLIB
373 select AUTO_ZRELADDR
374 select CLKDEV_LOOKUP
375 select CLKSRC_MMIO
376 select COMMON_CLK
377 select CPU_ARM720T
378 select GENERIC_CLOCKEVENTS
379 select MFD_SYSCON
380 select MULTI_IRQ_HANDLER
381 select SPARSE_IRQ
382 help
383 Support for Cirrus Logic 711x/721x/731x based boards.
384
385 config ARCH_GEMINI
386 bool "Cortina Systems Gemini"
387 select ARCH_REQUIRE_GPIOLIB
388 select ARCH_USES_GETTIMEOFFSET
389 select NEED_MACH_GPIO_H
390 select CPU_FA526
391 help
392 Support for the Cortina Systems Gemini family SoCs
393
394 config ARCH_EBSA110
395 bool "EBSA-110"
396 select ARCH_USES_GETTIMEOFFSET
397 select CPU_SA110
398 select ISA
399 select NEED_MACH_IO_H
400 select NEED_MACH_MEMORY_H
401 select NO_IOPORT
402 help
403 This is an evaluation board for the StrongARM processor available
404 from Digital. It has limited hardware on-board, including an
405 Ethernet interface, two PCMCIA sockets, two serial ports and a
406 parallel port.
407
408 config ARCH_EP93XX
409 bool "EP93xx-based"
410 select ARCH_HAS_HOLES_MEMORYMODEL
411 select ARCH_REQUIRE_GPIOLIB
412 select ARCH_USES_GETTIMEOFFSET
413 select ARM_AMBA
414 select ARM_VIC
415 select CLKDEV_LOOKUP
416 select CPU_ARM920T
417 select NEED_MACH_MEMORY_H
418 help
419 This enables support for the Cirrus EP93xx series of CPUs.
420
421 config ARCH_FOOTBRIDGE
422 bool "FootBridge"
423 select CPU_SA110
424 select FOOTBRIDGE
425 select GENERIC_CLOCKEVENTS
426 select HAVE_IDE
427 select NEED_MACH_IO_H if !MMU
428 select NEED_MACH_MEMORY_H
429 help
430 Support for systems based on the DC21285 companion chip
431 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
432
433 config ARCH_NETX
434 bool "Hilscher NetX based"
435 select ARM_VIC
436 select CLKSRC_MMIO
437 select CPU_ARM926T
438 select GENERIC_CLOCKEVENTS
439 help
440 This enables support for systems based on the Hilscher NetX Soc
441
442 config ARCH_IOP13XX
443 bool "IOP13xx-based"
444 depends on MMU
445 select ARCH_SUPPORTS_MSI
446 select CPU_XSC3
447 select NEED_MACH_MEMORY_H
448 select NEED_RET_TO_USER
449 select PCI
450 select PLAT_IOP
451 select VMSPLIT_1G
452 help
453 Support for Intel's IOP13XX (XScale) family of processors.
454
455 config ARCH_IOP32X
456 bool "IOP32x-based"
457 depends on MMU
458 select ARCH_REQUIRE_GPIOLIB
459 select CPU_XSCALE
460 select NEED_MACH_GPIO_H
461 select NEED_RET_TO_USER
462 select PCI
463 select PLAT_IOP
464 help
465 Support for Intel's 80219 and IOP32X (XScale) family of
466 processors.
467
468 config ARCH_IOP33X
469 bool "IOP33x-based"
470 depends on MMU
471 select ARCH_REQUIRE_GPIOLIB
472 select CPU_XSCALE
473 select NEED_MACH_GPIO_H
474 select NEED_RET_TO_USER
475 select PCI
476 select PLAT_IOP
477 help
478 Support for Intel's IOP33X (XScale) family of processors.
479
480 config ARCH_IXP4XX
481 bool "IXP4xx-based"
482 depends on MMU
483 select ARCH_HAS_DMA_SET_COHERENT_MASK
484 select ARCH_REQUIRE_GPIOLIB
485 select CLKSRC_MMIO
486 select CPU_XSCALE
487 select DMABOUNCE if PCI
488 select GENERIC_CLOCKEVENTS
489 select MIGHT_HAVE_PCI
490 select NEED_MACH_IO_H
491 select USB_EHCI_BIG_ENDIAN_MMIO
492 select USB_EHCI_BIG_ENDIAN_DESC
493 help
494 Support for Intel's IXP4XX (XScale) family of processors.
495
496 config ARCH_DOVE
497 bool "Marvell Dove"
498 select ARCH_REQUIRE_GPIOLIB
499 select CPU_PJ4
500 select GENERIC_CLOCKEVENTS
501 select MIGHT_HAVE_PCI
502 select PINCTRL
503 select PINCTRL_DOVE
504 select PLAT_ORION_LEGACY
505 select USB_ARCH_HAS_EHCI
506 select MVEBU_MBUS
507 help
508 Support for the Marvell Dove SoC 88AP510
509
510 config ARCH_KIRKWOOD
511 bool "Marvell Kirkwood"
512 select ARCH_HAS_CPUFREQ
513 select ARCH_REQUIRE_GPIOLIB
514 select CPU_FEROCEON
515 select GENERIC_CLOCKEVENTS
516 select PCI
517 select PCI_QUIRKS
518 select PINCTRL
519 select PINCTRL_KIRKWOOD
520 select PLAT_ORION_LEGACY
521 select MVEBU_MBUS
522 help
523 Support for the following Marvell Kirkwood series SoCs:
524 88F6180, 88F6192 and 88F6281.
525
526 config ARCH_MV78XX0
527 bool "Marvell MV78xx0"
528 select ARCH_REQUIRE_GPIOLIB
529 select CPU_FEROCEON
530 select GENERIC_CLOCKEVENTS
531 select PCI
532 select PLAT_ORION_LEGACY
533 select MVEBU_MBUS
534 help
535 Support for the following Marvell MV78xx0 series SoCs:
536 MV781x0, MV782x0.
537
538 config ARCH_ORION5X
539 bool "Marvell Orion"
540 depends on MMU
541 select ARCH_REQUIRE_GPIOLIB
542 select CPU_FEROCEON
543 select GENERIC_CLOCKEVENTS
544 select PCI
545 select PLAT_ORION_LEGACY
546 select MVEBU_MBUS
547 help
548 Support for the following Marvell Orion 5x series SoCs:
549 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
550 Orion-2 (5281), Orion-1-90 (6183).
551
552 config ARCH_MMP
553 bool "Marvell PXA168/910/MMP2"
554 depends on MMU
555 select ARCH_REQUIRE_GPIOLIB
556 select CLKDEV_LOOKUP
557 select GENERIC_ALLOCATOR
558 select GENERIC_CLOCKEVENTS
559 select GPIO_PXA
560 select IRQ_DOMAIN
561 select NEED_MACH_GPIO_H
562 select PINCTRL
563 select PLAT_PXA
564 select SPARSE_IRQ
565 help
566 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
567
568 config ARCH_KS8695
569 bool "Micrel/Kendin KS8695"
570 select ARCH_REQUIRE_GPIOLIB
571 select CLKSRC_MMIO
572 select CPU_ARM922T
573 select GENERIC_CLOCKEVENTS
574 select NEED_MACH_MEMORY_H
575 help
576 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
577 System-on-Chip devices.
578
579 config ARCH_W90X900
580 bool "Nuvoton W90X900 CPU"
581 select ARCH_REQUIRE_GPIOLIB
582 select CLKDEV_LOOKUP
583 select CLKSRC_MMIO
584 select CPU_ARM926T
585 select GENERIC_CLOCKEVENTS
586 help
587 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
588 At present, the w90x900 has been renamed nuc900, regarding
589 the ARM series product line, you can login the following
590 link address to know more.
591
592 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
593 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
594
595 config ARCH_LPC32XX
596 bool "NXP LPC32XX"
597 select ARCH_REQUIRE_GPIOLIB
598 select ARM_AMBA
599 select CLKDEV_LOOKUP
600 select CLKSRC_MMIO
601 select CPU_ARM926T
602 select GENERIC_CLOCKEVENTS
603 select HAVE_IDE
604 select HAVE_PWM
605 select USB_ARCH_HAS_OHCI
606 select USE_OF
607 help
608 Support for the NXP LPC32XX family of processors
609
610 config ARCH_PXA
611 bool "PXA2xx/PXA3xx-based"
612 depends on MMU
613 select ARCH_HAS_CPUFREQ
614 select ARCH_MTD_XIP
615 select ARCH_REQUIRE_GPIOLIB
616 select ARM_CPU_SUSPEND if PM
617 select AUTO_ZRELADDR
618 select CLKDEV_LOOKUP
619 select CLKSRC_MMIO
620 select GENERIC_CLOCKEVENTS
621 select GPIO_PXA
622 select HAVE_IDE
623 select MULTI_IRQ_HANDLER
624 select NEED_MACH_GPIO_H
625 select PLAT_PXA
626 select SPARSE_IRQ
627 help
628 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
629
630 config ARCH_MSM
631 bool "Qualcomm MSM"
632 select ARCH_REQUIRE_GPIOLIB
633 select CLKDEV_LOOKUP
634 select COMMON_CLK
635 select GENERIC_CLOCKEVENTS
636 help
637 Support for Qualcomm MSM/QSD based systems. This runs on the
638 apps processor of the MSM/QSD and depends on a shared memory
639 interface to the modem processor which runs the baseband
640 stack and controls some vital subsystems
641 (clock and power control, etc).
642
643 config ARCH_SHMOBILE
644 bool "Renesas SH-Mobile / R-Mobile"
645 select ARM_PATCH_PHYS_VIRT
646 select CLKDEV_LOOKUP
647 select GENERIC_CLOCKEVENTS
648 select HAVE_ARM_SCU if SMP
649 select HAVE_ARM_TWD if LOCAL_TIMERS
650 select HAVE_CLK
651 select HAVE_MACH_CLKDEV
652 select HAVE_SMP
653 select MIGHT_HAVE_CACHE_L2X0
654 select MULTI_IRQ_HANDLER
655 select NO_IOPORT
656 select PINCTRL
657 select PM_GENERIC_DOMAINS if PM
658 select SPARSE_IRQ
659 help
660 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
661
662 config ARCH_RPC
663 bool "RiscPC"
664 select ARCH_ACORN
665 select ARCH_MAY_HAVE_PC_FDC
666 select ARCH_SPARSEMEM_ENABLE
667 select ARCH_USES_GETTIMEOFFSET
668 select FIQ
669 select HAVE_IDE
670 select HAVE_PATA_PLATFORM
671 select ISA_DMA_API
672 select NEED_MACH_IO_H
673 select NEED_MACH_MEMORY_H
674 select NO_IOPORT
675 select VIRT_TO_BUS
676 help
677 On the Acorn Risc-PC, Linux can support the internal IDE disk and
678 CD-ROM interface, serial and parallel port, and the floppy drive.
679
680 config ARCH_SA1100
681 bool "SA1100-based"
682 select ARCH_HAS_CPUFREQ
683 select ARCH_MTD_XIP
684 select ARCH_REQUIRE_GPIOLIB
685 select ARCH_SPARSEMEM_ENABLE
686 select CLKDEV_LOOKUP
687 select CLKSRC_MMIO
688 select CPU_FREQ
689 select CPU_SA1100
690 select GENERIC_CLOCKEVENTS
691 select HAVE_IDE
692 select ISA
693 select NEED_MACH_GPIO_H
694 select NEED_MACH_MEMORY_H
695 select SPARSE_IRQ
696 help
697 Support for StrongARM 11x0 based boards.
698
699 config ARCH_S3C24XX
700 bool "Samsung S3C24XX SoCs"
701 select ARCH_HAS_CPUFREQ
702 select ARCH_REQUIRE_GPIOLIB
703 select CLKDEV_LOOKUP
704 select CLKSRC_MMIO
705 select GENERIC_CLOCKEVENTS
706 select GPIO_SAMSUNG
707 select HAVE_CLK
708 select HAVE_S3C2410_I2C if I2C
709 select HAVE_S3C2410_WATCHDOG if WATCHDOG
710 select HAVE_S3C_RTC if RTC_CLASS
711 select MULTI_IRQ_HANDLER
712 select NEED_MACH_GPIO_H
713 select NEED_MACH_IO_H
714 select SAMSUNG_ATAGS
715 help
716 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
717 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
718 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
719 Samsung SMDK2410 development board (and derivatives).
720
721 config ARCH_S3C64XX
722 bool "Samsung S3C64XX"
723 select ARCH_HAS_CPUFREQ
724 select ARCH_REQUIRE_GPIOLIB
725 select ARM_VIC
726 select CLKDEV_LOOKUP
727 select CLKSRC_MMIO
728 select CPU_V6
729 select GENERIC_CLOCKEVENTS
730 select GPIO_SAMSUNG
731 select HAVE_CLK
732 select HAVE_S3C2410_I2C if I2C
733 select HAVE_S3C2410_WATCHDOG if WATCHDOG
734 select HAVE_TCM
735 select NEED_MACH_GPIO_H
736 select NO_IOPORT
737 select PLAT_SAMSUNG
738 select S3C_DEV_NAND
739 select S3C_GPIO_TRACK
740 select SAMSUNG_ATAGS
741 select SAMSUNG_CLKSRC
742 select SAMSUNG_GPIOLIB_4BIT
743 select SAMSUNG_IRQ_VIC_TIMER
744 select SAMSUNG_WDT_RESET
745 select USB_ARCH_HAS_OHCI
746 help
747 Samsung S3C64XX series based systems
748
749 config ARCH_S5P64X0
750 bool "Samsung S5P6440 S5P6450"
751 select CLKDEV_LOOKUP
752 select CLKSRC_MMIO
753 select CPU_V6
754 select GENERIC_CLOCKEVENTS
755 select GPIO_SAMSUNG
756 select HAVE_CLK
757 select HAVE_S3C2410_I2C if I2C
758 select HAVE_S3C2410_WATCHDOG if WATCHDOG
759 select HAVE_S3C_RTC if RTC_CLASS
760 select NEED_MACH_GPIO_H
761 select SAMSUNG_WDT_RESET
762 select SAMSUNG_ATAGS
763 help
764 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
765 SMDK6450.
766
767 config ARCH_S5PC100
768 bool "Samsung S5PC100"
769 select ARCH_REQUIRE_GPIOLIB
770 select CLKDEV_LOOKUP
771 select CLKSRC_MMIO
772 select CPU_V7
773 select GENERIC_CLOCKEVENTS
774 select GPIO_SAMSUNG
775 select HAVE_CLK
776 select HAVE_S3C2410_I2C if I2C
777 select HAVE_S3C2410_WATCHDOG if WATCHDOG
778 select HAVE_S3C_RTC if RTC_CLASS
779 select NEED_MACH_GPIO_H
780 select SAMSUNG_WDT_RESET
781 select SAMSUNG_ATAGS
782 help
783 Samsung S5PC100 series based systems
784
785 config ARCH_S5PV210
786 bool "Samsung S5PV210/S5PC110"
787 select ARCH_HAS_CPUFREQ
788 select ARCH_HAS_HOLES_MEMORYMODEL
789 select ARCH_SPARSEMEM_ENABLE
790 select CLKDEV_LOOKUP
791 select CLKSRC_MMIO
792 select CPU_V7
793 select GENERIC_CLOCKEVENTS
794 select GPIO_SAMSUNG
795 select HAVE_CLK
796 select HAVE_S3C2410_I2C if I2C
797 select HAVE_S3C2410_WATCHDOG if WATCHDOG
798 select HAVE_S3C_RTC if RTC_CLASS
799 select NEED_MACH_GPIO_H
800 select NEED_MACH_MEMORY_H
801 select SAMSUNG_ATAGS
802 help
803 Samsung S5PV210/S5PC110 series based systems
804
805 config ARCH_EXYNOS
806 bool "Samsung EXYNOS"
807 select ARCH_HAS_CPUFREQ
808 select ARCH_HAS_HOLES_MEMORYMODEL
809 select ARCH_REQUIRE_GPIOLIB
810 select ARCH_SPARSEMEM_ENABLE
811 select ARM_GIC
812 select CLKDEV_LOOKUP
813 select COMMON_CLK
814 select CPU_V7
815 select GENERIC_CLOCKEVENTS
816 select HAVE_CLK
817 select HAVE_S3C2410_I2C if I2C
818 select HAVE_S3C2410_WATCHDOG if WATCHDOG
819 select HAVE_S3C_RTC if RTC_CLASS
820 select NEED_MACH_MEMORY_H
821 select SPARSE_IRQ
822 select USE_OF
823 help
824 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
825
826 config ARCH_SHARK
827 bool "Shark"
828 select ARCH_USES_GETTIMEOFFSET
829 select CPU_SA110
830 select ISA
831 select ISA_DMA
832 select NEED_MACH_MEMORY_H
833 select PCI
834 select VIRT_TO_BUS
835 select ZONE_DMA
836 help
837 Support for the StrongARM based Digital DNARD machine, also known
838 as "Shark" (<http://www.shark-linux.de/shark.html>).
839
840 config ARCH_DAVINCI
841 bool "TI DaVinci"
842 select ARCH_HAS_HOLES_MEMORYMODEL
843 select ARCH_REQUIRE_GPIOLIB
844 select CLKDEV_LOOKUP
845 select GENERIC_ALLOCATOR
846 select GENERIC_CLOCKEVENTS
847 select GENERIC_IRQ_CHIP
848 select HAVE_IDE
849 select NEED_MACH_GPIO_H
850 select TI_PRIV_EDMA
851 select USE_OF
852 select ZONE_DMA
853 help
854 Support for TI's DaVinci platform.
855
856 config ARCH_OMAP1
857 bool "TI OMAP1"
858 depends on MMU
859 select ARCH_HAS_CPUFREQ
860 select ARCH_HAS_HOLES_MEMORYMODEL
861 select ARCH_OMAP
862 select ARCH_REQUIRE_GPIOLIB
863 select CLKDEV_LOOKUP
864 select CLKSRC_MMIO
865 select GENERIC_CLOCKEVENTS
866 select GENERIC_IRQ_CHIP
867 select HAVE_CLK
868 select HAVE_IDE
869 select IRQ_DOMAIN
870 select NEED_MACH_IO_H if PCCARD
871 select NEED_MACH_MEMORY_H
872 help
873 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
874
875 endchoice
876
877 menu "Multiple platform selection"
878 depends on ARCH_MULTIPLATFORM
879
880 comment "CPU Core family selection"
881
882 config ARCH_MULTI_V4T
883 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
884 depends on !ARCH_MULTI_V6_V7
885 select ARCH_MULTI_V4_V5
886 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
887 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
888 CPU_ARM925T || CPU_ARM940T)
889
890 config ARCH_MULTI_V5
891 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
892 depends on !ARCH_MULTI_V6_V7
893 select ARCH_MULTI_V4_V5
894 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
895 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
896 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
897
898 config ARCH_MULTI_V4_V5
899 bool
900
901 config ARCH_MULTI_V6
902 bool "ARMv6 based platforms (ARM11)"
903 select ARCH_MULTI_V6_V7
904 select CPU_V6
905
906 config ARCH_MULTI_V7
907 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
908 default y
909 select ARCH_MULTI_V6_V7
910 select CPU_V7
911
912 config ARCH_MULTI_V6_V7
913 bool
914
915 config ARCH_MULTI_CPU_AUTO
916 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
917 select ARCH_MULTI_V5
918
919 endmenu
920
921 #
922 # This is sorted alphabetically by mach-* pathname. However, plat-*
923 # Kconfigs may be included either alphabetically (according to the
924 # plat- suffix) or along side the corresponding mach-* source.
925 #
926 source "arch/arm/mach-mvebu/Kconfig"
927
928 source "arch/arm/mach-at91/Kconfig"
929
930 source "arch/arm/mach-bcm/Kconfig"
931
932 source "arch/arm/mach-bcm2835/Kconfig"
933
934 source "arch/arm/mach-clps711x/Kconfig"
935
936 source "arch/arm/mach-cns3xxx/Kconfig"
937
938 source "arch/arm/mach-davinci/Kconfig"
939
940 source "arch/arm/mach-dove/Kconfig"
941
942 source "arch/arm/mach-ep93xx/Kconfig"
943
944 source "arch/arm/mach-footbridge/Kconfig"
945
946 source "arch/arm/mach-gemini/Kconfig"
947
948 source "arch/arm/mach-highbank/Kconfig"
949
950 source "arch/arm/mach-integrator/Kconfig"
951
952 source "arch/arm/mach-iop32x/Kconfig"
953
954 source "arch/arm/mach-iop33x/Kconfig"
955
956 source "arch/arm/mach-iop13xx/Kconfig"
957
958 source "arch/arm/mach-ixp4xx/Kconfig"
959
960 source "arch/arm/mach-keystone/Kconfig"
961
962 source "arch/arm/mach-kirkwood/Kconfig"
963
964 source "arch/arm/mach-ks8695/Kconfig"
965
966 source "arch/arm/mach-msm/Kconfig"
967
968 source "arch/arm/mach-mv78xx0/Kconfig"
969
970 source "arch/arm/mach-imx/Kconfig"
971
972 source "arch/arm/mach-mxs/Kconfig"
973
974 source "arch/arm/mach-netx/Kconfig"
975
976 source "arch/arm/mach-nomadik/Kconfig"
977
978 source "arch/arm/mach-nspire/Kconfig"
979
980 source "arch/arm/plat-omap/Kconfig"
981
982 source "arch/arm/mach-omap1/Kconfig"
983
984 source "arch/arm/mach-omap2/Kconfig"
985
986 source "arch/arm/mach-orion5x/Kconfig"
987
988 source "arch/arm/mach-picoxcell/Kconfig"
989
990 source "arch/arm/mach-pxa/Kconfig"
991 source "arch/arm/plat-pxa/Kconfig"
992
993 source "arch/arm/mach-mmp/Kconfig"
994
995 source "arch/arm/mach-realview/Kconfig"
996
997 source "arch/arm/mach-rockchip/Kconfig"
998
999 source "arch/arm/mach-sa1100/Kconfig"
1000
1001 source "arch/arm/plat-samsung/Kconfig"
1002
1003 source "arch/arm/mach-socfpga/Kconfig"
1004
1005 source "arch/arm/mach-spear/Kconfig"
1006
1007 source "arch/arm/mach-sti/Kconfig"
1008
1009 source "arch/arm/mach-s3c24xx/Kconfig"
1010
1011 if ARCH_S3C64XX
1012 source "arch/arm/mach-s3c64xx/Kconfig"
1013 endif
1014
1015 source "arch/arm/mach-s5p64x0/Kconfig"
1016
1017 source "arch/arm/mach-s5pc100/Kconfig"
1018
1019 source "arch/arm/mach-s5pv210/Kconfig"
1020
1021 source "arch/arm/mach-exynos/Kconfig"
1022
1023 source "arch/arm/mach-shmobile/Kconfig"
1024
1025 source "arch/arm/mach-sunxi/Kconfig"
1026
1027 source "arch/arm/mach-prima2/Kconfig"
1028
1029 source "arch/arm/mach-tegra/Kconfig"
1030
1031 source "arch/arm/mach-u300/Kconfig"
1032
1033 source "arch/arm/mach-ux500/Kconfig"
1034
1035 source "arch/arm/mach-versatile/Kconfig"
1036
1037 source "arch/arm/mach-vexpress/Kconfig"
1038 source "arch/arm/plat-versatile/Kconfig"
1039
1040 source "arch/arm/mach-virt/Kconfig"
1041
1042 source "arch/arm/mach-vt8500/Kconfig"
1043
1044 source "arch/arm/mach-w90x900/Kconfig"
1045
1046 source "arch/arm/mach-zynq/Kconfig"
1047
1048 # Definitions to make life easier
1049 config ARCH_ACORN
1050 bool
1051
1052 config PLAT_IOP
1053 bool
1054 select GENERIC_CLOCKEVENTS
1055
1056 config PLAT_ORION
1057 bool
1058 select CLKSRC_MMIO
1059 select COMMON_CLK
1060 select GENERIC_IRQ_CHIP
1061 select IRQ_DOMAIN
1062
1063 config PLAT_ORION_LEGACY
1064 bool
1065 select PLAT_ORION
1066
1067 config PLAT_PXA
1068 bool
1069
1070 config PLAT_VERSATILE
1071 bool
1072
1073 config ARM_TIMER_SP804
1074 bool
1075 select CLKSRC_MMIO
1076 select CLKSRC_OF if OF
1077
1078 source arch/arm/mm/Kconfig
1079
1080 config ARM_NR_BANKS
1081 int
1082 default 16 if ARCH_EP93XX
1083 default 8
1084
1085 config IWMMXT
1086 bool "Enable iWMMXt support" if !CPU_PJ4
1087 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1088 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
1089 help
1090 Enable support for iWMMXt context switching at run time if
1091 running on a CPU that supports it.
1092
1093 config XSCALE_PMU
1094 bool
1095 depends on CPU_XSCALE
1096 default y
1097
1098 config MULTI_IRQ_HANDLER
1099 bool
1100 help
1101 Allow each machine to specify it's own IRQ handler at run time.
1102
1103 if !MMU
1104 source "arch/arm/Kconfig-nommu"
1105 endif
1106
1107 config PJ4B_ERRATA_4742
1108 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1109 depends on CPU_PJ4B && MACH_ARMADA_370
1110 default y
1111 help
1112 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1113 Event (WFE) IDLE states, a specific timing sensitivity exists between
1114 the retiring WFI/WFE instructions and the newly issued subsequent
1115 instructions. This sensitivity can result in a CPU hang scenario.
1116 Workaround:
1117 The software must insert either a Data Synchronization Barrier (DSB)
1118 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1119 instruction
1120
1121 config ARM_ERRATA_326103
1122 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1123 depends on CPU_V6
1124 help
1125 Executing a SWP instruction to read-only memory does not set bit 11
1126 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1127 treat the access as a read, preventing a COW from occurring and
1128 causing the faulting task to livelock.
1129
1130 config ARM_ERRATA_411920
1131 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1132 depends on CPU_V6 || CPU_V6K
1133 help
1134 Invalidation of the Instruction Cache operation can
1135 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1136 It does not affect the MPCore. This option enables the ARM Ltd.
1137 recommended workaround.
1138
1139 config ARM_ERRATA_430973
1140 bool "ARM errata: Stale prediction on replaced interworking branch"
1141 depends on CPU_V7
1142 help
1143 This option enables the workaround for the 430973 Cortex-A8
1144 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1145 interworking branch is replaced with another code sequence at the
1146 same virtual address, whether due to self-modifying code or virtual
1147 to physical address re-mapping, Cortex-A8 does not recover from the
1148 stale interworking branch prediction. This results in Cortex-A8
1149 executing the new code sequence in the incorrect ARM or Thumb state.
1150 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1151 and also flushes the branch target cache at every context switch.
1152 Note that setting specific bits in the ACTLR register may not be
1153 available in non-secure mode.
1154
1155 config ARM_ERRATA_458693
1156 bool "ARM errata: Processor deadlock when a false hazard is created"
1157 depends on CPU_V7
1158 depends on !ARCH_MULTIPLATFORM
1159 help
1160 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1161 erratum. For very specific sequences of memory operations, it is
1162 possible for a hazard condition intended for a cache line to instead
1163 be incorrectly associated with a different cache line. This false
1164 hazard might then cause a processor deadlock. The workaround enables
1165 the L1 caching of the NEON accesses and disables the PLD instruction
1166 in the ACTLR register. Note that setting specific bits in the ACTLR
1167 register may not be available in non-secure mode.
1168
1169 config ARM_ERRATA_460075
1170 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1171 depends on CPU_V7
1172 depends on !ARCH_MULTIPLATFORM
1173 help
1174 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1175 erratum. Any asynchronous access to the L2 cache may encounter a
1176 situation in which recent store transactions to the L2 cache are lost
1177 and overwritten with stale memory contents from external memory. The
1178 workaround disables the write-allocate mode for the L2 cache via the
1179 ACTLR register. Note that setting specific bits in the ACTLR register
1180 may not be available in non-secure mode.
1181
1182 config ARM_ERRATA_742230
1183 bool "ARM errata: DMB operation may be faulty"
1184 depends on CPU_V7 && SMP
1185 depends on !ARCH_MULTIPLATFORM
1186 help
1187 This option enables the workaround for the 742230 Cortex-A9
1188 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1189 between two write operations may not ensure the correct visibility
1190 ordering of the two writes. This workaround sets a specific bit in
1191 the diagnostic register of the Cortex-A9 which causes the DMB
1192 instruction to behave as a DSB, ensuring the correct behaviour of
1193 the two writes.
1194
1195 config ARM_ERRATA_742231
1196 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1197 depends on CPU_V7 && SMP
1198 depends on !ARCH_MULTIPLATFORM
1199 help
1200 This option enables the workaround for the 742231 Cortex-A9
1201 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1202 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1203 accessing some data located in the same cache line, may get corrupted
1204 data due to bad handling of the address hazard when the line gets
1205 replaced from one of the CPUs at the same time as another CPU is
1206 accessing it. This workaround sets specific bits in the diagnostic
1207 register of the Cortex-A9 which reduces the linefill issuing
1208 capabilities of the processor.
1209
1210 config PL310_ERRATA_588369
1211 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1212 depends on CACHE_L2X0
1213 help
1214 The PL310 L2 cache controller implements three types of Clean &
1215 Invalidate maintenance operations: by Physical Address
1216 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1217 They are architecturally defined to behave as the execution of a
1218 clean operation followed immediately by an invalidate operation,
1219 both performing to the same memory location. This functionality
1220 is not correctly implemented in PL310 as clean lines are not
1221 invalidated as a result of these operations.
1222
1223 config ARM_ERRATA_643719
1224 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1225 depends on CPU_V7 && SMP
1226 help
1227 This option enables the workaround for the 643719 Cortex-A9 (prior to
1228 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1229 register returns zero when it should return one. The workaround
1230 corrects this value, ensuring cache maintenance operations which use
1231 it behave as intended and avoiding data corruption.
1232
1233 config ARM_ERRATA_720789
1234 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1235 depends on CPU_V7
1236 help
1237 This option enables the workaround for the 720789 Cortex-A9 (prior to
1238 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1239 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1240 As a consequence of this erratum, some TLB entries which should be
1241 invalidated are not, resulting in an incoherency in the system page
1242 tables. The workaround changes the TLB flushing routines to invalidate
1243 entries regardless of the ASID.
1244
1245 config PL310_ERRATA_727915
1246 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1247 depends on CACHE_L2X0
1248 help
1249 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1250 operation (offset 0x7FC). This operation runs in background so that
1251 PL310 can handle normal accesses while it is in progress. Under very
1252 rare circumstances, due to this erratum, write data can be lost when
1253 PL310 treats a cacheable write transaction during a Clean &
1254 Invalidate by Way operation.
1255
1256 config ARM_ERRATA_743622
1257 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1258 depends on CPU_V7
1259 depends on !ARCH_MULTIPLATFORM
1260 help
1261 This option enables the workaround for the 743622 Cortex-A9
1262 (r2p*) erratum. Under very rare conditions, a faulty
1263 optimisation in the Cortex-A9 Store Buffer may lead to data
1264 corruption. This workaround sets a specific bit in the diagnostic
1265 register of the Cortex-A9 which disables the Store Buffer
1266 optimisation, preventing the defect from occurring. This has no
1267 visible impact on the overall performance or power consumption of the
1268 processor.
1269
1270 config ARM_ERRATA_751472
1271 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1272 depends on CPU_V7
1273 depends on !ARCH_MULTIPLATFORM
1274 help
1275 This option enables the workaround for the 751472 Cortex-A9 (prior
1276 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1277 completion of a following broadcasted operation if the second
1278 operation is received by a CPU before the ICIALLUIS has completed,
1279 potentially leading to corrupted entries in the cache or TLB.
1280
1281 config PL310_ERRATA_753970
1282 bool "PL310 errata: cache sync operation may be faulty"
1283 depends on CACHE_PL310
1284 help
1285 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1286
1287 Under some condition the effect of cache sync operation on
1288 the store buffer still remains when the operation completes.
1289 This means that the store buffer is always asked to drain and
1290 this prevents it from merging any further writes. The workaround
1291 is to replace the normal offset of cache sync operation (0x730)
1292 by another offset targeting an unmapped PL310 register 0x740.
1293 This has the same effect as the cache sync operation: store buffer
1294 drain and waiting for all buffers empty.
1295
1296 config ARM_ERRATA_754322
1297 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1298 depends on CPU_V7
1299 help
1300 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1301 r3p*) erratum. A speculative memory access may cause a page table walk
1302 which starts prior to an ASID switch but completes afterwards. This
1303 can populate the micro-TLB with a stale entry which may be hit with
1304 the new ASID. This workaround places two dsb instructions in the mm
1305 switching code so that no page table walks can cross the ASID switch.
1306
1307 config ARM_ERRATA_754327
1308 bool "ARM errata: no automatic Store Buffer drain"
1309 depends on CPU_V7 && SMP
1310 help
1311 This option enables the workaround for the 754327 Cortex-A9 (prior to
1312 r2p0) erratum. The Store Buffer does not have any automatic draining
1313 mechanism and therefore a livelock may occur if an external agent
1314 continuously polls a memory location waiting to observe an update.
1315 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1316 written polling loops from denying visibility of updates to memory.
1317
1318 config ARM_ERRATA_364296
1319 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1320 depends on CPU_V6
1321 help
1322 This options enables the workaround for the 364296 ARM1136
1323 r0p2 erratum (possible cache data corruption with
1324 hit-under-miss enabled). It sets the undocumented bit 31 in
1325 the auxiliary control register and the FI bit in the control
1326 register, thus disabling hit-under-miss without putting the
1327 processor into full low interrupt latency mode. ARM11MPCore
1328 is not affected.
1329
1330 config ARM_ERRATA_764369
1331 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1332 depends on CPU_V7 && SMP
1333 help
1334 This option enables the workaround for erratum 764369
1335 affecting Cortex-A9 MPCore with two or more processors (all
1336 current revisions). Under certain timing circumstances, a data
1337 cache line maintenance operation by MVA targeting an Inner
1338 Shareable memory region may fail to proceed up to either the
1339 Point of Coherency or to the Point of Unification of the
1340 system. This workaround adds a DSB instruction before the
1341 relevant cache maintenance functions and sets a specific bit
1342 in the diagnostic control register of the SCU.
1343
1344 config PL310_ERRATA_769419
1345 bool "PL310 errata: no automatic Store Buffer drain"
1346 depends on CACHE_L2X0
1347 help
1348 On revisions of the PL310 prior to r3p2, the Store Buffer does
1349 not automatically drain. This can cause normal, non-cacheable
1350 writes to be retained when the memory system is idle, leading
1351 to suboptimal I/O performance for drivers using coherent DMA.
1352 This option adds a write barrier to the cpu_idle loop so that,
1353 on systems with an outer cache, the store buffer is drained
1354 explicitly.
1355
1356 config ARM_ERRATA_775420
1357 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1358 depends on CPU_V7
1359 help
1360 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1361 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1362 operation aborts with MMU exception, it might cause the processor
1363 to deadlock. This workaround puts DSB before executing ISB if
1364 an abort may occur on cache maintenance.
1365
1366 config ARM_ERRATA_798181
1367 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1368 depends on CPU_V7 && SMP
1369 help
1370 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1371 adequately shooting down all use of the old entries. This
1372 option enables the Linux kernel workaround for this erratum
1373 which sends an IPI to the CPUs that are running the same ASID
1374 as the one being invalidated.
1375
1376 config ARM_ERRATA_773022
1377 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1378 depends on CPU_V7
1379 help
1380 This option enables the workaround for the 773022 Cortex-A15
1381 (up to r0p4) erratum. In certain rare sequences of code, the
1382 loop buffer may deliver incorrect instructions. This
1383 workaround disables the loop buffer to avoid the erratum.
1384
1385 endmenu
1386
1387 source "arch/arm/common/Kconfig"
1388
1389 menu "Bus support"
1390
1391 config ARM_AMBA
1392 bool
1393
1394 config ISA
1395 bool
1396 help
1397 Find out whether you have ISA slots on your motherboard. ISA is the
1398 name of a bus system, i.e. the way the CPU talks to the other stuff
1399 inside your box. Other bus systems are PCI, EISA, MicroChannel
1400 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1401 newer boards don't support it. If you have ISA, say Y, otherwise N.
1402
1403 # Select ISA DMA controller support
1404 config ISA_DMA
1405 bool
1406 select ISA_DMA_API
1407
1408 # Select ISA DMA interface
1409 config ISA_DMA_API
1410 bool
1411
1412 config PCI
1413 bool "PCI support" if MIGHT_HAVE_PCI
1414 help
1415 Find out whether you have a PCI motherboard. PCI is the name of a
1416 bus system, i.e. the way the CPU talks to the other stuff inside
1417 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1418 VESA. If you have PCI, say Y, otherwise N.
1419
1420 config PCI_DOMAINS
1421 bool
1422 depends on PCI
1423
1424 config PCI_NANOENGINE
1425 bool "BSE nanoEngine PCI support"
1426 depends on SA1100_NANOENGINE
1427 help
1428 Enable PCI on the BSE nanoEngine board.
1429
1430 config PCI_SYSCALL
1431 def_bool PCI
1432
1433 # Select the host bridge type
1434 config PCI_HOST_VIA82C505
1435 bool
1436 depends on PCI && ARCH_SHARK
1437 default y
1438
1439 config PCI_HOST_ITE8152
1440 bool
1441 depends on PCI && MACH_ARMCORE
1442 default y
1443 select DMABOUNCE
1444
1445 source "drivers/pci/Kconfig"
1446 source "drivers/pci/pcie/Kconfig"
1447
1448 source "drivers/pcmcia/Kconfig"
1449
1450 endmenu
1451
1452 menu "Kernel Features"
1453
1454 config HAVE_SMP
1455 bool
1456 help
1457 This option should be selected by machines which have an SMP-
1458 capable CPU.
1459
1460 The only effect of this option is to make the SMP-related
1461 options available to the user for configuration.
1462
1463 config SMP
1464 bool "Symmetric Multi-Processing"
1465 depends on CPU_V6K || CPU_V7
1466 depends on GENERIC_CLOCKEVENTS
1467 depends on HAVE_SMP
1468 depends on MMU || ARM_MPU
1469 select USE_GENERIC_SMP_HELPERS
1470 help
1471 This enables support for systems with more than one CPU. If you have
1472 a system with only one CPU, like most personal computers, say N. If
1473 you have a system with more than one CPU, say Y.
1474
1475 If you say N here, the kernel will run on single and multiprocessor
1476 machines, but will use only one CPU of a multiprocessor machine. If
1477 you say Y here, the kernel will run on many, but not all, single
1478 processor machines. On a single processor machine, the kernel will
1479 run faster if you say N here.
1480
1481 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1482 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1483 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1484
1485 If you don't know what to do here, say N.
1486
1487 config SMP_ON_UP
1488 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1489 depends on SMP && !XIP_KERNEL && MMU
1490 default y
1491 help
1492 SMP kernels contain instructions which fail on non-SMP processors.
1493 Enabling this option allows the kernel to modify itself to make
1494 these instructions safe. Disabling it allows about 1K of space
1495 savings.
1496
1497 If you don't know what to do here, say Y.
1498
1499 config ARM_CPU_TOPOLOGY
1500 bool "Support cpu topology definition"
1501 depends on SMP && CPU_V7
1502 default y
1503 help
1504 Support ARM cpu topology definition. The MPIDR register defines
1505 affinity between processors which is then used to describe the cpu
1506 topology of an ARM System.
1507
1508 config SCHED_MC
1509 bool "Multi-core scheduler support"
1510 depends on ARM_CPU_TOPOLOGY
1511 help
1512 Multi-core scheduler support improves the CPU scheduler's decision
1513 making when dealing with multi-core CPU chips at a cost of slightly
1514 increased overhead in some places. If unsure say N here.
1515
1516 config SCHED_SMT
1517 bool "SMT scheduler support"
1518 depends on ARM_CPU_TOPOLOGY
1519 help
1520 Improves the CPU scheduler's decision making when dealing with
1521 MultiThreading at a cost of slightly increased overhead in some
1522 places. If unsure say N here.
1523
1524 config HAVE_ARM_SCU
1525 bool
1526 help
1527 This option enables support for the ARM system coherency unit
1528
1529 config HAVE_ARM_ARCH_TIMER
1530 bool "Architected timer support"
1531 depends on CPU_V7
1532 select ARM_ARCH_TIMER
1533 help
1534 This option enables support for the ARM architected timer
1535
1536 config HAVE_ARM_TWD
1537 bool
1538 depends on SMP
1539 select CLKSRC_OF if OF
1540 help
1541 This options enables support for the ARM timer and watchdog unit
1542
1543 config MCPM
1544 bool "Multi-Cluster Power Management"
1545 depends on CPU_V7 && SMP
1546 help
1547 This option provides the common power management infrastructure
1548 for (multi-)cluster based systems, such as big.LITTLE based
1549 systems.
1550
1551 choice
1552 prompt "Memory split"
1553 default VMSPLIT_3G
1554 help
1555 Select the desired split between kernel and user memory.
1556
1557 If you are not absolutely sure what you are doing, leave this
1558 option alone!
1559
1560 config VMSPLIT_3G
1561 bool "3G/1G user/kernel split"
1562 config VMSPLIT_2G
1563 bool "2G/2G user/kernel split"
1564 config VMSPLIT_1G
1565 bool "1G/3G user/kernel split"
1566 endchoice
1567
1568 config PAGE_OFFSET
1569 hex
1570 default 0x40000000 if VMSPLIT_1G
1571 default 0x80000000 if VMSPLIT_2G
1572 default 0xC0000000
1573
1574 config NR_CPUS
1575 int "Maximum number of CPUs (2-32)"
1576 range 2 32
1577 depends on SMP
1578 default "4"
1579
1580 config HOTPLUG_CPU
1581 bool "Support for hot-pluggable CPUs"
1582 depends on SMP
1583 help
1584 Say Y here to experiment with turning CPUs off and on. CPUs
1585 can be controlled through /sys/devices/system/cpu.
1586
1587 config ARM_PSCI
1588 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1589 depends on CPU_V7
1590 help
1591 Say Y here if you want Linux to communicate with system firmware
1592 implementing the PSCI specification for CPU-centric power
1593 management operations described in ARM document number ARM DEN
1594 0022A ("Power State Coordination Interface System Software on
1595 ARM processors").
1596
1597 config LOCAL_TIMERS
1598 bool "Use local timer interrupts"
1599 depends on SMP
1600 default y
1601 help
1602 Enable support for local timers on SMP platforms, rather then the
1603 legacy IPI broadcast method. Local timers allows the system
1604 accounting to be spread across the timer interval, preventing a
1605 "thundering herd" at every timer tick.
1606
1607 # The GPIO number here must be sorted by descending number. In case of
1608 # a multiplatform kernel, we just want the highest value required by the
1609 # selected platforms.
1610 config ARCH_NR_GPIO
1611 int
1612 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1613 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5
1614 default 392 if ARCH_U8500
1615 default 352 if ARCH_VT8500
1616 default 288 if ARCH_SUNXI
1617 default 264 if MACH_H4700
1618 default 0
1619 help
1620 Maximum number of GPIOs in the system.
1621
1622 If unsure, leave the default value.
1623
1624 source kernel/Kconfig.preempt
1625
1626 config HZ_FIXED
1627 int
1628 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1629 ARCH_S5PV210 || ARCH_EXYNOS4
1630 default AT91_TIMER_HZ if ARCH_AT91
1631 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1632
1633 choice
1634 depends on !HZ_FIXED
1635 prompt "Timer frequency"
1636
1637 config HZ_100
1638 bool "100 Hz"
1639
1640 config HZ_200
1641 bool "200 Hz"
1642
1643 config HZ_250
1644 bool "250 Hz"
1645
1646 config HZ_300
1647 bool "300 Hz"
1648
1649 config HZ_500
1650 bool "500 Hz"
1651
1652 config HZ_1000
1653 bool "1000 Hz"
1654
1655 endchoice
1656
1657 config HZ
1658 int
1659 default HZ_FIXED if HZ_FIXED
1660 default 100 if HZ_100
1661 default 200 if HZ_200
1662 default 250 if HZ_250
1663 default 300 if HZ_300
1664 default 500 if HZ_500
1665 default 1000
1666
1667 config SCHED_HRTICK
1668 def_bool HIGH_RES_TIMERS
1669
1670 config SCHED_HRTICK
1671 def_bool HIGH_RES_TIMERS
1672
1673 config THUMB2_KERNEL
1674 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
1675 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
1676 default y if CPU_THUMBONLY
1677 select AEABI
1678 select ARM_ASM_UNIFIED
1679 select ARM_UNWIND
1680 help
1681 By enabling this option, the kernel will be compiled in
1682 Thumb-2 mode. A compiler/assembler that understand the unified
1683 ARM-Thumb syntax is needed.
1684
1685 If unsure, say N.
1686
1687 config THUMB2_AVOID_R_ARM_THM_JUMP11
1688 bool "Work around buggy Thumb-2 short branch relocations in gas"
1689 depends on THUMB2_KERNEL && MODULES
1690 default y
1691 help
1692 Various binutils versions can resolve Thumb-2 branches to
1693 locally-defined, preemptible global symbols as short-range "b.n"
1694 branch instructions.
1695
1696 This is a problem, because there's no guarantee the final
1697 destination of the symbol, or any candidate locations for a
1698 trampoline, are within range of the branch. For this reason, the
1699 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1700 relocation in modules at all, and it makes little sense to add
1701 support.
1702
1703 The symptom is that the kernel fails with an "unsupported
1704 relocation" error when loading some modules.
1705
1706 Until fixed tools are available, passing
1707 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1708 code which hits this problem, at the cost of a bit of extra runtime
1709 stack usage in some cases.
1710
1711 The problem is described in more detail at:
1712 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1713
1714 Only Thumb-2 kernels are affected.
1715
1716 Unless you are sure your tools don't have this problem, say Y.
1717
1718 config ARM_ASM_UNIFIED
1719 bool
1720
1721 config AEABI
1722 bool "Use the ARM EABI to compile the kernel"
1723 help
1724 This option allows for the kernel to be compiled using the latest
1725 ARM ABI (aka EABI). This is only useful if you are using a user
1726 space environment that is also compiled with EABI.
1727
1728 Since there are major incompatibilities between the legacy ABI and
1729 EABI, especially with regard to structure member alignment, this
1730 option also changes the kernel syscall calling convention to
1731 disambiguate both ABIs and allow for backward compatibility support
1732 (selected with CONFIG_OABI_COMPAT).
1733
1734 To use this you need GCC version 4.0.0 or later.
1735
1736 config OABI_COMPAT
1737 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1738 depends on AEABI && !THUMB2_KERNEL
1739 default y
1740 help
1741 This option preserves the old syscall interface along with the
1742 new (ARM EABI) one. It also provides a compatibility layer to
1743 intercept syscalls that have structure arguments which layout
1744 in memory differs between the legacy ABI and the new ARM EABI
1745 (only for non "thumb" binaries). This option adds a tiny
1746 overhead to all syscalls and produces a slightly larger kernel.
1747 If you know you'll be using only pure EABI user space then you
1748 can say N here. If this option is not selected and you attempt
1749 to execute a legacy ABI binary then the result will be
1750 UNPREDICTABLE (in fact it can be predicted that it won't work
1751 at all). If in doubt say Y.
1752
1753 config ARCH_HAS_HOLES_MEMORYMODEL
1754 bool
1755
1756 config ARCH_SPARSEMEM_ENABLE
1757 bool
1758
1759 config ARCH_SPARSEMEM_DEFAULT
1760 def_bool ARCH_SPARSEMEM_ENABLE
1761
1762 config ARCH_SELECT_MEMORY_MODEL
1763 def_bool ARCH_SPARSEMEM_ENABLE
1764
1765 config HAVE_ARCH_PFN_VALID
1766 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1767
1768 config HIGHMEM
1769 bool "High Memory Support"
1770 depends on MMU
1771 help
1772 The address space of ARM processors is only 4 Gigabytes large
1773 and it has to accommodate user address space, kernel address
1774 space as well as some memory mapped IO. That means that, if you
1775 have a large amount of physical memory and/or IO, not all of the
1776 memory can be "permanently mapped" by the kernel. The physical
1777 memory that is not permanently mapped is called "high memory".
1778
1779 Depending on the selected kernel/user memory split, minimum
1780 vmalloc space and actual amount of RAM, you may not need this
1781 option which should result in a slightly faster kernel.
1782
1783 If unsure, say n.
1784
1785 config HIGHPTE
1786 bool "Allocate 2nd-level pagetables from highmem"
1787 depends on HIGHMEM
1788
1789 config HW_PERF_EVENTS
1790 bool "Enable hardware performance counter support for perf events"
1791 depends on PERF_EVENTS
1792 default y
1793 help
1794 Enable hardware performance counter support for perf events. If
1795 disabled, perf events will use software events only.
1796
1797 config SYS_SUPPORTS_HUGETLBFS
1798 def_bool y
1799 depends on ARM_LPAE
1800
1801 config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1802 def_bool y
1803 depends on ARM_LPAE
1804
1805 config ARCH_WANT_GENERAL_HUGETLB
1806 def_bool y
1807
1808 source "mm/Kconfig"
1809
1810 config FORCE_MAX_ZONEORDER
1811 int "Maximum zone order" if ARCH_SHMOBILE
1812 range 11 64 if ARCH_SHMOBILE
1813 default "12" if SOC_AM33XX
1814 default "9" if SA1111
1815 default "11"
1816 help
1817 The kernel memory allocator divides physically contiguous memory
1818 blocks into "zones", where each zone is a power of two number of
1819 pages. This option selects the largest power of two that the kernel
1820 keeps in the memory allocator. If you need to allocate very large
1821 blocks of physically contiguous memory, then you may need to
1822 increase this value.
1823
1824 This config option is actually maximum order plus one. For example,
1825 a value of 11 means that the largest free memory block is 2^10 pages.
1826
1827 config ALIGNMENT_TRAP
1828 bool
1829 depends on CPU_CP15_MMU
1830 default y if !ARCH_EBSA110
1831 select HAVE_PROC_CPU if PROC_FS
1832 help
1833 ARM processors cannot fetch/store information which is not
1834 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1835 address divisible by 4. On 32-bit ARM processors, these non-aligned
1836 fetch/store instructions will be emulated in software if you say
1837 here, which has a severe performance impact. This is necessary for
1838 correct operation of some network protocols. With an IP-only
1839 configuration it is safe to say N, otherwise say Y.
1840
1841 config UACCESS_WITH_MEMCPY
1842 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1843 depends on MMU
1844 default y if CPU_FEROCEON
1845 help
1846 Implement faster copy_to_user and clear_user methods for CPU
1847 cores where a 8-word STM instruction give significantly higher
1848 memory write throughput than a sequence of individual 32bit stores.
1849
1850 A possible side effect is a slight increase in scheduling latency
1851 between threads sharing the same address space if they invoke
1852 such copy operations with large buffers.
1853
1854 However, if the CPU data cache is using a write-allocate mode,
1855 this option is unlikely to provide any performance gain.
1856
1857 config SECCOMP
1858 bool
1859 prompt "Enable seccomp to safely compute untrusted bytecode"
1860 ---help---
1861 This kernel feature is useful for number crunching applications
1862 that may need to compute untrusted bytecode during their
1863 execution. By using pipes or other transports made available to
1864 the process as file descriptors supporting the read/write
1865 syscalls, it's possible to isolate those applications in
1866 their own address space using seccomp. Once seccomp is
1867 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1868 and the task is only allowed to execute a few safe syscalls
1869 defined by each seccomp mode.
1870
1871 config CC_STACKPROTECTOR
1872 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1873 help
1874 This option turns on the -fstack-protector GCC feature. This
1875 feature puts, at the beginning of functions, a canary value on
1876 the stack just before the return address, and validates
1877 the value just before actually returning. Stack based buffer
1878 overflows (that need to overwrite this return address) now also
1879 overwrite the canary, which gets detected and the attack is then
1880 neutralized via a kernel panic.
1881 This feature requires gcc version 4.2 or above.
1882
1883 config XEN_DOM0
1884 def_bool y
1885 depends on XEN
1886
1887 config XEN
1888 bool "Xen guest support on ARM (EXPERIMENTAL)"
1889 depends on ARM && AEABI && OF
1890 depends on CPU_V7 && !CPU_V6
1891 depends on !GENERIC_ATOMIC64
1892 select ARM_PSCI
1893 help
1894 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1895
1896 endmenu
1897
1898 menu "Boot options"
1899
1900 config USE_OF
1901 bool "Flattened Device Tree support"
1902 select IRQ_DOMAIN
1903 select OF
1904 select OF_EARLY_FLATTREE
1905 help
1906 Include support for flattened device tree machine descriptions.
1907
1908 config ATAGS
1909 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1910 default y
1911 help
1912 This is the traditional way of passing data to the kernel at boot
1913 time. If you are solely relying on the flattened device tree (or
1914 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1915 to remove ATAGS support from your kernel binary. If unsure,
1916 leave this to y.
1917
1918 config DEPRECATED_PARAM_STRUCT
1919 bool "Provide old way to pass kernel parameters"
1920 depends on ATAGS
1921 help
1922 This was deprecated in 2001 and announced to live on for 5 years.
1923 Some old boot loaders still use this way.
1924
1925 # Compressed boot loader in ROM. Yes, we really want to ask about
1926 # TEXT and BSS so we preserve their values in the config files.
1927 config ZBOOT_ROM_TEXT
1928 hex "Compressed ROM boot loader base address"
1929 default "0"
1930 help
1931 The physical address at which the ROM-able zImage is to be
1932 placed in the target. Platforms which normally make use of
1933 ROM-able zImage formats normally set this to a suitable
1934 value in their defconfig file.
1935
1936 If ZBOOT_ROM is not enabled, this has no effect.
1937
1938 config ZBOOT_ROM_BSS
1939 hex "Compressed ROM boot loader BSS address"
1940 default "0"
1941 help
1942 The base address of an area of read/write memory in the target
1943 for the ROM-able zImage which must be available while the
1944 decompressor is running. It must be large enough to hold the
1945 entire decompressed kernel plus an additional 128 KiB.
1946 Platforms which normally make use of ROM-able zImage formats
1947 normally set this to a suitable value in their defconfig file.
1948
1949 If ZBOOT_ROM is not enabled, this has no effect.
1950
1951 config ZBOOT_ROM
1952 bool "Compressed boot loader in ROM/flash"
1953 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1954 help
1955 Say Y here if you intend to execute your compressed kernel image
1956 (zImage) directly from ROM or flash. If unsure, say N.
1957
1958 choice
1959 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1960 depends on ZBOOT_ROM && ARCH_SH7372
1961 default ZBOOT_ROM_NONE
1962 help
1963 Include experimental SD/MMC loading code in the ROM-able zImage.
1964 With this enabled it is possible to write the ROM-able zImage
1965 kernel image to an MMC or SD card and boot the kernel straight
1966 from the reset vector. At reset the processor Mask ROM will load
1967 the first part of the ROM-able zImage which in turn loads the
1968 rest the kernel image to RAM.
1969
1970 config ZBOOT_ROM_NONE
1971 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1972 help
1973 Do not load image from SD or MMC
1974
1975 config ZBOOT_ROM_MMCIF
1976 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1977 help
1978 Load image from MMCIF hardware block.
1979
1980 config ZBOOT_ROM_SH_MOBILE_SDHI
1981 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1982 help
1983 Load image from SDHI hardware block
1984
1985 endchoice
1986
1987 config ARM_APPENDED_DTB
1988 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1989 depends on OF && !ZBOOT_ROM
1990 help
1991 With this option, the boot code will look for a device tree binary
1992 (DTB) appended to zImage
1993 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1994
1995 This is meant as a backward compatibility convenience for those
1996 systems with a bootloader that can't be upgraded to accommodate
1997 the documented boot protocol using a device tree.
1998
1999 Beware that there is very little in terms of protection against
2000 this option being confused by leftover garbage in memory that might
2001 look like a DTB header after a reboot if no actual DTB is appended
2002 to zImage. Do not leave this option active in a production kernel
2003 if you don't intend to always append a DTB. Proper passing of the
2004 location into r2 of a bootloader provided DTB is always preferable
2005 to this option.
2006
2007 config ARM_ATAG_DTB_COMPAT
2008 bool "Supplement the appended DTB with traditional ATAG information"
2009 depends on ARM_APPENDED_DTB
2010 help
2011 Some old bootloaders can't be updated to a DTB capable one, yet
2012 they provide ATAGs with memory configuration, the ramdisk address,
2013 the kernel cmdline string, etc. Such information is dynamically
2014 provided by the bootloader and can't always be stored in a static
2015 DTB. To allow a device tree enabled kernel to be used with such
2016 bootloaders, this option allows zImage to extract the information
2017 from the ATAG list and store it at run time into the appended DTB.
2018
2019 choice
2020 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2021 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2022
2023 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2024 bool "Use bootloader kernel arguments if available"
2025 help
2026 Uses the command-line options passed by the boot loader instead of
2027 the device tree bootargs property. If the boot loader doesn't provide
2028 any, the device tree bootargs property will be used.
2029
2030 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2031 bool "Extend with bootloader kernel arguments"
2032 help
2033 The command-line arguments provided by the boot loader will be
2034 appended to the the device tree bootargs property.
2035
2036 endchoice
2037
2038 config CMDLINE
2039 string "Default kernel command string"
2040 default ""
2041 help
2042 On some architectures (EBSA110 and CATS), there is currently no way
2043 for the boot loader to pass arguments to the kernel. For these
2044 architectures, you should supply some command-line options at build
2045 time by entering them here. As a minimum, you should specify the
2046 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2047
2048 choice
2049 prompt "Kernel command line type" if CMDLINE != ""
2050 default CMDLINE_FROM_BOOTLOADER
2051 depends on ATAGS
2052
2053 config CMDLINE_FROM_BOOTLOADER
2054 bool "Use bootloader kernel arguments if available"
2055 help
2056 Uses the command-line options passed by the boot loader. If
2057 the boot loader doesn't provide any, the default kernel command
2058 string provided in CMDLINE will be used.
2059
2060 config CMDLINE_EXTEND
2061 bool "Extend bootloader kernel arguments"
2062 help
2063 The command-line arguments provided by the boot loader will be
2064 appended to the default kernel command string.
2065
2066 config CMDLINE_FORCE
2067 bool "Always use the default kernel command string"
2068 help
2069 Always use the default kernel command string, even if the boot
2070 loader passes other arguments to the kernel.
2071 This is useful if you cannot or don't want to change the
2072 command-line options your boot loader passes to the kernel.
2073 endchoice
2074
2075 config XIP_KERNEL
2076 bool "Kernel Execute-In-Place from ROM"
2077 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2078 help
2079 Execute-In-Place allows the kernel to run from non-volatile storage
2080 directly addressable by the CPU, such as NOR flash. This saves RAM
2081 space since the text section of the kernel is not loaded from flash
2082 to RAM. Read-write sections, such as the data section and stack,
2083 are still copied to RAM. The XIP kernel is not compressed since
2084 it has to run directly from flash, so it will take more space to
2085 store it. The flash address used to link the kernel object files,
2086 and for storing it, is configuration dependent. Therefore, if you
2087 say Y here, you must know the proper physical address where to
2088 store the kernel image depending on your own flash memory usage.
2089
2090 Also note that the make target becomes "make xipImage" rather than
2091 "make zImage" or "make Image". The final kernel binary to put in
2092 ROM memory will be arch/arm/boot/xipImage.
2093
2094 If unsure, say N.
2095
2096 config XIP_PHYS_ADDR
2097 hex "XIP Kernel Physical Location"
2098 depends on XIP_KERNEL
2099 default "0x00080000"
2100 help
2101 This is the physical address in your flash memory the kernel will
2102 be linked for and stored to. This address is dependent on your
2103 own flash usage.
2104
2105 config KEXEC
2106 bool "Kexec system call (EXPERIMENTAL)"
2107 depends on (!SMP || PM_SLEEP_SMP)
2108 help
2109 kexec is a system call that implements the ability to shutdown your
2110 current kernel, and to start another kernel. It is like a reboot
2111 but it is independent of the system firmware. And like a reboot
2112 you can start any kernel with it, not just Linux.
2113
2114 It is an ongoing process to be certain the hardware in a machine
2115 is properly shutdown, so do not be surprised if this code does not
2116 initially work for you.
2117
2118 config ATAGS_PROC
2119 bool "Export atags in procfs"
2120 depends on ATAGS && KEXEC
2121 default y
2122 help
2123 Should the atags used to boot the kernel be exported in an "atags"
2124 file in procfs. Useful with kexec.
2125
2126 config CRASH_DUMP
2127 bool "Build kdump crash kernel (EXPERIMENTAL)"
2128 help
2129 Generate crash dump after being started by kexec. This should
2130 be normally only set in special crash dump kernels which are
2131 loaded in the main kernel with kexec-tools into a specially
2132 reserved region and then later executed after a crash by
2133 kdump/kexec. The crash dump kernel must be compiled to a
2134 memory address not used by the main kernel
2135
2136 For more details see Documentation/kdump/kdump.txt
2137
2138 config AUTO_ZRELADDR
2139 bool "Auto calculation of the decompressed kernel image address"
2140 depends on !ZBOOT_ROM
2141 help
2142 ZRELADDR is the physical address where the decompressed kernel
2143 image will be placed. If AUTO_ZRELADDR is selected, the address
2144 will be determined at run-time by masking the current IP with
2145 0xf8000000. This assumes the zImage being placed in the first 128MB
2146 from start of memory.
2147
2148 endmenu
2149
2150 menu "CPU Power Management"
2151
2152 if ARCH_HAS_CPUFREQ
2153 source "drivers/cpufreq/Kconfig"
2154 endif
2155
2156 source "drivers/cpuidle/Kconfig"
2157
2158 endmenu
2159
2160 menu "Floating point emulation"
2161
2162 comment "At least one emulation must be selected"
2163
2164 config FPE_NWFPE
2165 bool "NWFPE math emulation"
2166 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2167 ---help---
2168 Say Y to include the NWFPE floating point emulator in the kernel.
2169 This is necessary to run most binaries. Linux does not currently
2170 support floating point hardware so you need to say Y here even if
2171 your machine has an FPA or floating point co-processor podule.
2172
2173 You may say N here if you are going to load the Acorn FPEmulator
2174 early in the bootup.
2175
2176 config FPE_NWFPE_XP
2177 bool "Support extended precision"
2178 depends on FPE_NWFPE
2179 help
2180 Say Y to include 80-bit support in the kernel floating-point
2181 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2182 Note that gcc does not generate 80-bit operations by default,
2183 so in most cases this option only enlarges the size of the
2184 floating point emulator without any good reason.
2185
2186 You almost surely want to say N here.
2187
2188 config FPE_FASTFPE
2189 bool "FastFPE math emulation (EXPERIMENTAL)"
2190 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
2191 ---help---
2192 Say Y here to include the FAST floating point emulator in the kernel.
2193 This is an experimental much faster emulator which now also has full
2194 precision for the mantissa. It does not support any exceptions.
2195 It is very simple, and approximately 3-6 times faster than NWFPE.
2196
2197 It should be sufficient for most programs. It may be not suitable
2198 for scientific calculations, but you have to check this for yourself.
2199 If you do not feel you need a faster FP emulation you should better
2200 choose NWFPE.
2201
2202 config VFP
2203 bool "VFP-format floating point maths"
2204 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2205 help
2206 Say Y to include VFP support code in the kernel. This is needed
2207 if your hardware includes a VFP unit.
2208
2209 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2210 release notes and additional status information.
2211
2212 Say N if your target does not have VFP hardware.
2213
2214 config VFPv3
2215 bool
2216 depends on VFP
2217 default y if CPU_V7
2218
2219 config NEON
2220 bool "Advanced SIMD (NEON) Extension support"
2221 depends on VFPv3 && CPU_V7
2222 help
2223 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2224 Extension.
2225
2226 config KERNEL_MODE_NEON
2227 bool "Support for NEON in kernel mode"
2228 default n
2229 depends on NEON
2230 help
2231 Say Y to include support for NEON in kernel mode.
2232
2233 endmenu
2234
2235 menu "Userspace binary formats"
2236
2237 source "fs/Kconfig.binfmt"
2238
2239 config ARTHUR
2240 tristate "RISC OS personality"
2241 depends on !AEABI
2242 help
2243 Say Y here to include the kernel code necessary if you want to run
2244 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2245 experimental; if this sounds frightening, say N and sleep in peace.
2246 You can also say M here to compile this support as a module (which
2247 will be called arthur).
2248
2249 endmenu
2250
2251 menu "Power management options"
2252
2253 source "kernel/power/Kconfig"
2254
2255 config ARCH_SUSPEND_POSSIBLE
2256 depends on !ARCH_S5PC100
2257 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
2258 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2259 def_bool y
2260
2261 config ARM_CPU_SUSPEND
2262 def_bool PM_SLEEP
2263
2264 endmenu
2265
2266 source "net/Kconfig"
2267
2268 source "drivers/Kconfig"
2269
2270 source "fs/Kconfig"
2271
2272 source "arch/arm/Kconfig.debug"
2273
2274 source "security/Kconfig"
2275
2276 source "crypto/Kconfig"
2277
2278 source "lib/Kconfig"
2279
2280 source "arch/arm/kvm/Kconfig"
This page took 0.075132 seconds and 6 git commands to generate.