Merge tag 'drivers' of git://git.kernel.org/pub/scm/linux/kernel/git/arm/arm-soc
[deliverable/linux.git] / arch / arm / Kconfig
1 config ARM
2 bool
3 default y
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
6 select ARCH_HAVE_CUSTOM_GPIO_H
7 select ARCH_WANT_IPC_PARSE_VERSION
8 select BUILDTIME_EXTABLE_SORT if MMU
9 select CPU_PM if (SUSPEND || CPU_IDLE)
10 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && !CPU_BIG_ENDIAN && MMU
11 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
12 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
13 select GENERIC_IRQ_PROBE
14 select GENERIC_IRQ_SHOW
15 select GENERIC_KERNEL_THREAD
16 select GENERIC_KERNEL_EXECVE
17 select GENERIC_PCI_IOMAP
18 select GENERIC_SMP_IDLE_THREAD
19 select GENERIC_STRNCPY_FROM_USER
20 select GENERIC_STRNLEN_USER
21 select HARDIRQS_SW_RESEND
22 select HAVE_AOUT
23 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
24 select HAVE_ARCH_KGDB
25 select HAVE_ARCH_SECCOMP_FILTER
26 select HAVE_ARCH_TRACEHOOK
27 select HAVE_BPF_JIT
28 select HAVE_C_RECORDMCOUNT
29 select HAVE_DEBUG_KMEMLEAK
30 select HAVE_DMA_API_DEBUG
31 select HAVE_DMA_ATTRS
32 select HAVE_DMA_CONTIGUOUS if MMU
33 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
34 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
35 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
36 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
37 select HAVE_GENERIC_DMA_COHERENT
38 select HAVE_GENERIC_HARDIRQS
39 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
40 select HAVE_IDE if PCI || ISA || PCMCIA
41 select HAVE_IRQ_WORK
42 select HAVE_KERNEL_GZIP
43 select HAVE_KERNEL_LZMA
44 select HAVE_KERNEL_LZO
45 select HAVE_KERNEL_XZ
46 select HAVE_KPROBES if !XIP_KERNEL
47 select HAVE_KRETPROBES if (HAVE_KPROBES)
48 select HAVE_MEMBLOCK
49 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
50 select HAVE_PERF_EVENTS
51 select HAVE_REGS_AND_STACK_ACCESS_API
52 select HAVE_SYSCALL_TRACEPOINTS
53 select HAVE_UID16
54 select KTIME_SCALAR
55 select PERF_USE_VMALLOC
56 select RTC_LIB
57 select SYS_SUPPORTS_APM_EMULATION
58 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
59 select MODULES_USE_ELF_REL
60 select CLONE_BACKWARDS
61 help
62 The ARM series is a line of low-power-consumption RISC chip designs
63 licensed by ARM Ltd and targeted at embedded applications and
64 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
65 manufactured, but legacy ARM-based PC hardware remains popular in
66 Europe. There is an ARM Linux project with a web page at
67 <http://www.arm.linux.org.uk/>.
68
69 config ARM_HAS_SG_CHAIN
70 bool
71
72 config NEED_SG_DMA_LENGTH
73 bool
74
75 config ARM_DMA_USE_IOMMU
76 bool
77 select ARM_HAS_SG_CHAIN
78 select NEED_SG_DMA_LENGTH
79
80 config HAVE_PWM
81 bool
82
83 config MIGHT_HAVE_PCI
84 bool
85
86 config SYS_SUPPORTS_APM_EMULATION
87 bool
88
89 config GENERIC_GPIO
90 bool
91
92 config HAVE_TCM
93 bool
94 select GENERIC_ALLOCATOR
95
96 config HAVE_PROC_CPU
97 bool
98
99 config NO_IOPORT
100 bool
101
102 config EISA
103 bool
104 ---help---
105 The Extended Industry Standard Architecture (EISA) bus was
106 developed as an open alternative to the IBM MicroChannel bus.
107
108 The EISA bus provided some of the features of the IBM MicroChannel
109 bus while maintaining backward compatibility with cards made for
110 the older ISA bus. The EISA bus saw limited use between 1988 and
111 1995 when it was made obsolete by the PCI bus.
112
113 Say Y here if you are building a kernel for an EISA-based machine.
114
115 Otherwise, say N.
116
117 config SBUS
118 bool
119
120 config STACKTRACE_SUPPORT
121 bool
122 default y
123
124 config HAVE_LATENCYTOP_SUPPORT
125 bool
126 depends on !SMP
127 default y
128
129 config LOCKDEP_SUPPORT
130 bool
131 default y
132
133 config TRACE_IRQFLAGS_SUPPORT
134 bool
135 default y
136
137 config RWSEM_GENERIC_SPINLOCK
138 bool
139 default y
140
141 config RWSEM_XCHGADD_ALGORITHM
142 bool
143
144 config ARCH_HAS_ILOG2_U32
145 bool
146
147 config ARCH_HAS_ILOG2_U64
148 bool
149
150 config ARCH_HAS_CPUFREQ
151 bool
152 help
153 Internal node to signify that the ARCH has CPUFREQ support
154 and that the relevant menu configurations are displayed for
155 it.
156
157 config GENERIC_HWEIGHT
158 bool
159 default y
160
161 config GENERIC_CALIBRATE_DELAY
162 bool
163 default y
164
165 config ARCH_MAY_HAVE_PC_FDC
166 bool
167
168 config ZONE_DMA
169 bool
170
171 config NEED_DMA_MAP_STATE
172 def_bool y
173
174 config ARCH_HAS_DMA_SET_COHERENT_MASK
175 bool
176
177 config GENERIC_ISA_DMA
178 bool
179
180 config FIQ
181 bool
182
183 config NEED_RET_TO_USER
184 bool
185
186 config ARCH_MTD_XIP
187 bool
188
189 config VECTORS_BASE
190 hex
191 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
192 default DRAM_BASE if REMAP_VECTORS_TO_RAM
193 default 0x00000000
194 help
195 The base address of exception vectors.
196
197 config ARM_PATCH_PHYS_VIRT
198 bool "Patch physical to virtual translations at runtime" if EMBEDDED
199 default y
200 depends on !XIP_KERNEL && MMU
201 depends on !ARCH_REALVIEW || !SPARSEMEM
202 help
203 Patch phys-to-virt and virt-to-phys translation functions at
204 boot and module load time according to the position of the
205 kernel in system memory.
206
207 This can only be used with non-XIP MMU kernels where the base
208 of physical memory is at a 16MB boundary.
209
210 Only disable this option if you know that you do not require
211 this feature (eg, building a kernel for a single machine) and
212 you need to shrink the kernel to the minimal size.
213
214 config NEED_MACH_GPIO_H
215 bool
216 help
217 Select this when mach/gpio.h is required to provide special
218 definitions for this platform. The need for mach/gpio.h should
219 be avoided when possible.
220
221 config NEED_MACH_IO_H
222 bool
223 help
224 Select this when mach/io.h is required to provide special
225 definitions for this platform. The need for mach/io.h should
226 be avoided when possible.
227
228 config NEED_MACH_MEMORY_H
229 bool
230 help
231 Select this when mach/memory.h is required to provide special
232 definitions for this platform. The need for mach/memory.h should
233 be avoided when possible.
234
235 config PHYS_OFFSET
236 hex "Physical address of main memory" if MMU
237 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
238 default DRAM_BASE if !MMU
239 help
240 Please provide the physical address corresponding to the
241 location of main memory in your system.
242
243 config GENERIC_BUG
244 def_bool y
245 depends on BUG
246
247 source "init/Kconfig"
248
249 source "kernel/Kconfig.freezer"
250
251 menu "System Type"
252
253 config MMU
254 bool "MMU-based Paged Memory Management Support"
255 default y
256 help
257 Select if you want MMU-based virtualised addressing space
258 support by paged memory management. If unsure, say 'Y'.
259
260 #
261 # The "ARM system type" choice list is ordered alphabetically by option
262 # text. Please add new entries in the option alphabetic order.
263 #
264 choice
265 prompt "ARM system type"
266 default ARCH_MULTIPLATFORM
267
268 config ARCH_MULTIPLATFORM
269 bool "Allow multiple platforms to be selected"
270 depends on MMU
271 select ARM_PATCH_PHYS_VIRT
272 select AUTO_ZRELADDR
273 select COMMON_CLK
274 select MULTI_IRQ_HANDLER
275 select SPARSE_IRQ
276 select USE_OF
277
278 config ARCH_INTEGRATOR
279 bool "ARM Ltd. Integrator family"
280 select ARCH_HAS_CPUFREQ
281 select ARM_AMBA
282 select COMMON_CLK
283 select COMMON_CLK_VERSATILE
284 select GENERIC_CLOCKEVENTS
285 select HAVE_TCM
286 select ICST
287 select MULTI_IRQ_HANDLER
288 select NEED_MACH_MEMORY_H
289 select PLAT_VERSATILE
290 select SPARSE_IRQ
291 select VERSATILE_FPGA_IRQ
292 help
293 Support for ARM's Integrator platform.
294
295 config ARCH_REALVIEW
296 bool "ARM Ltd. RealView family"
297 select ARCH_WANT_OPTIONAL_GPIOLIB
298 select ARM_AMBA
299 select ARM_TIMER_SP804
300 select COMMON_CLK
301 select COMMON_CLK_VERSATILE
302 select GENERIC_CLOCKEVENTS
303 select GPIO_PL061 if GPIOLIB
304 select ICST
305 select NEED_MACH_MEMORY_H
306 select PLAT_VERSATILE
307 select PLAT_VERSATILE_CLCD
308 help
309 This enables support for ARM Ltd RealView boards.
310
311 config ARCH_VERSATILE
312 bool "ARM Ltd. Versatile family"
313 select ARCH_WANT_OPTIONAL_GPIOLIB
314 select ARM_AMBA
315 select ARM_TIMER_SP804
316 select ARM_VIC
317 select CLKDEV_LOOKUP
318 select GENERIC_CLOCKEVENTS
319 select HAVE_MACH_CLKDEV
320 select ICST
321 select PLAT_VERSATILE
322 select PLAT_VERSATILE_CLCD
323 select PLAT_VERSATILE_CLOCK
324 select VERSATILE_FPGA_IRQ
325 help
326 This enables support for ARM Ltd Versatile board.
327
328 config ARCH_AT91
329 bool "Atmel AT91"
330 select ARCH_REQUIRE_GPIOLIB
331 select CLKDEV_LOOKUP
332 select HAVE_CLK
333 select IRQ_DOMAIN
334 select NEED_MACH_GPIO_H
335 select NEED_MACH_IO_H if PCCARD
336 select PINCTRL
337 select PINCTRL_AT91 if USE_OF
338 help
339 This enables support for systems based on Atmel
340 AT91RM9200 and AT91SAM9* processors.
341
342 config ARCH_BCM2835
343 bool "Broadcom BCM2835 family"
344 select ARCH_REQUIRE_GPIOLIB
345 select ARM_AMBA
346 select ARM_ERRATA_411920
347 select ARM_TIMER_SP804
348 select CLKDEV_LOOKUP
349 select COMMON_CLK
350 select CPU_V6
351 select GENERIC_CLOCKEVENTS
352 select GENERIC_GPIO
353 select MULTI_IRQ_HANDLER
354 select PINCTRL
355 select PINCTRL_BCM2835
356 select SPARSE_IRQ
357 select USE_OF
358 help
359 This enables support for the Broadcom BCM2835 SoC. This SoC is
360 use in the Raspberry Pi, and Roku 2 devices.
361
362 config ARCH_CNS3XXX
363 bool "Cavium Networks CNS3XXX family"
364 select ARM_GIC
365 select CPU_V6K
366 select GENERIC_CLOCKEVENTS
367 select MIGHT_HAVE_CACHE_L2X0
368 select MIGHT_HAVE_PCI
369 select PCI_DOMAINS if PCI
370 help
371 Support for Cavium Networks CNS3XXX platform.
372
373 config ARCH_CLPS711X
374 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
375 select ARCH_REQUIRE_GPIOLIB
376 select ARCH_USES_GETTIMEOFFSET
377 select AUTO_ZRELADDR
378 select CLKDEV_LOOKUP
379 select COMMON_CLK
380 select CPU_ARM720T
381 select GENERIC_CLOCKEVENTS
382 select MULTI_IRQ_HANDLER
383 select NEED_MACH_MEMORY_H
384 select SPARSE_IRQ
385 help
386 Support for Cirrus Logic 711x/721x/731x based boards.
387
388 config ARCH_GEMINI
389 bool "Cortina Systems Gemini"
390 select ARCH_REQUIRE_GPIOLIB
391 select ARCH_USES_GETTIMEOFFSET
392 select CPU_FA526
393 help
394 Support for the Cortina Systems Gemini family SoCs
395
396 config ARCH_SIRF
397 bool "CSR SiRF"
398 select ARCH_REQUIRE_GPIOLIB
399 select COMMON_CLK
400 select GENERIC_CLOCKEVENTS
401 select GENERIC_IRQ_CHIP
402 select MIGHT_HAVE_CACHE_L2X0
403 select NO_IOPORT
404 select PINCTRL
405 select PINCTRL_SIRF
406 select USE_OF
407 help
408 Support for CSR SiRFprimaII/Marco/Polo platforms
409
410 config ARCH_EBSA110
411 bool "EBSA-110"
412 select ARCH_USES_GETTIMEOFFSET
413 select CPU_SA110
414 select ISA
415 select NEED_MACH_IO_H
416 select NEED_MACH_MEMORY_H
417 select NO_IOPORT
418 help
419 This is an evaluation board for the StrongARM processor available
420 from Digital. It has limited hardware on-board, including an
421 Ethernet interface, two PCMCIA sockets, two serial ports and a
422 parallel port.
423
424 config ARCH_EP93XX
425 bool "EP93xx-based"
426 select ARCH_HAS_HOLES_MEMORYMODEL
427 select ARCH_REQUIRE_GPIOLIB
428 select ARCH_USES_GETTIMEOFFSET
429 select ARM_AMBA
430 select ARM_VIC
431 select CLKDEV_LOOKUP
432 select CPU_ARM920T
433 select NEED_MACH_MEMORY_H
434 help
435 This enables support for the Cirrus EP93xx series of CPUs.
436
437 config ARCH_FOOTBRIDGE
438 bool "FootBridge"
439 select CPU_SA110
440 select FOOTBRIDGE
441 select GENERIC_CLOCKEVENTS
442 select HAVE_IDE
443 select NEED_MACH_IO_H if !MMU
444 select NEED_MACH_MEMORY_H
445 help
446 Support for systems based on the DC21285 companion chip
447 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
448
449 config ARCH_MXS
450 bool "Freescale MXS-based"
451 select ARCH_REQUIRE_GPIOLIB
452 select CLKDEV_LOOKUP
453 select CLKSRC_MMIO
454 select COMMON_CLK
455 select GENERIC_CLOCKEVENTS
456 select HAVE_CLK_PREPARE
457 select MULTI_IRQ_HANDLER
458 select PINCTRL
459 select SPARSE_IRQ
460 select USE_OF
461 help
462 Support for Freescale MXS-based family of processors
463
464 config ARCH_NETX
465 bool "Hilscher NetX based"
466 select ARM_VIC
467 select CLKSRC_MMIO
468 select CPU_ARM926T
469 select GENERIC_CLOCKEVENTS
470 help
471 This enables support for systems based on the Hilscher NetX Soc
472
473 config ARCH_H720X
474 bool "Hynix HMS720x-based"
475 select ARCH_USES_GETTIMEOFFSET
476 select CPU_ARM720T
477 select ISA_DMA_API
478 help
479 This enables support for systems based on the Hynix HMS720x
480
481 config ARCH_IOP13XX
482 bool "IOP13xx-based"
483 depends on MMU
484 select ARCH_SUPPORTS_MSI
485 select CPU_XSC3
486 select NEED_MACH_MEMORY_H
487 select NEED_RET_TO_USER
488 select PCI
489 select PLAT_IOP
490 select VMSPLIT_1G
491 help
492 Support for Intel's IOP13XX (XScale) family of processors.
493
494 config ARCH_IOP32X
495 bool "IOP32x-based"
496 depends on MMU
497 select ARCH_REQUIRE_GPIOLIB
498 select CPU_XSCALE
499 select NEED_MACH_GPIO_H
500 select NEED_RET_TO_USER
501 select PCI
502 select PLAT_IOP
503 help
504 Support for Intel's 80219 and IOP32X (XScale) family of
505 processors.
506
507 config ARCH_IOP33X
508 bool "IOP33x-based"
509 depends on MMU
510 select ARCH_REQUIRE_GPIOLIB
511 select CPU_XSCALE
512 select NEED_MACH_GPIO_H
513 select NEED_RET_TO_USER
514 select PCI
515 select PLAT_IOP
516 help
517 Support for Intel's IOP33X (XScale) family of processors.
518
519 config ARCH_IXP4XX
520 bool "IXP4xx-based"
521 depends on MMU
522 select ARCH_HAS_DMA_SET_COHERENT_MASK
523 select ARCH_REQUIRE_GPIOLIB
524 select CLKSRC_MMIO
525 select CPU_XSCALE
526 select DMABOUNCE if PCI
527 select GENERIC_CLOCKEVENTS
528 select MIGHT_HAVE_PCI
529 select NEED_MACH_IO_H
530 help
531 Support for Intel's IXP4XX (XScale) family of processors.
532
533 config ARCH_DOVE
534 bool "Marvell Dove"
535 select ARCH_REQUIRE_GPIOLIB
536 select CPU_V7
537 select GENERIC_CLOCKEVENTS
538 select MIGHT_HAVE_PCI
539 select PINCTRL
540 select PINCTRL_DOVE
541 select PLAT_ORION_LEGACY
542 select USB_ARCH_HAS_EHCI
543 help
544 Support for the Marvell Dove SoC 88AP510
545
546 config ARCH_KIRKWOOD
547 bool "Marvell Kirkwood"
548 select ARCH_REQUIRE_GPIOLIB
549 select CPU_FEROCEON
550 select GENERIC_CLOCKEVENTS
551 select PCI
552 select PCI_QUIRKS
553 select PINCTRL
554 select PINCTRL_KIRKWOOD
555 select PLAT_ORION_LEGACY
556 help
557 Support for the following Marvell Kirkwood series SoCs:
558 88F6180, 88F6192 and 88F6281.
559
560 config ARCH_MV78XX0
561 bool "Marvell MV78xx0"
562 select ARCH_REQUIRE_GPIOLIB
563 select CPU_FEROCEON
564 select GENERIC_CLOCKEVENTS
565 select PCI
566 select PLAT_ORION_LEGACY
567 help
568 Support for the following Marvell MV78xx0 series SoCs:
569 MV781x0, MV782x0.
570
571 config ARCH_ORION5X
572 bool "Marvell Orion"
573 depends on MMU
574 select ARCH_REQUIRE_GPIOLIB
575 select CPU_FEROCEON
576 select GENERIC_CLOCKEVENTS
577 select PCI
578 select PLAT_ORION_LEGACY
579 help
580 Support for the following Marvell Orion 5x series SoCs:
581 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
582 Orion-2 (5281), Orion-1-90 (6183).
583
584 config ARCH_MMP
585 bool "Marvell PXA168/910/MMP2"
586 depends on MMU
587 select ARCH_REQUIRE_GPIOLIB
588 select CLKDEV_LOOKUP
589 select GENERIC_ALLOCATOR
590 select GENERIC_CLOCKEVENTS
591 select GPIO_PXA
592 select IRQ_DOMAIN
593 select NEED_MACH_GPIO_H
594 select PINCTRL
595 select PLAT_PXA
596 select SPARSE_IRQ
597 help
598 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
599
600 config ARCH_KS8695
601 bool "Micrel/Kendin KS8695"
602 select ARCH_REQUIRE_GPIOLIB
603 select CLKSRC_MMIO
604 select CPU_ARM922T
605 select GENERIC_CLOCKEVENTS
606 select NEED_MACH_MEMORY_H
607 help
608 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
609 System-on-Chip devices.
610
611 config ARCH_W90X900
612 bool "Nuvoton W90X900 CPU"
613 select ARCH_REQUIRE_GPIOLIB
614 select CLKDEV_LOOKUP
615 select CLKSRC_MMIO
616 select CPU_ARM926T
617 select GENERIC_CLOCKEVENTS
618 help
619 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
620 At present, the w90x900 has been renamed nuc900, regarding
621 the ARM series product line, you can login the following
622 link address to know more.
623
624 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
625 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
626
627 config ARCH_LPC32XX
628 bool "NXP LPC32XX"
629 select ARCH_REQUIRE_GPIOLIB
630 select ARM_AMBA
631 select CLKDEV_LOOKUP
632 select CLKSRC_MMIO
633 select CPU_ARM926T
634 select GENERIC_CLOCKEVENTS
635 select HAVE_IDE
636 select HAVE_PWM
637 select USB_ARCH_HAS_OHCI
638 select USE_OF
639 help
640 Support for the NXP LPC32XX family of processors
641
642 config ARCH_TEGRA
643 bool "NVIDIA Tegra"
644 select ARCH_HAS_CPUFREQ
645 select CLKDEV_LOOKUP
646 select CLKSRC_MMIO
647 select COMMON_CLK
648 select GENERIC_CLOCKEVENTS
649 select GENERIC_GPIO
650 select HAVE_CLK
651 select HAVE_SMP
652 select MIGHT_HAVE_CACHE_L2X0
653 select SPARSE_IRQ
654 select USE_OF
655 help
656 This enables support for NVIDIA Tegra based systems (Tegra APX,
657 Tegra 6xx and Tegra 2 series).
658
659 config ARCH_PXA
660 bool "PXA2xx/PXA3xx-based"
661 depends on MMU
662 select ARCH_HAS_CPUFREQ
663 select ARCH_MTD_XIP
664 select ARCH_REQUIRE_GPIOLIB
665 select ARM_CPU_SUSPEND if PM
666 select AUTO_ZRELADDR
667 select CLKDEV_LOOKUP
668 select CLKSRC_MMIO
669 select GENERIC_CLOCKEVENTS
670 select GPIO_PXA
671 select HAVE_IDE
672 select MULTI_IRQ_HANDLER
673 select NEED_MACH_GPIO_H
674 select PLAT_PXA
675 select SPARSE_IRQ
676 help
677 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
678
679 config ARCH_MSM
680 bool "Qualcomm MSM"
681 select ARCH_REQUIRE_GPIOLIB
682 select CLKDEV_LOOKUP
683 select GENERIC_CLOCKEVENTS
684 select HAVE_CLK
685 help
686 Support for Qualcomm MSM/QSD based systems. This runs on the
687 apps processor of the MSM/QSD and depends on a shared memory
688 interface to the modem processor which runs the baseband
689 stack and controls some vital subsystems
690 (clock and power control, etc).
691
692 config ARCH_SHMOBILE
693 bool "Renesas SH-Mobile / R-Mobile"
694 select CLKDEV_LOOKUP
695 select GENERIC_CLOCKEVENTS
696 select HAVE_CLK
697 select HAVE_MACH_CLKDEV
698 select HAVE_SMP
699 select MIGHT_HAVE_CACHE_L2X0
700 select MULTI_IRQ_HANDLER
701 select NEED_MACH_MEMORY_H
702 select NO_IOPORT
703 select PM_GENERIC_DOMAINS if PM
704 select SPARSE_IRQ
705 help
706 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
707
708 config ARCH_RPC
709 bool "RiscPC"
710 select ARCH_ACORN
711 select ARCH_MAY_HAVE_PC_FDC
712 select ARCH_SPARSEMEM_ENABLE
713 select ARCH_USES_GETTIMEOFFSET
714 select FIQ
715 select HAVE_IDE
716 select HAVE_PATA_PLATFORM
717 select ISA_DMA_API
718 select NEED_MACH_IO_H
719 select NEED_MACH_MEMORY_H
720 select NO_IOPORT
721 help
722 On the Acorn Risc-PC, Linux can support the internal IDE disk and
723 CD-ROM interface, serial and parallel port, and the floppy drive.
724
725 config ARCH_SA1100
726 bool "SA1100-based"
727 select ARCH_HAS_CPUFREQ
728 select ARCH_MTD_XIP
729 select ARCH_REQUIRE_GPIOLIB
730 select ARCH_SPARSEMEM_ENABLE
731 select CLKDEV_LOOKUP
732 select CLKSRC_MMIO
733 select CPU_FREQ
734 select CPU_SA1100
735 select GENERIC_CLOCKEVENTS
736 select HAVE_IDE
737 select ISA
738 select NEED_MACH_GPIO_H
739 select NEED_MACH_MEMORY_H
740 select SPARSE_IRQ
741 help
742 Support for StrongARM 11x0 based boards.
743
744 config ARCH_S3C24XX
745 bool "Samsung S3C24XX SoCs"
746 select ARCH_HAS_CPUFREQ
747 select ARCH_USES_GETTIMEOFFSET
748 select CLKDEV_LOOKUP
749 select GENERIC_GPIO
750 select HAVE_CLK
751 select HAVE_S3C2410_I2C if I2C
752 select HAVE_S3C2410_WATCHDOG if WATCHDOG
753 select HAVE_S3C_RTC if RTC_CLASS
754 select NEED_MACH_GPIO_H
755 select NEED_MACH_IO_H
756 help
757 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
758 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
759 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
760 Samsung SMDK2410 development board (and derivatives).
761
762 config ARCH_S3C64XX
763 bool "Samsung S3C64XX"
764 select ARCH_HAS_CPUFREQ
765 select ARCH_REQUIRE_GPIOLIB
766 select ARCH_USES_GETTIMEOFFSET
767 select ARM_VIC
768 select CLKDEV_LOOKUP
769 select CPU_V6
770 select HAVE_CLK
771 select HAVE_S3C2410_I2C if I2C
772 select HAVE_S3C2410_WATCHDOG if WATCHDOG
773 select HAVE_TCM
774 select NEED_MACH_GPIO_H
775 select NO_IOPORT
776 select PLAT_SAMSUNG
777 select S3C_DEV_NAND
778 select S3C_GPIO_TRACK
779 select SAMSUNG_CLKSRC
780 select SAMSUNG_GPIOLIB_4BIT
781 select SAMSUNG_IRQ_VIC_TIMER
782 select USB_ARCH_HAS_OHCI
783 help
784 Samsung S3C64XX series based systems
785
786 config ARCH_S5P64X0
787 bool "Samsung S5P6440 S5P6450"
788 select CLKDEV_LOOKUP
789 select CLKSRC_MMIO
790 select CPU_V6
791 select GENERIC_CLOCKEVENTS
792 select GENERIC_GPIO
793 select HAVE_CLK
794 select HAVE_S3C2410_I2C if I2C
795 select HAVE_S3C2410_WATCHDOG if WATCHDOG
796 select HAVE_S3C_RTC if RTC_CLASS
797 select NEED_MACH_GPIO_H
798 help
799 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
800 SMDK6450.
801
802 config ARCH_S5PC100
803 bool "Samsung S5PC100"
804 select ARCH_USES_GETTIMEOFFSET
805 select CLKDEV_LOOKUP
806 select CPU_V7
807 select GENERIC_GPIO
808 select HAVE_CLK
809 select HAVE_S3C2410_I2C if I2C
810 select HAVE_S3C2410_WATCHDOG if WATCHDOG
811 select HAVE_S3C_RTC if RTC_CLASS
812 select NEED_MACH_GPIO_H
813 help
814 Samsung S5PC100 series based systems
815
816 config ARCH_S5PV210
817 bool "Samsung S5PV210/S5PC110"
818 select ARCH_HAS_CPUFREQ
819 select ARCH_HAS_HOLES_MEMORYMODEL
820 select ARCH_SPARSEMEM_ENABLE
821 select CLKDEV_LOOKUP
822 select CLKSRC_MMIO
823 select CPU_V7
824 select GENERIC_CLOCKEVENTS
825 select GENERIC_GPIO
826 select HAVE_CLK
827 select HAVE_S3C2410_I2C if I2C
828 select HAVE_S3C2410_WATCHDOG if WATCHDOG
829 select HAVE_S3C_RTC if RTC_CLASS
830 select NEED_MACH_GPIO_H
831 select NEED_MACH_MEMORY_H
832 help
833 Samsung S5PV210/S5PC110 series based systems
834
835 config ARCH_EXYNOS
836 bool "Samsung EXYNOS"
837 select ARCH_HAS_CPUFREQ
838 select ARCH_HAS_HOLES_MEMORYMODEL
839 select ARCH_SPARSEMEM_ENABLE
840 select CLKDEV_LOOKUP
841 select CPU_V7
842 select GENERIC_CLOCKEVENTS
843 select GENERIC_GPIO
844 select HAVE_CLK
845 select HAVE_S3C2410_I2C if I2C
846 select HAVE_S3C2410_WATCHDOG if WATCHDOG
847 select HAVE_S3C_RTC if RTC_CLASS
848 select NEED_MACH_GPIO_H
849 select NEED_MACH_MEMORY_H
850 help
851 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
852
853 config ARCH_SHARK
854 bool "Shark"
855 select ARCH_USES_GETTIMEOFFSET
856 select CPU_SA110
857 select ISA
858 select ISA_DMA
859 select NEED_MACH_MEMORY_H
860 select PCI
861 select ZONE_DMA
862 help
863 Support for the StrongARM based Digital DNARD machine, also known
864 as "Shark" (<http://www.shark-linux.de/shark.html>).
865
866 config ARCH_U300
867 bool "ST-Ericsson U300 Series"
868 depends on MMU
869 select ARCH_REQUIRE_GPIOLIB
870 select ARM_AMBA
871 select ARM_PATCH_PHYS_VIRT
872 select ARM_VIC
873 select CLKDEV_LOOKUP
874 select CLKSRC_MMIO
875 select COMMON_CLK
876 select CPU_ARM926T
877 select GENERIC_CLOCKEVENTS
878 select GENERIC_GPIO
879 select HAVE_TCM
880 select SPARSE_IRQ
881 help
882 Support for ST-Ericsson U300 series mobile platforms.
883
884 config ARCH_U8500
885 bool "ST-Ericsson U8500 Series"
886 depends on MMU
887 select ARCH_HAS_CPUFREQ
888 select ARCH_REQUIRE_GPIOLIB
889 select ARM_AMBA
890 select CLKDEV_LOOKUP
891 select CPU_V7
892 select GENERIC_CLOCKEVENTS
893 select HAVE_SMP
894 select MIGHT_HAVE_CACHE_L2X0
895 select SPARSE_IRQ
896 help
897 Support for ST-Ericsson's Ux500 architecture
898
899 config ARCH_NOMADIK
900 bool "STMicroelectronics Nomadik"
901 select ARCH_REQUIRE_GPIOLIB
902 select ARM_AMBA
903 select ARM_VIC
904 select COMMON_CLK
905 select CPU_ARM926T
906 select GENERIC_CLOCKEVENTS
907 select MIGHT_HAVE_CACHE_L2X0
908 select PINCTRL
909 select PINCTRL_STN8815
910 select SPARSE_IRQ
911 help
912 Support for the Nomadik platform by ST-Ericsson
913
914 config PLAT_SPEAR
915 bool "ST SPEAr"
916 select ARCH_HAS_CPUFREQ
917 select ARCH_REQUIRE_GPIOLIB
918 select ARM_AMBA
919 select CLKDEV_LOOKUP
920 select CLKSRC_MMIO
921 select COMMON_CLK
922 select GENERIC_CLOCKEVENTS
923 select HAVE_CLK
924 help
925 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
926
927 config ARCH_DAVINCI
928 bool "TI DaVinci"
929 select ARCH_HAS_HOLES_MEMORYMODEL
930 select ARCH_REQUIRE_GPIOLIB
931 select CLKDEV_LOOKUP
932 select GENERIC_ALLOCATOR
933 select GENERIC_CLOCKEVENTS
934 select GENERIC_IRQ_CHIP
935 select HAVE_IDE
936 select NEED_MACH_GPIO_H
937 select USE_OF
938 select ZONE_DMA
939 help
940 Support for TI's DaVinci platform.
941
942 config ARCH_OMAP
943 bool "TI OMAP"
944 depends on MMU
945 select ARCH_HAS_CPUFREQ
946 select ARCH_HAS_HOLES_MEMORYMODEL
947 select ARCH_REQUIRE_GPIOLIB
948 select CLKSRC_MMIO
949 select GENERIC_CLOCKEVENTS
950 select HAVE_CLK
951 help
952 Support for TI's OMAP platform (OMAP1/2/3/4).
953
954 config ARCH_VT8500_SINGLE
955 bool "VIA/WonderMedia 85xx"
956 select ARCH_HAS_CPUFREQ
957 select ARCH_REQUIRE_GPIOLIB
958 select CLKDEV_LOOKUP
959 select COMMON_CLK
960 select CPU_ARM926T
961 select GENERIC_CLOCKEVENTS
962 select GENERIC_GPIO
963 select HAVE_CLK
964 select MULTI_IRQ_HANDLER
965 select SPARSE_IRQ
966 select USE_OF
967 help
968 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
969
970 endchoice
971
972 menu "Multiple platform selection"
973 depends on ARCH_MULTIPLATFORM
974
975 comment "CPU Core family selection"
976
977 config ARCH_MULTI_V4
978 bool "ARMv4 based platforms (FA526, StrongARM)"
979 depends on !ARCH_MULTI_V6_V7
980 select ARCH_MULTI_V4_V5
981
982 config ARCH_MULTI_V4T
983 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
984 depends on !ARCH_MULTI_V6_V7
985 select ARCH_MULTI_V4_V5
986
987 config ARCH_MULTI_V5
988 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
989 depends on !ARCH_MULTI_V6_V7
990 select ARCH_MULTI_V4_V5
991
992 config ARCH_MULTI_V4_V5
993 bool
994
995 config ARCH_MULTI_V6
996 bool "ARMv6 based platforms (ARM11, Scorpion, ...)"
997 select ARCH_MULTI_V6_V7
998 select CPU_V6
999
1000 config ARCH_MULTI_V7
1001 bool "ARMv7 based platforms (Cortex-A, PJ4, Krait)"
1002 default y
1003 select ARCH_MULTI_V6_V7
1004 select ARCH_VEXPRESS
1005 select CPU_V7
1006
1007 config ARCH_MULTI_V6_V7
1008 bool
1009
1010 config ARCH_MULTI_CPU_AUTO
1011 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
1012 select ARCH_MULTI_V5
1013
1014 endmenu
1015
1016 #
1017 # This is sorted alphabetically by mach-* pathname. However, plat-*
1018 # Kconfigs may be included either alphabetically (according to the
1019 # plat- suffix) or along side the corresponding mach-* source.
1020 #
1021 source "arch/arm/mach-mvebu/Kconfig"
1022
1023 source "arch/arm/mach-at91/Kconfig"
1024
1025 source "arch/arm/mach-bcm/Kconfig"
1026
1027 source "arch/arm/mach-clps711x/Kconfig"
1028
1029 source "arch/arm/mach-cns3xxx/Kconfig"
1030
1031 source "arch/arm/mach-davinci/Kconfig"
1032
1033 source "arch/arm/mach-dove/Kconfig"
1034
1035 source "arch/arm/mach-ep93xx/Kconfig"
1036
1037 source "arch/arm/mach-footbridge/Kconfig"
1038
1039 source "arch/arm/mach-gemini/Kconfig"
1040
1041 source "arch/arm/mach-h720x/Kconfig"
1042
1043 source "arch/arm/mach-highbank/Kconfig"
1044
1045 source "arch/arm/mach-integrator/Kconfig"
1046
1047 source "arch/arm/mach-iop32x/Kconfig"
1048
1049 source "arch/arm/mach-iop33x/Kconfig"
1050
1051 source "arch/arm/mach-iop13xx/Kconfig"
1052
1053 source "arch/arm/mach-ixp4xx/Kconfig"
1054
1055 source "arch/arm/mach-kirkwood/Kconfig"
1056
1057 source "arch/arm/mach-ks8695/Kconfig"
1058
1059 source "arch/arm/mach-msm/Kconfig"
1060
1061 source "arch/arm/mach-mv78xx0/Kconfig"
1062
1063 source "arch/arm/mach-imx/Kconfig"
1064
1065 source "arch/arm/mach-mxs/Kconfig"
1066
1067 source "arch/arm/mach-netx/Kconfig"
1068
1069 source "arch/arm/mach-nomadik/Kconfig"
1070
1071 source "arch/arm/plat-omap/Kconfig"
1072
1073 source "arch/arm/mach-omap1/Kconfig"
1074
1075 source "arch/arm/mach-omap2/Kconfig"
1076
1077 source "arch/arm/mach-orion5x/Kconfig"
1078
1079 source "arch/arm/mach-picoxcell/Kconfig"
1080
1081 source "arch/arm/mach-pxa/Kconfig"
1082 source "arch/arm/plat-pxa/Kconfig"
1083
1084 source "arch/arm/mach-mmp/Kconfig"
1085
1086 source "arch/arm/mach-realview/Kconfig"
1087
1088 source "arch/arm/mach-sa1100/Kconfig"
1089
1090 source "arch/arm/plat-samsung/Kconfig"
1091 source "arch/arm/plat-s3c24xx/Kconfig"
1092
1093 source "arch/arm/mach-socfpga/Kconfig"
1094
1095 source "arch/arm/plat-spear/Kconfig"
1096
1097 source "arch/arm/mach-s3c24xx/Kconfig"
1098 if ARCH_S3C24XX
1099 source "arch/arm/mach-s3c2412/Kconfig"
1100 source "arch/arm/mach-s3c2440/Kconfig"
1101 endif
1102
1103 if ARCH_S3C64XX
1104 source "arch/arm/mach-s3c64xx/Kconfig"
1105 endif
1106
1107 source "arch/arm/mach-s5p64x0/Kconfig"
1108
1109 source "arch/arm/mach-s5pc100/Kconfig"
1110
1111 source "arch/arm/mach-s5pv210/Kconfig"
1112
1113 source "arch/arm/mach-exynos/Kconfig"
1114
1115 source "arch/arm/mach-shmobile/Kconfig"
1116
1117 source "arch/arm/mach-sunxi/Kconfig"
1118
1119 source "arch/arm/mach-prima2/Kconfig"
1120
1121 source "arch/arm/mach-tegra/Kconfig"
1122
1123 source "arch/arm/mach-u300/Kconfig"
1124
1125 source "arch/arm/mach-ux500/Kconfig"
1126
1127 source "arch/arm/mach-versatile/Kconfig"
1128
1129 source "arch/arm/mach-vexpress/Kconfig"
1130 source "arch/arm/plat-versatile/Kconfig"
1131
1132 source "arch/arm/mach-vt8500/Kconfig"
1133
1134 source "arch/arm/mach-w90x900/Kconfig"
1135
1136 source "arch/arm/mach-zynq/Kconfig"
1137
1138 # Definitions to make life easier
1139 config ARCH_ACORN
1140 bool
1141
1142 config PLAT_IOP
1143 bool
1144 select GENERIC_CLOCKEVENTS
1145
1146 config PLAT_ORION
1147 bool
1148 select CLKSRC_MMIO
1149 select COMMON_CLK
1150 select GENERIC_IRQ_CHIP
1151 select IRQ_DOMAIN
1152
1153 config PLAT_ORION_LEGACY
1154 bool
1155 select PLAT_ORION
1156
1157 config PLAT_PXA
1158 bool
1159
1160 config PLAT_VERSATILE
1161 bool
1162
1163 config ARM_TIMER_SP804
1164 bool
1165 select CLKSRC_MMIO
1166 select HAVE_SCHED_CLOCK
1167
1168 source arch/arm/mm/Kconfig
1169
1170 config ARM_NR_BANKS
1171 int
1172 default 16 if ARCH_EP93XX
1173 default 8
1174
1175 config IWMMXT
1176 bool "Enable iWMMXt support"
1177 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1178 default y if PXA27x || PXA3xx || ARCH_MMP
1179 help
1180 Enable support for iWMMXt context switching at run time if
1181 running on a CPU that supports it.
1182
1183 config XSCALE_PMU
1184 bool
1185 depends on CPU_XSCALE
1186 default y
1187
1188 config MULTI_IRQ_HANDLER
1189 bool
1190 help
1191 Allow each machine to specify it's own IRQ handler at run time.
1192
1193 if !MMU
1194 source "arch/arm/Kconfig-nommu"
1195 endif
1196
1197 config ARM_ERRATA_326103
1198 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1199 depends on CPU_V6
1200 help
1201 Executing a SWP instruction to read-only memory does not set bit 11
1202 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1203 treat the access as a read, preventing a COW from occurring and
1204 causing the faulting task to livelock.
1205
1206 config ARM_ERRATA_411920
1207 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
1208 depends on CPU_V6 || CPU_V6K
1209 help
1210 Invalidation of the Instruction Cache operation can
1211 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1212 It does not affect the MPCore. This option enables the ARM Ltd.
1213 recommended workaround.
1214
1215 config ARM_ERRATA_430973
1216 bool "ARM errata: Stale prediction on replaced interworking branch"
1217 depends on CPU_V7
1218 help
1219 This option enables the workaround for the 430973 Cortex-A8
1220 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1221 interworking branch is replaced with another code sequence at the
1222 same virtual address, whether due to self-modifying code or virtual
1223 to physical address re-mapping, Cortex-A8 does not recover from the
1224 stale interworking branch prediction. This results in Cortex-A8
1225 executing the new code sequence in the incorrect ARM or Thumb state.
1226 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1227 and also flushes the branch target cache at every context switch.
1228 Note that setting specific bits in the ACTLR register may not be
1229 available in non-secure mode.
1230
1231 config ARM_ERRATA_458693
1232 bool "ARM errata: Processor deadlock when a false hazard is created"
1233 depends on CPU_V7
1234 help
1235 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1236 erratum. For very specific sequences of memory operations, it is
1237 possible for a hazard condition intended for a cache line to instead
1238 be incorrectly associated with a different cache line. This false
1239 hazard might then cause a processor deadlock. The workaround enables
1240 the L1 caching of the NEON accesses and disables the PLD instruction
1241 in the ACTLR register. Note that setting specific bits in the ACTLR
1242 register may not be available in non-secure mode.
1243
1244 config ARM_ERRATA_460075
1245 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1246 depends on CPU_V7
1247 help
1248 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1249 erratum. Any asynchronous access to the L2 cache may encounter a
1250 situation in which recent store transactions to the L2 cache are lost
1251 and overwritten with stale memory contents from external memory. The
1252 workaround disables the write-allocate mode for the L2 cache via the
1253 ACTLR register. Note that setting specific bits in the ACTLR register
1254 may not be available in non-secure mode.
1255
1256 config ARM_ERRATA_742230
1257 bool "ARM errata: DMB operation may be faulty"
1258 depends on CPU_V7 && SMP
1259 help
1260 This option enables the workaround for the 742230 Cortex-A9
1261 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1262 between two write operations may not ensure the correct visibility
1263 ordering of the two writes. This workaround sets a specific bit in
1264 the diagnostic register of the Cortex-A9 which causes the DMB
1265 instruction to behave as a DSB, ensuring the correct behaviour of
1266 the two writes.
1267
1268 config ARM_ERRATA_742231
1269 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1270 depends on CPU_V7 && SMP
1271 help
1272 This option enables the workaround for the 742231 Cortex-A9
1273 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1274 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1275 accessing some data located in the same cache line, may get corrupted
1276 data due to bad handling of the address hazard when the line gets
1277 replaced from one of the CPUs at the same time as another CPU is
1278 accessing it. This workaround sets specific bits in the diagnostic
1279 register of the Cortex-A9 which reduces the linefill issuing
1280 capabilities of the processor.
1281
1282 config PL310_ERRATA_588369
1283 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
1284 depends on CACHE_L2X0
1285 help
1286 The PL310 L2 cache controller implements three types of Clean &
1287 Invalidate maintenance operations: by Physical Address
1288 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1289 They are architecturally defined to behave as the execution of a
1290 clean operation followed immediately by an invalidate operation,
1291 both performing to the same memory location. This functionality
1292 is not correctly implemented in PL310 as clean lines are not
1293 invalidated as a result of these operations.
1294
1295 config ARM_ERRATA_720789
1296 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1297 depends on CPU_V7
1298 help
1299 This option enables the workaround for the 720789 Cortex-A9 (prior to
1300 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1301 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1302 As a consequence of this erratum, some TLB entries which should be
1303 invalidated are not, resulting in an incoherency in the system page
1304 tables. The workaround changes the TLB flushing routines to invalidate
1305 entries regardless of the ASID.
1306
1307 config PL310_ERRATA_727915
1308 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1309 depends on CACHE_L2X0
1310 help
1311 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1312 operation (offset 0x7FC). This operation runs in background so that
1313 PL310 can handle normal accesses while it is in progress. Under very
1314 rare circumstances, due to this erratum, write data can be lost when
1315 PL310 treats a cacheable write transaction during a Clean &
1316 Invalidate by Way operation.
1317
1318 config ARM_ERRATA_743622
1319 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1320 depends on CPU_V7
1321 help
1322 This option enables the workaround for the 743622 Cortex-A9
1323 (r2p*) erratum. Under very rare conditions, a faulty
1324 optimisation in the Cortex-A9 Store Buffer may lead to data
1325 corruption. This workaround sets a specific bit in the diagnostic
1326 register of the Cortex-A9 which disables the Store Buffer
1327 optimisation, preventing the defect from occurring. This has no
1328 visible impact on the overall performance or power consumption of the
1329 processor.
1330
1331 config ARM_ERRATA_751472
1332 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1333 depends on CPU_V7
1334 help
1335 This option enables the workaround for the 751472 Cortex-A9 (prior
1336 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1337 completion of a following broadcasted operation if the second
1338 operation is received by a CPU before the ICIALLUIS has completed,
1339 potentially leading to corrupted entries in the cache or TLB.
1340
1341 config PL310_ERRATA_753970
1342 bool "PL310 errata: cache sync operation may be faulty"
1343 depends on CACHE_PL310
1344 help
1345 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1346
1347 Under some condition the effect of cache sync operation on
1348 the store buffer still remains when the operation completes.
1349 This means that the store buffer is always asked to drain and
1350 this prevents it from merging any further writes. The workaround
1351 is to replace the normal offset of cache sync operation (0x730)
1352 by another offset targeting an unmapped PL310 register 0x740.
1353 This has the same effect as the cache sync operation: store buffer
1354 drain and waiting for all buffers empty.
1355
1356 config ARM_ERRATA_754322
1357 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1358 depends on CPU_V7
1359 help
1360 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1361 r3p*) erratum. A speculative memory access may cause a page table walk
1362 which starts prior to an ASID switch but completes afterwards. This
1363 can populate the micro-TLB with a stale entry which may be hit with
1364 the new ASID. This workaround places two dsb instructions in the mm
1365 switching code so that no page table walks can cross the ASID switch.
1366
1367 config ARM_ERRATA_754327
1368 bool "ARM errata: no automatic Store Buffer drain"
1369 depends on CPU_V7 && SMP
1370 help
1371 This option enables the workaround for the 754327 Cortex-A9 (prior to
1372 r2p0) erratum. The Store Buffer does not have any automatic draining
1373 mechanism and therefore a livelock may occur if an external agent
1374 continuously polls a memory location waiting to observe an update.
1375 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1376 written polling loops from denying visibility of updates to memory.
1377
1378 config ARM_ERRATA_364296
1379 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
1380 depends on CPU_V6 && !SMP
1381 help
1382 This options enables the workaround for the 364296 ARM1136
1383 r0p2 erratum (possible cache data corruption with
1384 hit-under-miss enabled). It sets the undocumented bit 31 in
1385 the auxiliary control register and the FI bit in the control
1386 register, thus disabling hit-under-miss without putting the
1387 processor into full low interrupt latency mode. ARM11MPCore
1388 is not affected.
1389
1390 config ARM_ERRATA_764369
1391 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1392 depends on CPU_V7 && SMP
1393 help
1394 This option enables the workaround for erratum 764369
1395 affecting Cortex-A9 MPCore with two or more processors (all
1396 current revisions). Under certain timing circumstances, a data
1397 cache line maintenance operation by MVA targeting an Inner
1398 Shareable memory region may fail to proceed up to either the
1399 Point of Coherency or to the Point of Unification of the
1400 system. This workaround adds a DSB instruction before the
1401 relevant cache maintenance functions and sets a specific bit
1402 in the diagnostic control register of the SCU.
1403
1404 config PL310_ERRATA_769419
1405 bool "PL310 errata: no automatic Store Buffer drain"
1406 depends on CACHE_L2X0
1407 help
1408 On revisions of the PL310 prior to r3p2, the Store Buffer does
1409 not automatically drain. This can cause normal, non-cacheable
1410 writes to be retained when the memory system is idle, leading
1411 to suboptimal I/O performance for drivers using coherent DMA.
1412 This option adds a write barrier to the cpu_idle loop so that,
1413 on systems with an outer cache, the store buffer is drained
1414 explicitly.
1415
1416 config ARM_ERRATA_775420
1417 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1418 depends on CPU_V7
1419 help
1420 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1421 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1422 operation aborts with MMU exception, it might cause the processor
1423 to deadlock. This workaround puts DSB before executing ISB if
1424 an abort may occur on cache maintenance.
1425
1426 endmenu
1427
1428 source "arch/arm/common/Kconfig"
1429
1430 menu "Bus support"
1431
1432 config ARM_AMBA
1433 bool
1434
1435 config ISA
1436 bool
1437 help
1438 Find out whether you have ISA slots on your motherboard. ISA is the
1439 name of a bus system, i.e. the way the CPU talks to the other stuff
1440 inside your box. Other bus systems are PCI, EISA, MicroChannel
1441 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1442 newer boards don't support it. If you have ISA, say Y, otherwise N.
1443
1444 # Select ISA DMA controller support
1445 config ISA_DMA
1446 bool
1447 select ISA_DMA_API
1448
1449 # Select ISA DMA interface
1450 config ISA_DMA_API
1451 bool
1452
1453 config PCI
1454 bool "PCI support" if MIGHT_HAVE_PCI
1455 help
1456 Find out whether you have a PCI motherboard. PCI is the name of a
1457 bus system, i.e. the way the CPU talks to the other stuff inside
1458 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1459 VESA. If you have PCI, say Y, otherwise N.
1460
1461 config PCI_DOMAINS
1462 bool
1463 depends on PCI
1464
1465 config PCI_NANOENGINE
1466 bool "BSE nanoEngine PCI support"
1467 depends on SA1100_NANOENGINE
1468 help
1469 Enable PCI on the BSE nanoEngine board.
1470
1471 config PCI_SYSCALL
1472 def_bool PCI
1473
1474 # Select the host bridge type
1475 config PCI_HOST_VIA82C505
1476 bool
1477 depends on PCI && ARCH_SHARK
1478 default y
1479
1480 config PCI_HOST_ITE8152
1481 bool
1482 depends on PCI && MACH_ARMCORE
1483 default y
1484 select DMABOUNCE
1485
1486 source "drivers/pci/Kconfig"
1487
1488 source "drivers/pcmcia/Kconfig"
1489
1490 endmenu
1491
1492 menu "Kernel Features"
1493
1494 config HAVE_SMP
1495 bool
1496 help
1497 This option should be selected by machines which have an SMP-
1498 capable CPU.
1499
1500 The only effect of this option is to make the SMP-related
1501 options available to the user for configuration.
1502
1503 config SMP
1504 bool "Symmetric Multi-Processing"
1505 depends on CPU_V6K || CPU_V7
1506 depends on GENERIC_CLOCKEVENTS
1507 depends on HAVE_SMP
1508 depends on MMU
1509 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1510 select USE_GENERIC_SMP_HELPERS
1511 help
1512 This enables support for systems with more than one CPU. If you have
1513 a system with only one CPU, like most personal computers, say N. If
1514 you have a system with more than one CPU, say Y.
1515
1516 If you say N here, the kernel will run on single and multiprocessor
1517 machines, but will use only one CPU of a multiprocessor machine. If
1518 you say Y here, the kernel will run on many, but not all, single
1519 processor machines. On a single processor machine, the kernel will
1520 run faster if you say N here.
1521
1522 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1523 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
1524 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1525
1526 If you don't know what to do here, say N.
1527
1528 config SMP_ON_UP
1529 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1530 depends on EXPERIMENTAL
1531 depends on SMP && !XIP_KERNEL
1532 default y
1533 help
1534 SMP kernels contain instructions which fail on non-SMP processors.
1535 Enabling this option allows the kernel to modify itself to make
1536 these instructions safe. Disabling it allows about 1K of space
1537 savings.
1538
1539 If you don't know what to do here, say Y.
1540
1541 config ARM_CPU_TOPOLOGY
1542 bool "Support cpu topology definition"
1543 depends on SMP && CPU_V7
1544 default y
1545 help
1546 Support ARM cpu topology definition. The MPIDR register defines
1547 affinity between processors which is then used to describe the cpu
1548 topology of an ARM System.
1549
1550 config SCHED_MC
1551 bool "Multi-core scheduler support"
1552 depends on ARM_CPU_TOPOLOGY
1553 help
1554 Multi-core scheduler support improves the CPU scheduler's decision
1555 making when dealing with multi-core CPU chips at a cost of slightly
1556 increased overhead in some places. If unsure say N here.
1557
1558 config SCHED_SMT
1559 bool "SMT scheduler support"
1560 depends on ARM_CPU_TOPOLOGY
1561 help
1562 Improves the CPU scheduler's decision making when dealing with
1563 MultiThreading at a cost of slightly increased overhead in some
1564 places. If unsure say N here.
1565
1566 config HAVE_ARM_SCU
1567 bool
1568 help
1569 This option enables support for the ARM system coherency unit
1570
1571 config ARM_ARCH_TIMER
1572 bool "Architected timer support"
1573 depends on CPU_V7
1574 help
1575 This option enables support for the ARM architected timer
1576
1577 config HAVE_ARM_TWD
1578 bool
1579 depends on SMP
1580 help
1581 This options enables support for the ARM timer and watchdog unit
1582
1583 choice
1584 prompt "Memory split"
1585 default VMSPLIT_3G
1586 help
1587 Select the desired split between kernel and user memory.
1588
1589 If you are not absolutely sure what you are doing, leave this
1590 option alone!
1591
1592 config VMSPLIT_3G
1593 bool "3G/1G user/kernel split"
1594 config VMSPLIT_2G
1595 bool "2G/2G user/kernel split"
1596 config VMSPLIT_1G
1597 bool "1G/3G user/kernel split"
1598 endchoice
1599
1600 config PAGE_OFFSET
1601 hex
1602 default 0x40000000 if VMSPLIT_1G
1603 default 0x80000000 if VMSPLIT_2G
1604 default 0xC0000000
1605
1606 config NR_CPUS
1607 int "Maximum number of CPUs (2-32)"
1608 range 2 32
1609 depends on SMP
1610 default "4"
1611
1612 config HOTPLUG_CPU
1613 bool "Support for hot-pluggable CPUs"
1614 depends on SMP && HOTPLUG
1615 help
1616 Say Y here to experiment with turning CPUs off and on. CPUs
1617 can be controlled through /sys/devices/system/cpu.
1618
1619 config LOCAL_TIMERS
1620 bool "Use local timer interrupts"
1621 depends on SMP
1622 default y
1623 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
1624 help
1625 Enable support for local timers on SMP platforms, rather then the
1626 legacy IPI broadcast method. Local timers allows the system
1627 accounting to be spread across the timer interval, preventing a
1628 "thundering herd" at every timer tick.
1629
1630 config ARCH_NR_GPIO
1631 int
1632 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
1633 default 355 if ARCH_U8500
1634 default 264 if MACH_H4700
1635 default 512 if SOC_OMAP5
1636 default 288 if ARCH_VT8500
1637 default 0
1638 help
1639 Maximum number of GPIOs in the system.
1640
1641 If unsure, leave the default value.
1642
1643 source kernel/Kconfig.preempt
1644
1645 config HZ
1646 int
1647 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
1648 ARCH_S5PV210 || ARCH_EXYNOS4
1649 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
1650 default AT91_TIMER_HZ if ARCH_AT91
1651 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
1652 default 100
1653
1654 config THUMB2_KERNEL
1655 bool "Compile the kernel in Thumb-2 mode"
1656 depends on CPU_V7 && !CPU_V6 && !CPU_V6K
1657 select AEABI
1658 select ARM_ASM_UNIFIED
1659 select ARM_UNWIND
1660 help
1661 By enabling this option, the kernel will be compiled in
1662 Thumb-2 mode. A compiler/assembler that understand the unified
1663 ARM-Thumb syntax is needed.
1664
1665 If unsure, say N.
1666
1667 config THUMB2_AVOID_R_ARM_THM_JUMP11
1668 bool "Work around buggy Thumb-2 short branch relocations in gas"
1669 depends on THUMB2_KERNEL && MODULES
1670 default y
1671 help
1672 Various binutils versions can resolve Thumb-2 branches to
1673 locally-defined, preemptible global symbols as short-range "b.n"
1674 branch instructions.
1675
1676 This is a problem, because there's no guarantee the final
1677 destination of the symbol, or any candidate locations for a
1678 trampoline, are within range of the branch. For this reason, the
1679 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1680 relocation in modules at all, and it makes little sense to add
1681 support.
1682
1683 The symptom is that the kernel fails with an "unsupported
1684 relocation" error when loading some modules.
1685
1686 Until fixed tools are available, passing
1687 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1688 code which hits this problem, at the cost of a bit of extra runtime
1689 stack usage in some cases.
1690
1691 The problem is described in more detail at:
1692 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1693
1694 Only Thumb-2 kernels are affected.
1695
1696 Unless you are sure your tools don't have this problem, say Y.
1697
1698 config ARM_ASM_UNIFIED
1699 bool
1700
1701 config AEABI
1702 bool "Use the ARM EABI to compile the kernel"
1703 help
1704 This option allows for the kernel to be compiled using the latest
1705 ARM ABI (aka EABI). This is only useful if you are using a user
1706 space environment that is also compiled with EABI.
1707
1708 Since there are major incompatibilities between the legacy ABI and
1709 EABI, especially with regard to structure member alignment, this
1710 option also changes the kernel syscall calling convention to
1711 disambiguate both ABIs and allow for backward compatibility support
1712 (selected with CONFIG_OABI_COMPAT).
1713
1714 To use this you need GCC version 4.0.0 or later.
1715
1716 config OABI_COMPAT
1717 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
1718 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
1719 default y
1720 help
1721 This option preserves the old syscall interface along with the
1722 new (ARM EABI) one. It also provides a compatibility layer to
1723 intercept syscalls that have structure arguments which layout
1724 in memory differs between the legacy ABI and the new ARM EABI
1725 (only for non "thumb" binaries). This option adds a tiny
1726 overhead to all syscalls and produces a slightly larger kernel.
1727 If you know you'll be using only pure EABI user space then you
1728 can say N here. If this option is not selected and you attempt
1729 to execute a legacy ABI binary then the result will be
1730 UNPREDICTABLE (in fact it can be predicted that it won't work
1731 at all). If in doubt say Y.
1732
1733 config ARCH_HAS_HOLES_MEMORYMODEL
1734 bool
1735
1736 config ARCH_SPARSEMEM_ENABLE
1737 bool
1738
1739 config ARCH_SPARSEMEM_DEFAULT
1740 def_bool ARCH_SPARSEMEM_ENABLE
1741
1742 config ARCH_SELECT_MEMORY_MODEL
1743 def_bool ARCH_SPARSEMEM_ENABLE
1744
1745 config HAVE_ARCH_PFN_VALID
1746 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1747
1748 config HIGHMEM
1749 bool "High Memory Support"
1750 depends on MMU
1751 help
1752 The address space of ARM processors is only 4 Gigabytes large
1753 and it has to accommodate user address space, kernel address
1754 space as well as some memory mapped IO. That means that, if you
1755 have a large amount of physical memory and/or IO, not all of the
1756 memory can be "permanently mapped" by the kernel. The physical
1757 memory that is not permanently mapped is called "high memory".
1758
1759 Depending on the selected kernel/user memory split, minimum
1760 vmalloc space and actual amount of RAM, you may not need this
1761 option which should result in a slightly faster kernel.
1762
1763 If unsure, say n.
1764
1765 config HIGHPTE
1766 bool "Allocate 2nd-level pagetables from highmem"
1767 depends on HIGHMEM
1768
1769 config HW_PERF_EVENTS
1770 bool "Enable hardware performance counter support for perf events"
1771 depends on PERF_EVENTS
1772 default y
1773 help
1774 Enable hardware performance counter support for perf events. If
1775 disabled, perf events will use software events only.
1776
1777 source "mm/Kconfig"
1778
1779 config FORCE_MAX_ZONEORDER
1780 int "Maximum zone order" if ARCH_SHMOBILE
1781 range 11 64 if ARCH_SHMOBILE
1782 default "12" if SOC_AM33XX
1783 default "9" if SA1111
1784 default "11"
1785 help
1786 The kernel memory allocator divides physically contiguous memory
1787 blocks into "zones", where each zone is a power of two number of
1788 pages. This option selects the largest power of two that the kernel
1789 keeps in the memory allocator. If you need to allocate very large
1790 blocks of physically contiguous memory, then you may need to
1791 increase this value.
1792
1793 This config option is actually maximum order plus one. For example,
1794 a value of 11 means that the largest free memory block is 2^10 pages.
1795
1796 config ALIGNMENT_TRAP
1797 bool
1798 depends on CPU_CP15_MMU
1799 default y if !ARCH_EBSA110
1800 select HAVE_PROC_CPU if PROC_FS
1801 help
1802 ARM processors cannot fetch/store information which is not
1803 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1804 address divisible by 4. On 32-bit ARM processors, these non-aligned
1805 fetch/store instructions will be emulated in software if you say
1806 here, which has a severe performance impact. This is necessary for
1807 correct operation of some network protocols. With an IP-only
1808 configuration it is safe to say N, otherwise say Y.
1809
1810 config UACCESS_WITH_MEMCPY
1811 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1812 depends on MMU
1813 default y if CPU_FEROCEON
1814 help
1815 Implement faster copy_to_user and clear_user methods for CPU
1816 cores where a 8-word STM instruction give significantly higher
1817 memory write throughput than a sequence of individual 32bit stores.
1818
1819 A possible side effect is a slight increase in scheduling latency
1820 between threads sharing the same address space if they invoke
1821 such copy operations with large buffers.
1822
1823 However, if the CPU data cache is using a write-allocate mode,
1824 this option is unlikely to provide any performance gain.
1825
1826 config SECCOMP
1827 bool
1828 prompt "Enable seccomp to safely compute untrusted bytecode"
1829 ---help---
1830 This kernel feature is useful for number crunching applications
1831 that may need to compute untrusted bytecode during their
1832 execution. By using pipes or other transports made available to
1833 the process as file descriptors supporting the read/write
1834 syscalls, it's possible to isolate those applications in
1835 their own address space using seccomp. Once seccomp is
1836 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1837 and the task is only allowed to execute a few safe syscalls
1838 defined by each seccomp mode.
1839
1840 config CC_STACKPROTECTOR
1841 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1842 depends on EXPERIMENTAL
1843 help
1844 This option turns on the -fstack-protector GCC feature. This
1845 feature puts, at the beginning of functions, a canary value on
1846 the stack just before the return address, and validates
1847 the value just before actually returning. Stack based buffer
1848 overflows (that need to overwrite this return address) now also
1849 overwrite the canary, which gets detected and the attack is then
1850 neutralized via a kernel panic.
1851 This feature requires gcc version 4.2 or above.
1852
1853 config XEN_DOM0
1854 def_bool y
1855 depends on XEN
1856
1857 config XEN
1858 bool "Xen guest support on ARM (EXPERIMENTAL)"
1859 depends on EXPERIMENTAL && ARM && OF
1860 depends on CPU_V7 && !CPU_V6
1861 help
1862 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1863
1864 endmenu
1865
1866 menu "Boot options"
1867
1868 config USE_OF
1869 bool "Flattened Device Tree support"
1870 select IRQ_DOMAIN
1871 select OF
1872 select OF_EARLY_FLATTREE
1873 help
1874 Include support for flattened device tree machine descriptions.
1875
1876 config ATAGS
1877 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1878 default y
1879 help
1880 This is the traditional way of passing data to the kernel at boot
1881 time. If you are solely relying on the flattened device tree (or
1882 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1883 to remove ATAGS support from your kernel binary. If unsure,
1884 leave this to y.
1885
1886 config DEPRECATED_PARAM_STRUCT
1887 bool "Provide old way to pass kernel parameters"
1888 depends on ATAGS
1889 help
1890 This was deprecated in 2001 and announced to live on for 5 years.
1891 Some old boot loaders still use this way.
1892
1893 # Compressed boot loader in ROM. Yes, we really want to ask about
1894 # TEXT and BSS so we preserve their values in the config files.
1895 config ZBOOT_ROM_TEXT
1896 hex "Compressed ROM boot loader base address"
1897 default "0"
1898 help
1899 The physical address at which the ROM-able zImage is to be
1900 placed in the target. Platforms which normally make use of
1901 ROM-able zImage formats normally set this to a suitable
1902 value in their defconfig file.
1903
1904 If ZBOOT_ROM is not enabled, this has no effect.
1905
1906 config ZBOOT_ROM_BSS
1907 hex "Compressed ROM boot loader BSS address"
1908 default "0"
1909 help
1910 The base address of an area of read/write memory in the target
1911 for the ROM-able zImage which must be available while the
1912 decompressor is running. It must be large enough to hold the
1913 entire decompressed kernel plus an additional 128 KiB.
1914 Platforms which normally make use of ROM-able zImage formats
1915 normally set this to a suitable value in their defconfig file.
1916
1917 If ZBOOT_ROM is not enabled, this has no effect.
1918
1919 config ZBOOT_ROM
1920 bool "Compressed boot loader in ROM/flash"
1921 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1922 help
1923 Say Y here if you intend to execute your compressed kernel image
1924 (zImage) directly from ROM or flash. If unsure, say N.
1925
1926 choice
1927 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
1928 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1929 default ZBOOT_ROM_NONE
1930 help
1931 Include experimental SD/MMC loading code in the ROM-able zImage.
1932 With this enabled it is possible to write the ROM-able zImage
1933 kernel image to an MMC or SD card and boot the kernel straight
1934 from the reset vector. At reset the processor Mask ROM will load
1935 the first part of the ROM-able zImage which in turn loads the
1936 rest the kernel image to RAM.
1937
1938 config ZBOOT_ROM_NONE
1939 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1940 help
1941 Do not load image from SD or MMC
1942
1943 config ZBOOT_ROM_MMCIF
1944 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1945 help
1946 Load image from MMCIF hardware block.
1947
1948 config ZBOOT_ROM_SH_MOBILE_SDHI
1949 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1950 help
1951 Load image from SDHI hardware block
1952
1953 endchoice
1954
1955 config ARM_APPENDED_DTB
1956 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
1957 depends on OF && !ZBOOT_ROM && EXPERIMENTAL
1958 help
1959 With this option, the boot code will look for a device tree binary
1960 (DTB) appended to zImage
1961 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1962
1963 This is meant as a backward compatibility convenience for those
1964 systems with a bootloader that can't be upgraded to accommodate
1965 the documented boot protocol using a device tree.
1966
1967 Beware that there is very little in terms of protection against
1968 this option being confused by leftover garbage in memory that might
1969 look like a DTB header after a reboot if no actual DTB is appended
1970 to zImage. Do not leave this option active in a production kernel
1971 if you don't intend to always append a DTB. Proper passing of the
1972 location into r2 of a bootloader provided DTB is always preferable
1973 to this option.
1974
1975 config ARM_ATAG_DTB_COMPAT
1976 bool "Supplement the appended DTB with traditional ATAG information"
1977 depends on ARM_APPENDED_DTB
1978 help
1979 Some old bootloaders can't be updated to a DTB capable one, yet
1980 they provide ATAGs with memory configuration, the ramdisk address,
1981 the kernel cmdline string, etc. Such information is dynamically
1982 provided by the bootloader and can't always be stored in a static
1983 DTB. To allow a device tree enabled kernel to be used with such
1984 bootloaders, this option allows zImage to extract the information
1985 from the ATAG list and store it at run time into the appended DTB.
1986
1987 choice
1988 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
1989 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1990
1991 config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
1992 bool "Use bootloader kernel arguments if available"
1993 help
1994 Uses the command-line options passed by the boot loader instead of
1995 the device tree bootargs property. If the boot loader doesn't provide
1996 any, the device tree bootargs property will be used.
1997
1998 config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
1999 bool "Extend with bootloader kernel arguments"
2000 help
2001 The command-line arguments provided by the boot loader will be
2002 appended to the the device tree bootargs property.
2003
2004 endchoice
2005
2006 config CMDLINE
2007 string "Default kernel command string"
2008 default ""
2009 help
2010 On some architectures (EBSA110 and CATS), there is currently no way
2011 for the boot loader to pass arguments to the kernel. For these
2012 architectures, you should supply some command-line options at build
2013 time by entering them here. As a minimum, you should specify the
2014 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2015
2016 choice
2017 prompt "Kernel command line type" if CMDLINE != ""
2018 default CMDLINE_FROM_BOOTLOADER
2019 depends on ATAGS
2020
2021 config CMDLINE_FROM_BOOTLOADER
2022 bool "Use bootloader kernel arguments if available"
2023 help
2024 Uses the command-line options passed by the boot loader. If
2025 the boot loader doesn't provide any, the default kernel command
2026 string provided in CMDLINE will be used.
2027
2028 config CMDLINE_EXTEND
2029 bool "Extend bootloader kernel arguments"
2030 help
2031 The command-line arguments provided by the boot loader will be
2032 appended to the default kernel command string.
2033
2034 config CMDLINE_FORCE
2035 bool "Always use the default kernel command string"
2036 help
2037 Always use the default kernel command string, even if the boot
2038 loader passes other arguments to the kernel.
2039 This is useful if you cannot or don't want to change the
2040 command-line options your boot loader passes to the kernel.
2041 endchoice
2042
2043 config XIP_KERNEL
2044 bool "Kernel Execute-In-Place from ROM"
2045 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
2046 help
2047 Execute-In-Place allows the kernel to run from non-volatile storage
2048 directly addressable by the CPU, such as NOR flash. This saves RAM
2049 space since the text section of the kernel is not loaded from flash
2050 to RAM. Read-write sections, such as the data section and stack,
2051 are still copied to RAM. The XIP kernel is not compressed since
2052 it has to run directly from flash, so it will take more space to
2053 store it. The flash address used to link the kernel object files,
2054 and for storing it, is configuration dependent. Therefore, if you
2055 say Y here, you must know the proper physical address where to
2056 store the kernel image depending on your own flash memory usage.
2057
2058 Also note that the make target becomes "make xipImage" rather than
2059 "make zImage" or "make Image". The final kernel binary to put in
2060 ROM memory will be arch/arm/boot/xipImage.
2061
2062 If unsure, say N.
2063
2064 config XIP_PHYS_ADDR
2065 hex "XIP Kernel Physical Location"
2066 depends on XIP_KERNEL
2067 default "0x00080000"
2068 help
2069 This is the physical address in your flash memory the kernel will
2070 be linked for and stored to. This address is dependent on your
2071 own flash usage.
2072
2073 config KEXEC
2074 bool "Kexec system call (EXPERIMENTAL)"
2075 depends on EXPERIMENTAL && (!SMP || HOTPLUG_CPU)
2076 help
2077 kexec is a system call that implements the ability to shutdown your
2078 current kernel, and to start another kernel. It is like a reboot
2079 but it is independent of the system firmware. And like a reboot
2080 you can start any kernel with it, not just Linux.
2081
2082 It is an ongoing process to be certain the hardware in a machine
2083 is properly shutdown, so do not be surprised if this code does not
2084 initially work for you. It may help to enable device hotplugging
2085 support.
2086
2087 config ATAGS_PROC
2088 bool "Export atags in procfs"
2089 depends on ATAGS && KEXEC
2090 default y
2091 help
2092 Should the atags used to boot the kernel be exported in an "atags"
2093 file in procfs. Useful with kexec.
2094
2095 config CRASH_DUMP
2096 bool "Build kdump crash kernel (EXPERIMENTAL)"
2097 depends on EXPERIMENTAL
2098 help
2099 Generate crash dump after being started by kexec. This should
2100 be normally only set in special crash dump kernels which are
2101 loaded in the main kernel with kexec-tools into a specially
2102 reserved region and then later executed after a crash by
2103 kdump/kexec. The crash dump kernel must be compiled to a
2104 memory address not used by the main kernel
2105
2106 For more details see Documentation/kdump/kdump.txt
2107
2108 config AUTO_ZRELADDR
2109 bool "Auto calculation of the decompressed kernel image address"
2110 depends on !ZBOOT_ROM && !ARCH_U300
2111 help
2112 ZRELADDR is the physical address where the decompressed kernel
2113 image will be placed. If AUTO_ZRELADDR is selected, the address
2114 will be determined at run-time by masking the current IP with
2115 0xf8000000. This assumes the zImage being placed in the first 128MB
2116 from start of memory.
2117
2118 endmenu
2119
2120 menu "CPU Power Management"
2121
2122 if ARCH_HAS_CPUFREQ
2123
2124 source "drivers/cpufreq/Kconfig"
2125
2126 config CPU_FREQ_IMX
2127 tristate "CPUfreq driver for i.MX CPUs"
2128 depends on ARCH_MXC && CPU_FREQ
2129 select CPU_FREQ_TABLE
2130 help
2131 This enables the CPUfreq driver for i.MX CPUs.
2132
2133 config CPU_FREQ_SA1100
2134 bool
2135
2136 config CPU_FREQ_SA1110
2137 bool
2138
2139 config CPU_FREQ_INTEGRATOR
2140 tristate "CPUfreq driver for ARM Integrator CPUs"
2141 depends on ARCH_INTEGRATOR && CPU_FREQ
2142 default y
2143 help
2144 This enables the CPUfreq driver for ARM Integrator CPUs.
2145
2146 For details, take a look at <file:Documentation/cpu-freq>.
2147
2148 If in doubt, say Y.
2149
2150 config CPU_FREQ_PXA
2151 bool
2152 depends on CPU_FREQ && ARCH_PXA && PXA25x
2153 default y
2154 select CPU_FREQ_DEFAULT_GOV_USERSPACE
2155 select CPU_FREQ_TABLE
2156
2157 config CPU_FREQ_S3C
2158 bool
2159 help
2160 Internal configuration node for common cpufreq on Samsung SoC
2161
2162 config CPU_FREQ_S3C24XX
2163 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
2164 depends on ARCH_S3C24XX && CPU_FREQ && EXPERIMENTAL
2165 select CPU_FREQ_S3C
2166 help
2167 This enables the CPUfreq driver for the Samsung S3C24XX family
2168 of CPUs.
2169
2170 For details, take a look at <file:Documentation/cpu-freq>.
2171
2172 If in doubt, say N.
2173
2174 config CPU_FREQ_S3C24XX_PLL
2175 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
2176 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
2177 help
2178 Compile in support for changing the PLL frequency from the
2179 S3C24XX series CPUfreq driver. The PLL takes time to settle
2180 after a frequency change, so by default it is not enabled.
2181
2182 This also means that the PLL tables for the selected CPU(s) will
2183 be built which may increase the size of the kernel image.
2184
2185 config CPU_FREQ_S3C24XX_DEBUG
2186 bool "Debug CPUfreq Samsung driver core"
2187 depends on CPU_FREQ_S3C24XX
2188 help
2189 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
2190
2191 config CPU_FREQ_S3C24XX_IODEBUG
2192 bool "Debug CPUfreq Samsung driver IO timing"
2193 depends on CPU_FREQ_S3C24XX
2194 help
2195 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
2196
2197 config CPU_FREQ_S3C24XX_DEBUGFS
2198 bool "Export debugfs for CPUFreq"
2199 depends on CPU_FREQ_S3C24XX && DEBUG_FS
2200 help
2201 Export status information via debugfs.
2202
2203 endif
2204
2205 source "drivers/cpuidle/Kconfig"
2206
2207 endmenu
2208
2209 menu "Floating point emulation"
2210
2211 comment "At least one emulation must be selected"
2212
2213 config FPE_NWFPE
2214 bool "NWFPE math emulation"
2215 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
2216 ---help---
2217 Say Y to include the NWFPE floating point emulator in the kernel.
2218 This is necessary to run most binaries. Linux does not currently
2219 support floating point hardware so you need to say Y here even if
2220 your machine has an FPA or floating point co-processor podule.
2221
2222 You may say N here if you are going to load the Acorn FPEmulator
2223 early in the bootup.
2224
2225 config FPE_NWFPE_XP
2226 bool "Support extended precision"
2227 depends on FPE_NWFPE
2228 help
2229 Say Y to include 80-bit support in the kernel floating-point
2230 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2231 Note that gcc does not generate 80-bit operations by default,
2232 so in most cases this option only enlarges the size of the
2233 floating point emulator without any good reason.
2234
2235 You almost surely want to say N here.
2236
2237 config FPE_FASTFPE
2238 bool "FastFPE math emulation (EXPERIMENTAL)"
2239 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
2240 ---help---
2241 Say Y here to include the FAST floating point emulator in the kernel.
2242 This is an experimental much faster emulator which now also has full
2243 precision for the mantissa. It does not support any exceptions.
2244 It is very simple, and approximately 3-6 times faster than NWFPE.
2245
2246 It should be sufficient for most programs. It may be not suitable
2247 for scientific calculations, but you have to check this for yourself.
2248 If you do not feel you need a faster FP emulation you should better
2249 choose NWFPE.
2250
2251 config VFP
2252 bool "VFP-format floating point maths"
2253 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
2254 help
2255 Say Y to include VFP support code in the kernel. This is needed
2256 if your hardware includes a VFP unit.
2257
2258 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2259 release notes and additional status information.
2260
2261 Say N if your target does not have VFP hardware.
2262
2263 config VFPv3
2264 bool
2265 depends on VFP
2266 default y if CPU_V7
2267
2268 config NEON
2269 bool "Advanced SIMD (NEON) Extension support"
2270 depends on VFPv3 && CPU_V7
2271 help
2272 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2273 Extension.
2274
2275 endmenu
2276
2277 menu "Userspace binary formats"
2278
2279 source "fs/Kconfig.binfmt"
2280
2281 config ARTHUR
2282 tristate "RISC OS personality"
2283 depends on !AEABI
2284 help
2285 Say Y here to include the kernel code necessary if you want to run
2286 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2287 experimental; if this sounds frightening, say N and sleep in peace.
2288 You can also say M here to compile this support as a module (which
2289 will be called arthur).
2290
2291 endmenu
2292
2293 menu "Power management options"
2294
2295 source "kernel/power/Kconfig"
2296
2297 config ARCH_SUSPEND_POSSIBLE
2298 depends on !ARCH_S5PC100
2299 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2300 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
2301 def_bool y
2302
2303 config ARM_CPU_SUSPEND
2304 def_bool PM_SLEEP
2305
2306 endmenu
2307
2308 source "net/Kconfig"
2309
2310 source "drivers/Kconfig"
2311
2312 source "fs/Kconfig"
2313
2314 source "arch/arm/Kconfig.debug"
2315
2316 source "security/Kconfig"
2317
2318 source "crypto/Kconfig"
2319
2320 source "lib/Kconfig"
This page took 0.07428 seconds and 6 git commands to generate.