2 * Copyright 2012 Freescale Semiconductor, Inc.
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
12 #include <dt-bindings/gpio/gpio.h>
13 #include "skeleton.dtsi"
14 #include "imx28-pinfunc.h"
17 interrupt-parent = <&icoll>;
45 compatible = "arm,arm926ej-s";
51 compatible = "simple-bus";
54 reg = <0x80000000 0x80000>;
58 compatible = "simple-bus";
61 reg = <0x80000000 0x3c900>;
64 icoll: interrupt-controller@80000000 {
65 compatible = "fsl,imx28-icoll", "fsl,icoll";
67 #interrupt-cells = <1>;
68 reg = <0x80000000 0x2000>;
71 hsadc: hsadc@80002000 {
72 reg = <0x80002000 0x2000>;
74 dmas = <&dma_apbh 12>;
79 dma_apbh: dma-apbh@80004000 {
80 compatible = "fsl,imx28-dma-apbh";
81 reg = <0x80004000 0x2000>;
82 interrupts = <82 83 84 85
86 interrupt-names = "ssp0", "ssp1", "ssp2", "ssp3",
87 "gpmi0", "gmpi1", "gpmi2", "gmpi3",
88 "gpmi4", "gmpi5", "gpmi6", "gmpi7",
89 "hsadc", "lcdif", "empty", "empty";
95 perfmon: perfmon@80006000 {
96 reg = <0x80006000 0x800>;
101 gpmi: gpmi-nand@8000c000 {
102 compatible = "fsl,imx28-gpmi-nand";
103 #address-cells = <1>;
105 reg = <0x8000c000 0x2000>, <0x8000a000 0x2000>;
106 reg-names = "gpmi-nand", "bch";
108 interrupt-names = "bch";
110 clock-names = "gpmi_io";
111 dmas = <&dma_apbh 4>;
117 #address-cells = <1>;
119 reg = <0x80010000 0x2000>;
122 dmas = <&dma_apbh 0>;
128 #address-cells = <1>;
130 reg = <0x80012000 0x2000>;
133 dmas = <&dma_apbh 1>;
139 #address-cells = <1>;
141 reg = <0x80014000 0x2000>;
144 dmas = <&dma_apbh 2>;
150 #address-cells = <1>;
152 reg = <0x80016000 0x2000>;
155 dmas = <&dma_apbh 3>;
160 pinctrl: pinctrl@80018000 {
161 #address-cells = <1>;
163 compatible = "fsl,imx28-pinctrl", "simple-bus";
164 reg = <0x80018000 0x2000>;
167 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
172 interrupt-controller;
173 #interrupt-cells = <2>;
177 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
182 interrupt-controller;
183 #interrupt-cells = <2>;
187 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
192 interrupt-controller;
193 #interrupt-cells = <2>;
197 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
202 interrupt-controller;
203 #interrupt-cells = <2>;
207 compatible = "fsl,imx28-gpio", "fsl,mxs-gpio";
212 interrupt-controller;
213 #interrupt-cells = <2>;
216 duart_pins_a: duart@0 {
219 MX28_PAD_PWM0__DUART_RX
220 MX28_PAD_PWM1__DUART_TX
222 fsl,drive-strength = <MXS_DRIVE_4mA>;
223 fsl,voltage = <MXS_VOLTAGE_HIGH>;
224 fsl,pull-up = <MXS_PULL_DISABLE>;
227 duart_pins_b: duart@1 {
230 MX28_PAD_AUART0_CTS__DUART_RX
231 MX28_PAD_AUART0_RTS__DUART_TX
233 fsl,drive-strength = <MXS_DRIVE_4mA>;
234 fsl,voltage = <MXS_VOLTAGE_HIGH>;
235 fsl,pull-up = <MXS_PULL_DISABLE>;
238 duart_4pins_a: duart-4pins@0 {
241 MX28_PAD_AUART0_CTS__DUART_RX
242 MX28_PAD_AUART0_RTS__DUART_TX
243 MX28_PAD_AUART0_RX__DUART_CTS
244 MX28_PAD_AUART0_TX__DUART_RTS
246 fsl,drive-strength = <MXS_DRIVE_4mA>;
247 fsl,voltage = <MXS_VOLTAGE_HIGH>;
248 fsl,pull-up = <MXS_PULL_DISABLE>;
251 gpmi_pins_a: gpmi-nand@0 {
254 MX28_PAD_GPMI_D00__GPMI_D0
255 MX28_PAD_GPMI_D01__GPMI_D1
256 MX28_PAD_GPMI_D02__GPMI_D2
257 MX28_PAD_GPMI_D03__GPMI_D3
258 MX28_PAD_GPMI_D04__GPMI_D4
259 MX28_PAD_GPMI_D05__GPMI_D5
260 MX28_PAD_GPMI_D06__GPMI_D6
261 MX28_PAD_GPMI_D07__GPMI_D7
262 MX28_PAD_GPMI_CE0N__GPMI_CE0N
263 MX28_PAD_GPMI_RDY0__GPMI_READY0
264 MX28_PAD_GPMI_RDN__GPMI_RDN
265 MX28_PAD_GPMI_WRN__GPMI_WRN
266 MX28_PAD_GPMI_ALE__GPMI_ALE
267 MX28_PAD_GPMI_CLE__GPMI_CLE
268 MX28_PAD_GPMI_RESETN__GPMI_RESETN
270 fsl,drive-strength = <MXS_DRIVE_4mA>;
271 fsl,voltage = <MXS_VOLTAGE_HIGH>;
272 fsl,pull-up = <MXS_PULL_DISABLE>;
275 gpmi_status_cfg: gpmi-status-cfg {
277 MX28_PAD_GPMI_RDN__GPMI_RDN
278 MX28_PAD_GPMI_WRN__GPMI_WRN
279 MX28_PAD_GPMI_RESETN__GPMI_RESETN
281 fsl,drive-strength = <MXS_DRIVE_12mA>;
284 auart0_pins_a: auart0@0 {
287 MX28_PAD_AUART0_RX__AUART0_RX
288 MX28_PAD_AUART0_TX__AUART0_TX
289 MX28_PAD_AUART0_CTS__AUART0_CTS
290 MX28_PAD_AUART0_RTS__AUART0_RTS
292 fsl,drive-strength = <MXS_DRIVE_4mA>;
293 fsl,voltage = <MXS_VOLTAGE_HIGH>;
294 fsl,pull-up = <MXS_PULL_DISABLE>;
297 auart0_2pins_a: auart0-2pins@0 {
300 MX28_PAD_AUART0_RX__AUART0_RX
301 MX28_PAD_AUART0_TX__AUART0_TX
303 fsl,drive-strength = <MXS_DRIVE_4mA>;
304 fsl,voltage = <MXS_VOLTAGE_HIGH>;
305 fsl,pull-up = <MXS_PULL_DISABLE>;
308 auart1_pins_a: auart1@0 {
311 MX28_PAD_AUART1_RX__AUART1_RX
312 MX28_PAD_AUART1_TX__AUART1_TX
313 MX28_PAD_AUART1_CTS__AUART1_CTS
314 MX28_PAD_AUART1_RTS__AUART1_RTS
316 fsl,drive-strength = <MXS_DRIVE_4mA>;
317 fsl,voltage = <MXS_VOLTAGE_HIGH>;
318 fsl,pull-up = <MXS_PULL_DISABLE>;
321 auart1_2pins_a: auart1-2pins@0 {
324 MX28_PAD_AUART1_RX__AUART1_RX
325 MX28_PAD_AUART1_TX__AUART1_TX
327 fsl,drive-strength = <MXS_DRIVE_4mA>;
328 fsl,voltage = <MXS_VOLTAGE_HIGH>;
329 fsl,pull-up = <MXS_PULL_DISABLE>;
332 auart2_2pins_a: auart2-2pins@0 {
335 MX28_PAD_SSP2_SCK__AUART2_RX
336 MX28_PAD_SSP2_MOSI__AUART2_TX
338 fsl,drive-strength = <MXS_DRIVE_4mA>;
339 fsl,voltage = <MXS_VOLTAGE_HIGH>;
340 fsl,pull-up = <MXS_PULL_DISABLE>;
343 auart2_2pins_b: auart2-2pins@1 {
346 MX28_PAD_AUART2_RX__AUART2_RX
347 MX28_PAD_AUART2_TX__AUART2_TX
349 fsl,drive-strength = <MXS_DRIVE_4mA>;
350 fsl,voltage = <MXS_VOLTAGE_HIGH>;
351 fsl,pull-up = <MXS_PULL_DISABLE>;
354 auart2_pins_a: auart2-pins@0 {
357 MX28_PAD_AUART2_RX__AUART2_RX
358 MX28_PAD_AUART2_TX__AUART2_TX
359 MX28_PAD_AUART2_CTS__AUART2_CTS
360 MX28_PAD_AUART2_RTS__AUART2_RTS
362 fsl,drive-strength = <MXS_DRIVE_4mA>;
363 fsl,voltage = <MXS_VOLTAGE_HIGH>;
364 fsl,pull-up = <MXS_PULL_DISABLE>;
367 auart3_pins_a: auart3@0 {
370 MX28_PAD_AUART3_RX__AUART3_RX
371 MX28_PAD_AUART3_TX__AUART3_TX
372 MX28_PAD_AUART3_CTS__AUART3_CTS
373 MX28_PAD_AUART3_RTS__AUART3_RTS
375 fsl,drive-strength = <MXS_DRIVE_4mA>;
376 fsl,voltage = <MXS_VOLTAGE_HIGH>;
377 fsl,pull-up = <MXS_PULL_DISABLE>;
380 auart3_2pins_a: auart3-2pins@0 {
383 MX28_PAD_SSP2_MISO__AUART3_RX
384 MX28_PAD_SSP2_SS0__AUART3_TX
386 fsl,drive-strength = <MXS_DRIVE_4mA>;
387 fsl,voltage = <MXS_VOLTAGE_HIGH>;
388 fsl,pull-up = <MXS_PULL_DISABLE>;
391 auart3_2pins_b: auart3-2pins@1 {
394 MX28_PAD_AUART3_RX__AUART3_RX
395 MX28_PAD_AUART3_TX__AUART3_TX
397 fsl,drive-strength = <MXS_DRIVE_4mA>;
398 fsl,voltage = <MXS_VOLTAGE_HIGH>;
399 fsl,pull-up = <MXS_PULL_DISABLE>;
402 auart4_2pins_a: auart4@0 {
405 MX28_PAD_SSP3_SCK__AUART4_TX
406 MX28_PAD_SSP3_MOSI__AUART4_RX
408 fsl,drive-strength = <MXS_DRIVE_4mA>;
409 fsl,voltage = <MXS_VOLTAGE_HIGH>;
410 fsl,pull-up = <MXS_PULL_DISABLE>;
413 auart4_2pins_b: auart4@1 {
416 MX28_PAD_AUART0_CTS__AUART4_RX
417 MX28_PAD_AUART0_RTS__AUART4_TX
419 fsl,drive-strength = <MXS_DRIVE_4mA>;
420 fsl,voltage = <MXS_VOLTAGE_HIGH>;
421 fsl,pull-up = <MXS_PULL_DISABLE>;
424 mac0_pins_a: mac0@0 {
427 MX28_PAD_ENET0_MDC__ENET0_MDC
428 MX28_PAD_ENET0_MDIO__ENET0_MDIO
429 MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
430 MX28_PAD_ENET0_RXD0__ENET0_RXD0
431 MX28_PAD_ENET0_RXD1__ENET0_RXD1
432 MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
433 MX28_PAD_ENET0_TXD0__ENET0_TXD0
434 MX28_PAD_ENET0_TXD1__ENET0_TXD1
435 MX28_PAD_ENET_CLK__CLKCTRL_ENET
437 fsl,drive-strength = <MXS_DRIVE_8mA>;
438 fsl,voltage = <MXS_VOLTAGE_HIGH>;
439 fsl,pull-up = <MXS_PULL_ENABLE>;
442 mac0_pins_b: mac0@1 {
445 MX28_PAD_ENET0_MDC__ENET0_MDC
446 MX28_PAD_ENET0_MDIO__ENET0_MDIO
447 MX28_PAD_ENET0_RX_EN__ENET0_RX_EN
448 MX28_PAD_ENET0_RXD0__ENET0_RXD0
449 MX28_PAD_ENET0_RXD1__ENET0_RXD1
450 MX28_PAD_ENET0_RXD2__ENET0_RXD2
451 MX28_PAD_ENET0_RXD3__ENET0_RXD3
452 MX28_PAD_ENET0_TX_EN__ENET0_TX_EN
453 MX28_PAD_ENET0_TXD0__ENET0_TXD0
454 MX28_PAD_ENET0_TXD1__ENET0_TXD1
455 MX28_PAD_ENET0_TXD2__ENET0_TXD2
456 MX28_PAD_ENET0_TXD3__ENET0_TXD3
457 MX28_PAD_ENET_CLK__CLKCTRL_ENET
458 MX28_PAD_ENET0_COL__ENET0_COL
459 MX28_PAD_ENET0_CRS__ENET0_CRS
460 MX28_PAD_ENET0_TX_CLK__ENET0_TX_CLK
461 MX28_PAD_ENET0_RX_CLK__ENET0_RX_CLK
463 fsl,drive-strength = <MXS_DRIVE_8mA>;
464 fsl,voltage = <MXS_VOLTAGE_HIGH>;
465 fsl,pull-up = <MXS_PULL_ENABLE>;
468 mac1_pins_a: mac1@0 {
471 MX28_PAD_ENET0_CRS__ENET1_RX_EN
472 MX28_PAD_ENET0_RXD2__ENET1_RXD0
473 MX28_PAD_ENET0_RXD3__ENET1_RXD1
474 MX28_PAD_ENET0_COL__ENET1_TX_EN
475 MX28_PAD_ENET0_TXD2__ENET1_TXD0
476 MX28_PAD_ENET0_TXD3__ENET1_TXD1
478 fsl,drive-strength = <MXS_DRIVE_8mA>;
479 fsl,voltage = <MXS_VOLTAGE_HIGH>;
480 fsl,pull-up = <MXS_PULL_ENABLE>;
483 mmc0_8bit_pins_a: mmc0-8bit@0 {
486 MX28_PAD_SSP0_DATA0__SSP0_D0
487 MX28_PAD_SSP0_DATA1__SSP0_D1
488 MX28_PAD_SSP0_DATA2__SSP0_D2
489 MX28_PAD_SSP0_DATA3__SSP0_D3
490 MX28_PAD_SSP0_DATA4__SSP0_D4
491 MX28_PAD_SSP0_DATA5__SSP0_D5
492 MX28_PAD_SSP0_DATA6__SSP0_D6
493 MX28_PAD_SSP0_DATA7__SSP0_D7
494 MX28_PAD_SSP0_CMD__SSP0_CMD
495 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
496 MX28_PAD_SSP0_SCK__SSP0_SCK
498 fsl,drive-strength = <MXS_DRIVE_8mA>;
499 fsl,voltage = <MXS_VOLTAGE_HIGH>;
500 fsl,pull-up = <MXS_PULL_ENABLE>;
503 mmc0_4bit_pins_a: mmc0-4bit@0 {
506 MX28_PAD_SSP0_DATA0__SSP0_D0
507 MX28_PAD_SSP0_DATA1__SSP0_D1
508 MX28_PAD_SSP0_DATA2__SSP0_D2
509 MX28_PAD_SSP0_DATA3__SSP0_D3
510 MX28_PAD_SSP0_CMD__SSP0_CMD
511 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
512 MX28_PAD_SSP0_SCK__SSP0_SCK
514 fsl,drive-strength = <MXS_DRIVE_8mA>;
515 fsl,voltage = <MXS_VOLTAGE_HIGH>;
516 fsl,pull-up = <MXS_PULL_ENABLE>;
519 mmc0_cd_cfg: mmc0-cd-cfg {
521 MX28_PAD_SSP0_DETECT__SSP0_CARD_DETECT
523 fsl,pull-up = <MXS_PULL_DISABLE>;
526 mmc0_sck_cfg: mmc0-sck-cfg {
528 MX28_PAD_SSP0_SCK__SSP0_SCK
530 fsl,drive-strength = <MXS_DRIVE_12mA>;
531 fsl,pull-up = <MXS_PULL_DISABLE>;
534 mmc1_4bit_pins_a: mmc1-4bit@0 {
537 MX28_PAD_GPMI_D00__SSP1_D0
538 MX28_PAD_GPMI_D01__SSP1_D1
539 MX28_PAD_GPMI_D02__SSP1_D2
540 MX28_PAD_GPMI_D03__SSP1_D3
541 MX28_PAD_GPMI_RDY1__SSP1_CMD
542 MX28_PAD_GPMI_RDY0__SSP1_CARD_DETECT
543 MX28_PAD_GPMI_WRN__SSP1_SCK
545 fsl,drive-strength = <MXS_DRIVE_8mA>;
546 fsl,voltage = <MXS_VOLTAGE_HIGH>;
547 fsl,pull-up = <MXS_PULL_ENABLE>;
550 mmc1_cd_cfg: mmc1-cd-cfg {
552 MX28_PAD_GPMI_RDY0__SSP1_CARD_DETECT
554 fsl,pull-up = <MXS_PULL_DISABLE>;
557 mmc1_sck_cfg: mmc1-sck-cfg {
559 MX28_PAD_GPMI_WRN__SSP1_SCK
561 fsl,drive-strength = <MXS_DRIVE_12mA>;
562 fsl,pull-up = <MXS_PULL_DISABLE>;
566 mmc2_4bit_pins_a: mmc2-4bit@0 {
569 MX28_PAD_SSP0_DATA4__SSP2_D0
570 MX28_PAD_SSP1_SCK__SSP2_D1
571 MX28_PAD_SSP1_CMD__SSP2_D2
572 MX28_PAD_SSP0_DATA5__SSP2_D3
573 MX28_PAD_SSP0_DATA6__SSP2_CMD
574 MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
575 MX28_PAD_SSP0_DATA7__SSP2_SCK
577 fsl,drive-strength = <MXS_DRIVE_8mA>;
578 fsl,voltage = <MXS_VOLTAGE_HIGH>;
579 fsl,pull-up = <MXS_PULL_ENABLE>;
582 mmc2_cd_cfg: mmc2-cd-cfg {
584 MX28_PAD_AUART1_RX__SSP2_CARD_DETECT
586 fsl,pull-up = <MXS_PULL_DISABLE>;
589 mmc2_sck_cfg: mmc2-sck-cfg {
591 MX28_PAD_SSP0_DATA7__SSP2_SCK
593 fsl,drive-strength = <MXS_DRIVE_12mA>;
594 fsl,pull-up = <MXS_PULL_DISABLE>;
597 i2c0_pins_a: i2c0@0 {
600 MX28_PAD_I2C0_SCL__I2C0_SCL
601 MX28_PAD_I2C0_SDA__I2C0_SDA
603 fsl,drive-strength = <MXS_DRIVE_8mA>;
604 fsl,voltage = <MXS_VOLTAGE_HIGH>;
605 fsl,pull-up = <MXS_PULL_ENABLE>;
608 i2c0_pins_b: i2c0@1 {
611 MX28_PAD_AUART0_RX__I2C0_SCL
612 MX28_PAD_AUART0_TX__I2C0_SDA
614 fsl,drive-strength = <MXS_DRIVE_8mA>;
615 fsl,voltage = <MXS_VOLTAGE_HIGH>;
616 fsl,pull-up = <MXS_PULL_ENABLE>;
619 i2c1_pins_a: i2c1@0 {
622 MX28_PAD_PWM0__I2C1_SCL
623 MX28_PAD_PWM1__I2C1_SDA
625 fsl,drive-strength = <MXS_DRIVE_8mA>;
626 fsl,voltage = <MXS_VOLTAGE_HIGH>;
627 fsl,pull-up = <MXS_PULL_ENABLE>;
630 i2c1_pins_b: i2c1@1 {
633 MX28_PAD_AUART2_CTS__I2C1_SCL
634 MX28_PAD_AUART2_RTS__I2C1_SDA
636 fsl,drive-strength = <MXS_DRIVE_8mA>;
637 fsl,voltage = <MXS_VOLTAGE_HIGH>;
638 fsl,pull-up = <MXS_PULL_ENABLE>;
641 saif0_pins_a: saif0@0 {
644 MX28_PAD_SAIF0_MCLK__SAIF0_MCLK
645 MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
646 MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
647 MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
649 fsl,drive-strength = <MXS_DRIVE_12mA>;
650 fsl,voltage = <MXS_VOLTAGE_HIGH>;
651 fsl,pull-up = <MXS_PULL_ENABLE>;
654 saif0_pins_b: saif0@1 {
657 MX28_PAD_SAIF0_LRCLK__SAIF0_LRCLK
658 MX28_PAD_SAIF0_BITCLK__SAIF0_BITCLK
659 MX28_PAD_SAIF0_SDATA0__SAIF0_SDATA0
661 fsl,drive-strength = <MXS_DRIVE_12mA>;
662 fsl,voltage = <MXS_VOLTAGE_HIGH>;
663 fsl,pull-up = <MXS_PULL_ENABLE>;
666 saif1_pins_a: saif1@0 {
669 MX28_PAD_SAIF1_SDATA0__SAIF1_SDATA0
671 fsl,drive-strength = <MXS_DRIVE_12mA>;
672 fsl,voltage = <MXS_VOLTAGE_HIGH>;
673 fsl,pull-up = <MXS_PULL_ENABLE>;
676 pwm0_pins_a: pwm0@0 {
681 fsl,drive-strength = <MXS_DRIVE_4mA>;
682 fsl,voltage = <MXS_VOLTAGE_HIGH>;
683 fsl,pull-up = <MXS_PULL_DISABLE>;
686 pwm2_pins_a: pwm2@0 {
691 fsl,drive-strength = <MXS_DRIVE_4mA>;
692 fsl,voltage = <MXS_VOLTAGE_HIGH>;
693 fsl,pull-up = <MXS_PULL_DISABLE>;
696 pwm3_pins_a: pwm3@0 {
701 fsl,drive-strength = <MXS_DRIVE_4mA>;
702 fsl,voltage = <MXS_VOLTAGE_HIGH>;
703 fsl,pull-up = <MXS_PULL_DISABLE>;
706 pwm3_pins_b: pwm3@1 {
709 MX28_PAD_SAIF0_MCLK__PWM_3
711 fsl,drive-strength = <MXS_DRIVE_4mA>;
712 fsl,voltage = <MXS_VOLTAGE_HIGH>;
713 fsl,pull-up = <MXS_PULL_DISABLE>;
716 pwm4_pins_a: pwm4@0 {
721 fsl,drive-strength = <MXS_DRIVE_4mA>;
722 fsl,voltage = <MXS_VOLTAGE_HIGH>;
723 fsl,pull-up = <MXS_PULL_DISABLE>;
726 lcdif_24bit_pins_a: lcdif-24bit@0 {
729 MX28_PAD_LCD_D00__LCD_D0
730 MX28_PAD_LCD_D01__LCD_D1
731 MX28_PAD_LCD_D02__LCD_D2
732 MX28_PAD_LCD_D03__LCD_D3
733 MX28_PAD_LCD_D04__LCD_D4
734 MX28_PAD_LCD_D05__LCD_D5
735 MX28_PAD_LCD_D06__LCD_D6
736 MX28_PAD_LCD_D07__LCD_D7
737 MX28_PAD_LCD_D08__LCD_D8
738 MX28_PAD_LCD_D09__LCD_D9
739 MX28_PAD_LCD_D10__LCD_D10
740 MX28_PAD_LCD_D11__LCD_D11
741 MX28_PAD_LCD_D12__LCD_D12
742 MX28_PAD_LCD_D13__LCD_D13
743 MX28_PAD_LCD_D14__LCD_D14
744 MX28_PAD_LCD_D15__LCD_D15
745 MX28_PAD_LCD_D16__LCD_D16
746 MX28_PAD_LCD_D17__LCD_D17
747 MX28_PAD_LCD_D18__LCD_D18
748 MX28_PAD_LCD_D19__LCD_D19
749 MX28_PAD_LCD_D20__LCD_D20
750 MX28_PAD_LCD_D21__LCD_D21
751 MX28_PAD_LCD_D22__LCD_D22
752 MX28_PAD_LCD_D23__LCD_D23
754 fsl,drive-strength = <MXS_DRIVE_4mA>;
755 fsl,voltage = <MXS_VOLTAGE_HIGH>;
756 fsl,pull-up = <MXS_PULL_DISABLE>;
759 lcdif_18bit_pins_a: lcdif-18bit@0 {
762 MX28_PAD_LCD_D00__LCD_D0
763 MX28_PAD_LCD_D01__LCD_D1
764 MX28_PAD_LCD_D02__LCD_D2
765 MX28_PAD_LCD_D03__LCD_D3
766 MX28_PAD_LCD_D04__LCD_D4
767 MX28_PAD_LCD_D05__LCD_D5
768 MX28_PAD_LCD_D06__LCD_D6
769 MX28_PAD_LCD_D07__LCD_D7
770 MX28_PAD_LCD_D08__LCD_D8
771 MX28_PAD_LCD_D09__LCD_D9
772 MX28_PAD_LCD_D10__LCD_D10
773 MX28_PAD_LCD_D11__LCD_D11
774 MX28_PAD_LCD_D12__LCD_D12
775 MX28_PAD_LCD_D13__LCD_D13
776 MX28_PAD_LCD_D14__LCD_D14
777 MX28_PAD_LCD_D15__LCD_D15
778 MX28_PAD_LCD_D16__LCD_D16
779 MX28_PAD_LCD_D17__LCD_D17
781 fsl,drive-strength = <MXS_DRIVE_4mA>;
782 fsl,voltage = <MXS_VOLTAGE_HIGH>;
783 fsl,pull-up = <MXS_PULL_DISABLE>;
786 lcdif_16bit_pins_a: lcdif-16bit@0 {
789 MX28_PAD_LCD_D00__LCD_D0
790 MX28_PAD_LCD_D01__LCD_D1
791 MX28_PAD_LCD_D02__LCD_D2
792 MX28_PAD_LCD_D03__LCD_D3
793 MX28_PAD_LCD_D04__LCD_D4
794 MX28_PAD_LCD_D05__LCD_D5
795 MX28_PAD_LCD_D06__LCD_D6
796 MX28_PAD_LCD_D07__LCD_D7
797 MX28_PAD_LCD_D08__LCD_D8
798 MX28_PAD_LCD_D09__LCD_D9
799 MX28_PAD_LCD_D10__LCD_D10
800 MX28_PAD_LCD_D11__LCD_D11
801 MX28_PAD_LCD_D12__LCD_D12
802 MX28_PAD_LCD_D13__LCD_D13
803 MX28_PAD_LCD_D14__LCD_D14
804 MX28_PAD_LCD_D15__LCD_D15
806 fsl,drive-strength = <MXS_DRIVE_4mA>;
807 fsl,voltage = <MXS_VOLTAGE_HIGH>;
808 fsl,pull-up = <MXS_PULL_DISABLE>;
811 lcdif_sync_pins_a: lcdif-sync@0 {
814 MX28_PAD_LCD_RS__LCD_DOTCLK
815 MX28_PAD_LCD_CS__LCD_ENABLE
816 MX28_PAD_LCD_RD_E__LCD_VSYNC
817 MX28_PAD_LCD_WR_RWN__LCD_HSYNC
819 fsl,drive-strength = <MXS_DRIVE_4mA>;
820 fsl,voltage = <MXS_VOLTAGE_HIGH>;
821 fsl,pull-up = <MXS_PULL_DISABLE>;
824 can0_pins_a: can0@0 {
827 MX28_PAD_GPMI_RDY2__CAN0_TX
828 MX28_PAD_GPMI_RDY3__CAN0_RX
830 fsl,drive-strength = <MXS_DRIVE_4mA>;
831 fsl,voltage = <MXS_VOLTAGE_HIGH>;
832 fsl,pull-up = <MXS_PULL_DISABLE>;
835 can1_pins_a: can1@0 {
838 MX28_PAD_GPMI_CE2N__CAN1_TX
839 MX28_PAD_GPMI_CE3N__CAN1_RX
841 fsl,drive-strength = <MXS_DRIVE_4mA>;
842 fsl,voltage = <MXS_VOLTAGE_HIGH>;
843 fsl,pull-up = <MXS_PULL_DISABLE>;
846 spi2_pins_a: spi2@0 {
849 MX28_PAD_SSP2_SCK__SSP2_SCK
850 MX28_PAD_SSP2_MOSI__SSP2_CMD
851 MX28_PAD_SSP2_MISO__SSP2_D0
852 MX28_PAD_SSP2_SS0__SSP2_D3
854 fsl,drive-strength = <MXS_DRIVE_8mA>;
855 fsl,voltage = <MXS_VOLTAGE_HIGH>;
856 fsl,pull-up = <MXS_PULL_ENABLE>;
859 spi3_pins_a: spi3@0 {
862 MX28_PAD_AUART2_RX__SSP3_D4
863 MX28_PAD_AUART2_TX__SSP3_D5
864 MX28_PAD_SSP3_SCK__SSP3_SCK
865 MX28_PAD_SSP3_MOSI__SSP3_CMD
866 MX28_PAD_SSP3_MISO__SSP3_D0
867 MX28_PAD_SSP3_SS0__SSP3_D3
869 fsl,drive-strength = <MXS_DRIVE_8mA>;
870 fsl,voltage = <MXS_VOLTAGE_HIGH>;
871 fsl,pull-up = <MXS_PULL_DISABLE>;
874 spi3_pins_b: spi3@1 {
877 MX28_PAD_SSP3_SCK__SSP3_SCK
878 MX28_PAD_SSP3_MOSI__SSP3_CMD
879 MX28_PAD_SSP3_MISO__SSP3_D0
880 MX28_PAD_SSP3_SS0__SSP3_D3
882 fsl,drive-strength = <MXS_DRIVE_8mA>;
883 fsl,voltage = <MXS_VOLTAGE_HIGH>;
884 fsl,pull-up = <MXS_PULL_ENABLE>;
887 usb0_pins_a: usb0@0 {
890 MX28_PAD_SSP2_SS2__USB0_OVERCURRENT
892 fsl,drive-strength = <MXS_DRIVE_12mA>;
893 fsl,voltage = <MXS_VOLTAGE_HIGH>;
894 fsl,pull-up = <MXS_PULL_DISABLE>;
897 usb0_pins_b: usb0@1 {
900 MX28_PAD_AUART1_CTS__USB0_OVERCURRENT
902 fsl,drive-strength = <MXS_DRIVE_12mA>;
903 fsl,voltage = <MXS_VOLTAGE_HIGH>;
904 fsl,pull-up = <MXS_PULL_DISABLE>;
907 usb1_pins_a: usb1@0 {
910 MX28_PAD_SSP2_SS1__USB1_OVERCURRENT
912 fsl,drive-strength = <MXS_DRIVE_12mA>;
913 fsl,voltage = <MXS_VOLTAGE_HIGH>;
914 fsl,pull-up = <MXS_PULL_DISABLE>;
917 usb0_id_pins_a: usb0id@0 {
920 MX28_PAD_AUART1_RTS__USB0_ID
922 fsl,drive-strength = <MXS_DRIVE_12mA>;
923 fsl,voltage = <MXS_VOLTAGE_HIGH>;
924 fsl,pull-up = <MXS_PULL_ENABLE>;
927 usb0_id_pins_b: usb0id1@0 {
930 MX28_PAD_PWM2__USB0_ID
932 fsl,drive-strength = <MXS_DRIVE_12mA>;
933 fsl,voltage = <MXS_VOLTAGE_HIGH>;
934 fsl,pull-up = <MXS_PULL_ENABLE>;
939 digctl: digctl@8001c000 {
940 compatible = "fsl,imx28-digctl", "fsl,imx23-digctl";
941 reg = <0x8001c000 0x2000>;
947 reg = <0x80022000 0x2000>;
951 dma_apbx: dma-apbx@80024000 {
952 compatible = "fsl,imx28-dma-apbx";
953 reg = <0x80024000 0x2000>;
954 interrupts = <78 79 66 0
958 interrupt-names = "auart4-rx", "auart4-tx", "spdif-tx", "empty",
959 "saif0", "saif1", "i2c0", "i2c1",
960 "auart0-rx", "auart0-tx", "auart1-rx", "auart1-tx",
961 "auart2-rx", "auart2-tx", "auart3-rx", "auart3-tx";
968 compatible = "fsl,imx28-dcp", "fsl,imx23-dcp";
969 reg = <0x80028000 0x2000>;
970 interrupts = <52 53 54>;
975 reg = <0x8002a000 0x2000>;
980 ocotp: ocotp@8002c000 {
981 compatible = "fsl,imx28-ocotp", "fsl,ocotp";
982 #address-cells = <1>;
984 reg = <0x8002c000 0x2000>;
989 reg = <0x8002e000 0x2000>;
993 lcdif: lcdif@80030000 {
994 compatible = "fsl,imx28-lcdif";
995 reg = <0x80030000 0x2000>;
998 dmas = <&dma_apbh 13>;
1000 status = "disabled";
1003 can0: can@80032000 {
1004 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
1005 reg = <0x80032000 0x2000>;
1007 clocks = <&clks 58>, <&clks 58>;
1008 clock-names = "ipg", "per";
1009 status = "disabled";
1012 can1: can@80034000 {
1013 compatible = "fsl,imx28-flexcan", "fsl,p1010-flexcan";
1014 reg = <0x80034000 0x2000>;
1016 clocks = <&clks 59>, <&clks 59>;
1017 clock-names = "ipg", "per";
1018 status = "disabled";
1021 simdbg: simdbg@8003c000 {
1022 reg = <0x8003c000 0x200>;
1023 status = "disabled";
1026 simgpmisel: simgpmisel@8003c200 {
1027 reg = <0x8003c200 0x100>;
1028 status = "disabled";
1031 simsspsel: simsspsel@8003c300 {
1032 reg = <0x8003c300 0x100>;
1033 status = "disabled";
1036 simmemsel: simmemsel@8003c400 {
1037 reg = <0x8003c400 0x100>;
1038 status = "disabled";
1041 gpiomon: gpiomon@8003c500 {
1042 reg = <0x8003c500 0x100>;
1043 status = "disabled";
1046 simenet: simenet@8003c700 {
1047 reg = <0x8003c700 0x100>;
1048 status = "disabled";
1051 armjtag: armjtag@8003c800 {
1052 reg = <0x8003c800 0x100>;
1053 status = "disabled";
1058 compatible = "simple-bus";
1059 #address-cells = <1>;
1061 reg = <0x80040000 0x40000>;
1064 clks: clkctrl@80040000 {
1065 compatible = "fsl,imx28-clkctrl", "fsl,clkctrl";
1066 reg = <0x80040000 0x2000>;
1070 saif0: saif@80042000 {
1071 compatible = "fsl,imx28-saif";
1072 reg = <0x80042000 0x2000>;
1075 clocks = <&clks 53>;
1076 dmas = <&dma_apbx 4>;
1077 dma-names = "rx-tx";
1078 status = "disabled";
1081 power: power@80044000 {
1082 reg = <0x80044000 0x2000>;
1083 status = "disabled";
1086 saif1: saif@80046000 {
1087 compatible = "fsl,imx28-saif";
1088 reg = <0x80046000 0x2000>;
1090 clocks = <&clks 54>;
1091 dmas = <&dma_apbx 5>;
1092 dma-names = "rx-tx";
1093 status = "disabled";
1096 lradc: lradc@80050000 {
1097 compatible = "fsl,imx28-lradc";
1098 reg = <0x80050000 0x2000>;
1099 interrupts = <10 14 15 16 17 18 19
1101 status = "disabled";
1102 clocks = <&clks 41>;
1103 #io-channel-cells = <1>;
1106 spdif: spdif@80054000 {
1107 reg = <0x80054000 0x2000>;
1109 dmas = <&dma_apbx 2>;
1111 status = "disabled";
1114 mxs_rtc: rtc@80056000 {
1115 compatible = "fsl,imx28-rtc", "fsl,stmp3xxx-rtc";
1116 reg = <0x80056000 0x2000>;
1120 i2c0: i2c@80058000 {
1121 #address-cells = <1>;
1123 compatible = "fsl,imx28-i2c";
1124 reg = <0x80058000 0x2000>;
1126 clock-frequency = <100000>;
1127 dmas = <&dma_apbx 6>;
1128 dma-names = "rx-tx";
1129 status = "disabled";
1132 i2c1: i2c@8005a000 {
1133 #address-cells = <1>;
1135 compatible = "fsl,imx28-i2c";
1136 reg = <0x8005a000 0x2000>;
1138 clock-frequency = <100000>;
1139 dmas = <&dma_apbx 7>;
1140 dma-names = "rx-tx";
1141 status = "disabled";
1145 compatible = "fsl,imx28-pwm", "fsl,imx23-pwm";
1146 reg = <0x80064000 0x2000>;
1147 clocks = <&clks 44>;
1149 fsl,pwm-number = <8>;
1150 status = "disabled";
1153 timer: timrot@80068000 {
1154 compatible = "fsl,imx28-timrot", "fsl,timrot";
1155 reg = <0x80068000 0x2000>;
1156 interrupts = <48 49 50 51>;
1157 clocks = <&clks 26>;
1160 auart0: serial@8006a000 {
1161 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1162 reg = <0x8006a000 0x2000>;
1164 dmas = <&dma_apbx 8>, <&dma_apbx 9>;
1165 dma-names = "rx", "tx";
1166 clocks = <&clks 45>;
1167 status = "disabled";
1170 auart1: serial@8006c000 {
1171 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1172 reg = <0x8006c000 0x2000>;
1174 dmas = <&dma_apbx 10>, <&dma_apbx 11>;
1175 dma-names = "rx", "tx";
1176 clocks = <&clks 45>;
1177 status = "disabled";
1180 auart2: serial@8006e000 {
1181 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1182 reg = <0x8006e000 0x2000>;
1184 dmas = <&dma_apbx 12>, <&dma_apbx 13>;
1185 dma-names = "rx", "tx";
1186 clocks = <&clks 45>;
1187 status = "disabled";
1190 auart3: serial@80070000 {
1191 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1192 reg = <0x80070000 0x2000>;
1194 dmas = <&dma_apbx 14>, <&dma_apbx 15>;
1195 dma-names = "rx", "tx";
1196 clocks = <&clks 45>;
1197 status = "disabled";
1200 auart4: serial@80072000 {
1201 compatible = "fsl,imx28-auart", "fsl,imx23-auart";
1202 reg = <0x80072000 0x2000>;
1204 dmas = <&dma_apbx 0>, <&dma_apbx 1>;
1205 dma-names = "rx", "tx";
1206 clocks = <&clks 45>;
1207 status = "disabled";
1210 duart: serial@80074000 {
1211 compatible = "arm,pl011", "arm,primecell";
1212 reg = <0x80074000 0x1000>;
1214 clocks = <&clks 45>, <&clks 26>;
1215 clock-names = "uart", "apb_pclk";
1216 status = "disabled";
1219 usbphy0: usbphy@8007c000 {
1220 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
1221 reg = <0x8007c000 0x2000>;
1222 clocks = <&clks 62>;
1223 status = "disabled";
1226 usbphy1: usbphy@8007e000 {
1227 compatible = "fsl,imx28-usbphy", "fsl,imx23-usbphy";
1228 reg = <0x8007e000 0x2000>;
1229 clocks = <&clks 63>;
1230 status = "disabled";
1236 compatible = "simple-bus";
1237 #address-cells = <1>;
1239 reg = <0x80080000 0x80000>;
1242 usb0: usb@80080000 {
1243 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
1244 reg = <0x80080000 0x10000>;
1246 clocks = <&clks 60>;
1247 fsl,usbphy = <&usbphy0>;
1248 status = "disabled";
1251 usb1: usb@80090000 {
1252 compatible = "fsl,imx28-usb", "fsl,imx27-usb";
1253 reg = <0x80090000 0x10000>;
1255 clocks = <&clks 61>;
1256 fsl,usbphy = <&usbphy1>;
1258 status = "disabled";
1261 dflpt: dflpt@800c0000 {
1262 reg = <0x800c0000 0x10000>;
1263 status = "disabled";
1266 mac0: ethernet@800f0000 {
1267 compatible = "fsl,imx28-fec";
1268 reg = <0x800f0000 0x4000>;
1270 clocks = <&clks 57>, <&clks 57>, <&clks 64>;
1271 clock-names = "ipg", "ahb", "enet_out";
1272 status = "disabled";
1275 mac1: ethernet@800f4000 {
1276 compatible = "fsl,imx28-fec";
1277 reg = <0x800f4000 0x4000>;
1279 clocks = <&clks 57>, <&clks 57>;
1280 clock-names = "ipg", "ahb";
1281 status = "disabled";
1284 etn_switch: switch@800f8000 {
1285 reg = <0x800f8000 0x8000>;
1286 status = "disabled";
1291 compatible = "iio-hwmon";
1292 io-channels = <&lradc 8>;