ARM: OMAP2+: gpmc: Move legacy GPMC width setting
[deliverable/linux.git] / arch / arm / mach-omap2 / gpmc-nand.c
1 /*
2 * gpmc-nand.c
3 *
4 * Copyright (C) 2009 Texas Instruments
5 * Vimal Singh <vimalsingh@ti.com>
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
10 */
11
12 #include <linux/kernel.h>
13 #include <linux/platform_device.h>
14 #include <linux/io.h>
15 #include <linux/mtd/nand.h>
16 #include <linux/platform_data/mtd-nand-omap2.h>
17
18 #include <asm/mach/flash.h>
19
20 #include "gpmc.h"
21 #include "soc.h"
22 #include "gpmc-nand.h"
23
24 /* minimum size for IO mapping */
25 #define NAND_IO_SIZE 4
26
27 static struct resource gpmc_nand_resource[] = {
28 {
29 .flags = IORESOURCE_MEM,
30 },
31 {
32 .flags = IORESOURCE_IRQ,
33 },
34 {
35 .flags = IORESOURCE_IRQ,
36 },
37 };
38
39 static struct platform_device gpmc_nand_device = {
40 .name = "omap2-nand",
41 .id = 0,
42 .num_resources = ARRAY_SIZE(gpmc_nand_resource),
43 .resource = gpmc_nand_resource,
44 };
45
46 static bool gpmc_hwecc_bch_capable(enum omap_ecc ecc_opt)
47 {
48 /* support only OMAP3 class */
49 if (!cpu_is_omap34xx() && !soc_is_am33xx()) {
50 pr_err("BCH ecc is not supported on this CPU\n");
51 return 0;
52 }
53
54 /*
55 * For now, assume 4-bit mode is only supported on OMAP3630 ES1.x, x>=1
56 * and AM33xx derivates. Other chips may be added if confirmed to work.
57 */
58 if ((ecc_opt == OMAP_ECC_BCH4_CODE_HW) &&
59 (!cpu_is_omap3630() || (GET_OMAP_REVISION() == 0)) &&
60 (!soc_is_am33xx())) {
61 pr_err("BCH 4-bit mode is not supported on this CPU\n");
62 return 0;
63 }
64
65 return 1;
66 }
67
68 /* This function will go away once the device-tree convertion is complete */
69 static void gpmc_set_legacy(struct omap_nand_platform_data *gpmc_nand_data,
70 struct gpmc_settings *s)
71 {
72 /* Enable RD PIN Monitoring Reg */
73 if (gpmc_nand_data->dev_ready) {
74 s->wait_on_read = true;
75 s->wait_on_write = true;
76 }
77
78 if (gpmc_nand_data->devsize == NAND_BUSWIDTH_16)
79 s->device_width = GPMC_DEVWIDTH_16BIT;
80 else
81 s->device_width = GPMC_DEVWIDTH_8BIT;
82 }
83
84 int gpmc_nand_init(struct omap_nand_platform_data *gpmc_nand_data,
85 struct gpmc_timings *gpmc_t)
86 {
87 int err = 0;
88 struct gpmc_settings s;
89 struct device *dev = &gpmc_nand_device.dev;
90
91 memset(&s, 0, sizeof(struct gpmc_settings));
92
93 gpmc_nand_device.dev.platform_data = gpmc_nand_data;
94
95 err = gpmc_cs_request(gpmc_nand_data->cs, NAND_IO_SIZE,
96 (unsigned long *)&gpmc_nand_resource[0].start);
97 if (err < 0) {
98 dev_err(dev, "Cannot request GPMC CS %d, error %d\n",
99 gpmc_nand_data->cs, err);
100 return err;
101 }
102
103 gpmc_nand_resource[0].end = gpmc_nand_resource[0].start +
104 NAND_IO_SIZE - 1;
105
106 gpmc_nand_resource[1].start =
107 gpmc_get_client_irq(GPMC_IRQ_FIFOEVENTENABLE);
108 gpmc_nand_resource[2].start =
109 gpmc_get_client_irq(GPMC_IRQ_COUNT_EVENT);
110
111 if (gpmc_t) {
112 err = gpmc_cs_set_timings(gpmc_nand_data->cs, gpmc_t);
113 if (err < 0) {
114 dev_err(dev, "Unable to set gpmc timings: %d\n", err);
115 return err;
116 }
117 }
118
119 if (gpmc_nand_data->of_node)
120 gpmc_read_settings_dt(gpmc_nand_data->of_node, &s);
121 else
122 gpmc_set_legacy(gpmc_nand_data, &s);
123
124 s.device_nand = true;
125
126 err = gpmc_cs_program_settings(gpmc_nand_data->cs, &s);
127 if (err < 0)
128 goto out_free_cs;
129
130 err = gpmc_configure(GPMC_CONFIG_WP, 0);
131 if (err < 0)
132 goto out_free_cs;
133
134 gpmc_update_nand_reg(&gpmc_nand_data->reg, gpmc_nand_data->cs);
135
136 if (!gpmc_hwecc_bch_capable(gpmc_nand_data->ecc_opt))
137 return -EINVAL;
138
139 err = platform_device_register(&gpmc_nand_device);
140 if (err < 0) {
141 dev_err(dev, "Unable to register NAND device\n");
142 goto out_free_cs;
143 }
144
145 return 0;
146
147 out_free_cs:
148 gpmc_cs_free(gpmc_nand_data->cs);
149
150 return err;
151 }
This page took 0.033341 seconds and 5 git commands to generate.