3615e0d9ee3c84d7e45de2a958bc1583867b67a5
[deliverable/linux.git] / arch / arm / mach-omap2 / omap_hwmod.c
1 /*
2 * omap_hwmod implementation for OMAP2/3/4
3 *
4 * Copyright (C) 2009-2011 Nokia Corporation
5 * Copyright (C) 2011-2012 Texas Instruments, Inc.
6 *
7 * Paul Walmsley, BenoƮt Cousson, Kevin Hilman
8 *
9 * Created in collaboration with (alphabetical order): Thara Gopinath,
10 * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
11 * Sawant, Santosh Shilimkar, Richard Woodruff
12 *
13 * This program is free software; you can redistribute it and/or modify
14 * it under the terms of the GNU General Public License version 2 as
15 * published by the Free Software Foundation.
16 *
17 * Introduction
18 * ------------
19 * One way to view an OMAP SoC is as a collection of largely unrelated
20 * IP blocks connected by interconnects. The IP blocks include
21 * devices such as ARM processors, audio serial interfaces, UARTs,
22 * etc. Some of these devices, like the DSP, are created by TI;
23 * others, like the SGX, largely originate from external vendors. In
24 * TI's documentation, on-chip devices are referred to as "OMAP
25 * modules." Some of these IP blocks are identical across several
26 * OMAP versions. Others are revised frequently.
27 *
28 * These OMAP modules are tied together by various interconnects.
29 * Most of the address and data flow between modules is via OCP-based
30 * interconnects such as the L3 and L4 buses; but there are other
31 * interconnects that distribute the hardware clock tree, handle idle
32 * and reset signaling, supply power, and connect the modules to
33 * various pads or balls on the OMAP package.
34 *
35 * OMAP hwmod provides a consistent way to describe the on-chip
36 * hardware blocks and their integration into the rest of the chip.
37 * This description can be automatically generated from the TI
38 * hardware database. OMAP hwmod provides a standard, consistent API
39 * to reset, enable, idle, and disable these hardware blocks. And
40 * hwmod provides a way for other core code, such as the Linux device
41 * code or the OMAP power management and address space mapping code,
42 * to query the hardware database.
43 *
44 * Using hwmod
45 * -----------
46 * Drivers won't call hwmod functions directly. That is done by the
47 * omap_device code, and in rare occasions, by custom integration code
48 * in arch/arm/ *omap*. The omap_device code includes functions to
49 * build a struct platform_device using omap_hwmod data, and that is
50 * currently how hwmod data is communicated to drivers and to the
51 * Linux driver model. Most drivers will call omap_hwmod functions only
52 * indirectly, via pm_runtime*() functions.
53 *
54 * From a layering perspective, here is where the OMAP hwmod code
55 * fits into the kernel software stack:
56 *
57 * +-------------------------------+
58 * | Device driver code |
59 * | (e.g., drivers/) |
60 * +-------------------------------+
61 * | Linux driver model |
62 * | (platform_device / |
63 * | platform_driver data/code) |
64 * +-------------------------------+
65 * | OMAP core-driver integration |
66 * |(arch/arm/mach-omap2/devices.c)|
67 * +-------------------------------+
68 * | omap_device code |
69 * | (../plat-omap/omap_device.c) |
70 * +-------------------------------+
71 * ----> | omap_hwmod code/data | <-----
72 * | (../mach-omap2/omap_hwmod*) |
73 * +-------------------------------+
74 * | OMAP clock/PRCM/register fns |
75 * | (__raw_{read,write}l, clk*) |
76 * +-------------------------------+
77 *
78 * Device drivers should not contain any OMAP-specific code or data in
79 * them. They should only contain code to operate the IP block that
80 * the driver is responsible for. This is because these IP blocks can
81 * also appear in other SoCs, either from TI (such as DaVinci) or from
82 * other manufacturers; and drivers should be reusable across other
83 * platforms.
84 *
85 * The OMAP hwmod code also will attempt to reset and idle all on-chip
86 * devices upon boot. The goal here is for the kernel to be
87 * completely self-reliant and independent from bootloaders. This is
88 * to ensure a repeatable configuration, both to ensure consistent
89 * runtime behavior, and to make it easier for others to reproduce
90 * bugs.
91 *
92 * OMAP module activity states
93 * ---------------------------
94 * The hwmod code considers modules to be in one of several activity
95 * states. IP blocks start out in an UNKNOWN state, then once they
96 * are registered via the hwmod code, proceed to the REGISTERED state.
97 * Once their clock names are resolved to clock pointers, the module
98 * enters the CLKS_INITED state; and finally, once the module has been
99 * reset and the integration registers programmed, the INITIALIZED state
100 * is entered. The hwmod code will then place the module into either
101 * the IDLE state to save power, or in the case of a critical system
102 * module, the ENABLED state.
103 *
104 * OMAP core integration code can then call omap_hwmod*() functions
105 * directly to move the module between the IDLE, ENABLED, and DISABLED
106 * states, as needed. This is done during both the PM idle loop, and
107 * in the OMAP core integration code's implementation of the PM runtime
108 * functions.
109 *
110 * References
111 * ----------
112 * This is a partial list.
113 * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
114 * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
115 * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
116 * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
117 * - Open Core Protocol Specification 2.2
118 *
119 * To do:
120 * - handle IO mapping
121 * - bus throughput & module latency measurement code
122 *
123 * XXX add tests at the beginning of each function to ensure the hwmod is
124 * in the appropriate state
125 * XXX error return values should be checked to ensure that they are
126 * appropriate
127 */
128 #undef DEBUG
129
130 #include <linux/kernel.h>
131 #include <linux/errno.h>
132 #include <linux/io.h>
133 #include <linux/clk.h>
134 #include <linux/delay.h>
135 #include <linux/err.h>
136 #include <linux/list.h>
137 #include <linux/mutex.h>
138 #include <linux/spinlock.h>
139 #include <linux/slab.h>
140 #include <linux/bootmem.h>
141
142 #include <plat/clock.h>
143 #include <plat/omap_hwmod.h>
144 #include <plat/prcm.h>
145
146 #include "soc.h"
147 #include "common.h"
148 #include "clockdomain.h"
149 #include "powerdomain.h"
150 #include "cm2xxx_3xxx.h"
151 #include "cminst44xx.h"
152 #include "prm2xxx_3xxx.h"
153 #include "prm44xx.h"
154 #include "prminst44xx.h"
155 #include "mux.h"
156 #include "pm.h"
157
158 /* Maximum microseconds to wait for OMAP module to softreset */
159 #define MAX_MODULE_SOFTRESET_WAIT 10000
160
161 /* Name of the OMAP hwmod for the MPU */
162 #define MPU_INITIATOR_NAME "mpu"
163
164 /*
165 * Number of struct omap_hwmod_link records per struct
166 * omap_hwmod_ocp_if record (master->slave and slave->master)
167 */
168 #define LINKS_PER_OCP_IF 2
169
170 /**
171 * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
172 * @enable_module: function to enable a module (via MODULEMODE)
173 * @disable_module: function to disable a module (via MODULEMODE)
174 *
175 * XXX Eventually this functionality will be hidden inside the PRM/CM
176 * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
177 * conditionals in this code.
178 */
179 struct omap_hwmod_soc_ops {
180 void (*enable_module)(struct omap_hwmod *oh);
181 int (*disable_module)(struct omap_hwmod *oh);
182 int (*wait_target_ready)(struct omap_hwmod *oh);
183 int (*assert_hardreset)(struct omap_hwmod *oh,
184 struct omap_hwmod_rst_info *ohri);
185 int (*deassert_hardreset)(struct omap_hwmod *oh,
186 struct omap_hwmod_rst_info *ohri);
187 int (*is_hardreset_asserted)(struct omap_hwmod *oh,
188 struct omap_hwmod_rst_info *ohri);
189 int (*init_clkdm)(struct omap_hwmod *oh);
190 };
191
192 /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
193 static struct omap_hwmod_soc_ops soc_ops;
194
195 /* omap_hwmod_list contains all registered struct omap_hwmods */
196 static LIST_HEAD(omap_hwmod_list);
197
198 /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
199 static struct omap_hwmod *mpu_oh;
200
201 /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
202 static DEFINE_SPINLOCK(io_chain_lock);
203
204 /*
205 * linkspace: ptr to a buffer that struct omap_hwmod_link records are
206 * allocated from - used to reduce the number of small memory
207 * allocations, which has a significant impact on performance
208 */
209 static struct omap_hwmod_link *linkspace;
210
211 /*
212 * free_ls, max_ls: array indexes into linkspace; representing the
213 * next free struct omap_hwmod_link index, and the maximum number of
214 * struct omap_hwmod_link records allocated (respectively)
215 */
216 static unsigned short free_ls, max_ls, ls_supp;
217
218 /* inited: set to true once the hwmod code is initialized */
219 static bool inited;
220
221 /* Private functions */
222
223 /**
224 * _fetch_next_ocp_if - return the next OCP interface in a list
225 * @p: ptr to a ptr to the list_head inside the ocp_if to return
226 * @i: pointer to the index of the element pointed to by @p in the list
227 *
228 * Return a pointer to the struct omap_hwmod_ocp_if record
229 * containing the struct list_head pointed to by @p, and increment
230 * @p such that a future call to this routine will return the next
231 * record.
232 */
233 static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
234 int *i)
235 {
236 struct omap_hwmod_ocp_if *oi;
237
238 oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
239 *p = (*p)->next;
240
241 *i = *i + 1;
242
243 return oi;
244 }
245
246 /**
247 * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
248 * @oh: struct omap_hwmod *
249 *
250 * Load the current value of the hwmod OCP_SYSCONFIG register into the
251 * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
252 * OCP_SYSCONFIG register or 0 upon success.
253 */
254 static int _update_sysc_cache(struct omap_hwmod *oh)
255 {
256 if (!oh->class->sysc) {
257 WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
258 return -EINVAL;
259 }
260
261 /* XXX ensure module interface clock is up */
262
263 oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
264
265 if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
266 oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
267
268 return 0;
269 }
270
271 /**
272 * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
273 * @v: OCP_SYSCONFIG value to write
274 * @oh: struct omap_hwmod *
275 *
276 * Write @v into the module class' OCP_SYSCONFIG register, if it has
277 * one. No return value.
278 */
279 static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
280 {
281 if (!oh->class->sysc) {
282 WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
283 return;
284 }
285
286 /* XXX ensure module interface clock is up */
287
288 /* Module might have lost context, always update cache and register */
289 oh->_sysc_cache = v;
290 omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
291 }
292
293 /**
294 * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
295 * @oh: struct omap_hwmod *
296 * @standbymode: MIDLEMODE field bits
297 * @v: pointer to register contents to modify
298 *
299 * Update the master standby mode bits in @v to be @standbymode for
300 * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
301 * upon error or 0 upon success.
302 */
303 static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
304 u32 *v)
305 {
306 u32 mstandby_mask;
307 u8 mstandby_shift;
308
309 if (!oh->class->sysc ||
310 !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
311 return -EINVAL;
312
313 if (!oh->class->sysc->sysc_fields) {
314 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
315 return -EINVAL;
316 }
317
318 mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
319 mstandby_mask = (0x3 << mstandby_shift);
320
321 *v &= ~mstandby_mask;
322 *v |= __ffs(standbymode) << mstandby_shift;
323
324 return 0;
325 }
326
327 /**
328 * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
329 * @oh: struct omap_hwmod *
330 * @idlemode: SIDLEMODE field bits
331 * @v: pointer to register contents to modify
332 *
333 * Update the slave idle mode bits in @v to be @idlemode for the @oh
334 * hwmod. Does not write to the hardware. Returns -EINVAL upon error
335 * or 0 upon success.
336 */
337 static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
338 {
339 u32 sidle_mask;
340 u8 sidle_shift;
341
342 if (!oh->class->sysc ||
343 !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
344 return -EINVAL;
345
346 if (!oh->class->sysc->sysc_fields) {
347 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
348 return -EINVAL;
349 }
350
351 sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
352 sidle_mask = (0x3 << sidle_shift);
353
354 *v &= ~sidle_mask;
355 *v |= __ffs(idlemode) << sidle_shift;
356
357 return 0;
358 }
359
360 /**
361 * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
362 * @oh: struct omap_hwmod *
363 * @clockact: CLOCKACTIVITY field bits
364 * @v: pointer to register contents to modify
365 *
366 * Update the clockactivity mode bits in @v to be @clockact for the
367 * @oh hwmod. Used for additional powersaving on some modules. Does
368 * not write to the hardware. Returns -EINVAL upon error or 0 upon
369 * success.
370 */
371 static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
372 {
373 u32 clkact_mask;
374 u8 clkact_shift;
375
376 if (!oh->class->sysc ||
377 !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
378 return -EINVAL;
379
380 if (!oh->class->sysc->sysc_fields) {
381 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
382 return -EINVAL;
383 }
384
385 clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
386 clkact_mask = (0x3 << clkact_shift);
387
388 *v &= ~clkact_mask;
389 *v |= clockact << clkact_shift;
390
391 return 0;
392 }
393
394 /**
395 * _set_softreset: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
396 * @oh: struct omap_hwmod *
397 * @v: pointer to register contents to modify
398 *
399 * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
400 * error or 0 upon success.
401 */
402 static int _set_softreset(struct omap_hwmod *oh, u32 *v)
403 {
404 u32 softrst_mask;
405
406 if (!oh->class->sysc ||
407 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
408 return -EINVAL;
409
410 if (!oh->class->sysc->sysc_fields) {
411 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
412 return -EINVAL;
413 }
414
415 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
416
417 *v |= softrst_mask;
418
419 return 0;
420 }
421
422 /**
423 * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
424 * @oh: struct omap_hwmod *
425 *
426 * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
427 * of some modules. When the DMA must perform read/write accesses, the
428 * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
429 * for power management, software must set the DMADISABLE bit back to 1.
430 *
431 * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
432 * error or 0 upon success.
433 */
434 static int _set_dmadisable(struct omap_hwmod *oh)
435 {
436 u32 v;
437 u32 dmadisable_mask;
438
439 if (!oh->class->sysc ||
440 !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
441 return -EINVAL;
442
443 if (!oh->class->sysc->sysc_fields) {
444 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
445 return -EINVAL;
446 }
447
448 /* clocks must be on for this operation */
449 if (oh->_state != _HWMOD_STATE_ENABLED) {
450 pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
451 return -EINVAL;
452 }
453
454 pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
455
456 v = oh->_sysc_cache;
457 dmadisable_mask =
458 (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
459 v |= dmadisable_mask;
460 _write_sysconfig(v, oh);
461
462 return 0;
463 }
464
465 /**
466 * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
467 * @oh: struct omap_hwmod *
468 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
469 * @v: pointer to register contents to modify
470 *
471 * Update the module autoidle bit in @v to be @autoidle for the @oh
472 * hwmod. The autoidle bit controls whether the module can gate
473 * internal clocks automatically when it isn't doing anything; the
474 * exact function of this bit varies on a per-module basis. This
475 * function does not write to the hardware. Returns -EINVAL upon
476 * error or 0 upon success.
477 */
478 static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
479 u32 *v)
480 {
481 u32 autoidle_mask;
482 u8 autoidle_shift;
483
484 if (!oh->class->sysc ||
485 !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
486 return -EINVAL;
487
488 if (!oh->class->sysc->sysc_fields) {
489 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
490 return -EINVAL;
491 }
492
493 autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
494 autoidle_mask = (0x1 << autoidle_shift);
495
496 *v &= ~autoidle_mask;
497 *v |= autoidle << autoidle_shift;
498
499 return 0;
500 }
501
502 /**
503 * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
504 * @oh: struct omap_hwmod *
505 * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
506 *
507 * Set or clear the I/O pad wakeup flag in the mux entries for the
508 * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
509 * in memory. If the hwmod is currently idled, and the new idle
510 * values don't match the previous ones, this function will also
511 * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
512 * currently idled, this function won't touch the hardware: the new
513 * mux settings are written to the SCM PADCTRL registers when the
514 * hwmod is idled. No return value.
515 */
516 static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
517 {
518 struct omap_device_pad *pad;
519 bool change = false;
520 u16 prev_idle;
521 int j;
522
523 if (!oh->mux || !oh->mux->enabled)
524 return;
525
526 for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
527 pad = oh->mux->pads_dynamic[j];
528
529 if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
530 continue;
531
532 prev_idle = pad->idle;
533
534 if (set_wake)
535 pad->idle |= OMAP_WAKEUP_EN;
536 else
537 pad->idle &= ~OMAP_WAKEUP_EN;
538
539 if (prev_idle != pad->idle)
540 change = true;
541 }
542
543 if (change && oh->_state == _HWMOD_STATE_IDLE)
544 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
545 }
546
547 /**
548 * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
549 * @oh: struct omap_hwmod *
550 *
551 * Allow the hardware module @oh to send wakeups. Returns -EINVAL
552 * upon error or 0 upon success.
553 */
554 static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
555 {
556 if (!oh->class->sysc ||
557 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
558 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
559 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
560 return -EINVAL;
561
562 if (!oh->class->sysc->sysc_fields) {
563 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
564 return -EINVAL;
565 }
566
567 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
568 *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
569
570 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
571 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
572 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
573 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
574
575 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
576
577 oh->_int_flags |= _HWMOD_WAKEUP_ENABLED;
578
579 return 0;
580 }
581
582 /**
583 * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
584 * @oh: struct omap_hwmod *
585 *
586 * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
587 * upon error or 0 upon success.
588 */
589 static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
590 {
591 if (!oh->class->sysc ||
592 !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
593 (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
594 (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
595 return -EINVAL;
596
597 if (!oh->class->sysc->sysc_fields) {
598 WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
599 return -EINVAL;
600 }
601
602 if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
603 *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
604
605 if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
606 _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
607 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
608 _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
609
610 /* XXX test pwrdm_get_wken for this hwmod's subsystem */
611
612 oh->_int_flags &= ~_HWMOD_WAKEUP_ENABLED;
613
614 return 0;
615 }
616
617 /**
618 * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
619 * @oh: struct omap_hwmod *
620 *
621 * Prevent the hardware module @oh from entering idle while the
622 * hardare module initiator @init_oh is active. Useful when a module
623 * will be accessed by a particular initiator (e.g., if a module will
624 * be accessed by the IVA, there should be a sleepdep between the IVA
625 * initiator and the module). Only applies to modules in smart-idle
626 * mode. If the clockdomain is marked as not needing autodeps, return
627 * 0 without doing anything. Otherwise, returns -EINVAL upon error or
628 * passes along clkdm_add_sleepdep() value upon success.
629 */
630 static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
631 {
632 if (!oh->_clk)
633 return -EINVAL;
634
635 if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
636 return 0;
637
638 return clkdm_add_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
639 }
640
641 /**
642 * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
643 * @oh: struct omap_hwmod *
644 *
645 * Allow the hardware module @oh to enter idle while the hardare
646 * module initiator @init_oh is active. Useful when a module will not
647 * be accessed by a particular initiator (e.g., if a module will not
648 * be accessed by the IVA, there should be no sleepdep between the IVA
649 * initiator and the module). Only applies to modules in smart-idle
650 * mode. If the clockdomain is marked as not needing autodeps, return
651 * 0 without doing anything. Returns -EINVAL upon error or passes
652 * along clkdm_del_sleepdep() value upon success.
653 */
654 static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
655 {
656 if (!oh->_clk)
657 return -EINVAL;
658
659 if (oh->_clk->clkdm && oh->_clk->clkdm->flags & CLKDM_NO_AUTODEPS)
660 return 0;
661
662 return clkdm_del_sleepdep(oh->_clk->clkdm, init_oh->_clk->clkdm);
663 }
664
665 /**
666 * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
667 * @oh: struct omap_hwmod *
668 *
669 * Called from _init_clocks(). Populates the @oh _clk (main
670 * functional clock pointer) if a main_clk is present. Returns 0 on
671 * success or -EINVAL on error.
672 */
673 static int _init_main_clk(struct omap_hwmod *oh)
674 {
675 int ret = 0;
676
677 if (!oh->main_clk)
678 return 0;
679
680 oh->_clk = omap_clk_get_by_name(oh->main_clk);
681 if (!oh->_clk) {
682 pr_warning("omap_hwmod: %s: cannot clk_get main_clk %s\n",
683 oh->name, oh->main_clk);
684 return -EINVAL;
685 }
686
687 if (!oh->_clk->clkdm)
688 pr_warning("omap_hwmod: %s: missing clockdomain for %s.\n",
689 oh->main_clk, oh->_clk->name);
690
691 return ret;
692 }
693
694 /**
695 * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
696 * @oh: struct omap_hwmod *
697 *
698 * Called from _init_clocks(). Populates the @oh OCP slave interface
699 * clock pointers. Returns 0 on success or -EINVAL on error.
700 */
701 static int _init_interface_clks(struct omap_hwmod *oh)
702 {
703 struct omap_hwmod_ocp_if *os;
704 struct list_head *p;
705 struct clk *c;
706 int i = 0;
707 int ret = 0;
708
709 p = oh->slave_ports.next;
710
711 while (i < oh->slaves_cnt) {
712 os = _fetch_next_ocp_if(&p, &i);
713 if (!os->clk)
714 continue;
715
716 c = omap_clk_get_by_name(os->clk);
717 if (!c) {
718 pr_warning("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
719 oh->name, os->clk);
720 ret = -EINVAL;
721 }
722 os->_clk = c;
723 }
724
725 return ret;
726 }
727
728 /**
729 * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
730 * @oh: struct omap_hwmod *
731 *
732 * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
733 * clock pointers. Returns 0 on success or -EINVAL on error.
734 */
735 static int _init_opt_clks(struct omap_hwmod *oh)
736 {
737 struct omap_hwmod_opt_clk *oc;
738 struct clk *c;
739 int i;
740 int ret = 0;
741
742 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
743 c = omap_clk_get_by_name(oc->clk);
744 if (!c) {
745 pr_warning("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
746 oh->name, oc->clk);
747 ret = -EINVAL;
748 }
749 oc->_clk = c;
750 }
751
752 return ret;
753 }
754
755 /**
756 * _enable_clocks - enable hwmod main clock and interface clocks
757 * @oh: struct omap_hwmod *
758 *
759 * Enables all clocks necessary for register reads and writes to succeed
760 * on the hwmod @oh. Returns 0.
761 */
762 static int _enable_clocks(struct omap_hwmod *oh)
763 {
764 struct omap_hwmod_ocp_if *os;
765 struct list_head *p;
766 int i = 0;
767
768 pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
769
770 if (oh->_clk)
771 clk_enable(oh->_clk);
772
773 p = oh->slave_ports.next;
774
775 while (i < oh->slaves_cnt) {
776 os = _fetch_next_ocp_if(&p, &i);
777
778 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
779 clk_enable(os->_clk);
780 }
781
782 /* The opt clocks are controlled by the device driver. */
783
784 return 0;
785 }
786
787 /**
788 * _disable_clocks - disable hwmod main clock and interface clocks
789 * @oh: struct omap_hwmod *
790 *
791 * Disables the hwmod @oh main functional and interface clocks. Returns 0.
792 */
793 static int _disable_clocks(struct omap_hwmod *oh)
794 {
795 struct omap_hwmod_ocp_if *os;
796 struct list_head *p;
797 int i = 0;
798
799 pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
800
801 if (oh->_clk)
802 clk_disable(oh->_clk);
803
804 p = oh->slave_ports.next;
805
806 while (i < oh->slaves_cnt) {
807 os = _fetch_next_ocp_if(&p, &i);
808
809 if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
810 clk_disable(os->_clk);
811 }
812
813 /* The opt clocks are controlled by the device driver. */
814
815 return 0;
816 }
817
818 static void _enable_optional_clocks(struct omap_hwmod *oh)
819 {
820 struct omap_hwmod_opt_clk *oc;
821 int i;
822
823 pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
824
825 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
826 if (oc->_clk) {
827 pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
828 oc->_clk->name);
829 clk_enable(oc->_clk);
830 }
831 }
832
833 static void _disable_optional_clocks(struct omap_hwmod *oh)
834 {
835 struct omap_hwmod_opt_clk *oc;
836 int i;
837
838 pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
839
840 for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
841 if (oc->_clk) {
842 pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
843 oc->_clk->name);
844 clk_disable(oc->_clk);
845 }
846 }
847
848 /**
849 * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
850 * @oh: struct omap_hwmod *
851 *
852 * Enables the PRCM module mode related to the hwmod @oh.
853 * No return value.
854 */
855 static void _omap4_enable_module(struct omap_hwmod *oh)
856 {
857 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
858 return;
859
860 pr_debug("omap_hwmod: %s: %s: %d\n",
861 oh->name, __func__, oh->prcm.omap4.modulemode);
862
863 omap4_cminst_module_enable(oh->prcm.omap4.modulemode,
864 oh->clkdm->prcm_partition,
865 oh->clkdm->cm_inst,
866 oh->clkdm->clkdm_offs,
867 oh->prcm.omap4.clkctrl_offs);
868 }
869
870 /**
871 * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
872 * @oh: struct omap_hwmod *
873 *
874 * Wait for a module @oh to enter slave idle. Returns 0 if the module
875 * does not have an IDLEST bit or if the module successfully enters
876 * slave idle; otherwise, pass along the return value of the
877 * appropriate *_cm*_wait_module_idle() function.
878 */
879 static int _omap4_wait_target_disable(struct omap_hwmod *oh)
880 {
881 if (!oh || !oh->clkdm)
882 return -EINVAL;
883
884 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
885 return 0;
886
887 if (oh->flags & HWMOD_NO_IDLEST)
888 return 0;
889
890 return omap4_cminst_wait_module_idle(oh->clkdm->prcm_partition,
891 oh->clkdm->cm_inst,
892 oh->clkdm->clkdm_offs,
893 oh->prcm.omap4.clkctrl_offs);
894 }
895
896 /**
897 * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
898 * @oh: struct omap_hwmod *oh
899 *
900 * Count and return the number of MPU IRQs associated with the hwmod
901 * @oh. Used to allocate struct resource data. Returns 0 if @oh is
902 * NULL.
903 */
904 static int _count_mpu_irqs(struct omap_hwmod *oh)
905 {
906 struct omap_hwmod_irq_info *ohii;
907 int i = 0;
908
909 if (!oh || !oh->mpu_irqs)
910 return 0;
911
912 do {
913 ohii = &oh->mpu_irqs[i++];
914 } while (ohii->irq != -1);
915
916 return i-1;
917 }
918
919 /**
920 * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
921 * @oh: struct omap_hwmod *oh
922 *
923 * Count and return the number of SDMA request lines associated with
924 * the hwmod @oh. Used to allocate struct resource data. Returns 0
925 * if @oh is NULL.
926 */
927 static int _count_sdma_reqs(struct omap_hwmod *oh)
928 {
929 struct omap_hwmod_dma_info *ohdi;
930 int i = 0;
931
932 if (!oh || !oh->sdma_reqs)
933 return 0;
934
935 do {
936 ohdi = &oh->sdma_reqs[i++];
937 } while (ohdi->dma_req != -1);
938
939 return i-1;
940 }
941
942 /**
943 * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
944 * @oh: struct omap_hwmod *oh
945 *
946 * Count and return the number of address space ranges associated with
947 * the hwmod @oh. Used to allocate struct resource data. Returns 0
948 * if @oh is NULL.
949 */
950 static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
951 {
952 struct omap_hwmod_addr_space *mem;
953 int i = 0;
954
955 if (!os || !os->addr)
956 return 0;
957
958 do {
959 mem = &os->addr[i++];
960 } while (mem->pa_start != mem->pa_end);
961
962 return i-1;
963 }
964
965 /**
966 * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
967 * @oh: struct omap_hwmod * to operate on
968 * @name: pointer to the name of the MPU interrupt number to fetch (optional)
969 * @irq: pointer to an unsigned int to store the MPU IRQ number to
970 *
971 * Retrieve a MPU hardware IRQ line number named by @name associated
972 * with the IP block pointed to by @oh. The IRQ number will be filled
973 * into the address pointed to by @dma. When @name is non-null, the
974 * IRQ line number associated with the named entry will be returned.
975 * If @name is null, the first matching entry will be returned. Data
976 * order is not meaningful in hwmod data, so callers are strongly
977 * encouraged to use a non-null @name whenever possible to avoid
978 * unpredictable effects if hwmod data is later added that causes data
979 * ordering to change. Returns 0 upon success or a negative error
980 * code upon error.
981 */
982 static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
983 unsigned int *irq)
984 {
985 int i;
986 bool found = false;
987
988 if (!oh->mpu_irqs)
989 return -ENOENT;
990
991 i = 0;
992 while (oh->mpu_irqs[i].irq != -1) {
993 if (name == oh->mpu_irqs[i].name ||
994 !strcmp(name, oh->mpu_irqs[i].name)) {
995 found = true;
996 break;
997 }
998 i++;
999 }
1000
1001 if (!found)
1002 return -ENOENT;
1003
1004 *irq = oh->mpu_irqs[i].irq;
1005
1006 return 0;
1007 }
1008
1009 /**
1010 * _get_sdma_req_by_name - fetch SDMA request line ID by name
1011 * @oh: struct omap_hwmod * to operate on
1012 * @name: pointer to the name of the SDMA request line to fetch (optional)
1013 * @dma: pointer to an unsigned int to store the request line ID to
1014 *
1015 * Retrieve an SDMA request line ID named by @name on the IP block
1016 * pointed to by @oh. The ID will be filled into the address pointed
1017 * to by @dma. When @name is non-null, the request line ID associated
1018 * with the named entry will be returned. If @name is null, the first
1019 * matching entry will be returned. Data order is not meaningful in
1020 * hwmod data, so callers are strongly encouraged to use a non-null
1021 * @name whenever possible to avoid unpredictable effects if hwmod
1022 * data is later added that causes data ordering to change. Returns 0
1023 * upon success or a negative error code upon error.
1024 */
1025 static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
1026 unsigned int *dma)
1027 {
1028 int i;
1029 bool found = false;
1030
1031 if (!oh->sdma_reqs)
1032 return -ENOENT;
1033
1034 i = 0;
1035 while (oh->sdma_reqs[i].dma_req != -1) {
1036 if (name == oh->sdma_reqs[i].name ||
1037 !strcmp(name, oh->sdma_reqs[i].name)) {
1038 found = true;
1039 break;
1040 }
1041 i++;
1042 }
1043
1044 if (!found)
1045 return -ENOENT;
1046
1047 *dma = oh->sdma_reqs[i].dma_req;
1048
1049 return 0;
1050 }
1051
1052 /**
1053 * _get_addr_space_by_name - fetch address space start & end by name
1054 * @oh: struct omap_hwmod * to operate on
1055 * @name: pointer to the name of the address space to fetch (optional)
1056 * @pa_start: pointer to a u32 to store the starting address to
1057 * @pa_end: pointer to a u32 to store the ending address to
1058 *
1059 * Retrieve address space start and end addresses for the IP block
1060 * pointed to by @oh. The data will be filled into the addresses
1061 * pointed to by @pa_start and @pa_end. When @name is non-null, the
1062 * address space data associated with the named entry will be
1063 * returned. If @name is null, the first matching entry will be
1064 * returned. Data order is not meaningful in hwmod data, so callers
1065 * are strongly encouraged to use a non-null @name whenever possible
1066 * to avoid unpredictable effects if hwmod data is later added that
1067 * causes data ordering to change. Returns 0 upon success or a
1068 * negative error code upon error.
1069 */
1070 static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
1071 u32 *pa_start, u32 *pa_end)
1072 {
1073 int i, j;
1074 struct omap_hwmod_ocp_if *os;
1075 struct list_head *p = NULL;
1076 bool found = false;
1077
1078 p = oh->slave_ports.next;
1079
1080 i = 0;
1081 while (i < oh->slaves_cnt) {
1082 os = _fetch_next_ocp_if(&p, &i);
1083
1084 if (!os->addr)
1085 return -ENOENT;
1086
1087 j = 0;
1088 while (os->addr[j].pa_start != os->addr[j].pa_end) {
1089 if (name == os->addr[j].name ||
1090 !strcmp(name, os->addr[j].name)) {
1091 found = true;
1092 break;
1093 }
1094 j++;
1095 }
1096
1097 if (found)
1098 break;
1099 }
1100
1101 if (!found)
1102 return -ENOENT;
1103
1104 *pa_start = os->addr[j].pa_start;
1105 *pa_end = os->addr[j].pa_end;
1106
1107 return 0;
1108 }
1109
1110 /**
1111 * _save_mpu_port_index - find and save the index to @oh's MPU port
1112 * @oh: struct omap_hwmod *
1113 *
1114 * Determines the array index of the OCP slave port that the MPU uses
1115 * to address the device, and saves it into the struct omap_hwmod.
1116 * Intended to be called during hwmod registration only. No return
1117 * value.
1118 */
1119 static void __init _save_mpu_port_index(struct omap_hwmod *oh)
1120 {
1121 struct omap_hwmod_ocp_if *os = NULL;
1122 struct list_head *p;
1123 int i = 0;
1124
1125 if (!oh)
1126 return;
1127
1128 oh->_int_flags |= _HWMOD_NO_MPU_PORT;
1129
1130 p = oh->slave_ports.next;
1131
1132 while (i < oh->slaves_cnt) {
1133 os = _fetch_next_ocp_if(&p, &i);
1134 if (os->user & OCP_USER_MPU) {
1135 oh->_mpu_port = os;
1136 oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
1137 break;
1138 }
1139 }
1140
1141 return;
1142 }
1143
1144 /**
1145 * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
1146 * @oh: struct omap_hwmod *
1147 *
1148 * Given a pointer to a struct omap_hwmod record @oh, return a pointer
1149 * to the struct omap_hwmod_ocp_if record that is used by the MPU to
1150 * communicate with the IP block. This interface need not be directly
1151 * connected to the MPU (and almost certainly is not), but is directly
1152 * connected to the IP block represented by @oh. Returns a pointer
1153 * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
1154 * error or if there does not appear to be a path from the MPU to this
1155 * IP block.
1156 */
1157 static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
1158 {
1159 if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
1160 return NULL;
1161
1162 return oh->_mpu_port;
1163 };
1164
1165 /**
1166 * _find_mpu_rt_addr_space - return MPU register target address space for @oh
1167 * @oh: struct omap_hwmod *
1168 *
1169 * Returns a pointer to the struct omap_hwmod_addr_space record representing
1170 * the register target MPU address space; or returns NULL upon error.
1171 */
1172 static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
1173 {
1174 struct omap_hwmod_ocp_if *os;
1175 struct omap_hwmod_addr_space *mem;
1176 int found = 0, i = 0;
1177
1178 os = _find_mpu_rt_port(oh);
1179 if (!os || !os->addr)
1180 return NULL;
1181
1182 do {
1183 mem = &os->addr[i++];
1184 if (mem->flags & ADDR_TYPE_RT)
1185 found = 1;
1186 } while (!found && mem->pa_start != mem->pa_end);
1187
1188 return (found) ? mem : NULL;
1189 }
1190
1191 /**
1192 * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
1193 * @oh: struct omap_hwmod *
1194 *
1195 * Ensure that the OCP_SYSCONFIG register for the IP block represented
1196 * by @oh is set to indicate to the PRCM that the IP block is active.
1197 * Usually this means placing the module into smart-idle mode and
1198 * smart-standby, but if there is a bug in the automatic idle handling
1199 * for the IP block, it may need to be placed into the force-idle or
1200 * no-idle variants of these modes. No return value.
1201 */
1202 static void _enable_sysc(struct omap_hwmod *oh)
1203 {
1204 u8 idlemode, sf;
1205 u32 v;
1206 bool clkdm_act;
1207
1208 if (!oh->class->sysc)
1209 return;
1210
1211 v = oh->_sysc_cache;
1212 sf = oh->class->sysc->sysc_flags;
1213
1214 if (sf & SYSC_HAS_SIDLEMODE) {
1215 clkdm_act = ((oh->clkdm &&
1216 oh->clkdm->flags & CLKDM_ACTIVE_WITH_MPU) ||
1217 (oh->_clk && oh->_clk->clkdm &&
1218 oh->_clk->clkdm->flags & CLKDM_ACTIVE_WITH_MPU));
1219 if (clkdm_act && !(oh->class->sysc->idlemodes &
1220 (SIDLE_SMART | SIDLE_SMART_WKUP)))
1221 idlemode = HWMOD_IDLEMODE_FORCE;
1222 else
1223 idlemode = (oh->flags & HWMOD_SWSUP_SIDLE) ?
1224 HWMOD_IDLEMODE_NO : HWMOD_IDLEMODE_SMART;
1225 _set_slave_idlemode(oh, idlemode, &v);
1226 }
1227
1228 if (sf & SYSC_HAS_MIDLEMODE) {
1229 if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
1230 idlemode = HWMOD_IDLEMODE_NO;
1231 } else {
1232 if (sf & SYSC_HAS_ENAWAKEUP)
1233 _enable_wakeup(oh, &v);
1234 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1235 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1236 else
1237 idlemode = HWMOD_IDLEMODE_SMART;
1238 }
1239 _set_master_standbymode(oh, idlemode, &v);
1240 }
1241
1242 /*
1243 * XXX The clock framework should handle this, by
1244 * calling into this code. But this must wait until the
1245 * clock structures are tagged with omap_hwmod entries
1246 */
1247 if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
1248 (sf & SYSC_HAS_CLOCKACTIVITY))
1249 _set_clockactivity(oh, oh->class->sysc->clockact, &v);
1250
1251 /* If slave is in SMARTIDLE, also enable wakeup */
1252 if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
1253 _enable_wakeup(oh, &v);
1254
1255 _write_sysconfig(v, oh);
1256
1257 /*
1258 * Set the autoidle bit only after setting the smartidle bit
1259 * Setting this will not have any impact on the other modules.
1260 */
1261 if (sf & SYSC_HAS_AUTOIDLE) {
1262 idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
1263 0 : 1;
1264 _set_module_autoidle(oh, idlemode, &v);
1265 _write_sysconfig(v, oh);
1266 }
1267 }
1268
1269 /**
1270 * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
1271 * @oh: struct omap_hwmod *
1272 *
1273 * If module is marked as SWSUP_SIDLE, force the module into slave
1274 * idle; otherwise, configure it for smart-idle. If module is marked
1275 * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
1276 * configure it for smart-standby. No return value.
1277 */
1278 static void _idle_sysc(struct omap_hwmod *oh)
1279 {
1280 u8 idlemode, sf;
1281 u32 v;
1282
1283 if (!oh->class->sysc)
1284 return;
1285
1286 v = oh->_sysc_cache;
1287 sf = oh->class->sysc->sysc_flags;
1288
1289 if (sf & SYSC_HAS_SIDLEMODE) {
1290 /* XXX What about HWMOD_IDLEMODE_SMART_WKUP? */
1291 if (oh->flags & HWMOD_SWSUP_SIDLE ||
1292 !(oh->class->sysc->idlemodes &
1293 (SIDLE_SMART | SIDLE_SMART_WKUP)))
1294 idlemode = HWMOD_IDLEMODE_FORCE;
1295 else
1296 idlemode = HWMOD_IDLEMODE_SMART;
1297 _set_slave_idlemode(oh, idlemode, &v);
1298 }
1299
1300 if (sf & SYSC_HAS_MIDLEMODE) {
1301 if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
1302 idlemode = HWMOD_IDLEMODE_FORCE;
1303 } else {
1304 if (sf & SYSC_HAS_ENAWAKEUP)
1305 _enable_wakeup(oh, &v);
1306 if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
1307 idlemode = HWMOD_IDLEMODE_SMART_WKUP;
1308 else
1309 idlemode = HWMOD_IDLEMODE_SMART;
1310 }
1311 _set_master_standbymode(oh, idlemode, &v);
1312 }
1313
1314 /* If slave is in SMARTIDLE, also enable wakeup */
1315 if ((sf & SYSC_HAS_SIDLEMODE) && !(oh->flags & HWMOD_SWSUP_SIDLE))
1316 _enable_wakeup(oh, &v);
1317
1318 _write_sysconfig(v, oh);
1319 }
1320
1321 /**
1322 * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
1323 * @oh: struct omap_hwmod *
1324 *
1325 * Force the module into slave idle and master suspend. No return
1326 * value.
1327 */
1328 static void _shutdown_sysc(struct omap_hwmod *oh)
1329 {
1330 u32 v;
1331 u8 sf;
1332
1333 if (!oh->class->sysc)
1334 return;
1335
1336 v = oh->_sysc_cache;
1337 sf = oh->class->sysc->sysc_flags;
1338
1339 if (sf & SYSC_HAS_SIDLEMODE)
1340 _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
1341
1342 if (sf & SYSC_HAS_MIDLEMODE)
1343 _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
1344
1345 if (sf & SYSC_HAS_AUTOIDLE)
1346 _set_module_autoidle(oh, 1, &v);
1347
1348 _write_sysconfig(v, oh);
1349 }
1350
1351 /**
1352 * _lookup - find an omap_hwmod by name
1353 * @name: find an omap_hwmod by name
1354 *
1355 * Return a pointer to an omap_hwmod by name, or NULL if not found.
1356 */
1357 static struct omap_hwmod *_lookup(const char *name)
1358 {
1359 struct omap_hwmod *oh, *temp_oh;
1360
1361 oh = NULL;
1362
1363 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
1364 if (!strcmp(name, temp_oh->name)) {
1365 oh = temp_oh;
1366 break;
1367 }
1368 }
1369
1370 return oh;
1371 }
1372
1373 /**
1374 * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
1375 * @oh: struct omap_hwmod *
1376 *
1377 * Convert a clockdomain name stored in a struct omap_hwmod into a
1378 * clockdomain pointer, and save it into the struct omap_hwmod.
1379 * Return -EINVAL if the clkdm_name lookup failed.
1380 */
1381 static int _init_clkdm(struct omap_hwmod *oh)
1382 {
1383 if (!oh->clkdm_name)
1384 return 0;
1385
1386 oh->clkdm = clkdm_lookup(oh->clkdm_name);
1387 if (!oh->clkdm) {
1388 pr_warning("omap_hwmod: %s: could not associate to clkdm %s\n",
1389 oh->name, oh->clkdm_name);
1390 return -EINVAL;
1391 }
1392
1393 pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
1394 oh->name, oh->clkdm_name);
1395
1396 return 0;
1397 }
1398
1399 /**
1400 * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
1401 * well the clockdomain.
1402 * @oh: struct omap_hwmod *
1403 * @data: not used; pass NULL
1404 *
1405 * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
1406 * Resolves all clock names embedded in the hwmod. Returns 0 on
1407 * success, or a negative error code on failure.
1408 */
1409 static int _init_clocks(struct omap_hwmod *oh, void *data)
1410 {
1411 int ret = 0;
1412
1413 if (oh->_state != _HWMOD_STATE_REGISTERED)
1414 return 0;
1415
1416 pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
1417
1418 ret |= _init_main_clk(oh);
1419 ret |= _init_interface_clks(oh);
1420 ret |= _init_opt_clks(oh);
1421 if (soc_ops.init_clkdm)
1422 ret |= soc_ops.init_clkdm(oh);
1423
1424 if (!ret)
1425 oh->_state = _HWMOD_STATE_CLKS_INITED;
1426 else
1427 pr_warning("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
1428
1429 return ret;
1430 }
1431
1432 /**
1433 * _lookup_hardreset - fill register bit info for this hwmod/reset line
1434 * @oh: struct omap_hwmod *
1435 * @name: name of the reset line in the context of this hwmod
1436 * @ohri: struct omap_hwmod_rst_info * that this function will fill in
1437 *
1438 * Return the bit position of the reset line that match the
1439 * input name. Return -ENOENT if not found.
1440 */
1441 static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
1442 struct omap_hwmod_rst_info *ohri)
1443 {
1444 int i;
1445
1446 for (i = 0; i < oh->rst_lines_cnt; i++) {
1447 const char *rst_line = oh->rst_lines[i].name;
1448 if (!strcmp(rst_line, name)) {
1449 ohri->rst_shift = oh->rst_lines[i].rst_shift;
1450 ohri->st_shift = oh->rst_lines[i].st_shift;
1451 pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
1452 oh->name, __func__, rst_line, ohri->rst_shift,
1453 ohri->st_shift);
1454
1455 return 0;
1456 }
1457 }
1458
1459 return -ENOENT;
1460 }
1461
1462 /**
1463 * _assert_hardreset - assert the HW reset line of submodules
1464 * contained in the hwmod module.
1465 * @oh: struct omap_hwmod *
1466 * @name: name of the reset line to lookup and assert
1467 *
1468 * Some IP like dsp, ipu or iva contain processor that require an HW
1469 * reset line to be assert / deassert in order to enable fully the IP.
1470 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1471 * asserting the hardreset line on the currently-booted SoC, or passes
1472 * along the return value from _lookup_hardreset() or the SoC's
1473 * assert_hardreset code.
1474 */
1475 static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
1476 {
1477 struct omap_hwmod_rst_info ohri;
1478 int ret = -EINVAL;
1479
1480 if (!oh)
1481 return -EINVAL;
1482
1483 if (!soc_ops.assert_hardreset)
1484 return -ENOSYS;
1485
1486 ret = _lookup_hardreset(oh, name, &ohri);
1487 if (ret < 0)
1488 return ret;
1489
1490 ret = soc_ops.assert_hardreset(oh, &ohri);
1491
1492 return ret;
1493 }
1494
1495 /**
1496 * _deassert_hardreset - deassert the HW reset line of submodules contained
1497 * in the hwmod module.
1498 * @oh: struct omap_hwmod *
1499 * @name: name of the reset line to look up and deassert
1500 *
1501 * Some IP like dsp, ipu or iva contain processor that require an HW
1502 * reset line to be assert / deassert in order to enable fully the IP.
1503 * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
1504 * deasserting the hardreset line on the currently-booted SoC, or passes
1505 * along the return value from _lookup_hardreset() or the SoC's
1506 * deassert_hardreset code.
1507 */
1508 static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
1509 {
1510 struct omap_hwmod_rst_info ohri;
1511 int ret = -EINVAL;
1512
1513 if (!oh)
1514 return -EINVAL;
1515
1516 if (!soc_ops.deassert_hardreset)
1517 return -ENOSYS;
1518
1519 ret = _lookup_hardreset(oh, name, &ohri);
1520 if (IS_ERR_VALUE(ret))
1521 return ret;
1522
1523 ret = soc_ops.deassert_hardreset(oh, &ohri);
1524 if (ret == -EBUSY)
1525 pr_warning("omap_hwmod: %s: failed to hardreset\n", oh->name);
1526
1527 return ret;
1528 }
1529
1530 /**
1531 * _read_hardreset - read the HW reset line state of submodules
1532 * contained in the hwmod module
1533 * @oh: struct omap_hwmod *
1534 * @name: name of the reset line to look up and read
1535 *
1536 * Return the state of the reset line. Returns -EINVAL if @oh is
1537 * null, -ENOSYS if we have no way of reading the hardreset line
1538 * status on the currently-booted SoC, or passes along the return
1539 * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
1540 * code.
1541 */
1542 static int _read_hardreset(struct omap_hwmod *oh, const char *name)
1543 {
1544 struct omap_hwmod_rst_info ohri;
1545 int ret = -EINVAL;
1546
1547 if (!oh)
1548 return -EINVAL;
1549
1550 if (!soc_ops.is_hardreset_asserted)
1551 return -ENOSYS;
1552
1553 ret = _lookup_hardreset(oh, name, &ohri);
1554 if (ret < 0)
1555 return ret;
1556
1557 return soc_ops.is_hardreset_asserted(oh, &ohri);
1558 }
1559
1560 /**
1561 * _are_any_hardreset_lines_asserted - return true if part of @oh is hard-reset
1562 * @oh: struct omap_hwmod *
1563 *
1564 * If any hardreset line associated with @oh is asserted, then return true.
1565 * Otherwise, if @oh has no hardreset lines associated with it, or if
1566 * no hardreset lines associated with @oh are asserted, then return false.
1567 * This function is used to avoid executing some parts of the IP block
1568 * enable/disable sequence if a hardreset line is set.
1569 */
1570 static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
1571 {
1572 int i;
1573
1574 if (oh->rst_lines_cnt == 0)
1575 return false;
1576
1577 for (i = 0; i < oh->rst_lines_cnt; i++)
1578 if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
1579 return true;
1580
1581 return false;
1582 }
1583
1584 /**
1585 * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
1586 * @oh: struct omap_hwmod *
1587 *
1588 * Disable the PRCM module mode related to the hwmod @oh.
1589 * Return EINVAL if the modulemode is not supported and 0 in case of success.
1590 */
1591 static int _omap4_disable_module(struct omap_hwmod *oh)
1592 {
1593 int v;
1594
1595 if (!oh->clkdm || !oh->prcm.omap4.modulemode)
1596 return -EINVAL;
1597
1598 pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
1599
1600 omap4_cminst_module_disable(oh->clkdm->prcm_partition,
1601 oh->clkdm->cm_inst,
1602 oh->clkdm->clkdm_offs,
1603 oh->prcm.omap4.clkctrl_offs);
1604
1605 if (_are_any_hardreset_lines_asserted(oh))
1606 return 0;
1607
1608 v = _omap4_wait_target_disable(oh);
1609 if (v)
1610 pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
1611 oh->name);
1612
1613 return 0;
1614 }
1615
1616 /**
1617 * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
1618 * @oh: struct omap_hwmod *
1619 *
1620 * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
1621 * enabled for this to work. Returns -ENOENT if the hwmod cannot be
1622 * reset this way, -EINVAL if the hwmod is in the wrong state,
1623 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
1624 *
1625 * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
1626 * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
1627 * use the SYSCONFIG softreset bit to provide the status.
1628 *
1629 * Note that some IP like McBSP do have reset control but don't have
1630 * reset status.
1631 */
1632 static int _ocp_softreset(struct omap_hwmod *oh)
1633 {
1634 u32 v, softrst_mask;
1635 int c = 0;
1636 int ret = 0;
1637
1638 if (!oh->class->sysc ||
1639 !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
1640 return -ENOENT;
1641
1642 /* clocks must be on for this operation */
1643 if (oh->_state != _HWMOD_STATE_ENABLED) {
1644 pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
1645 oh->name);
1646 return -EINVAL;
1647 }
1648
1649 /* For some modules, all optionnal clocks need to be enabled as well */
1650 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1651 _enable_optional_clocks(oh);
1652
1653 pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
1654
1655 v = oh->_sysc_cache;
1656 ret = _set_softreset(oh, &v);
1657 if (ret)
1658 goto dis_opt_clks;
1659 _write_sysconfig(v, oh);
1660
1661 if (oh->class->sysc->srst_udelay)
1662 udelay(oh->class->sysc->srst_udelay);
1663
1664 if (oh->class->sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
1665 omap_test_timeout((omap_hwmod_read(oh,
1666 oh->class->sysc->syss_offs)
1667 & SYSS_RESETDONE_MASK),
1668 MAX_MODULE_SOFTRESET_WAIT, c);
1669 else if (oh->class->sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
1670 softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
1671 omap_test_timeout(!(omap_hwmod_read(oh,
1672 oh->class->sysc->sysc_offs)
1673 & softrst_mask),
1674 MAX_MODULE_SOFTRESET_WAIT, c);
1675 }
1676
1677 if (c == MAX_MODULE_SOFTRESET_WAIT)
1678 pr_warning("omap_hwmod: %s: softreset failed (waited %d usec)\n",
1679 oh->name, MAX_MODULE_SOFTRESET_WAIT);
1680 else
1681 pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
1682
1683 /*
1684 * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
1685 * _wait_target_ready() or _reset()
1686 */
1687
1688 ret = (c == MAX_MODULE_SOFTRESET_WAIT) ? -ETIMEDOUT : 0;
1689
1690 dis_opt_clks:
1691 if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
1692 _disable_optional_clocks(oh);
1693
1694 return ret;
1695 }
1696
1697 /**
1698 * _reset - reset an omap_hwmod
1699 * @oh: struct omap_hwmod *
1700 *
1701 * Resets an omap_hwmod @oh. If the module has a custom reset
1702 * function pointer defined, then call it to reset the IP block, and
1703 * pass along its return value to the caller. Otherwise, if the IP
1704 * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
1705 * associated with it, call a function to reset the IP block via that
1706 * method, and pass along the return value to the caller. Finally, if
1707 * the IP block has some hardreset lines associated with it, assert
1708 * all of those, but do _not_ deassert them. (This is because driver
1709 * authors have expressed an apparent requirement to control the
1710 * deassertion of the hardreset lines themselves.)
1711 *
1712 * The default software reset mechanism for most OMAP IP blocks is
1713 * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
1714 * hwmods cannot be reset via this method. Some are not targets and
1715 * therefore have no OCP header registers to access. Others (like the
1716 * IVA) have idiosyncratic reset sequences. So for these relatively
1717 * rare cases, custom reset code can be supplied in the struct
1718 * omap_hwmod_class .reset function pointer.
1719 *
1720 * _set_dmadisable() is called to set the DMADISABLE bit so that it
1721 * does not prevent idling of the system. This is necessary for cases
1722 * where ROMCODE/BOOTLOADER uses dma and transfers control to the
1723 * kernel without disabling dma.
1724 *
1725 * Passes along the return value from either _ocp_softreset() or the
1726 * custom reset function - these must return -EINVAL if the hwmod
1727 * cannot be reset this way or if the hwmod is in the wrong state,
1728 * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
1729 */
1730 static int _reset(struct omap_hwmod *oh)
1731 {
1732 int i, r;
1733
1734 pr_debug("omap_hwmod: %s: resetting\n", oh->name);
1735
1736 if (oh->class->reset) {
1737 r = oh->class->reset(oh);
1738 } else {
1739 if (oh->rst_lines_cnt > 0) {
1740 for (i = 0; i < oh->rst_lines_cnt; i++)
1741 _assert_hardreset(oh, oh->rst_lines[i].name);
1742 return 0;
1743 } else {
1744 r = _ocp_softreset(oh);
1745 if (r == -ENOENT)
1746 r = 0;
1747 }
1748 }
1749
1750 _set_dmadisable(oh);
1751
1752 /*
1753 * OCP_SYSCONFIG bits need to be reprogrammed after a
1754 * softreset. The _enable() function should be split to avoid
1755 * the rewrite of the OCP_SYSCONFIG register.
1756 */
1757 if (oh->class->sysc) {
1758 _update_sysc_cache(oh);
1759 _enable_sysc(oh);
1760 }
1761
1762 return r;
1763 }
1764
1765 /**
1766 * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
1767 *
1768 * Call the appropriate PRM function to clear any logged I/O chain
1769 * wakeups and to reconfigure the chain. This apparently needs to be
1770 * done upon every mux change. Since hwmods can be concurrently
1771 * enabled and idled, hold a spinlock around the I/O chain
1772 * reconfiguration sequence. No return value.
1773 *
1774 * XXX When the PRM code is moved to drivers, this function can be removed,
1775 * as the PRM infrastructure should abstract this.
1776 */
1777 static void _reconfigure_io_chain(void)
1778 {
1779 unsigned long flags;
1780
1781 spin_lock_irqsave(&io_chain_lock, flags);
1782
1783 if (cpu_is_omap34xx() && omap3_has_io_chain_ctrl())
1784 omap3xxx_prm_reconfigure_io_chain();
1785 else if (cpu_is_omap44xx())
1786 omap44xx_prm_reconfigure_io_chain();
1787
1788 spin_unlock_irqrestore(&io_chain_lock, flags);
1789 }
1790
1791 /**
1792 * _enable - enable an omap_hwmod
1793 * @oh: struct omap_hwmod *
1794 *
1795 * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
1796 * register target. Returns -EINVAL if the hwmod is in the wrong
1797 * state or passes along the return value of _wait_target_ready().
1798 */
1799 static int _enable(struct omap_hwmod *oh)
1800 {
1801 int r;
1802 int hwsup = 0;
1803
1804 pr_debug("omap_hwmod: %s: enabling\n", oh->name);
1805
1806 /*
1807 * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
1808 * state at init. Now that someone is really trying to enable
1809 * them, just ensure that the hwmod mux is set.
1810 */
1811 if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
1812 /*
1813 * If the caller has mux data populated, do the mux'ing
1814 * which wouldn't have been done as part of the _enable()
1815 * done during setup.
1816 */
1817 if (oh->mux)
1818 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
1819
1820 oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
1821 return 0;
1822 }
1823
1824 if (oh->_state != _HWMOD_STATE_INITIALIZED &&
1825 oh->_state != _HWMOD_STATE_IDLE &&
1826 oh->_state != _HWMOD_STATE_DISABLED) {
1827 WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
1828 oh->name);
1829 return -EINVAL;
1830 }
1831
1832 /*
1833 * If an IP block contains HW reset lines and any of them are
1834 * asserted, we let integration code associated with that
1835 * block handle the enable. We've received very little
1836 * information on what those driver authors need, and until
1837 * detailed information is provided and the driver code is
1838 * posted to the public lists, this is probably the best we
1839 * can do.
1840 */
1841 if (_are_any_hardreset_lines_asserted(oh))
1842 return 0;
1843
1844 /* Mux pins for device runtime if populated */
1845 if (oh->mux && (!oh->mux->enabled ||
1846 ((oh->_state == _HWMOD_STATE_IDLE) &&
1847 oh->mux->pads_dynamic))) {
1848 omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
1849 _reconfigure_io_chain();
1850 }
1851
1852 _add_initiator_dep(oh, mpu_oh);
1853
1854 if (oh->clkdm) {
1855 /*
1856 * A clockdomain must be in SW_SUP before enabling
1857 * completely the module. The clockdomain can be set
1858 * in HW_AUTO only when the module become ready.
1859 */
1860 hwsup = clkdm_in_hwsup(oh->clkdm);
1861 r = clkdm_hwmod_enable(oh->clkdm, oh);
1862 if (r) {
1863 WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
1864 oh->name, oh->clkdm->name, r);
1865 return r;
1866 }
1867 }
1868
1869 _enable_clocks(oh);
1870 if (soc_ops.enable_module)
1871 soc_ops.enable_module(oh);
1872
1873 r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
1874 -EINVAL;
1875 if (!r) {
1876 /*
1877 * Set the clockdomain to HW_AUTO only if the target is ready,
1878 * assuming that the previous state was HW_AUTO
1879 */
1880 if (oh->clkdm && hwsup)
1881 clkdm_allow_idle(oh->clkdm);
1882
1883 oh->_state = _HWMOD_STATE_ENABLED;
1884
1885 /* Access the sysconfig only if the target is ready */
1886 if (oh->class->sysc) {
1887 if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
1888 _update_sysc_cache(oh);
1889 _enable_sysc(oh);
1890 }
1891 } else {
1892 _omap4_disable_module(oh);
1893 _disable_clocks(oh);
1894 pr_debug("omap_hwmod: %s: _wait_target_ready: %d\n",
1895 oh->name, r);
1896
1897 if (oh->clkdm)
1898 clkdm_hwmod_disable(oh->clkdm, oh);
1899 }
1900
1901 return r;
1902 }
1903
1904 /**
1905 * _idle - idle an omap_hwmod
1906 * @oh: struct omap_hwmod *
1907 *
1908 * Idles an omap_hwmod @oh. This should be called once the hwmod has
1909 * no further work. Returns -EINVAL if the hwmod is in the wrong
1910 * state or returns 0.
1911 */
1912 static int _idle(struct omap_hwmod *oh)
1913 {
1914 pr_debug("omap_hwmod: %s: idling\n", oh->name);
1915
1916 if (oh->_state != _HWMOD_STATE_ENABLED) {
1917 WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
1918 oh->name);
1919 return -EINVAL;
1920 }
1921
1922 if (_are_any_hardreset_lines_asserted(oh))
1923 return 0;
1924
1925 if (oh->class->sysc)
1926 _idle_sysc(oh);
1927 _del_initiator_dep(oh, mpu_oh);
1928
1929 if (soc_ops.disable_module)
1930 soc_ops.disable_module(oh);
1931
1932 /*
1933 * The module must be in idle mode before disabling any parents
1934 * clocks. Otherwise, the parent clock might be disabled before
1935 * the module transition is done, and thus will prevent the
1936 * transition to complete properly.
1937 */
1938 _disable_clocks(oh);
1939 if (oh->clkdm)
1940 clkdm_hwmod_disable(oh->clkdm, oh);
1941
1942 /* Mux pins for device idle if populated */
1943 if (oh->mux && oh->mux->pads_dynamic) {
1944 omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
1945 _reconfigure_io_chain();
1946 }
1947
1948 oh->_state = _HWMOD_STATE_IDLE;
1949
1950 return 0;
1951 }
1952
1953 /**
1954 * omap_hwmod_set_ocp_autoidle - set the hwmod's OCP autoidle bit
1955 * @oh: struct omap_hwmod *
1956 * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
1957 *
1958 * Sets the IP block's OCP autoidle bit in hardware, and updates our
1959 * local copy. Intended to be used by drivers that require
1960 * direct manipulation of the AUTOIDLE bits.
1961 * Returns -EINVAL if @oh is null or is not in the ENABLED state, or passes
1962 * along the return value from _set_module_autoidle().
1963 *
1964 * Any users of this function should be scrutinized carefully.
1965 */
1966 int omap_hwmod_set_ocp_autoidle(struct omap_hwmod *oh, u8 autoidle)
1967 {
1968 u32 v;
1969 int retval = 0;
1970 unsigned long flags;
1971
1972 if (!oh || oh->_state != _HWMOD_STATE_ENABLED)
1973 return -EINVAL;
1974
1975 spin_lock_irqsave(&oh->_lock, flags);
1976
1977 v = oh->_sysc_cache;
1978
1979 retval = _set_module_autoidle(oh, autoidle, &v);
1980
1981 if (!retval)
1982 _write_sysconfig(v, oh);
1983
1984 spin_unlock_irqrestore(&oh->_lock, flags);
1985
1986 return retval;
1987 }
1988
1989 /**
1990 * _shutdown - shutdown an omap_hwmod
1991 * @oh: struct omap_hwmod *
1992 *
1993 * Shut down an omap_hwmod @oh. This should be called when the driver
1994 * used for the hwmod is removed or unloaded or if the driver is not
1995 * used by the system. Returns -EINVAL if the hwmod is in the wrong
1996 * state or returns 0.
1997 */
1998 static int _shutdown(struct omap_hwmod *oh)
1999 {
2000 int ret, i;
2001 u8 prev_state;
2002
2003 if (oh->_state != _HWMOD_STATE_IDLE &&
2004 oh->_state != _HWMOD_STATE_ENABLED) {
2005 WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
2006 oh->name);
2007 return -EINVAL;
2008 }
2009
2010 if (_are_any_hardreset_lines_asserted(oh))
2011 return 0;
2012
2013 pr_debug("omap_hwmod: %s: disabling\n", oh->name);
2014
2015 if (oh->class->pre_shutdown) {
2016 prev_state = oh->_state;
2017 if (oh->_state == _HWMOD_STATE_IDLE)
2018 _enable(oh);
2019 ret = oh->class->pre_shutdown(oh);
2020 if (ret) {
2021 if (prev_state == _HWMOD_STATE_IDLE)
2022 _idle(oh);
2023 return ret;
2024 }
2025 }
2026
2027 if (oh->class->sysc) {
2028 if (oh->_state == _HWMOD_STATE_IDLE)
2029 _enable(oh);
2030 _shutdown_sysc(oh);
2031 }
2032
2033 /* clocks and deps are already disabled in idle */
2034 if (oh->_state == _HWMOD_STATE_ENABLED) {
2035 _del_initiator_dep(oh, mpu_oh);
2036 /* XXX what about the other system initiators here? dma, dsp */
2037 if (soc_ops.disable_module)
2038 soc_ops.disable_module(oh);
2039 _disable_clocks(oh);
2040 if (oh->clkdm)
2041 clkdm_hwmod_disable(oh->clkdm, oh);
2042 }
2043 /* XXX Should this code also force-disable the optional clocks? */
2044
2045 for (i = 0; i < oh->rst_lines_cnt; i++)
2046 _assert_hardreset(oh, oh->rst_lines[i].name);
2047
2048 /* Mux pins to safe mode or use populated off mode values */
2049 if (oh->mux)
2050 omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
2051
2052 oh->_state = _HWMOD_STATE_DISABLED;
2053
2054 return 0;
2055 }
2056
2057 /**
2058 * _init_mpu_rt_base - populate the virtual address for a hwmod
2059 * @oh: struct omap_hwmod * to locate the virtual address
2060 *
2061 * Cache the virtual address used by the MPU to access this IP block's
2062 * registers. This address is needed early so the OCP registers that
2063 * are part of the device's address space can be ioremapped properly.
2064 * No return value.
2065 */
2066 static void __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data)
2067 {
2068 struct omap_hwmod_addr_space *mem;
2069 void __iomem *va_start;
2070
2071 if (!oh)
2072 return;
2073
2074 _save_mpu_port_index(oh);
2075
2076 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
2077 return;
2078
2079 mem = _find_mpu_rt_addr_space(oh);
2080 if (!mem) {
2081 pr_debug("omap_hwmod: %s: no MPU register target found\n",
2082 oh->name);
2083 return;
2084 }
2085
2086 va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
2087 if (!va_start) {
2088 pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
2089 return;
2090 }
2091
2092 pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
2093 oh->name, va_start);
2094
2095 oh->_mpu_rt_va = va_start;
2096 }
2097
2098 /**
2099 * _init - initialize internal data for the hwmod @oh
2100 * @oh: struct omap_hwmod *
2101 * @n: (unused)
2102 *
2103 * Look up the clocks and the address space used by the MPU to access
2104 * registers belonging to the hwmod @oh. @oh must already be
2105 * registered at this point. This is the first of two phases for
2106 * hwmod initialization. Code called here does not touch any hardware
2107 * registers, it simply prepares internal data structures. Returns 0
2108 * upon success or if the hwmod isn't registered, or -EINVAL upon
2109 * failure.
2110 */
2111 static int __init _init(struct omap_hwmod *oh, void *data)
2112 {
2113 int r;
2114
2115 if (oh->_state != _HWMOD_STATE_REGISTERED)
2116 return 0;
2117
2118 _init_mpu_rt_base(oh, NULL);
2119
2120 r = _init_clocks(oh, NULL);
2121 if (IS_ERR_VALUE(r)) {
2122 WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
2123 return -EINVAL;
2124 }
2125
2126 oh->_state = _HWMOD_STATE_INITIALIZED;
2127
2128 return 0;
2129 }
2130
2131 /**
2132 * _setup_iclk_autoidle - configure an IP block's interface clocks
2133 * @oh: struct omap_hwmod *
2134 *
2135 * Set up the module's interface clocks. XXX This function is still mostly
2136 * a stub; implementing this properly requires iclk autoidle usecounting in
2137 * the clock code. No return value.
2138 */
2139 static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
2140 {
2141 struct omap_hwmod_ocp_if *os;
2142 struct list_head *p;
2143 int i = 0;
2144 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2145 return;
2146
2147 p = oh->slave_ports.next;
2148
2149 while (i < oh->slaves_cnt) {
2150 os = _fetch_next_ocp_if(&p, &i);
2151 if (!os->_clk)
2152 continue;
2153
2154 if (os->flags & OCPIF_SWSUP_IDLE) {
2155 /* XXX omap_iclk_deny_idle(c); */
2156 } else {
2157 /* XXX omap_iclk_allow_idle(c); */
2158 clk_enable(os->_clk);
2159 }
2160 }
2161
2162 return;
2163 }
2164
2165 /**
2166 * _setup_reset - reset an IP block during the setup process
2167 * @oh: struct omap_hwmod *
2168 *
2169 * Reset the IP block corresponding to the hwmod @oh during the setup
2170 * process. The IP block is first enabled so it can be successfully
2171 * reset. Returns 0 upon success or a negative error code upon
2172 * failure.
2173 */
2174 static int __init _setup_reset(struct omap_hwmod *oh)
2175 {
2176 int r;
2177
2178 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2179 return -EINVAL;
2180
2181 if (oh->rst_lines_cnt == 0) {
2182 r = _enable(oh);
2183 if (r) {
2184 pr_warning("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
2185 oh->name, oh->_state);
2186 return -EINVAL;
2187 }
2188 }
2189
2190 if (!(oh->flags & HWMOD_INIT_NO_RESET))
2191 r = _reset(oh);
2192
2193 return r;
2194 }
2195
2196 /**
2197 * _setup_postsetup - transition to the appropriate state after _setup
2198 * @oh: struct omap_hwmod *
2199 *
2200 * Place an IP block represented by @oh into a "post-setup" state --
2201 * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
2202 * this function is called at the end of _setup().) The postsetup
2203 * state for an IP block can be changed by calling
2204 * omap_hwmod_enter_postsetup_state() early in the boot process,
2205 * before one of the omap_hwmod_setup*() functions are called for the
2206 * IP block.
2207 *
2208 * The IP block stays in this state until a PM runtime-based driver is
2209 * loaded for that IP block. A post-setup state of IDLE is
2210 * appropriate for almost all IP blocks with runtime PM-enabled
2211 * drivers, since those drivers are able to enable the IP block. A
2212 * post-setup state of ENABLED is appropriate for kernels with PM
2213 * runtime disabled. The DISABLED state is appropriate for unusual IP
2214 * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
2215 * included, since the WDTIMER starts running on reset and will reset
2216 * the MPU if left active.
2217 *
2218 * This post-setup mechanism is deprecated. Once all of the OMAP
2219 * drivers have been converted to use PM runtime, and all of the IP
2220 * block data and interconnect data is available to the hwmod code, it
2221 * should be possible to replace this mechanism with a "lazy reset"
2222 * arrangement. In a "lazy reset" setup, each IP block is enabled
2223 * when the driver first probes, then all remaining IP blocks without
2224 * drivers are either shut down or enabled after the drivers have
2225 * loaded. However, this cannot take place until the above
2226 * preconditions have been met, since otherwise the late reset code
2227 * has no way of knowing which IP blocks are in use by drivers, and
2228 * which ones are unused.
2229 *
2230 * No return value.
2231 */
2232 static void __init _setup_postsetup(struct omap_hwmod *oh)
2233 {
2234 u8 postsetup_state;
2235
2236 if (oh->rst_lines_cnt > 0)
2237 return;
2238
2239 postsetup_state = oh->_postsetup_state;
2240 if (postsetup_state == _HWMOD_STATE_UNKNOWN)
2241 postsetup_state = _HWMOD_STATE_ENABLED;
2242
2243 /*
2244 * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
2245 * it should be set by the core code as a runtime flag during startup
2246 */
2247 if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
2248 (postsetup_state == _HWMOD_STATE_IDLE)) {
2249 oh->_int_flags |= _HWMOD_SKIP_ENABLE;
2250 postsetup_state = _HWMOD_STATE_ENABLED;
2251 }
2252
2253 if (postsetup_state == _HWMOD_STATE_IDLE)
2254 _idle(oh);
2255 else if (postsetup_state == _HWMOD_STATE_DISABLED)
2256 _shutdown(oh);
2257 else if (postsetup_state != _HWMOD_STATE_ENABLED)
2258 WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
2259 oh->name, postsetup_state);
2260
2261 return;
2262 }
2263
2264 /**
2265 * _setup - prepare IP block hardware for use
2266 * @oh: struct omap_hwmod *
2267 * @n: (unused, pass NULL)
2268 *
2269 * Configure the IP block represented by @oh. This may include
2270 * enabling the IP block, resetting it, and placing it into a
2271 * post-setup state, depending on the type of IP block and applicable
2272 * flags. IP blocks are reset to prevent any previous configuration
2273 * by the bootloader or previous operating system from interfering
2274 * with power management or other parts of the system. The reset can
2275 * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
2276 * two phases for hwmod initialization. Code called here generally
2277 * affects the IP block hardware, or system integration hardware
2278 * associated with the IP block. Returns 0.
2279 */
2280 static int __init _setup(struct omap_hwmod *oh, void *data)
2281 {
2282 if (oh->_state != _HWMOD_STATE_INITIALIZED)
2283 return 0;
2284
2285 _setup_iclk_autoidle(oh);
2286
2287 if (!_setup_reset(oh))
2288 _setup_postsetup(oh);
2289
2290 return 0;
2291 }
2292
2293 /**
2294 * _register - register a struct omap_hwmod
2295 * @oh: struct omap_hwmod *
2296 *
2297 * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
2298 * already has been registered by the same name; -EINVAL if the
2299 * omap_hwmod is in the wrong state, if @oh is NULL, if the
2300 * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
2301 * name, or if the omap_hwmod's class is missing a name; or 0 upon
2302 * success.
2303 *
2304 * XXX The data should be copied into bootmem, so the original data
2305 * should be marked __initdata and freed after init. This would allow
2306 * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
2307 * that the copy process would be relatively complex due to the large number
2308 * of substructures.
2309 */
2310 static int __init _register(struct omap_hwmod *oh)
2311 {
2312 if (!oh || !oh->name || !oh->class || !oh->class->name ||
2313 (oh->_state != _HWMOD_STATE_UNKNOWN))
2314 return -EINVAL;
2315
2316 pr_debug("omap_hwmod: %s: registering\n", oh->name);
2317
2318 if (_lookup(oh->name))
2319 return -EEXIST;
2320
2321 list_add_tail(&oh->node, &omap_hwmod_list);
2322
2323 INIT_LIST_HEAD(&oh->master_ports);
2324 INIT_LIST_HEAD(&oh->slave_ports);
2325 spin_lock_init(&oh->_lock);
2326
2327 oh->_state = _HWMOD_STATE_REGISTERED;
2328
2329 /*
2330 * XXX Rather than doing a strcmp(), this should test a flag
2331 * set in the hwmod data, inserted by the autogenerator code.
2332 */
2333 if (!strcmp(oh->name, MPU_INITIATOR_NAME))
2334 mpu_oh = oh;
2335
2336 return 0;
2337 }
2338
2339 /**
2340 * _alloc_links - return allocated memory for hwmod links
2341 * @ml: pointer to a struct omap_hwmod_link * for the master link
2342 * @sl: pointer to a struct omap_hwmod_link * for the slave link
2343 *
2344 * Return pointers to two struct omap_hwmod_link records, via the
2345 * addresses pointed to by @ml and @sl. Will first attempt to return
2346 * memory allocated as part of a large initial block, but if that has
2347 * been exhausted, will allocate memory itself. Since ideally this
2348 * second allocation path will never occur, the number of these
2349 * 'supplemental' allocations will be logged when debugging is
2350 * enabled. Returns 0.
2351 */
2352 static int __init _alloc_links(struct omap_hwmod_link **ml,
2353 struct omap_hwmod_link **sl)
2354 {
2355 unsigned int sz;
2356
2357 if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
2358 *ml = &linkspace[free_ls++];
2359 *sl = &linkspace[free_ls++];
2360 return 0;
2361 }
2362
2363 sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
2364
2365 *sl = NULL;
2366 *ml = alloc_bootmem(sz);
2367
2368 memset(*ml, 0, sz);
2369
2370 *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
2371
2372 ls_supp++;
2373 pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
2374 ls_supp * LINKS_PER_OCP_IF);
2375
2376 return 0;
2377 };
2378
2379 /**
2380 * _add_link - add an interconnect between two IP blocks
2381 * @oi: pointer to a struct omap_hwmod_ocp_if record
2382 *
2383 * Add struct omap_hwmod_link records connecting the master IP block
2384 * specified in @oi->master to @oi, and connecting the slave IP block
2385 * specified in @oi->slave to @oi. This code is assumed to run before
2386 * preemption or SMP has been enabled, thus avoiding the need for
2387 * locking in this code. Changes to this assumption will require
2388 * additional locking. Returns 0.
2389 */
2390 static int __init _add_link(struct omap_hwmod_ocp_if *oi)
2391 {
2392 struct omap_hwmod_link *ml, *sl;
2393
2394 pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
2395 oi->slave->name);
2396
2397 _alloc_links(&ml, &sl);
2398
2399 ml->ocp_if = oi;
2400 INIT_LIST_HEAD(&ml->node);
2401 list_add(&ml->node, &oi->master->master_ports);
2402 oi->master->masters_cnt++;
2403
2404 sl->ocp_if = oi;
2405 INIT_LIST_HEAD(&sl->node);
2406 list_add(&sl->node, &oi->slave->slave_ports);
2407 oi->slave->slaves_cnt++;
2408
2409 return 0;
2410 }
2411
2412 /**
2413 * _register_link - register a struct omap_hwmod_ocp_if
2414 * @oi: struct omap_hwmod_ocp_if *
2415 *
2416 * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
2417 * has already been registered; -EINVAL if @oi is NULL or if the
2418 * record pointed to by @oi is missing required fields; or 0 upon
2419 * success.
2420 *
2421 * XXX The data should be copied into bootmem, so the original data
2422 * should be marked __initdata and freed after init. This would allow
2423 * unneeded omap_hwmods to be freed on multi-OMAP configurations.
2424 */
2425 static int __init _register_link(struct omap_hwmod_ocp_if *oi)
2426 {
2427 if (!oi || !oi->master || !oi->slave || !oi->user)
2428 return -EINVAL;
2429
2430 if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
2431 return -EEXIST;
2432
2433 pr_debug("omap_hwmod: registering link from %s to %s\n",
2434 oi->master->name, oi->slave->name);
2435
2436 /*
2437 * Register the connected hwmods, if they haven't been
2438 * registered already
2439 */
2440 if (oi->master->_state != _HWMOD_STATE_REGISTERED)
2441 _register(oi->master);
2442
2443 if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
2444 _register(oi->slave);
2445
2446 _add_link(oi);
2447
2448 oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
2449
2450 return 0;
2451 }
2452
2453 /**
2454 * _alloc_linkspace - allocate large block of hwmod links
2455 * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
2456 *
2457 * Allocate a large block of struct omap_hwmod_link records. This
2458 * improves boot time significantly by avoiding the need to allocate
2459 * individual records one by one. If the number of records to
2460 * allocate in the block hasn't been manually specified, this function
2461 * will count the number of struct omap_hwmod_ocp_if records in @ois
2462 * and use that to determine the allocation size. For SoC families
2463 * that require multiple list registrations, such as OMAP3xxx, this
2464 * estimation process isn't optimal, so manual estimation is advised
2465 * in those cases. Returns -EEXIST if the allocation has already occurred
2466 * or 0 upon success.
2467 */
2468 static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
2469 {
2470 unsigned int i = 0;
2471 unsigned int sz;
2472
2473 if (linkspace) {
2474 WARN(1, "linkspace already allocated\n");
2475 return -EEXIST;
2476 }
2477
2478 if (max_ls == 0)
2479 while (ois[i++])
2480 max_ls += LINKS_PER_OCP_IF;
2481
2482 sz = sizeof(struct omap_hwmod_link) * max_ls;
2483
2484 pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
2485 __func__, sz, max_ls);
2486
2487 linkspace = alloc_bootmem(sz);
2488
2489 memset(linkspace, 0, sz);
2490
2491 return 0;
2492 }
2493
2494 /* Static functions intended only for use in soc_ops field function pointers */
2495
2496 /**
2497 * _omap2_wait_target_ready - wait for a module to leave slave idle
2498 * @oh: struct omap_hwmod *
2499 *
2500 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2501 * does not have an IDLEST bit or if the module successfully leaves
2502 * slave idle; otherwise, pass along the return value of the
2503 * appropriate *_cm*_wait_module_ready() function.
2504 */
2505 static int _omap2_wait_target_ready(struct omap_hwmod *oh)
2506 {
2507 if (!oh)
2508 return -EINVAL;
2509
2510 if (oh->flags & HWMOD_NO_IDLEST)
2511 return 0;
2512
2513 if (!_find_mpu_rt_port(oh))
2514 return 0;
2515
2516 /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
2517
2518 return omap2_cm_wait_module_ready(oh->prcm.omap2.module_offs,
2519 oh->prcm.omap2.idlest_reg_id,
2520 oh->prcm.omap2.idlest_idle_bit);
2521 }
2522
2523 /**
2524 * _omap4_wait_target_ready - wait for a module to leave slave idle
2525 * @oh: struct omap_hwmod *
2526 *
2527 * Wait for a module @oh to leave slave idle. Returns 0 if the module
2528 * does not have an IDLEST bit or if the module successfully leaves
2529 * slave idle; otherwise, pass along the return value of the
2530 * appropriate *_cm*_wait_module_ready() function.
2531 */
2532 static int _omap4_wait_target_ready(struct omap_hwmod *oh)
2533 {
2534 if (!oh || !oh->clkdm)
2535 return -EINVAL;
2536
2537 if (oh->flags & HWMOD_NO_IDLEST)
2538 return 0;
2539
2540 if (!_find_mpu_rt_port(oh))
2541 return 0;
2542
2543 /* XXX check module SIDLEMODE, hardreset status */
2544
2545 return omap4_cminst_wait_module_ready(oh->clkdm->prcm_partition,
2546 oh->clkdm->cm_inst,
2547 oh->clkdm->clkdm_offs,
2548 oh->prcm.omap4.clkctrl_offs);
2549 }
2550
2551 /**
2552 * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2553 * @oh: struct omap_hwmod * to assert hardreset
2554 * @ohri: hardreset line data
2555 *
2556 * Call omap2_prm_assert_hardreset() with parameters extracted from
2557 * the hwmod @oh and the hardreset line data @ohri. Only intended for
2558 * use as an soc_ops function pointer. Passes along the return value
2559 * from omap2_prm_assert_hardreset(). XXX This function is scheduled
2560 * for removal when the PRM code is moved into drivers/.
2561 */
2562 static int _omap2_assert_hardreset(struct omap_hwmod *oh,
2563 struct omap_hwmod_rst_info *ohri)
2564 {
2565 return omap2_prm_assert_hardreset(oh->prcm.omap2.module_offs,
2566 ohri->rst_shift);
2567 }
2568
2569 /**
2570 * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
2571 * @oh: struct omap_hwmod * to deassert hardreset
2572 * @ohri: hardreset line data
2573 *
2574 * Call omap2_prm_deassert_hardreset() with parameters extracted from
2575 * the hwmod @oh and the hardreset line data @ohri. Only intended for
2576 * use as an soc_ops function pointer. Passes along the return value
2577 * from omap2_prm_deassert_hardreset(). XXX This function is
2578 * scheduled for removal when the PRM code is moved into drivers/.
2579 */
2580 static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
2581 struct omap_hwmod_rst_info *ohri)
2582 {
2583 return omap2_prm_deassert_hardreset(oh->prcm.omap2.module_offs,
2584 ohri->rst_shift,
2585 ohri->st_shift);
2586 }
2587
2588 /**
2589 * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
2590 * @oh: struct omap_hwmod * to test hardreset
2591 * @ohri: hardreset line data
2592 *
2593 * Call omap2_prm_is_hardreset_asserted() with parameters extracted
2594 * from the hwmod @oh and the hardreset line data @ohri. Only
2595 * intended for use as an soc_ops function pointer. Passes along the
2596 * return value from omap2_prm_is_hardreset_asserted(). XXX This
2597 * function is scheduled for removal when the PRM code is moved into
2598 * drivers/.
2599 */
2600 static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
2601 struct omap_hwmod_rst_info *ohri)
2602 {
2603 return omap2_prm_is_hardreset_asserted(oh->prcm.omap2.module_offs,
2604 ohri->st_shift);
2605 }
2606
2607 /**
2608 * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
2609 * @oh: struct omap_hwmod * to assert hardreset
2610 * @ohri: hardreset line data
2611 *
2612 * Call omap4_prminst_assert_hardreset() with parameters extracted
2613 * from the hwmod @oh and the hardreset line data @ohri. Only
2614 * intended for use as an soc_ops function pointer. Passes along the
2615 * return value from omap4_prminst_assert_hardreset(). XXX This
2616 * function is scheduled for removal when the PRM code is moved into
2617 * drivers/.
2618 */
2619 static int _omap4_assert_hardreset(struct omap_hwmod *oh,
2620 struct omap_hwmod_rst_info *ohri)
2621 {
2622 if (!oh->clkdm)
2623 return -EINVAL;
2624
2625 return omap4_prminst_assert_hardreset(ohri->rst_shift,
2626 oh->clkdm->pwrdm.ptr->prcm_partition,
2627 oh->clkdm->pwrdm.ptr->prcm_offs,
2628 oh->prcm.omap4.rstctrl_offs);
2629 }
2630
2631 /**
2632 * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
2633 * @oh: struct omap_hwmod * to deassert hardreset
2634 * @ohri: hardreset line data
2635 *
2636 * Call omap4_prminst_deassert_hardreset() with parameters extracted
2637 * from the hwmod @oh and the hardreset line data @ohri. Only
2638 * intended for use as an soc_ops function pointer. Passes along the
2639 * return value from omap4_prminst_deassert_hardreset(). XXX This
2640 * function is scheduled for removal when the PRM code is moved into
2641 * drivers/.
2642 */
2643 static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
2644 struct omap_hwmod_rst_info *ohri)
2645 {
2646 if (!oh->clkdm)
2647 return -EINVAL;
2648
2649 if (ohri->st_shift)
2650 pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
2651 oh->name, ohri->name);
2652 return omap4_prminst_deassert_hardreset(ohri->rst_shift,
2653 oh->clkdm->pwrdm.ptr->prcm_partition,
2654 oh->clkdm->pwrdm.ptr->prcm_offs,
2655 oh->prcm.omap4.rstctrl_offs);
2656 }
2657
2658 /**
2659 * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
2660 * @oh: struct omap_hwmod * to test hardreset
2661 * @ohri: hardreset line data
2662 *
2663 * Call omap4_prminst_is_hardreset_asserted() with parameters
2664 * extracted from the hwmod @oh and the hardreset line data @ohri.
2665 * Only intended for use as an soc_ops function pointer. Passes along
2666 * the return value from omap4_prminst_is_hardreset_asserted(). XXX
2667 * This function is scheduled for removal when the PRM code is moved
2668 * into drivers/.
2669 */
2670 static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
2671 struct omap_hwmod_rst_info *ohri)
2672 {
2673 if (!oh->clkdm)
2674 return -EINVAL;
2675
2676 return omap4_prminst_is_hardreset_asserted(ohri->rst_shift,
2677 oh->clkdm->pwrdm.ptr->prcm_partition,
2678 oh->clkdm->pwrdm.ptr->prcm_offs,
2679 oh->prcm.omap4.rstctrl_offs);
2680 }
2681
2682 /* Public functions */
2683
2684 u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
2685 {
2686 if (oh->flags & HWMOD_16BIT_REG)
2687 return __raw_readw(oh->_mpu_rt_va + reg_offs);
2688 else
2689 return __raw_readl(oh->_mpu_rt_va + reg_offs);
2690 }
2691
2692 void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
2693 {
2694 if (oh->flags & HWMOD_16BIT_REG)
2695 __raw_writew(v, oh->_mpu_rt_va + reg_offs);
2696 else
2697 __raw_writel(v, oh->_mpu_rt_va + reg_offs);
2698 }
2699
2700 /**
2701 * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
2702 * @oh: struct omap_hwmod *
2703 *
2704 * This is a public function exposed to drivers. Some drivers may need to do
2705 * some settings before and after resetting the device. Those drivers after
2706 * doing the necessary settings could use this function to start a reset by
2707 * setting the SYSCONFIG.SOFTRESET bit.
2708 */
2709 int omap_hwmod_softreset(struct omap_hwmod *oh)
2710 {
2711 u32 v;
2712 int ret;
2713
2714 if (!oh || !(oh->_sysc_cache))
2715 return -EINVAL;
2716
2717 v = oh->_sysc_cache;
2718 ret = _set_softreset(oh, &v);
2719 if (ret)
2720 goto error;
2721 _write_sysconfig(v, oh);
2722
2723 error:
2724 return ret;
2725 }
2726
2727 /**
2728 * omap_hwmod_set_slave_idlemode - set the hwmod's OCP slave idlemode
2729 * @oh: struct omap_hwmod *
2730 * @idlemode: SIDLEMODE field bits (shifted to bit 0)
2731 *
2732 * Sets the IP block's OCP slave idlemode in hardware, and updates our
2733 * local copy. Intended to be used by drivers that have some erratum
2734 * that requires direct manipulation of the SIDLEMODE bits. Returns
2735 * -EINVAL if @oh is null, or passes along the return value from
2736 * _set_slave_idlemode().
2737 *
2738 * XXX Does this function have any current users? If not, we should
2739 * remove it; it is better to let the rest of the hwmod code handle this.
2740 * Any users of this function should be scrutinized carefully.
2741 */
2742 int omap_hwmod_set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode)
2743 {
2744 u32 v;
2745 int retval = 0;
2746
2747 if (!oh)
2748 return -EINVAL;
2749
2750 v = oh->_sysc_cache;
2751
2752 retval = _set_slave_idlemode(oh, idlemode, &v);
2753 if (!retval)
2754 _write_sysconfig(v, oh);
2755
2756 return retval;
2757 }
2758
2759 /**
2760 * omap_hwmod_lookup - look up a registered omap_hwmod by name
2761 * @name: name of the omap_hwmod to look up
2762 *
2763 * Given a @name of an omap_hwmod, return a pointer to the registered
2764 * struct omap_hwmod *, or NULL upon error.
2765 */
2766 struct omap_hwmod *omap_hwmod_lookup(const char *name)
2767 {
2768 struct omap_hwmod *oh;
2769
2770 if (!name)
2771 return NULL;
2772
2773 oh = _lookup(name);
2774
2775 return oh;
2776 }
2777
2778 /**
2779 * omap_hwmod_for_each - call function for each registered omap_hwmod
2780 * @fn: pointer to a callback function
2781 * @data: void * data to pass to callback function
2782 *
2783 * Call @fn for each registered omap_hwmod, passing @data to each
2784 * function. @fn must return 0 for success or any other value for
2785 * failure. If @fn returns non-zero, the iteration across omap_hwmods
2786 * will stop and the non-zero return value will be passed to the
2787 * caller of omap_hwmod_for_each(). @fn is called with
2788 * omap_hwmod_for_each() held.
2789 */
2790 int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
2791 void *data)
2792 {
2793 struct omap_hwmod *temp_oh;
2794 int ret = 0;
2795
2796 if (!fn)
2797 return -EINVAL;
2798
2799 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
2800 ret = (*fn)(temp_oh, data);
2801 if (ret)
2802 break;
2803 }
2804
2805 return ret;
2806 }
2807
2808 /**
2809 * omap_hwmod_register_links - register an array of hwmod links
2810 * @ois: pointer to an array of omap_hwmod_ocp_if to register
2811 *
2812 * Intended to be called early in boot before the clock framework is
2813 * initialized. If @ois is not null, will register all omap_hwmods
2814 * listed in @ois that are valid for this chip. Returns -EINVAL if
2815 * omap_hwmod_init() hasn't been called before calling this function,
2816 * -ENOMEM if the link memory area can't be allocated, or 0 upon
2817 * success.
2818 */
2819 int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
2820 {
2821 int r, i;
2822
2823 if (!inited)
2824 return -EINVAL;
2825
2826 if (!ois)
2827 return 0;
2828
2829 if (!linkspace) {
2830 if (_alloc_linkspace(ois)) {
2831 pr_err("omap_hwmod: could not allocate link space\n");
2832 return -ENOMEM;
2833 }
2834 }
2835
2836 i = 0;
2837 do {
2838 r = _register_link(ois[i]);
2839 WARN(r && r != -EEXIST,
2840 "omap_hwmod: _register_link(%s -> %s) returned %d\n",
2841 ois[i]->master->name, ois[i]->slave->name, r);
2842 } while (ois[++i]);
2843
2844 return 0;
2845 }
2846
2847 /**
2848 * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
2849 * @oh: pointer to the hwmod currently being set up (usually not the MPU)
2850 *
2851 * If the hwmod data corresponding to the MPU subsystem IP block
2852 * hasn't been initialized and set up yet, do so now. This must be
2853 * done first since sleep dependencies may be added from other hwmods
2854 * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
2855 * return value.
2856 */
2857 static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
2858 {
2859 if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
2860 pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
2861 __func__, MPU_INITIATOR_NAME);
2862 else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
2863 omap_hwmod_setup_one(MPU_INITIATOR_NAME);
2864 }
2865
2866 /**
2867 * omap_hwmod_setup_one - set up a single hwmod
2868 * @oh_name: const char * name of the already-registered hwmod to set up
2869 *
2870 * Initialize and set up a single hwmod. Intended to be used for a
2871 * small number of early devices, such as the timer IP blocks used for
2872 * the scheduler clock. Must be called after omap2_clk_init().
2873 * Resolves the struct clk names to struct clk pointers for each
2874 * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
2875 * -EINVAL upon error or 0 upon success.
2876 */
2877 int __init omap_hwmod_setup_one(const char *oh_name)
2878 {
2879 struct omap_hwmod *oh;
2880
2881 pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
2882
2883 oh = _lookup(oh_name);
2884 if (!oh) {
2885 WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
2886 return -EINVAL;
2887 }
2888
2889 _ensure_mpu_hwmod_is_setup(oh);
2890
2891 _init(oh, NULL);
2892 _setup(oh, NULL);
2893
2894 return 0;
2895 }
2896
2897 /**
2898 * omap_hwmod_setup_all - set up all registered IP blocks
2899 *
2900 * Initialize and set up all IP blocks registered with the hwmod code.
2901 * Must be called after omap2_clk_init(). Resolves the struct clk
2902 * names to struct clk pointers for each registered omap_hwmod. Also
2903 * calls _setup() on each hwmod. Returns 0 upon success.
2904 */
2905 static int __init omap_hwmod_setup_all(void)
2906 {
2907 _ensure_mpu_hwmod_is_setup(NULL);
2908
2909 omap_hwmod_for_each(_init, NULL);
2910 omap_hwmod_for_each(_setup, NULL);
2911
2912 return 0;
2913 }
2914 core_initcall(omap_hwmod_setup_all);
2915
2916 /**
2917 * omap_hwmod_enable - enable an omap_hwmod
2918 * @oh: struct omap_hwmod *
2919 *
2920 * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
2921 * Returns -EINVAL on error or passes along the return value from _enable().
2922 */
2923 int omap_hwmod_enable(struct omap_hwmod *oh)
2924 {
2925 int r;
2926 unsigned long flags;
2927
2928 if (!oh)
2929 return -EINVAL;
2930
2931 spin_lock_irqsave(&oh->_lock, flags);
2932 r = _enable(oh);
2933 spin_unlock_irqrestore(&oh->_lock, flags);
2934
2935 return r;
2936 }
2937
2938 /**
2939 * omap_hwmod_idle - idle an omap_hwmod
2940 * @oh: struct omap_hwmod *
2941 *
2942 * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
2943 * Returns -EINVAL on error or passes along the return value from _idle().
2944 */
2945 int omap_hwmod_idle(struct omap_hwmod *oh)
2946 {
2947 unsigned long flags;
2948
2949 if (!oh)
2950 return -EINVAL;
2951
2952 spin_lock_irqsave(&oh->_lock, flags);
2953 _idle(oh);
2954 spin_unlock_irqrestore(&oh->_lock, flags);
2955
2956 return 0;
2957 }
2958
2959 /**
2960 * omap_hwmod_shutdown - shutdown an omap_hwmod
2961 * @oh: struct omap_hwmod *
2962 *
2963 * Shutdown an omap_hwmod @oh. Intended to be called by
2964 * omap_device_shutdown(). Returns -EINVAL on error or passes along
2965 * the return value from _shutdown().
2966 */
2967 int omap_hwmod_shutdown(struct omap_hwmod *oh)
2968 {
2969 unsigned long flags;
2970
2971 if (!oh)
2972 return -EINVAL;
2973
2974 spin_lock_irqsave(&oh->_lock, flags);
2975 _shutdown(oh);
2976 spin_unlock_irqrestore(&oh->_lock, flags);
2977
2978 return 0;
2979 }
2980
2981 /**
2982 * omap_hwmod_enable_clocks - enable main_clk, all interface clocks
2983 * @oh: struct omap_hwmod *oh
2984 *
2985 * Intended to be called by the omap_device code.
2986 */
2987 int omap_hwmod_enable_clocks(struct omap_hwmod *oh)
2988 {
2989 unsigned long flags;
2990
2991 spin_lock_irqsave(&oh->_lock, flags);
2992 _enable_clocks(oh);
2993 spin_unlock_irqrestore(&oh->_lock, flags);
2994
2995 return 0;
2996 }
2997
2998 /**
2999 * omap_hwmod_disable_clocks - disable main_clk, all interface clocks
3000 * @oh: struct omap_hwmod *oh
3001 *
3002 * Intended to be called by the omap_device code.
3003 */
3004 int omap_hwmod_disable_clocks(struct omap_hwmod *oh)
3005 {
3006 unsigned long flags;
3007
3008 spin_lock_irqsave(&oh->_lock, flags);
3009 _disable_clocks(oh);
3010 spin_unlock_irqrestore(&oh->_lock, flags);
3011
3012 return 0;
3013 }
3014
3015 /**
3016 * omap_hwmod_ocp_barrier - wait for posted writes against the hwmod to complete
3017 * @oh: struct omap_hwmod *oh
3018 *
3019 * Intended to be called by drivers and core code when all posted
3020 * writes to a device must complete before continuing further
3021 * execution (for example, after clearing some device IRQSTATUS
3022 * register bits)
3023 *
3024 * XXX what about targets with multiple OCP threads?
3025 */
3026 void omap_hwmod_ocp_barrier(struct omap_hwmod *oh)
3027 {
3028 BUG_ON(!oh);
3029
3030 if (!oh->class->sysc || !oh->class->sysc->sysc_flags) {
3031 WARN(1, "omap_device: %s: OCP barrier impossible due to device configuration\n",
3032 oh->name);
3033 return;
3034 }
3035
3036 /*
3037 * Forces posted writes to complete on the OCP thread handling
3038 * register writes
3039 */
3040 omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
3041 }
3042
3043 /**
3044 * omap_hwmod_reset - reset the hwmod
3045 * @oh: struct omap_hwmod *
3046 *
3047 * Under some conditions, a driver may wish to reset the entire device.
3048 * Called from omap_device code. Returns -EINVAL on error or passes along
3049 * the return value from _reset().
3050 */
3051 int omap_hwmod_reset(struct omap_hwmod *oh)
3052 {
3053 int r;
3054 unsigned long flags;
3055
3056 if (!oh)
3057 return -EINVAL;
3058
3059 spin_lock_irqsave(&oh->_lock, flags);
3060 r = _reset(oh);
3061 spin_unlock_irqrestore(&oh->_lock, flags);
3062
3063 return r;
3064 }
3065
3066 /*
3067 * IP block data retrieval functions
3068 */
3069
3070 /**
3071 * omap_hwmod_count_resources - count number of struct resources needed by hwmod
3072 * @oh: struct omap_hwmod *
3073 * @res: pointer to the first element of an array of struct resource to fill
3074 *
3075 * Count the number of struct resource array elements necessary to
3076 * contain omap_hwmod @oh resources. Intended to be called by code
3077 * that registers omap_devices. Intended to be used to determine the
3078 * size of a dynamically-allocated struct resource array, before
3079 * calling omap_hwmod_fill_resources(). Returns the number of struct
3080 * resource array elements needed.
3081 *
3082 * XXX This code is not optimized. It could attempt to merge adjacent
3083 * resource IDs.
3084 *
3085 */
3086 int omap_hwmod_count_resources(struct omap_hwmod *oh)
3087 {
3088 struct omap_hwmod_ocp_if *os;
3089 struct list_head *p;
3090 int ret;
3091 int i = 0;
3092
3093 ret = _count_mpu_irqs(oh) + _count_sdma_reqs(oh);
3094
3095 p = oh->slave_ports.next;
3096
3097 while (i < oh->slaves_cnt) {
3098 os = _fetch_next_ocp_if(&p, &i);
3099 ret += _count_ocp_if_addr_spaces(os);
3100 }
3101
3102 return ret;
3103 }
3104
3105 /**
3106 * omap_hwmod_fill_resources - fill struct resource array with hwmod data
3107 * @oh: struct omap_hwmod *
3108 * @res: pointer to the first element of an array of struct resource to fill
3109 *
3110 * Fill the struct resource array @res with resource data from the
3111 * omap_hwmod @oh. Intended to be called by code that registers
3112 * omap_devices. See also omap_hwmod_count_resources(). Returns the
3113 * number of array elements filled.
3114 */
3115 int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
3116 {
3117 struct omap_hwmod_ocp_if *os;
3118 struct list_head *p;
3119 int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
3120 int r = 0;
3121
3122 /* For each IRQ, DMA, memory area, fill in array.*/
3123
3124 mpu_irqs_cnt = _count_mpu_irqs(oh);
3125 for (i = 0; i < mpu_irqs_cnt; i++) {
3126 (res + r)->name = (oh->mpu_irqs + i)->name;
3127 (res + r)->start = (oh->mpu_irqs + i)->irq;
3128 (res + r)->end = (oh->mpu_irqs + i)->irq;
3129 (res + r)->flags = IORESOURCE_IRQ;
3130 r++;
3131 }
3132
3133 sdma_reqs_cnt = _count_sdma_reqs(oh);
3134 for (i = 0; i < sdma_reqs_cnt; i++) {
3135 (res + r)->name = (oh->sdma_reqs + i)->name;
3136 (res + r)->start = (oh->sdma_reqs + i)->dma_req;
3137 (res + r)->end = (oh->sdma_reqs + i)->dma_req;
3138 (res + r)->flags = IORESOURCE_DMA;
3139 r++;
3140 }
3141
3142 p = oh->slave_ports.next;
3143
3144 i = 0;
3145 while (i < oh->slaves_cnt) {
3146 os = _fetch_next_ocp_if(&p, &i);
3147 addr_cnt = _count_ocp_if_addr_spaces(os);
3148
3149 for (j = 0; j < addr_cnt; j++) {
3150 (res + r)->name = (os->addr + j)->name;
3151 (res + r)->start = (os->addr + j)->pa_start;
3152 (res + r)->end = (os->addr + j)->pa_end;
3153 (res + r)->flags = IORESOURCE_MEM;
3154 r++;
3155 }
3156 }
3157
3158 return r;
3159 }
3160
3161 /**
3162 * omap_hwmod_get_resource_byname - fetch IP block integration data by name
3163 * @oh: struct omap_hwmod * to operate on
3164 * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
3165 * @name: pointer to the name of the data to fetch (optional)
3166 * @rsrc: pointer to a struct resource, allocated by the caller
3167 *
3168 * Retrieve MPU IRQ, SDMA request line, or address space start/end
3169 * data for the IP block pointed to by @oh. The data will be filled
3170 * into a struct resource record pointed to by @rsrc. The struct
3171 * resource must be allocated by the caller. When @name is non-null,
3172 * the data associated with the matching entry in the IRQ/SDMA/address
3173 * space hwmod data arrays will be returned. If @name is null, the
3174 * first array entry will be returned. Data order is not meaningful
3175 * in hwmod data, so callers are strongly encouraged to use a non-null
3176 * @name whenever possible to avoid unpredictable effects if hwmod
3177 * data is later added that causes data ordering to change. This
3178 * function is only intended for use by OMAP core code. Device
3179 * drivers should not call this function - the appropriate bus-related
3180 * data accessor functions should be used instead. Returns 0 upon
3181 * success or a negative error code upon error.
3182 */
3183 int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
3184 const char *name, struct resource *rsrc)
3185 {
3186 int r;
3187 unsigned int irq, dma;
3188 u32 pa_start, pa_end;
3189
3190 if (!oh || !rsrc)
3191 return -EINVAL;
3192
3193 if (type == IORESOURCE_IRQ) {
3194 r = _get_mpu_irq_by_name(oh, name, &irq);
3195 if (r)
3196 return r;
3197
3198 rsrc->start = irq;
3199 rsrc->end = irq;
3200 } else if (type == IORESOURCE_DMA) {
3201 r = _get_sdma_req_by_name(oh, name, &dma);
3202 if (r)
3203 return r;
3204
3205 rsrc->start = dma;
3206 rsrc->end = dma;
3207 } else if (type == IORESOURCE_MEM) {
3208 r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
3209 if (r)
3210 return r;
3211
3212 rsrc->start = pa_start;
3213 rsrc->end = pa_end;
3214 } else {
3215 return -EINVAL;
3216 }
3217
3218 rsrc->flags = type;
3219 rsrc->name = name;
3220
3221 return 0;
3222 }
3223
3224 /**
3225 * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
3226 * @oh: struct omap_hwmod *
3227 *
3228 * Return the powerdomain pointer associated with the OMAP module
3229 * @oh's main clock. If @oh does not have a main clk, return the
3230 * powerdomain associated with the interface clock associated with the
3231 * module's MPU port. (XXX Perhaps this should use the SDMA port
3232 * instead?) Returns NULL on error, or a struct powerdomain * on
3233 * success.
3234 */
3235 struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
3236 {
3237 struct clk *c;
3238 struct omap_hwmod_ocp_if *oi;
3239
3240 if (!oh)
3241 return NULL;
3242
3243 if (oh->_clk) {
3244 c = oh->_clk;
3245 } else {
3246 oi = _find_mpu_rt_port(oh);
3247 if (!oi)
3248 return NULL;
3249 c = oi->_clk;
3250 }
3251
3252 if (!c->clkdm)
3253 return NULL;
3254
3255 return c->clkdm->pwrdm.ptr;
3256
3257 }
3258
3259 /**
3260 * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
3261 * @oh: struct omap_hwmod *
3262 *
3263 * Returns the virtual address corresponding to the beginning of the
3264 * module's register target, in the address range that is intended to
3265 * be used by the MPU. Returns the virtual address upon success or NULL
3266 * upon error.
3267 */
3268 void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
3269 {
3270 if (!oh)
3271 return NULL;
3272
3273 if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
3274 return NULL;
3275
3276 if (oh->_state == _HWMOD_STATE_UNKNOWN)
3277 return NULL;
3278
3279 return oh->_mpu_rt_va;
3280 }
3281
3282 /**
3283 * omap_hwmod_add_initiator_dep - add sleepdep from @init_oh to @oh
3284 * @oh: struct omap_hwmod *
3285 * @init_oh: struct omap_hwmod * (initiator)
3286 *
3287 * Add a sleep dependency between the initiator @init_oh and @oh.
3288 * Intended to be called by DSP/Bridge code via platform_data for the
3289 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3290 * code needs to add/del initiator dependencies dynamically
3291 * before/after accessing a device. Returns the return value from
3292 * _add_initiator_dep().
3293 *
3294 * XXX Keep a usecount in the clockdomain code
3295 */
3296 int omap_hwmod_add_initiator_dep(struct omap_hwmod *oh,
3297 struct omap_hwmod *init_oh)
3298 {
3299 return _add_initiator_dep(oh, init_oh);
3300 }
3301
3302 /*
3303 * XXX what about functions for drivers to save/restore ocp_sysconfig
3304 * for context save/restore operations?
3305 */
3306
3307 /**
3308 * omap_hwmod_del_initiator_dep - remove sleepdep from @init_oh to @oh
3309 * @oh: struct omap_hwmod *
3310 * @init_oh: struct omap_hwmod * (initiator)
3311 *
3312 * Remove a sleep dependency between the initiator @init_oh and @oh.
3313 * Intended to be called by DSP/Bridge code via platform_data for the
3314 * DSP case; and by the DMA code in the sDMA case. DMA code, *Bridge
3315 * code needs to add/del initiator dependencies dynamically
3316 * before/after accessing a device. Returns the return value from
3317 * _del_initiator_dep().
3318 *
3319 * XXX Keep a usecount in the clockdomain code
3320 */
3321 int omap_hwmod_del_initiator_dep(struct omap_hwmod *oh,
3322 struct omap_hwmod *init_oh)
3323 {
3324 return _del_initiator_dep(oh, init_oh);
3325 }
3326
3327 /**
3328 * omap_hwmod_enable_wakeup - allow device to wake up the system
3329 * @oh: struct omap_hwmod *
3330 *
3331 * Sets the module OCP socket ENAWAKEUP bit to allow the module to
3332 * send wakeups to the PRCM, and enable I/O ring wakeup events for
3333 * this IP block if it has dynamic mux entries. Eventually this
3334 * should set PRCM wakeup registers to cause the PRCM to receive
3335 * wakeup events from the module. Does not set any wakeup routing
3336 * registers beyond this point - if the module is to wake up any other
3337 * module or subsystem, that must be set separately. Called by
3338 * omap_device code. Returns -EINVAL on error or 0 upon success.
3339 */
3340 int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
3341 {
3342 unsigned long flags;
3343 u32 v;
3344
3345 spin_lock_irqsave(&oh->_lock, flags);
3346
3347 if (oh->class->sysc &&
3348 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3349 v = oh->_sysc_cache;
3350 _enable_wakeup(oh, &v);
3351 _write_sysconfig(v, oh);
3352 }
3353
3354 _set_idle_ioring_wakeup(oh, true);
3355 spin_unlock_irqrestore(&oh->_lock, flags);
3356
3357 return 0;
3358 }
3359
3360 /**
3361 * omap_hwmod_disable_wakeup - prevent device from waking the system
3362 * @oh: struct omap_hwmod *
3363 *
3364 * Clears the module OCP socket ENAWAKEUP bit to prevent the module
3365 * from sending wakeups to the PRCM, and disable I/O ring wakeup
3366 * events for this IP block if it has dynamic mux entries. Eventually
3367 * this should clear PRCM wakeup registers to cause the PRCM to ignore
3368 * wakeup events from the module. Does not set any wakeup routing
3369 * registers beyond this point - if the module is to wake up any other
3370 * module or subsystem, that must be set separately. Called by
3371 * omap_device code. Returns -EINVAL on error or 0 upon success.
3372 */
3373 int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
3374 {
3375 unsigned long flags;
3376 u32 v;
3377
3378 spin_lock_irqsave(&oh->_lock, flags);
3379
3380 if (oh->class->sysc &&
3381 (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
3382 v = oh->_sysc_cache;
3383 _disable_wakeup(oh, &v);
3384 _write_sysconfig(v, oh);
3385 }
3386
3387 _set_idle_ioring_wakeup(oh, false);
3388 spin_unlock_irqrestore(&oh->_lock, flags);
3389
3390 return 0;
3391 }
3392
3393 /**
3394 * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
3395 * contained in the hwmod module.
3396 * @oh: struct omap_hwmod *
3397 * @name: name of the reset line to lookup and assert
3398 *
3399 * Some IP like dsp, ipu or iva contain processor that require
3400 * an HW reset line to be assert / deassert in order to enable fully
3401 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3402 * yet supported on this OMAP; otherwise, passes along the return value
3403 * from _assert_hardreset().
3404 */
3405 int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
3406 {
3407 int ret;
3408 unsigned long flags;
3409
3410 if (!oh)
3411 return -EINVAL;
3412
3413 spin_lock_irqsave(&oh->_lock, flags);
3414 ret = _assert_hardreset(oh, name);
3415 spin_unlock_irqrestore(&oh->_lock, flags);
3416
3417 return ret;
3418 }
3419
3420 /**
3421 * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
3422 * contained in the hwmod module.
3423 * @oh: struct omap_hwmod *
3424 * @name: name of the reset line to look up and deassert
3425 *
3426 * Some IP like dsp, ipu or iva contain processor that require
3427 * an HW reset line to be assert / deassert in order to enable fully
3428 * the IP. Returns -EINVAL if @oh is null or if the operation is not
3429 * yet supported on this OMAP; otherwise, passes along the return value
3430 * from _deassert_hardreset().
3431 */
3432 int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
3433 {
3434 int ret;
3435 unsigned long flags;
3436
3437 if (!oh)
3438 return -EINVAL;
3439
3440 spin_lock_irqsave(&oh->_lock, flags);
3441 ret = _deassert_hardreset(oh, name);
3442 spin_unlock_irqrestore(&oh->_lock, flags);
3443
3444 return ret;
3445 }
3446
3447 /**
3448 * omap_hwmod_read_hardreset - read the HW reset line state of submodules
3449 * contained in the hwmod module
3450 * @oh: struct omap_hwmod *
3451 * @name: name of the reset line to look up and read
3452 *
3453 * Return the current state of the hwmod @oh's reset line named @name:
3454 * returns -EINVAL upon parameter error or if this operation
3455 * is unsupported on the current OMAP; otherwise, passes along the return
3456 * value from _read_hardreset().
3457 */
3458 int omap_hwmod_read_hardreset(struct omap_hwmod *oh, const char *name)
3459 {
3460 int ret;
3461 unsigned long flags;
3462
3463 if (!oh)
3464 return -EINVAL;
3465
3466 spin_lock_irqsave(&oh->_lock, flags);
3467 ret = _read_hardreset(oh, name);
3468 spin_unlock_irqrestore(&oh->_lock, flags);
3469
3470 return ret;
3471 }
3472
3473
3474 /**
3475 * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
3476 * @classname: struct omap_hwmod_class name to search for
3477 * @fn: callback function pointer to call for each hwmod in class @classname
3478 * @user: arbitrary context data to pass to the callback function
3479 *
3480 * For each omap_hwmod of class @classname, call @fn.
3481 * If the callback function returns something other than
3482 * zero, the iterator is terminated, and the callback function's return
3483 * value is passed back to the caller. Returns 0 upon success, -EINVAL
3484 * if @classname or @fn are NULL, or passes back the error code from @fn.
3485 */
3486 int omap_hwmod_for_each_by_class(const char *classname,
3487 int (*fn)(struct omap_hwmod *oh,
3488 void *user),
3489 void *user)
3490 {
3491 struct omap_hwmod *temp_oh;
3492 int ret = 0;
3493
3494 if (!classname || !fn)
3495 return -EINVAL;
3496
3497 pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
3498 __func__, classname);
3499
3500 list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
3501 if (!strcmp(temp_oh->class->name, classname)) {
3502 pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
3503 __func__, temp_oh->name);
3504 ret = (*fn)(temp_oh, user);
3505 if (ret)
3506 break;
3507 }
3508 }
3509
3510 if (ret)
3511 pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
3512 __func__, ret);
3513
3514 return ret;
3515 }
3516
3517 /**
3518 * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
3519 * @oh: struct omap_hwmod *
3520 * @state: state that _setup() should leave the hwmod in
3521 *
3522 * Sets the hwmod state that @oh will enter at the end of _setup()
3523 * (called by omap_hwmod_setup_*()). See also the documentation
3524 * for _setup_postsetup(), above. Returns 0 upon success or
3525 * -EINVAL if there is a problem with the arguments or if the hwmod is
3526 * in the wrong state.
3527 */
3528 int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
3529 {
3530 int ret;
3531 unsigned long flags;
3532
3533 if (!oh)
3534 return -EINVAL;
3535
3536 if (state != _HWMOD_STATE_DISABLED &&
3537 state != _HWMOD_STATE_ENABLED &&
3538 state != _HWMOD_STATE_IDLE)
3539 return -EINVAL;
3540
3541 spin_lock_irqsave(&oh->_lock, flags);
3542
3543 if (oh->_state != _HWMOD_STATE_REGISTERED) {
3544 ret = -EINVAL;
3545 goto ohsps_unlock;
3546 }
3547
3548 oh->_postsetup_state = state;
3549 ret = 0;
3550
3551 ohsps_unlock:
3552 spin_unlock_irqrestore(&oh->_lock, flags);
3553
3554 return ret;
3555 }
3556
3557 /**
3558 * omap_hwmod_get_context_loss_count - get lost context count
3559 * @oh: struct omap_hwmod *
3560 *
3561 * Query the powerdomain of of @oh to get the context loss
3562 * count for this device.
3563 *
3564 * Returns the context loss count of the powerdomain assocated with @oh
3565 * upon success, or zero if no powerdomain exists for @oh.
3566 */
3567 int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
3568 {
3569 struct powerdomain *pwrdm;
3570 int ret = 0;
3571
3572 pwrdm = omap_hwmod_get_pwrdm(oh);
3573 if (pwrdm)
3574 ret = pwrdm_get_context_loss_count(pwrdm);
3575
3576 return ret;
3577 }
3578
3579 /**
3580 * omap_hwmod_no_setup_reset - prevent a hwmod from being reset upon setup
3581 * @oh: struct omap_hwmod *
3582 *
3583 * Prevent the hwmod @oh from being reset during the setup process.
3584 * Intended for use by board-*.c files on boards with devices that
3585 * cannot tolerate being reset. Must be called before the hwmod has
3586 * been set up. Returns 0 upon success or negative error code upon
3587 * failure.
3588 */
3589 int omap_hwmod_no_setup_reset(struct omap_hwmod *oh)
3590 {
3591 if (!oh)
3592 return -EINVAL;
3593
3594 if (oh->_state != _HWMOD_STATE_REGISTERED) {
3595 pr_err("omap_hwmod: %s: cannot prevent setup reset; in wrong state\n",
3596 oh->name);
3597 return -EINVAL;
3598 }
3599
3600 oh->flags |= HWMOD_INIT_NO_RESET;
3601
3602 return 0;
3603 }
3604
3605 /**
3606 * omap_hwmod_pad_route_irq - route an I/O pad wakeup to a particular MPU IRQ
3607 * @oh: struct omap_hwmod * containing hwmod mux entries
3608 * @pad_idx: array index in oh->mux of the hwmod mux entry to route wakeup
3609 * @irq_idx: the hwmod mpu_irqs array index of the IRQ to trigger on wakeup
3610 *
3611 * When an I/O pad wakeup arrives for the dynamic or wakeup hwmod mux
3612 * entry number @pad_idx for the hwmod @oh, trigger the interrupt
3613 * service routine for the hwmod's mpu_irqs array index @irq_idx. If
3614 * this function is not called for a given pad_idx, then the ISR
3615 * associated with @oh's first MPU IRQ will be triggered when an I/O
3616 * pad wakeup occurs on that pad. Note that @pad_idx is the index of
3617 * the _dynamic or wakeup_ entry: if there are other entries not
3618 * marked with OMAP_DEVICE_PAD_WAKEUP or OMAP_DEVICE_PAD_REMUX, these
3619 * entries are NOT COUNTED in the dynamic pad index. This function
3620 * must be called separately for each pad that requires its interrupt
3621 * to be re-routed this way. Returns -EINVAL if there is an argument
3622 * problem or if @oh does not have hwmod mux entries or MPU IRQs;
3623 * returns -ENOMEM if memory cannot be allocated; or 0 upon success.
3624 *
3625 * XXX This function interface is fragile. Rather than using array
3626 * indexes, which are subject to unpredictable change, it should be
3627 * using hwmod IRQ names, and some other stable key for the hwmod mux
3628 * pad records.
3629 */
3630 int omap_hwmod_pad_route_irq(struct omap_hwmod *oh, int pad_idx, int irq_idx)
3631 {
3632 int nr_irqs;
3633
3634 might_sleep();
3635
3636 if (!oh || !oh->mux || !oh->mpu_irqs || pad_idx < 0 ||
3637 pad_idx >= oh->mux->nr_pads_dynamic)
3638 return -EINVAL;
3639
3640 /* Check the number of available mpu_irqs */
3641 for (nr_irqs = 0; oh->mpu_irqs[nr_irqs].irq >= 0; nr_irqs++)
3642 ;
3643
3644 if (irq_idx >= nr_irqs)
3645 return -EINVAL;
3646
3647 if (!oh->mux->irqs) {
3648 /* XXX What frees this? */
3649 oh->mux->irqs = kzalloc(sizeof(int) * oh->mux->nr_pads_dynamic,
3650 GFP_KERNEL);
3651 if (!oh->mux->irqs)
3652 return -ENOMEM;
3653 }
3654 oh->mux->irqs[pad_idx] = irq_idx;
3655
3656 return 0;
3657 }
3658
3659 /**
3660 * omap_hwmod_init - initialize the hwmod code
3661 *
3662 * Sets up some function pointers needed by the hwmod code to operate on the
3663 * currently-booted SoC. Intended to be called once during kernel init
3664 * before any hwmods are registered. No return value.
3665 */
3666 void __init omap_hwmod_init(void)
3667 {
3668 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
3669 soc_ops.wait_target_ready = _omap2_wait_target_ready;
3670 soc_ops.assert_hardreset = _omap2_assert_hardreset;
3671 soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
3672 soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
3673 } else if (cpu_is_omap44xx() || soc_is_omap54xx()) {
3674 soc_ops.enable_module = _omap4_enable_module;
3675 soc_ops.disable_module = _omap4_disable_module;
3676 soc_ops.wait_target_ready = _omap4_wait_target_ready;
3677 soc_ops.assert_hardreset = _omap4_assert_hardreset;
3678 soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
3679 soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
3680 soc_ops.init_clkdm = _init_clkdm;
3681 } else {
3682 WARN(1, "omap_hwmod: unknown SoC type\n");
3683 }
3684
3685 inited = true;
3686 }
3687
3688 /**
3689 * omap_hwmod_get_main_clk - get pointer to main clock name
3690 * @oh: struct omap_hwmod *
3691 *
3692 * Returns the main clock name assocated with @oh upon success,
3693 * or NULL if @oh is NULL.
3694 */
3695 const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
3696 {
3697 if (!oh)
3698 return NULL;
3699
3700 return oh->main_clk;
3701 }
This page took 0.113505 seconds and 5 git commands to generate.