406eee7846849990d8f87d53243e6cd171944e17
[deliverable/linux.git] / arch / x86 / kernel / apic / io_apic.c
1 /*
2 * Intel IO-APIC support for multi-Pentium hosts.
3 *
4 * Copyright (C) 1997, 1998, 1999, 2000, 2009 Ingo Molnar, Hajnalka Szabo
5 *
6 * Many thanks to Stig Venaas for trying out countless experimental
7 * patches and reporting/debugging problems patiently!
8 *
9 * (c) 1999, Multiple IO-APIC support, developed by
10 * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
11 * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
12 * further tested and cleaned up by Zach Brown <zab@redhat.com>
13 * and Ingo Molnar <mingo@redhat.com>
14 *
15 * Fixes
16 * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
17 * thanks to Eric Gilmore
18 * and Rolf G. Tews
19 * for testing these extensively
20 * Paul Diefenbaugh : Added full ACPI support
21 */
22
23 #include <linux/mm.h>
24 #include <linux/interrupt.h>
25 #include <linux/init.h>
26 #include <linux/delay.h>
27 #include <linux/sched.h>
28 #include <linux/pci.h>
29 #include <linux/mc146818rtc.h>
30 #include <linux/compiler.h>
31 #include <linux/acpi.h>
32 #include <linux/module.h>
33 #include <linux/syscore_ops.h>
34 #include <linux/msi.h>
35 #include <linux/htirq.h>
36 #include <linux/freezer.h>
37 #include <linux/kthread.h>
38 #include <linux/jiffies.h> /* time_after() */
39 #include <linux/slab.h>
40 #ifdef CONFIG_ACPI
41 #include <acpi/acpi_bus.h>
42 #endif
43 #include <linux/bootmem.h>
44 #include <linux/dmar.h>
45 #include <linux/hpet.h>
46
47 #include <asm/idle.h>
48 #include <asm/io.h>
49 #include <asm/smp.h>
50 #include <asm/cpu.h>
51 #include <asm/desc.h>
52 #include <asm/proto.h>
53 #include <asm/acpi.h>
54 #include <asm/dma.h>
55 #include <asm/timer.h>
56 #include <asm/i8259.h>
57 #include <asm/msidef.h>
58 #include <asm/hypertransport.h>
59 #include <asm/setup.h>
60 #include <asm/irq_remapping.h>
61 #include <asm/hpet.h>
62 #include <asm/hw_irq.h>
63
64 #include <asm/apic.h>
65
66 #define __apicdebuginit(type) static type __init
67
68 #define for_each_irq_pin(entry, head) \
69 for (entry = head; entry; entry = entry->next)
70
71 #ifdef CONFIG_IRQ_REMAP
72 static void irq_remap_modify_chip_defaults(struct irq_chip *chip);
73 static inline bool irq_remapped(struct irq_cfg *cfg)
74 {
75 return cfg->irq_2_iommu.iommu != NULL;
76 }
77 #else
78 static inline bool irq_remapped(struct irq_cfg *cfg)
79 {
80 return false;
81 }
82 static inline void irq_remap_modify_chip_defaults(struct irq_chip *chip)
83 {
84 }
85 #endif
86
87 /*
88 * Is the SiS APIC rmw bug present ?
89 * -1 = don't know, 0 = no, 1 = yes
90 */
91 int sis_apic_bug = -1;
92
93 static DEFINE_RAW_SPINLOCK(ioapic_lock);
94 static DEFINE_RAW_SPINLOCK(vector_lock);
95
96 static struct ioapic {
97 /*
98 * # of IRQ routing registers
99 */
100 int nr_registers;
101 /*
102 * Saved state during suspend/resume, or while enabling intr-remap.
103 */
104 struct IO_APIC_route_entry *saved_registers;
105 /* I/O APIC config */
106 struct mpc_ioapic mp_config;
107 /* IO APIC gsi routing info */
108 struct mp_ioapic_gsi gsi_config;
109 DECLARE_BITMAP(pin_programmed, MP_MAX_IOAPIC_PIN + 1);
110 } ioapics[MAX_IO_APICS];
111
112 #define mpc_ioapic_ver(ioapic_idx) ioapics[ioapic_idx].mp_config.apicver
113
114 int mpc_ioapic_id(int ioapic_idx)
115 {
116 return ioapics[ioapic_idx].mp_config.apicid;
117 }
118
119 unsigned int mpc_ioapic_addr(int ioapic_idx)
120 {
121 return ioapics[ioapic_idx].mp_config.apicaddr;
122 }
123
124 struct mp_ioapic_gsi *mp_ioapic_gsi_routing(int ioapic_idx)
125 {
126 return &ioapics[ioapic_idx].gsi_config;
127 }
128
129 int nr_ioapics;
130
131 /* The one past the highest gsi number used */
132 u32 gsi_top;
133
134 /* MP IRQ source entries */
135 struct mpc_intsrc mp_irqs[MAX_IRQ_SOURCES];
136
137 /* # of MP IRQ source entries */
138 int mp_irq_entries;
139
140 /* GSI interrupts */
141 static int nr_irqs_gsi = NR_IRQS_LEGACY;
142
143 #ifdef CONFIG_EISA
144 int mp_bus_id_to_type[MAX_MP_BUSSES];
145 #endif
146
147 DECLARE_BITMAP(mp_bus_not_pci, MAX_MP_BUSSES);
148
149 int skip_ioapic_setup;
150
151 /**
152 * disable_ioapic_support() - disables ioapic support at runtime
153 */
154 void disable_ioapic_support(void)
155 {
156 #ifdef CONFIG_PCI
157 noioapicquirk = 1;
158 noioapicreroute = -1;
159 #endif
160 skip_ioapic_setup = 1;
161 }
162
163 static int __init parse_noapic(char *str)
164 {
165 /* disable IO-APIC */
166 disable_ioapic_support();
167 return 0;
168 }
169 early_param("noapic", parse_noapic);
170
171 static int io_apic_setup_irq_pin(unsigned int irq, int node,
172 struct io_apic_irq_attr *attr);
173
174 /* Will be called in mpparse/acpi/sfi codes for saving IRQ info */
175 void mp_save_irq(struct mpc_intsrc *m)
176 {
177 int i;
178
179 apic_printk(APIC_VERBOSE, "Int: type %d, pol %d, trig %d, bus %02x,"
180 " IRQ %02x, APIC ID %x, APIC INT %02x\n",
181 m->irqtype, m->irqflag & 3, (m->irqflag >> 2) & 3, m->srcbus,
182 m->srcbusirq, m->dstapic, m->dstirq);
183
184 for (i = 0; i < mp_irq_entries; i++) {
185 if (!memcmp(&mp_irqs[i], m, sizeof(*m)))
186 return;
187 }
188
189 memcpy(&mp_irqs[mp_irq_entries], m, sizeof(*m));
190 if (++mp_irq_entries == MAX_IRQ_SOURCES)
191 panic("Max # of irq sources exceeded!!\n");
192 }
193
194 struct irq_pin_list {
195 int apic, pin;
196 struct irq_pin_list *next;
197 };
198
199 static struct irq_pin_list *alloc_irq_pin_list(int node)
200 {
201 return kzalloc_node(sizeof(struct irq_pin_list), GFP_KERNEL, node);
202 }
203
204
205 /* irq_cfg is indexed by the sum of all RTEs in all I/O APICs. */
206 static struct irq_cfg irq_cfgx[NR_IRQS_LEGACY];
207
208 int __init arch_early_irq_init(void)
209 {
210 struct irq_cfg *cfg;
211 int count, node, i;
212
213 if (!legacy_pic->nr_legacy_irqs)
214 io_apic_irqs = ~0UL;
215
216 for (i = 0; i < nr_ioapics; i++) {
217 ioapics[i].saved_registers =
218 kzalloc(sizeof(struct IO_APIC_route_entry) *
219 ioapics[i].nr_registers, GFP_KERNEL);
220 if (!ioapics[i].saved_registers)
221 pr_err("IOAPIC %d: suspend/resume impossible!\n", i);
222 }
223
224 cfg = irq_cfgx;
225 count = ARRAY_SIZE(irq_cfgx);
226 node = cpu_to_node(0);
227
228 /* Make sure the legacy interrupts are marked in the bitmap */
229 irq_reserve_irqs(0, legacy_pic->nr_legacy_irqs);
230
231 for (i = 0; i < count; i++) {
232 irq_set_chip_data(i, &cfg[i]);
233 zalloc_cpumask_var_node(&cfg[i].domain, GFP_KERNEL, node);
234 zalloc_cpumask_var_node(&cfg[i].old_domain, GFP_KERNEL, node);
235 /*
236 * For legacy IRQ's, start with assigning irq0 to irq15 to
237 * IRQ0_VECTOR to IRQ15_VECTOR on cpu 0.
238 */
239 if (i < legacy_pic->nr_legacy_irqs) {
240 cfg[i].vector = IRQ0_VECTOR + i;
241 cpumask_set_cpu(0, cfg[i].domain);
242 }
243 }
244
245 return 0;
246 }
247
248 static struct irq_cfg *irq_cfg(unsigned int irq)
249 {
250 return irq_get_chip_data(irq);
251 }
252
253 static struct irq_cfg *alloc_irq_cfg(unsigned int irq, int node)
254 {
255 struct irq_cfg *cfg;
256
257 cfg = kzalloc_node(sizeof(*cfg), GFP_KERNEL, node);
258 if (!cfg)
259 return NULL;
260 if (!zalloc_cpumask_var_node(&cfg->domain, GFP_KERNEL, node))
261 goto out_cfg;
262 if (!zalloc_cpumask_var_node(&cfg->old_domain, GFP_KERNEL, node))
263 goto out_domain;
264 return cfg;
265 out_domain:
266 free_cpumask_var(cfg->domain);
267 out_cfg:
268 kfree(cfg);
269 return NULL;
270 }
271
272 static void free_irq_cfg(unsigned int at, struct irq_cfg *cfg)
273 {
274 if (!cfg)
275 return;
276 irq_set_chip_data(at, NULL);
277 free_cpumask_var(cfg->domain);
278 free_cpumask_var(cfg->old_domain);
279 kfree(cfg);
280 }
281
282 static struct irq_cfg *alloc_irq_and_cfg_at(unsigned int at, int node)
283 {
284 int res = irq_alloc_desc_at(at, node);
285 struct irq_cfg *cfg;
286
287 if (res < 0) {
288 if (res != -EEXIST)
289 return NULL;
290 cfg = irq_get_chip_data(at);
291 if (cfg)
292 return cfg;
293 }
294
295 cfg = alloc_irq_cfg(at, node);
296 if (cfg)
297 irq_set_chip_data(at, cfg);
298 else
299 irq_free_desc(at);
300 return cfg;
301 }
302
303 static int alloc_irq_from(unsigned int from, int node)
304 {
305 return irq_alloc_desc_from(from, node);
306 }
307
308 static void free_irq_at(unsigned int at, struct irq_cfg *cfg)
309 {
310 free_irq_cfg(at, cfg);
311 irq_free_desc(at);
312 }
313
314
315 struct io_apic {
316 unsigned int index;
317 unsigned int unused[3];
318 unsigned int data;
319 unsigned int unused2[11];
320 unsigned int eoi;
321 };
322
323 static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
324 {
325 return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
326 + (mpc_ioapic_addr(idx) & ~PAGE_MASK);
327 }
328
329 static inline void io_apic_eoi(unsigned int apic, unsigned int vector)
330 {
331 struct io_apic __iomem *io_apic = io_apic_base(apic);
332 writel(vector, &io_apic->eoi);
333 }
334
335 unsigned int native_io_apic_read(unsigned int apic, unsigned int reg)
336 {
337 struct io_apic __iomem *io_apic = io_apic_base(apic);
338 writel(reg, &io_apic->index);
339 return readl(&io_apic->data);
340 }
341
342 void native_io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
343 {
344 struct io_apic __iomem *io_apic = io_apic_base(apic);
345
346 writel(reg, &io_apic->index);
347 writel(value, &io_apic->data);
348 }
349
350 /*
351 * Re-write a value: to be used for read-modify-write
352 * cycles where the read already set up the index register.
353 *
354 * Older SiS APIC requires we rewrite the index register
355 */
356 void native_io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
357 {
358 struct io_apic __iomem *io_apic = io_apic_base(apic);
359
360 if (sis_apic_bug)
361 writel(reg, &io_apic->index);
362 writel(value, &io_apic->data);
363 }
364
365 union entry_union {
366 struct { u32 w1, w2; };
367 struct IO_APIC_route_entry entry;
368 };
369
370 static struct IO_APIC_route_entry __ioapic_read_entry(int apic, int pin)
371 {
372 union entry_union eu;
373
374 eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
375 eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
376
377 return eu.entry;
378 }
379
380 static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
381 {
382 union entry_union eu;
383 unsigned long flags;
384
385 raw_spin_lock_irqsave(&ioapic_lock, flags);
386 eu.entry = __ioapic_read_entry(apic, pin);
387 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
388
389 return eu.entry;
390 }
391
392 /*
393 * When we write a new IO APIC routing entry, we need to write the high
394 * word first! If the mask bit in the low word is clear, we will enable
395 * the interrupt, and we need to make sure the entry is fully populated
396 * before that happens.
397 */
398 static void __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
399 {
400 union entry_union eu = {{0, 0}};
401
402 eu.entry = e;
403 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
404 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
405 }
406
407 static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
408 {
409 unsigned long flags;
410
411 raw_spin_lock_irqsave(&ioapic_lock, flags);
412 __ioapic_write_entry(apic, pin, e);
413 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
414 }
415
416 /*
417 * When we mask an IO APIC routing entry, we need to write the low
418 * word first, in order to set the mask bit before we change the
419 * high bits!
420 */
421 static void ioapic_mask_entry(int apic, int pin)
422 {
423 unsigned long flags;
424 union entry_union eu = { .entry.mask = 1 };
425
426 raw_spin_lock_irqsave(&ioapic_lock, flags);
427 io_apic_write(apic, 0x10 + 2*pin, eu.w1);
428 io_apic_write(apic, 0x11 + 2*pin, eu.w2);
429 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
430 }
431
432 /*
433 * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
434 * shared ISA-space IRQs, so we have to support them. We are super
435 * fast in the common case, and fast for shared ISA-space IRQs.
436 */
437 static int __add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
438 {
439 struct irq_pin_list **last, *entry;
440
441 /* don't allow duplicates */
442 last = &cfg->irq_2_pin;
443 for_each_irq_pin(entry, cfg->irq_2_pin) {
444 if (entry->apic == apic && entry->pin == pin)
445 return 0;
446 last = &entry->next;
447 }
448
449 entry = alloc_irq_pin_list(node);
450 if (!entry) {
451 pr_err("can not alloc irq_pin_list (%d,%d,%d)\n",
452 node, apic, pin);
453 return -ENOMEM;
454 }
455 entry->apic = apic;
456 entry->pin = pin;
457
458 *last = entry;
459 return 0;
460 }
461
462 static void add_pin_to_irq_node(struct irq_cfg *cfg, int node, int apic, int pin)
463 {
464 if (__add_pin_to_irq_node(cfg, node, apic, pin))
465 panic("IO-APIC: failed to add irq-pin. Can not proceed\n");
466 }
467
468 /*
469 * Reroute an IRQ to a different pin.
470 */
471 static void __init replace_pin_at_irq_node(struct irq_cfg *cfg, int node,
472 int oldapic, int oldpin,
473 int newapic, int newpin)
474 {
475 struct irq_pin_list *entry;
476
477 for_each_irq_pin(entry, cfg->irq_2_pin) {
478 if (entry->apic == oldapic && entry->pin == oldpin) {
479 entry->apic = newapic;
480 entry->pin = newpin;
481 /* every one is different, right? */
482 return;
483 }
484 }
485
486 /* old apic/pin didn't exist, so just add new ones */
487 add_pin_to_irq_node(cfg, node, newapic, newpin);
488 }
489
490 static void __io_apic_modify_irq(struct irq_pin_list *entry,
491 int mask_and, int mask_or,
492 void (*final)(struct irq_pin_list *entry))
493 {
494 unsigned int reg, pin;
495
496 pin = entry->pin;
497 reg = io_apic_read(entry->apic, 0x10 + pin * 2);
498 reg &= mask_and;
499 reg |= mask_or;
500 io_apic_modify(entry->apic, 0x10 + pin * 2, reg);
501 if (final)
502 final(entry);
503 }
504
505 static void io_apic_modify_irq(struct irq_cfg *cfg,
506 int mask_and, int mask_or,
507 void (*final)(struct irq_pin_list *entry))
508 {
509 struct irq_pin_list *entry;
510
511 for_each_irq_pin(entry, cfg->irq_2_pin)
512 __io_apic_modify_irq(entry, mask_and, mask_or, final);
513 }
514
515 static void io_apic_sync(struct irq_pin_list *entry)
516 {
517 /*
518 * Synchronize the IO-APIC and the CPU by doing
519 * a dummy read from the IO-APIC
520 */
521 struct io_apic __iomem *io_apic;
522
523 io_apic = io_apic_base(entry->apic);
524 readl(&io_apic->data);
525 }
526
527 static void mask_ioapic(struct irq_cfg *cfg)
528 {
529 unsigned long flags;
530
531 raw_spin_lock_irqsave(&ioapic_lock, flags);
532 io_apic_modify_irq(cfg, ~0, IO_APIC_REDIR_MASKED, &io_apic_sync);
533 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
534 }
535
536 static void mask_ioapic_irq(struct irq_data *data)
537 {
538 mask_ioapic(data->chip_data);
539 }
540
541 static void __unmask_ioapic(struct irq_cfg *cfg)
542 {
543 io_apic_modify_irq(cfg, ~IO_APIC_REDIR_MASKED, 0, NULL);
544 }
545
546 static void unmask_ioapic(struct irq_cfg *cfg)
547 {
548 unsigned long flags;
549
550 raw_spin_lock_irqsave(&ioapic_lock, flags);
551 __unmask_ioapic(cfg);
552 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
553 }
554
555 static void unmask_ioapic_irq(struct irq_data *data)
556 {
557 unmask_ioapic(data->chip_data);
558 }
559
560 /*
561 * IO-APIC versions below 0x20 don't support EOI register.
562 * For the record, here is the information about various versions:
563 * 0Xh 82489DX
564 * 1Xh I/OAPIC or I/O(x)APIC which are not PCI 2.2 Compliant
565 * 2Xh I/O(x)APIC which is PCI 2.2 Compliant
566 * 30h-FFh Reserved
567 *
568 * Some of the Intel ICH Specs (ICH2 to ICH5) documents the io-apic
569 * version as 0x2. This is an error with documentation and these ICH chips
570 * use io-apic's of version 0x20.
571 *
572 * For IO-APIC's with EOI register, we use that to do an explicit EOI.
573 * Otherwise, we simulate the EOI message manually by changing the trigger
574 * mode to edge and then back to level, with RTE being masked during this.
575 */
576 static void __eoi_ioapic_pin(int apic, int pin, int vector, struct irq_cfg *cfg)
577 {
578 if (mpc_ioapic_ver(apic) >= 0x20) {
579 /*
580 * Intr-remapping uses pin number as the virtual vector
581 * in the RTE. Actual vector is programmed in
582 * intr-remapping table entry. Hence for the io-apic
583 * EOI we use the pin number.
584 */
585 if (cfg && irq_remapped(cfg))
586 io_apic_eoi(apic, pin);
587 else
588 io_apic_eoi(apic, vector);
589 } else {
590 struct IO_APIC_route_entry entry, entry1;
591
592 entry = entry1 = __ioapic_read_entry(apic, pin);
593
594 /*
595 * Mask the entry and change the trigger mode to edge.
596 */
597 entry1.mask = 1;
598 entry1.trigger = IOAPIC_EDGE;
599
600 __ioapic_write_entry(apic, pin, entry1);
601
602 /*
603 * Restore the previous level triggered entry.
604 */
605 __ioapic_write_entry(apic, pin, entry);
606 }
607 }
608
609 static void eoi_ioapic_irq(unsigned int irq, struct irq_cfg *cfg)
610 {
611 struct irq_pin_list *entry;
612 unsigned long flags;
613
614 raw_spin_lock_irqsave(&ioapic_lock, flags);
615 for_each_irq_pin(entry, cfg->irq_2_pin)
616 __eoi_ioapic_pin(entry->apic, entry->pin, cfg->vector, cfg);
617 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
618 }
619
620 static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
621 {
622 struct IO_APIC_route_entry entry;
623
624 /* Check delivery_mode to be sure we're not clearing an SMI pin */
625 entry = ioapic_read_entry(apic, pin);
626 if (entry.delivery_mode == dest_SMI)
627 return;
628
629 /*
630 * Make sure the entry is masked and re-read the contents to check
631 * if it is a level triggered pin and if the remote-IRR is set.
632 */
633 if (!entry.mask) {
634 entry.mask = 1;
635 ioapic_write_entry(apic, pin, entry);
636 entry = ioapic_read_entry(apic, pin);
637 }
638
639 if (entry.irr) {
640 unsigned long flags;
641
642 /*
643 * Make sure the trigger mode is set to level. Explicit EOI
644 * doesn't clear the remote-IRR if the trigger mode is not
645 * set to level.
646 */
647 if (!entry.trigger) {
648 entry.trigger = IOAPIC_LEVEL;
649 ioapic_write_entry(apic, pin, entry);
650 }
651
652 raw_spin_lock_irqsave(&ioapic_lock, flags);
653 __eoi_ioapic_pin(apic, pin, entry.vector, NULL);
654 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
655 }
656
657 /*
658 * Clear the rest of the bits in the IO-APIC RTE except for the mask
659 * bit.
660 */
661 ioapic_mask_entry(apic, pin);
662 entry = ioapic_read_entry(apic, pin);
663 if (entry.irr)
664 pr_err("Unable to reset IRR for apic: %d, pin :%d\n",
665 mpc_ioapic_id(apic), pin);
666 }
667
668 static void clear_IO_APIC (void)
669 {
670 int apic, pin;
671
672 for (apic = 0; apic < nr_ioapics; apic++)
673 for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
674 clear_IO_APIC_pin(apic, pin);
675 }
676
677 #ifdef CONFIG_X86_32
678 /*
679 * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
680 * specific CPU-side IRQs.
681 */
682
683 #define MAX_PIRQS 8
684 static int pirq_entries[MAX_PIRQS] = {
685 [0 ... MAX_PIRQS - 1] = -1
686 };
687
688 static int __init ioapic_pirq_setup(char *str)
689 {
690 int i, max;
691 int ints[MAX_PIRQS+1];
692
693 get_options(str, ARRAY_SIZE(ints), ints);
694
695 apic_printk(APIC_VERBOSE, KERN_INFO
696 "PIRQ redirection, working around broken MP-BIOS.\n");
697 max = MAX_PIRQS;
698 if (ints[0] < MAX_PIRQS)
699 max = ints[0];
700
701 for (i = 0; i < max; i++) {
702 apic_printk(APIC_VERBOSE, KERN_DEBUG
703 "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
704 /*
705 * PIRQs are mapped upside down, usually.
706 */
707 pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
708 }
709 return 1;
710 }
711
712 __setup("pirq=", ioapic_pirq_setup);
713 #endif /* CONFIG_X86_32 */
714
715 /*
716 * Saves all the IO-APIC RTE's
717 */
718 int save_ioapic_entries(void)
719 {
720 int apic, pin;
721 int err = 0;
722
723 for (apic = 0; apic < nr_ioapics; apic++) {
724 if (!ioapics[apic].saved_registers) {
725 err = -ENOMEM;
726 continue;
727 }
728
729 for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
730 ioapics[apic].saved_registers[pin] =
731 ioapic_read_entry(apic, pin);
732 }
733
734 return err;
735 }
736
737 /*
738 * Mask all IO APIC entries.
739 */
740 void mask_ioapic_entries(void)
741 {
742 int apic, pin;
743
744 for (apic = 0; apic < nr_ioapics; apic++) {
745 if (!ioapics[apic].saved_registers)
746 continue;
747
748 for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
749 struct IO_APIC_route_entry entry;
750
751 entry = ioapics[apic].saved_registers[pin];
752 if (!entry.mask) {
753 entry.mask = 1;
754 ioapic_write_entry(apic, pin, entry);
755 }
756 }
757 }
758 }
759
760 /*
761 * Restore IO APIC entries which was saved in the ioapic structure.
762 */
763 int restore_ioapic_entries(void)
764 {
765 int apic, pin;
766
767 for (apic = 0; apic < nr_ioapics; apic++) {
768 if (!ioapics[apic].saved_registers)
769 continue;
770
771 for (pin = 0; pin < ioapics[apic].nr_registers; pin++)
772 ioapic_write_entry(apic, pin,
773 ioapics[apic].saved_registers[pin]);
774 }
775 return 0;
776 }
777
778 /*
779 * Find the IRQ entry number of a certain pin.
780 */
781 static int find_irq_entry(int ioapic_idx, int pin, int type)
782 {
783 int i;
784
785 for (i = 0; i < mp_irq_entries; i++)
786 if (mp_irqs[i].irqtype == type &&
787 (mp_irqs[i].dstapic == mpc_ioapic_id(ioapic_idx) ||
788 mp_irqs[i].dstapic == MP_APIC_ALL) &&
789 mp_irqs[i].dstirq == pin)
790 return i;
791
792 return -1;
793 }
794
795 /*
796 * Find the pin to which IRQ[irq] (ISA) is connected
797 */
798 static int __init find_isa_irq_pin(int irq, int type)
799 {
800 int i;
801
802 for (i = 0; i < mp_irq_entries; i++) {
803 int lbus = mp_irqs[i].srcbus;
804
805 if (test_bit(lbus, mp_bus_not_pci) &&
806 (mp_irqs[i].irqtype == type) &&
807 (mp_irqs[i].srcbusirq == irq))
808
809 return mp_irqs[i].dstirq;
810 }
811 return -1;
812 }
813
814 static int __init find_isa_irq_apic(int irq, int type)
815 {
816 int i;
817
818 for (i = 0; i < mp_irq_entries; i++) {
819 int lbus = mp_irqs[i].srcbus;
820
821 if (test_bit(lbus, mp_bus_not_pci) &&
822 (mp_irqs[i].irqtype == type) &&
823 (mp_irqs[i].srcbusirq == irq))
824 break;
825 }
826
827 if (i < mp_irq_entries) {
828 int ioapic_idx;
829
830 for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
831 if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic)
832 return ioapic_idx;
833 }
834
835 return -1;
836 }
837
838 #ifdef CONFIG_EISA
839 /*
840 * EISA Edge/Level control register, ELCR
841 */
842 static int EISA_ELCR(unsigned int irq)
843 {
844 if (irq < legacy_pic->nr_legacy_irqs) {
845 unsigned int port = 0x4d0 + (irq >> 3);
846 return (inb(port) >> (irq & 7)) & 1;
847 }
848 apic_printk(APIC_VERBOSE, KERN_INFO
849 "Broken MPtable reports ISA irq %d\n", irq);
850 return 0;
851 }
852
853 #endif
854
855 /* ISA interrupts are always polarity zero edge triggered,
856 * when listed as conforming in the MP table. */
857
858 #define default_ISA_trigger(idx) (0)
859 #define default_ISA_polarity(idx) (0)
860
861 /* EISA interrupts are always polarity zero and can be edge or level
862 * trigger depending on the ELCR value. If an interrupt is listed as
863 * EISA conforming in the MP table, that means its trigger type must
864 * be read in from the ELCR */
865
866 #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].srcbusirq))
867 #define default_EISA_polarity(idx) default_ISA_polarity(idx)
868
869 /* PCI interrupts are always polarity one level triggered,
870 * when listed as conforming in the MP table. */
871
872 #define default_PCI_trigger(idx) (1)
873 #define default_PCI_polarity(idx) (1)
874
875 static int irq_polarity(int idx)
876 {
877 int bus = mp_irqs[idx].srcbus;
878 int polarity;
879
880 /*
881 * Determine IRQ line polarity (high active or low active):
882 */
883 switch (mp_irqs[idx].irqflag & 3)
884 {
885 case 0: /* conforms, ie. bus-type dependent polarity */
886 if (test_bit(bus, mp_bus_not_pci))
887 polarity = default_ISA_polarity(idx);
888 else
889 polarity = default_PCI_polarity(idx);
890 break;
891 case 1: /* high active */
892 {
893 polarity = 0;
894 break;
895 }
896 case 2: /* reserved */
897 {
898 pr_warn("broken BIOS!!\n");
899 polarity = 1;
900 break;
901 }
902 case 3: /* low active */
903 {
904 polarity = 1;
905 break;
906 }
907 default: /* invalid */
908 {
909 pr_warn("broken BIOS!!\n");
910 polarity = 1;
911 break;
912 }
913 }
914 return polarity;
915 }
916
917 static int irq_trigger(int idx)
918 {
919 int bus = mp_irqs[idx].srcbus;
920 int trigger;
921
922 /*
923 * Determine IRQ trigger mode (edge or level sensitive):
924 */
925 switch ((mp_irqs[idx].irqflag>>2) & 3)
926 {
927 case 0: /* conforms, ie. bus-type dependent */
928 if (test_bit(bus, mp_bus_not_pci))
929 trigger = default_ISA_trigger(idx);
930 else
931 trigger = default_PCI_trigger(idx);
932 #ifdef CONFIG_EISA
933 switch (mp_bus_id_to_type[bus]) {
934 case MP_BUS_ISA: /* ISA pin */
935 {
936 /* set before the switch */
937 break;
938 }
939 case MP_BUS_EISA: /* EISA pin */
940 {
941 trigger = default_EISA_trigger(idx);
942 break;
943 }
944 case MP_BUS_PCI: /* PCI pin */
945 {
946 /* set before the switch */
947 break;
948 }
949 default:
950 {
951 pr_warn("broken BIOS!!\n");
952 trigger = 1;
953 break;
954 }
955 }
956 #endif
957 break;
958 case 1: /* edge */
959 {
960 trigger = 0;
961 break;
962 }
963 case 2: /* reserved */
964 {
965 pr_warn("broken BIOS!!\n");
966 trigger = 1;
967 break;
968 }
969 case 3: /* level */
970 {
971 trigger = 1;
972 break;
973 }
974 default: /* invalid */
975 {
976 pr_warn("broken BIOS!!\n");
977 trigger = 0;
978 break;
979 }
980 }
981 return trigger;
982 }
983
984 static int pin_2_irq(int idx, int apic, int pin)
985 {
986 int irq;
987 int bus = mp_irqs[idx].srcbus;
988 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(apic);
989
990 /*
991 * Debugging check, we are in big trouble if this message pops up!
992 */
993 if (mp_irqs[idx].dstirq != pin)
994 pr_err("broken BIOS or MPTABLE parser, ayiee!!\n");
995
996 if (test_bit(bus, mp_bus_not_pci)) {
997 irq = mp_irqs[idx].srcbusirq;
998 } else {
999 u32 gsi = gsi_cfg->gsi_base + pin;
1000
1001 if (gsi >= NR_IRQS_LEGACY)
1002 irq = gsi;
1003 else
1004 irq = gsi_top + gsi;
1005 }
1006
1007 #ifdef CONFIG_X86_32
1008 /*
1009 * PCI IRQ command line redirection. Yes, limits are hardcoded.
1010 */
1011 if ((pin >= 16) && (pin <= 23)) {
1012 if (pirq_entries[pin-16] != -1) {
1013 if (!pirq_entries[pin-16]) {
1014 apic_printk(APIC_VERBOSE, KERN_DEBUG
1015 "disabling PIRQ%d\n", pin-16);
1016 } else {
1017 irq = pirq_entries[pin-16];
1018 apic_printk(APIC_VERBOSE, KERN_DEBUG
1019 "using PIRQ%d -> IRQ %d\n",
1020 pin-16, irq);
1021 }
1022 }
1023 }
1024 #endif
1025
1026 return irq;
1027 }
1028
1029 /*
1030 * Find a specific PCI IRQ entry.
1031 * Not an __init, possibly needed by modules
1032 */
1033 int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin,
1034 struct io_apic_irq_attr *irq_attr)
1035 {
1036 int ioapic_idx, i, best_guess = -1;
1037
1038 apic_printk(APIC_DEBUG,
1039 "querying PCI -> IRQ mapping bus:%d, slot:%d, pin:%d.\n",
1040 bus, slot, pin);
1041 if (test_bit(bus, mp_bus_not_pci)) {
1042 apic_printk(APIC_VERBOSE,
1043 "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
1044 return -1;
1045 }
1046 for (i = 0; i < mp_irq_entries; i++) {
1047 int lbus = mp_irqs[i].srcbus;
1048
1049 for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1050 if (mpc_ioapic_id(ioapic_idx) == mp_irqs[i].dstapic ||
1051 mp_irqs[i].dstapic == MP_APIC_ALL)
1052 break;
1053
1054 if (!test_bit(lbus, mp_bus_not_pci) &&
1055 !mp_irqs[i].irqtype &&
1056 (bus == lbus) &&
1057 (slot == ((mp_irqs[i].srcbusirq >> 2) & 0x1f))) {
1058 int irq = pin_2_irq(i, ioapic_idx, mp_irqs[i].dstirq);
1059
1060 if (!(ioapic_idx || IO_APIC_IRQ(irq)))
1061 continue;
1062
1063 if (pin == (mp_irqs[i].srcbusirq & 3)) {
1064 set_io_apic_irq_attr(irq_attr, ioapic_idx,
1065 mp_irqs[i].dstirq,
1066 irq_trigger(i),
1067 irq_polarity(i));
1068 return irq;
1069 }
1070 /*
1071 * Use the first all-but-pin matching entry as a
1072 * best-guess fuzzy result for broken mptables.
1073 */
1074 if (best_guess < 0) {
1075 set_io_apic_irq_attr(irq_attr, ioapic_idx,
1076 mp_irqs[i].dstirq,
1077 irq_trigger(i),
1078 irq_polarity(i));
1079 best_guess = irq;
1080 }
1081 }
1082 }
1083 return best_guess;
1084 }
1085 EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
1086
1087 void lock_vector_lock(void)
1088 {
1089 /* Used to the online set of cpus does not change
1090 * during assign_irq_vector.
1091 */
1092 raw_spin_lock(&vector_lock);
1093 }
1094
1095 void unlock_vector_lock(void)
1096 {
1097 raw_spin_unlock(&vector_lock);
1098 }
1099
1100 static int
1101 __assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1102 {
1103 /*
1104 * NOTE! The local APIC isn't very good at handling
1105 * multiple interrupts at the same interrupt level.
1106 * As the interrupt level is determined by taking the
1107 * vector number and shifting that right by 4, we
1108 * want to spread these out a bit so that they don't
1109 * all fall in the same interrupt level.
1110 *
1111 * Also, we've got to be careful not to trash gate
1112 * 0x80, because int 0x80 is hm, kind of importantish. ;)
1113 */
1114 static int current_vector = FIRST_EXTERNAL_VECTOR + VECTOR_OFFSET_START;
1115 static int current_offset = VECTOR_OFFSET_START % 16;
1116 int cpu, err;
1117 cpumask_var_t tmp_mask;
1118
1119 if (cfg->move_in_progress)
1120 return -EBUSY;
1121
1122 if (!alloc_cpumask_var(&tmp_mask, GFP_ATOMIC))
1123 return -ENOMEM;
1124
1125 /* Only try and allocate irqs on cpus that are present */
1126 err = -ENOSPC;
1127 cpumask_clear(cfg->old_domain);
1128 cpu = cpumask_first_and(mask, cpu_online_mask);
1129 while (cpu < nr_cpu_ids) {
1130 int new_cpu, vector, offset;
1131
1132 apic->vector_allocation_domain(cpu, tmp_mask, mask);
1133
1134 if (cpumask_subset(tmp_mask, cfg->domain)) {
1135 err = 0;
1136 if (cpumask_equal(tmp_mask, cfg->domain))
1137 break;
1138 /*
1139 * New cpumask using the vector is a proper subset of
1140 * the current in use mask. So cleanup the vector
1141 * allocation for the members that are not used anymore.
1142 */
1143 cpumask_andnot(cfg->old_domain, cfg->domain, tmp_mask);
1144 cfg->move_in_progress = 1;
1145 cpumask_and(cfg->domain, cfg->domain, tmp_mask);
1146 break;
1147 }
1148
1149 vector = current_vector;
1150 offset = current_offset;
1151 next:
1152 vector += 16;
1153 if (vector >= first_system_vector) {
1154 offset = (offset + 1) % 16;
1155 vector = FIRST_EXTERNAL_VECTOR + offset;
1156 }
1157
1158 if (unlikely(current_vector == vector)) {
1159 cpumask_or(cfg->old_domain, cfg->old_domain, tmp_mask);
1160 cpumask_andnot(tmp_mask, mask, cfg->old_domain);
1161 cpu = cpumask_first_and(tmp_mask, cpu_online_mask);
1162 continue;
1163 }
1164
1165 if (test_bit(vector, used_vectors))
1166 goto next;
1167
1168 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1169 if (per_cpu(vector_irq, new_cpu)[vector] != -1)
1170 goto next;
1171 /* Found one! */
1172 current_vector = vector;
1173 current_offset = offset;
1174 if (cfg->vector) {
1175 cfg->move_in_progress = 1;
1176 cpumask_copy(cfg->old_domain, cfg->domain);
1177 }
1178 for_each_cpu_and(new_cpu, tmp_mask, cpu_online_mask)
1179 per_cpu(vector_irq, new_cpu)[vector] = irq;
1180 cfg->vector = vector;
1181 cpumask_copy(cfg->domain, tmp_mask);
1182 err = 0;
1183 break;
1184 }
1185 free_cpumask_var(tmp_mask);
1186 return err;
1187 }
1188
1189 int assign_irq_vector(int irq, struct irq_cfg *cfg, const struct cpumask *mask)
1190 {
1191 int err;
1192 unsigned long flags;
1193
1194 raw_spin_lock_irqsave(&vector_lock, flags);
1195 err = __assign_irq_vector(irq, cfg, mask);
1196 raw_spin_unlock_irqrestore(&vector_lock, flags);
1197 return err;
1198 }
1199
1200 static void __clear_irq_vector(int irq, struct irq_cfg *cfg)
1201 {
1202 int cpu, vector;
1203
1204 BUG_ON(!cfg->vector);
1205
1206 vector = cfg->vector;
1207 for_each_cpu(cpu, cfg->domain)
1208 per_cpu(vector_irq, cpu)[vector] = -1;
1209
1210 cfg->vector = 0;
1211 cpumask_clear(cfg->domain);
1212
1213 if (likely(!cfg->move_in_progress))
1214 return;
1215 for_each_cpu(cpu, cfg->old_domain) {
1216 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS;
1217 vector++) {
1218 if (per_cpu(vector_irq, cpu)[vector] != irq)
1219 continue;
1220 per_cpu(vector_irq, cpu)[vector] = -1;
1221 break;
1222 }
1223 }
1224 cfg->move_in_progress = 0;
1225 }
1226
1227 void __setup_vector_irq(int cpu)
1228 {
1229 /* Initialize vector_irq on a new cpu */
1230 int irq, vector;
1231 struct irq_cfg *cfg;
1232
1233 /*
1234 * vector_lock will make sure that we don't run into irq vector
1235 * assignments that might be happening on another cpu in parallel,
1236 * while we setup our initial vector to irq mappings.
1237 */
1238 raw_spin_lock(&vector_lock);
1239 /* Mark the inuse vectors */
1240 for_each_active_irq(irq) {
1241 cfg = irq_get_chip_data(irq);
1242 if (!cfg)
1243 continue;
1244 /*
1245 * If it is a legacy IRQ handled by the legacy PIC, this cpu
1246 * will be part of the irq_cfg's domain.
1247 */
1248 if (irq < legacy_pic->nr_legacy_irqs && !IO_APIC_IRQ(irq))
1249 cpumask_set_cpu(cpu, cfg->domain);
1250
1251 if (!cpumask_test_cpu(cpu, cfg->domain))
1252 continue;
1253 vector = cfg->vector;
1254 per_cpu(vector_irq, cpu)[vector] = irq;
1255 }
1256 /* Mark the free vectors */
1257 for (vector = 0; vector < NR_VECTORS; ++vector) {
1258 irq = per_cpu(vector_irq, cpu)[vector];
1259 if (irq < 0)
1260 continue;
1261
1262 cfg = irq_cfg(irq);
1263 if (!cpumask_test_cpu(cpu, cfg->domain))
1264 per_cpu(vector_irq, cpu)[vector] = -1;
1265 }
1266 raw_spin_unlock(&vector_lock);
1267 }
1268
1269 static struct irq_chip ioapic_chip;
1270
1271 #ifdef CONFIG_X86_32
1272 static inline int IO_APIC_irq_trigger(int irq)
1273 {
1274 int apic, idx, pin;
1275
1276 for (apic = 0; apic < nr_ioapics; apic++) {
1277 for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1278 idx = find_irq_entry(apic, pin, mp_INT);
1279 if ((idx != -1) && (irq == pin_2_irq(idx, apic, pin)))
1280 return irq_trigger(idx);
1281 }
1282 }
1283 /*
1284 * nonexistent IRQs are edge default
1285 */
1286 return 0;
1287 }
1288 #else
1289 static inline int IO_APIC_irq_trigger(int irq)
1290 {
1291 return 1;
1292 }
1293 #endif
1294
1295 static void ioapic_register_intr(unsigned int irq, struct irq_cfg *cfg,
1296 unsigned long trigger)
1297 {
1298 struct irq_chip *chip = &ioapic_chip;
1299 irq_flow_handler_t hdl;
1300 bool fasteoi;
1301
1302 if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
1303 trigger == IOAPIC_LEVEL) {
1304 irq_set_status_flags(irq, IRQ_LEVEL);
1305 fasteoi = true;
1306 } else {
1307 irq_clear_status_flags(irq, IRQ_LEVEL);
1308 fasteoi = false;
1309 }
1310
1311 if (irq_remapped(cfg)) {
1312 irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
1313 irq_remap_modify_chip_defaults(chip);
1314 fasteoi = trigger != 0;
1315 }
1316
1317 hdl = fasteoi ? handle_fasteoi_irq : handle_edge_irq;
1318 irq_set_chip_and_handler_name(irq, chip, hdl,
1319 fasteoi ? "fasteoi" : "edge");
1320 }
1321
1322 static int setup_ioapic_entry(int irq, struct IO_APIC_route_entry *entry,
1323 unsigned int destination, int vector,
1324 struct io_apic_irq_attr *attr)
1325 {
1326 if (irq_remapping_enabled)
1327 return setup_ioapic_remapped_entry(irq, entry, destination,
1328 vector, attr);
1329
1330 memset(entry, 0, sizeof(*entry));
1331
1332 entry->delivery_mode = apic->irq_delivery_mode;
1333 entry->dest_mode = apic->irq_dest_mode;
1334 entry->dest = destination;
1335 entry->vector = vector;
1336 entry->mask = 0; /* enable IRQ */
1337 entry->trigger = attr->trigger;
1338 entry->polarity = attr->polarity;
1339
1340 /*
1341 * Mask level triggered irqs.
1342 * Use IRQ_DELAYED_DISABLE for edge triggered irqs.
1343 */
1344 if (attr->trigger)
1345 entry->mask = 1;
1346
1347 return 0;
1348 }
1349
1350 static void setup_ioapic_irq(unsigned int irq, struct irq_cfg *cfg,
1351 struct io_apic_irq_attr *attr)
1352 {
1353 struct IO_APIC_route_entry entry;
1354 unsigned int dest;
1355
1356 if (!IO_APIC_IRQ(irq))
1357 return;
1358
1359 if (assign_irq_vector(irq, cfg, apic->target_cpus()))
1360 return;
1361
1362 if (apic->cpu_mask_to_apicid_and(cfg->domain, apic->target_cpus(),
1363 &dest)) {
1364 pr_warn("Failed to obtain apicid for ioapic %d, pin %d\n",
1365 mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
1366 __clear_irq_vector(irq, cfg);
1367
1368 return;
1369 }
1370
1371 apic_printk(APIC_VERBOSE,KERN_DEBUG
1372 "IOAPIC[%d]: Set routing entry (%d-%d -> 0x%x -> "
1373 "IRQ %d Mode:%i Active:%i Dest:%d)\n",
1374 attr->ioapic, mpc_ioapic_id(attr->ioapic), attr->ioapic_pin,
1375 cfg->vector, irq, attr->trigger, attr->polarity, dest);
1376
1377 if (setup_ioapic_entry(irq, &entry, dest, cfg->vector, attr)) {
1378 pr_warn("Failed to setup ioapic entry for ioapic %d, pin %d\n",
1379 mpc_ioapic_id(attr->ioapic), attr->ioapic_pin);
1380 __clear_irq_vector(irq, cfg);
1381
1382 return;
1383 }
1384
1385 ioapic_register_intr(irq, cfg, attr->trigger);
1386 if (irq < legacy_pic->nr_legacy_irqs)
1387 legacy_pic->mask(irq);
1388
1389 ioapic_write_entry(attr->ioapic, attr->ioapic_pin, entry);
1390 }
1391
1392 static bool __init io_apic_pin_not_connected(int idx, int ioapic_idx, int pin)
1393 {
1394 if (idx != -1)
1395 return false;
1396
1397 apic_printk(APIC_VERBOSE, KERN_DEBUG " apic %d pin %d not connected\n",
1398 mpc_ioapic_id(ioapic_idx), pin);
1399 return true;
1400 }
1401
1402 static void __init __io_apic_setup_irqs(unsigned int ioapic_idx)
1403 {
1404 int idx, node = cpu_to_node(0);
1405 struct io_apic_irq_attr attr;
1406 unsigned int pin, irq;
1407
1408 for (pin = 0; pin < ioapics[ioapic_idx].nr_registers; pin++) {
1409 idx = find_irq_entry(ioapic_idx, pin, mp_INT);
1410 if (io_apic_pin_not_connected(idx, ioapic_idx, pin))
1411 continue;
1412
1413 irq = pin_2_irq(idx, ioapic_idx, pin);
1414
1415 if ((ioapic_idx > 0) && (irq > 16))
1416 continue;
1417
1418 /*
1419 * Skip the timer IRQ if there's a quirk handler
1420 * installed and if it returns 1:
1421 */
1422 if (apic->multi_timer_check &&
1423 apic->multi_timer_check(ioapic_idx, irq))
1424 continue;
1425
1426 set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1427 irq_polarity(idx));
1428
1429 io_apic_setup_irq_pin(irq, node, &attr);
1430 }
1431 }
1432
1433 static void __init setup_IO_APIC_irqs(void)
1434 {
1435 unsigned int ioapic_idx;
1436
1437 apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
1438
1439 for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1440 __io_apic_setup_irqs(ioapic_idx);
1441 }
1442
1443 /*
1444 * for the gsit that is not in first ioapic
1445 * but could not use acpi_register_gsi()
1446 * like some special sci in IBM x3330
1447 */
1448 void setup_IO_APIC_irq_extra(u32 gsi)
1449 {
1450 int ioapic_idx = 0, pin, idx, irq, node = cpu_to_node(0);
1451 struct io_apic_irq_attr attr;
1452
1453 /*
1454 * Convert 'gsi' to 'ioapic.pin'.
1455 */
1456 ioapic_idx = mp_find_ioapic(gsi);
1457 if (ioapic_idx < 0)
1458 return;
1459
1460 pin = mp_find_ioapic_pin(ioapic_idx, gsi);
1461 idx = find_irq_entry(ioapic_idx, pin, mp_INT);
1462 if (idx == -1)
1463 return;
1464
1465 irq = pin_2_irq(idx, ioapic_idx, pin);
1466
1467 /* Only handle the non legacy irqs on secondary ioapics */
1468 if (ioapic_idx == 0 || irq < NR_IRQS_LEGACY)
1469 return;
1470
1471 set_io_apic_irq_attr(&attr, ioapic_idx, pin, irq_trigger(idx),
1472 irq_polarity(idx));
1473
1474 io_apic_setup_irq_pin_once(irq, node, &attr);
1475 }
1476
1477 /*
1478 * Set up the timer pin, possibly with the 8259A-master behind.
1479 */
1480 static void __init setup_timer_IRQ0_pin(unsigned int ioapic_idx,
1481 unsigned int pin, int vector)
1482 {
1483 struct IO_APIC_route_entry entry;
1484 unsigned int dest;
1485
1486 if (irq_remapping_enabled)
1487 return;
1488
1489 memset(&entry, 0, sizeof(entry));
1490
1491 /*
1492 * We use logical delivery to get the timer IRQ
1493 * to the first CPU.
1494 */
1495 if (unlikely(apic->cpu_mask_to_apicid_and(apic->target_cpus(),
1496 apic->target_cpus(), &dest)))
1497 dest = BAD_APICID;
1498
1499 entry.dest_mode = apic->irq_dest_mode;
1500 entry.mask = 0; /* don't mask IRQ for edge */
1501 entry.dest = dest;
1502 entry.delivery_mode = apic->irq_delivery_mode;
1503 entry.polarity = 0;
1504 entry.trigger = 0;
1505 entry.vector = vector;
1506
1507 /*
1508 * The timer IRQ doesn't have to know that behind the
1509 * scene we may have a 8259A-master in AEOI mode ...
1510 */
1511 irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
1512 "edge");
1513
1514 /*
1515 * Add it to the IO-APIC irq-routing table:
1516 */
1517 ioapic_write_entry(ioapic_idx, pin, entry);
1518 }
1519
1520 __apicdebuginit(void) print_IO_APIC(int ioapic_idx)
1521 {
1522 int i;
1523 union IO_APIC_reg_00 reg_00;
1524 union IO_APIC_reg_01 reg_01;
1525 union IO_APIC_reg_02 reg_02;
1526 union IO_APIC_reg_03 reg_03;
1527 unsigned long flags;
1528
1529 raw_spin_lock_irqsave(&ioapic_lock, flags);
1530 reg_00.raw = io_apic_read(ioapic_idx, 0);
1531 reg_01.raw = io_apic_read(ioapic_idx, 1);
1532 if (reg_01.bits.version >= 0x10)
1533 reg_02.raw = io_apic_read(ioapic_idx, 2);
1534 if (reg_01.bits.version >= 0x20)
1535 reg_03.raw = io_apic_read(ioapic_idx, 3);
1536 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
1537
1538 printk(KERN_DEBUG "IO APIC #%d......\n", mpc_ioapic_id(ioapic_idx));
1539 printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
1540 printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
1541 printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
1542 printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
1543
1544 printk(KERN_DEBUG ".... register #01: %08X\n", *(int *)&reg_01);
1545 printk(KERN_DEBUG "....... : max redirection entries: %02X\n",
1546 reg_01.bits.entries);
1547
1548 printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
1549 printk(KERN_DEBUG "....... : IO APIC version: %02X\n",
1550 reg_01.bits.version);
1551
1552 /*
1553 * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
1554 * but the value of reg_02 is read as the previous read register
1555 * value, so ignore it if reg_02 == reg_01.
1556 */
1557 if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
1558 printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
1559 printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
1560 }
1561
1562 /*
1563 * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
1564 * or reg_03, but the value of reg_0[23] is read as the previous read
1565 * register value, so ignore it if reg_03 == reg_0[12].
1566 */
1567 if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
1568 reg_03.raw != reg_01.raw) {
1569 printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
1570 printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
1571 }
1572
1573 printk(KERN_DEBUG ".... IRQ redirection table:\n");
1574
1575 if (irq_remapping_enabled) {
1576 printk(KERN_DEBUG " NR Indx Fmt Mask Trig IRR"
1577 " Pol Stat Indx2 Zero Vect:\n");
1578 } else {
1579 printk(KERN_DEBUG " NR Dst Mask Trig IRR Pol"
1580 " Stat Dmod Deli Vect:\n");
1581 }
1582
1583 for (i = 0; i <= reg_01.bits.entries; i++) {
1584 if (irq_remapping_enabled) {
1585 struct IO_APIC_route_entry entry;
1586 struct IR_IO_APIC_route_entry *ir_entry;
1587
1588 entry = ioapic_read_entry(ioapic_idx, i);
1589 ir_entry = (struct IR_IO_APIC_route_entry *) &entry;
1590 printk(KERN_DEBUG " %02x %04X ",
1591 i,
1592 ir_entry->index
1593 );
1594 pr_cont("%1d %1d %1d %1d %1d "
1595 "%1d %1d %X %02X\n",
1596 ir_entry->format,
1597 ir_entry->mask,
1598 ir_entry->trigger,
1599 ir_entry->irr,
1600 ir_entry->polarity,
1601 ir_entry->delivery_status,
1602 ir_entry->index2,
1603 ir_entry->zero,
1604 ir_entry->vector
1605 );
1606 } else {
1607 struct IO_APIC_route_entry entry;
1608
1609 entry = ioapic_read_entry(ioapic_idx, i);
1610 printk(KERN_DEBUG " %02x %02X ",
1611 i,
1612 entry.dest
1613 );
1614 pr_cont("%1d %1d %1d %1d %1d "
1615 "%1d %1d %02X\n",
1616 entry.mask,
1617 entry.trigger,
1618 entry.irr,
1619 entry.polarity,
1620 entry.delivery_status,
1621 entry.dest_mode,
1622 entry.delivery_mode,
1623 entry.vector
1624 );
1625 }
1626 }
1627 }
1628
1629 __apicdebuginit(void) print_IO_APICs(void)
1630 {
1631 int ioapic_idx;
1632 struct irq_cfg *cfg;
1633 unsigned int irq;
1634 struct irq_chip *chip;
1635
1636 printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
1637 for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1638 printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
1639 mpc_ioapic_id(ioapic_idx),
1640 ioapics[ioapic_idx].nr_registers);
1641
1642 /*
1643 * We are a bit conservative about what we expect. We have to
1644 * know about every hardware change ASAP.
1645 */
1646 printk(KERN_INFO "testing the IO APIC.......................\n");
1647
1648 for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++)
1649 print_IO_APIC(ioapic_idx);
1650
1651 printk(KERN_DEBUG "IRQ to pin mappings:\n");
1652 for_each_active_irq(irq) {
1653 struct irq_pin_list *entry;
1654
1655 chip = irq_get_chip(irq);
1656 if (chip != &ioapic_chip)
1657 continue;
1658
1659 cfg = irq_get_chip_data(irq);
1660 if (!cfg)
1661 continue;
1662 entry = cfg->irq_2_pin;
1663 if (!entry)
1664 continue;
1665 printk(KERN_DEBUG "IRQ%d ", irq);
1666 for_each_irq_pin(entry, cfg->irq_2_pin)
1667 pr_cont("-> %d:%d", entry->apic, entry->pin);
1668 pr_cont("\n");
1669 }
1670
1671 printk(KERN_INFO ".................................... done.\n");
1672 }
1673
1674 __apicdebuginit(void) print_APIC_field(int base)
1675 {
1676 int i;
1677
1678 printk(KERN_DEBUG);
1679
1680 for (i = 0; i < 8; i++)
1681 pr_cont("%08x", apic_read(base + i*0x10));
1682
1683 pr_cont("\n");
1684 }
1685
1686 __apicdebuginit(void) print_local_APIC(void *dummy)
1687 {
1688 unsigned int i, v, ver, maxlvt;
1689 u64 icr;
1690
1691 printk(KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
1692 smp_processor_id(), hard_smp_processor_id());
1693 v = apic_read(APIC_ID);
1694 printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v, read_apic_id());
1695 v = apic_read(APIC_LVR);
1696 printk(KERN_INFO "... APIC VERSION: %08x\n", v);
1697 ver = GET_APIC_VERSION(v);
1698 maxlvt = lapic_get_maxlvt();
1699
1700 v = apic_read(APIC_TASKPRI);
1701 printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
1702
1703 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1704 if (!APIC_XAPIC(ver)) {
1705 v = apic_read(APIC_ARBPRI);
1706 printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
1707 v & APIC_ARBPRI_MASK);
1708 }
1709 v = apic_read(APIC_PROCPRI);
1710 printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
1711 }
1712
1713 /*
1714 * Remote read supported only in the 82489DX and local APIC for
1715 * Pentium processors.
1716 */
1717 if (!APIC_INTEGRATED(ver) || maxlvt == 3) {
1718 v = apic_read(APIC_RRR);
1719 printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
1720 }
1721
1722 v = apic_read(APIC_LDR);
1723 printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
1724 if (!x2apic_enabled()) {
1725 v = apic_read(APIC_DFR);
1726 printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
1727 }
1728 v = apic_read(APIC_SPIV);
1729 printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
1730
1731 printk(KERN_DEBUG "... APIC ISR field:\n");
1732 print_APIC_field(APIC_ISR);
1733 printk(KERN_DEBUG "... APIC TMR field:\n");
1734 print_APIC_field(APIC_TMR);
1735 printk(KERN_DEBUG "... APIC IRR field:\n");
1736 print_APIC_field(APIC_IRR);
1737
1738 if (APIC_INTEGRATED(ver)) { /* !82489DX */
1739 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
1740 apic_write(APIC_ESR, 0);
1741
1742 v = apic_read(APIC_ESR);
1743 printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
1744 }
1745
1746 icr = apic_icr_read();
1747 printk(KERN_DEBUG "... APIC ICR: %08x\n", (u32)icr);
1748 printk(KERN_DEBUG "... APIC ICR2: %08x\n", (u32)(icr >> 32));
1749
1750 v = apic_read(APIC_LVTT);
1751 printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
1752
1753 if (maxlvt > 3) { /* PC is LVT#4. */
1754 v = apic_read(APIC_LVTPC);
1755 printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
1756 }
1757 v = apic_read(APIC_LVT0);
1758 printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
1759 v = apic_read(APIC_LVT1);
1760 printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
1761
1762 if (maxlvt > 2) { /* ERR is LVT#3. */
1763 v = apic_read(APIC_LVTERR);
1764 printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
1765 }
1766
1767 v = apic_read(APIC_TMICT);
1768 printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
1769 v = apic_read(APIC_TMCCT);
1770 printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
1771 v = apic_read(APIC_TDCR);
1772 printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
1773
1774 if (boot_cpu_has(X86_FEATURE_EXTAPIC)) {
1775 v = apic_read(APIC_EFEAT);
1776 maxlvt = (v >> 16) & 0xff;
1777 printk(KERN_DEBUG "... APIC EFEAT: %08x\n", v);
1778 v = apic_read(APIC_ECTRL);
1779 printk(KERN_DEBUG "... APIC ECTRL: %08x\n", v);
1780 for (i = 0; i < maxlvt; i++) {
1781 v = apic_read(APIC_EILVTn(i));
1782 printk(KERN_DEBUG "... APIC EILVT%d: %08x\n", i, v);
1783 }
1784 }
1785 pr_cont("\n");
1786 }
1787
1788 __apicdebuginit(void) print_local_APICs(int maxcpu)
1789 {
1790 int cpu;
1791
1792 if (!maxcpu)
1793 return;
1794
1795 preempt_disable();
1796 for_each_online_cpu(cpu) {
1797 if (cpu >= maxcpu)
1798 break;
1799 smp_call_function_single(cpu, print_local_APIC, NULL, 1);
1800 }
1801 preempt_enable();
1802 }
1803
1804 __apicdebuginit(void) print_PIC(void)
1805 {
1806 unsigned int v;
1807 unsigned long flags;
1808
1809 if (!legacy_pic->nr_legacy_irqs)
1810 return;
1811
1812 printk(KERN_DEBUG "\nprinting PIC contents\n");
1813
1814 raw_spin_lock_irqsave(&i8259A_lock, flags);
1815
1816 v = inb(0xa1) << 8 | inb(0x21);
1817 printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
1818
1819 v = inb(0xa0) << 8 | inb(0x20);
1820 printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
1821
1822 outb(0x0b,0xa0);
1823 outb(0x0b,0x20);
1824 v = inb(0xa0) << 8 | inb(0x20);
1825 outb(0x0a,0xa0);
1826 outb(0x0a,0x20);
1827
1828 raw_spin_unlock_irqrestore(&i8259A_lock, flags);
1829
1830 printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
1831
1832 v = inb(0x4d1) << 8 | inb(0x4d0);
1833 printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
1834 }
1835
1836 static int __initdata show_lapic = 1;
1837 static __init int setup_show_lapic(char *arg)
1838 {
1839 int num = -1;
1840
1841 if (strcmp(arg, "all") == 0) {
1842 show_lapic = CONFIG_NR_CPUS;
1843 } else {
1844 get_option(&arg, &num);
1845 if (num >= 0)
1846 show_lapic = num;
1847 }
1848
1849 return 1;
1850 }
1851 __setup("show_lapic=", setup_show_lapic);
1852
1853 __apicdebuginit(int) print_ICs(void)
1854 {
1855 if (apic_verbosity == APIC_QUIET)
1856 return 0;
1857
1858 print_PIC();
1859
1860 /* don't print out if apic is not there */
1861 if (!cpu_has_apic && !apic_from_smp_config())
1862 return 0;
1863
1864 print_local_APICs(show_lapic);
1865 print_IO_APICs();
1866
1867 return 0;
1868 }
1869
1870 late_initcall(print_ICs);
1871
1872
1873 /* Where if anywhere is the i8259 connect in external int mode */
1874 static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
1875
1876 void __init enable_IO_APIC(void)
1877 {
1878 int i8259_apic, i8259_pin;
1879 int apic;
1880
1881 if (!legacy_pic->nr_legacy_irqs)
1882 return;
1883
1884 for(apic = 0; apic < nr_ioapics; apic++) {
1885 int pin;
1886 /* See if any of the pins is in ExtINT mode */
1887 for (pin = 0; pin < ioapics[apic].nr_registers; pin++) {
1888 struct IO_APIC_route_entry entry;
1889 entry = ioapic_read_entry(apic, pin);
1890
1891 /* If the interrupt line is enabled and in ExtInt mode
1892 * I have found the pin where the i8259 is connected.
1893 */
1894 if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
1895 ioapic_i8259.apic = apic;
1896 ioapic_i8259.pin = pin;
1897 goto found_i8259;
1898 }
1899 }
1900 }
1901 found_i8259:
1902 /* Look to see what if the MP table has reported the ExtINT */
1903 /* If we could not find the appropriate pin by looking at the ioapic
1904 * the i8259 probably is not connected the ioapic but give the
1905 * mptable a chance anyway.
1906 */
1907 i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
1908 i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
1909 /* Trust the MP table if nothing is setup in the hardware */
1910 if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
1911 printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
1912 ioapic_i8259.pin = i8259_pin;
1913 ioapic_i8259.apic = i8259_apic;
1914 }
1915 /* Complain if the MP table and the hardware disagree */
1916 if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
1917 (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
1918 {
1919 printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
1920 }
1921
1922 /*
1923 * Do not trust the IO-APIC being empty at bootup
1924 */
1925 clear_IO_APIC();
1926 }
1927
1928 /*
1929 * Not an __init, needed by the reboot code
1930 */
1931 void disable_IO_APIC(void)
1932 {
1933 /*
1934 * Clear the IO-APIC before rebooting:
1935 */
1936 clear_IO_APIC();
1937
1938 if (!legacy_pic->nr_legacy_irqs)
1939 return;
1940
1941 /*
1942 * If the i8259 is routed through an IOAPIC
1943 * Put that IOAPIC in virtual wire mode
1944 * so legacy interrupts can be delivered.
1945 *
1946 * With interrupt-remapping, for now we will use virtual wire A mode,
1947 * as virtual wire B is little complex (need to configure both
1948 * IOAPIC RTE as well as interrupt-remapping table entry).
1949 * As this gets called during crash dump, keep this simple for now.
1950 */
1951 if (ioapic_i8259.pin != -1 && !irq_remapping_enabled) {
1952 struct IO_APIC_route_entry entry;
1953
1954 memset(&entry, 0, sizeof(entry));
1955 entry.mask = 0; /* Enabled */
1956 entry.trigger = 0; /* Edge */
1957 entry.irr = 0;
1958 entry.polarity = 0; /* High */
1959 entry.delivery_status = 0;
1960 entry.dest_mode = 0; /* Physical */
1961 entry.delivery_mode = dest_ExtINT; /* ExtInt */
1962 entry.vector = 0;
1963 entry.dest = read_apic_id();
1964
1965 /*
1966 * Add it to the IO-APIC irq-routing table:
1967 */
1968 ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
1969 }
1970
1971 /*
1972 * Use virtual wire A mode when interrupt remapping is enabled.
1973 */
1974 if (cpu_has_apic || apic_from_smp_config())
1975 disconnect_bsp_APIC(!irq_remapping_enabled &&
1976 ioapic_i8259.pin != -1);
1977 }
1978
1979 #ifdef CONFIG_X86_32
1980 /*
1981 * function to set the IO-APIC physical IDs based on the
1982 * values stored in the MPC table.
1983 *
1984 * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
1985 */
1986 void __init setup_ioapic_ids_from_mpc_nocheck(void)
1987 {
1988 union IO_APIC_reg_00 reg_00;
1989 physid_mask_t phys_id_present_map;
1990 int ioapic_idx;
1991 int i;
1992 unsigned char old_id;
1993 unsigned long flags;
1994
1995 /*
1996 * This is broken; anything with a real cpu count has to
1997 * circumvent this idiocy regardless.
1998 */
1999 apic->ioapic_phys_id_map(&phys_cpu_present_map, &phys_id_present_map);
2000
2001 /*
2002 * Set the IOAPIC ID to the value stored in the MPC table.
2003 */
2004 for (ioapic_idx = 0; ioapic_idx < nr_ioapics; ioapic_idx++) {
2005 /* Read the register 0 value */
2006 raw_spin_lock_irqsave(&ioapic_lock, flags);
2007 reg_00.raw = io_apic_read(ioapic_idx, 0);
2008 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2009
2010 old_id = mpc_ioapic_id(ioapic_idx);
2011
2012 if (mpc_ioapic_id(ioapic_idx) >= get_physical_broadcast()) {
2013 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
2014 ioapic_idx, mpc_ioapic_id(ioapic_idx));
2015 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2016 reg_00.bits.ID);
2017 ioapics[ioapic_idx].mp_config.apicid = reg_00.bits.ID;
2018 }
2019
2020 /*
2021 * Sanity check, is the ID really free? Every APIC in a
2022 * system must have a unique ID or we get lots of nice
2023 * 'stuck on smp_invalidate_needed IPI wait' messages.
2024 */
2025 if (apic->check_apicid_used(&phys_id_present_map,
2026 mpc_ioapic_id(ioapic_idx))) {
2027 printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
2028 ioapic_idx, mpc_ioapic_id(ioapic_idx));
2029 for (i = 0; i < get_physical_broadcast(); i++)
2030 if (!physid_isset(i, phys_id_present_map))
2031 break;
2032 if (i >= get_physical_broadcast())
2033 panic("Max APIC ID exceeded!\n");
2034 printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
2035 i);
2036 physid_set(i, phys_id_present_map);
2037 ioapics[ioapic_idx].mp_config.apicid = i;
2038 } else {
2039 physid_mask_t tmp;
2040 apic->apicid_to_cpu_present(mpc_ioapic_id(ioapic_idx),
2041 &tmp);
2042 apic_printk(APIC_VERBOSE, "Setting %d in the "
2043 "phys_id_present_map\n",
2044 mpc_ioapic_id(ioapic_idx));
2045 physids_or(phys_id_present_map, phys_id_present_map, tmp);
2046 }
2047
2048 /*
2049 * We need to adjust the IRQ routing table
2050 * if the ID changed.
2051 */
2052 if (old_id != mpc_ioapic_id(ioapic_idx))
2053 for (i = 0; i < mp_irq_entries; i++)
2054 if (mp_irqs[i].dstapic == old_id)
2055 mp_irqs[i].dstapic
2056 = mpc_ioapic_id(ioapic_idx);
2057
2058 /*
2059 * Update the ID register according to the right value
2060 * from the MPC table if they are different.
2061 */
2062 if (mpc_ioapic_id(ioapic_idx) == reg_00.bits.ID)
2063 continue;
2064
2065 apic_printk(APIC_VERBOSE, KERN_INFO
2066 "...changing IO-APIC physical APIC ID to %d ...",
2067 mpc_ioapic_id(ioapic_idx));
2068
2069 reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2070 raw_spin_lock_irqsave(&ioapic_lock, flags);
2071 io_apic_write(ioapic_idx, 0, reg_00.raw);
2072 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2073
2074 /*
2075 * Sanity check
2076 */
2077 raw_spin_lock_irqsave(&ioapic_lock, flags);
2078 reg_00.raw = io_apic_read(ioapic_idx, 0);
2079 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2080 if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx))
2081 pr_cont("could not set ID!\n");
2082 else
2083 apic_printk(APIC_VERBOSE, " ok.\n");
2084 }
2085 }
2086
2087 void __init setup_ioapic_ids_from_mpc(void)
2088 {
2089
2090 if (acpi_ioapic)
2091 return;
2092 /*
2093 * Don't check I/O APIC IDs for xAPIC systems. They have
2094 * no meaning without the serial APIC bus.
2095 */
2096 if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
2097 || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
2098 return;
2099 setup_ioapic_ids_from_mpc_nocheck();
2100 }
2101 #endif
2102
2103 int no_timer_check __initdata;
2104
2105 static int __init notimercheck(char *s)
2106 {
2107 no_timer_check = 1;
2108 return 1;
2109 }
2110 __setup("no_timer_check", notimercheck);
2111
2112 /*
2113 * There is a nasty bug in some older SMP boards, their mptable lies
2114 * about the timer IRQ. We do the following to work around the situation:
2115 *
2116 * - timer IRQ defaults to IO-APIC IRQ
2117 * - if this function detects that timer IRQs are defunct, then we fall
2118 * back to ISA timer IRQs
2119 */
2120 static int __init timer_irq_works(void)
2121 {
2122 unsigned long t1 = jiffies;
2123 unsigned long flags;
2124
2125 if (no_timer_check)
2126 return 1;
2127
2128 local_save_flags(flags);
2129 local_irq_enable();
2130 /* Let ten ticks pass... */
2131 mdelay((10 * 1000) / HZ);
2132 local_irq_restore(flags);
2133
2134 /*
2135 * Expect a few ticks at least, to be sure some possible
2136 * glue logic does not lock up after one or two first
2137 * ticks in a non-ExtINT mode. Also the local APIC
2138 * might have cached one ExtINT interrupt. Finally, at
2139 * least one tick may be lost due to delays.
2140 */
2141
2142 /* jiffies wrap? */
2143 if (time_after(jiffies, t1 + 4))
2144 return 1;
2145 return 0;
2146 }
2147
2148 /*
2149 * In the SMP+IOAPIC case it might happen that there are an unspecified
2150 * number of pending IRQ events unhandled. These cases are very rare,
2151 * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
2152 * better to do it this way as thus we do not have to be aware of
2153 * 'pending' interrupts in the IRQ path, except at this point.
2154 */
2155 /*
2156 * Edge triggered needs to resend any interrupt
2157 * that was delayed but this is now handled in the device
2158 * independent code.
2159 */
2160
2161 /*
2162 * Starting up a edge-triggered IO-APIC interrupt is
2163 * nasty - we need to make sure that we get the edge.
2164 * If it is already asserted for some reason, we need
2165 * return 1 to indicate that is was pending.
2166 *
2167 * This is not complete - we should be able to fake
2168 * an edge even if it isn't on the 8259A...
2169 */
2170
2171 static unsigned int startup_ioapic_irq(struct irq_data *data)
2172 {
2173 int was_pending = 0, irq = data->irq;
2174 unsigned long flags;
2175
2176 raw_spin_lock_irqsave(&ioapic_lock, flags);
2177 if (irq < legacy_pic->nr_legacy_irqs) {
2178 legacy_pic->mask(irq);
2179 if (legacy_pic->irq_pending(irq))
2180 was_pending = 1;
2181 }
2182 __unmask_ioapic(data->chip_data);
2183 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2184
2185 return was_pending;
2186 }
2187
2188 static int ioapic_retrigger_irq(struct irq_data *data)
2189 {
2190 struct irq_cfg *cfg = data->chip_data;
2191 unsigned long flags;
2192
2193 raw_spin_lock_irqsave(&vector_lock, flags);
2194 apic->send_IPI_mask(cpumask_of(cpumask_first(cfg->domain)), cfg->vector);
2195 raw_spin_unlock_irqrestore(&vector_lock, flags);
2196
2197 return 1;
2198 }
2199
2200 /*
2201 * Level and edge triggered IO-APIC interrupts need different handling,
2202 * so we use two separate IRQ descriptors. Edge triggered IRQs can be
2203 * handled with the level-triggered descriptor, but that one has slightly
2204 * more overhead. Level-triggered interrupts cannot be handled with the
2205 * edge-triggered handler, without risking IRQ storms and other ugly
2206 * races.
2207 */
2208
2209 #ifdef CONFIG_SMP
2210 void send_cleanup_vector(struct irq_cfg *cfg)
2211 {
2212 cpumask_var_t cleanup_mask;
2213
2214 if (unlikely(!alloc_cpumask_var(&cleanup_mask, GFP_ATOMIC))) {
2215 unsigned int i;
2216 for_each_cpu_and(i, cfg->old_domain, cpu_online_mask)
2217 apic->send_IPI_mask(cpumask_of(i), IRQ_MOVE_CLEANUP_VECTOR);
2218 } else {
2219 cpumask_and(cleanup_mask, cfg->old_domain, cpu_online_mask);
2220 apic->send_IPI_mask(cleanup_mask, IRQ_MOVE_CLEANUP_VECTOR);
2221 free_cpumask_var(cleanup_mask);
2222 }
2223 cfg->move_in_progress = 0;
2224 }
2225
2226 asmlinkage void smp_irq_move_cleanup_interrupt(void)
2227 {
2228 unsigned vector, me;
2229
2230 ack_APIC_irq();
2231 irq_enter();
2232 exit_idle();
2233
2234 me = smp_processor_id();
2235 for (vector = FIRST_EXTERNAL_VECTOR; vector < NR_VECTORS; vector++) {
2236 unsigned int irq;
2237 unsigned int irr;
2238 struct irq_desc *desc;
2239 struct irq_cfg *cfg;
2240 irq = __this_cpu_read(vector_irq[vector]);
2241
2242 if (irq == -1)
2243 continue;
2244
2245 desc = irq_to_desc(irq);
2246 if (!desc)
2247 continue;
2248
2249 cfg = irq_cfg(irq);
2250 raw_spin_lock(&desc->lock);
2251
2252 /*
2253 * Check if the irq migration is in progress. If so, we
2254 * haven't received the cleanup request yet for this irq.
2255 */
2256 if (cfg->move_in_progress)
2257 goto unlock;
2258
2259 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2260 goto unlock;
2261
2262 irr = apic_read(APIC_IRR + (vector / 32 * 0x10));
2263 /*
2264 * Check if the vector that needs to be cleanedup is
2265 * registered at the cpu's IRR. If so, then this is not
2266 * the best time to clean it up. Lets clean it up in the
2267 * next attempt by sending another IRQ_MOVE_CLEANUP_VECTOR
2268 * to myself.
2269 */
2270 if (irr & (1 << (vector % 32))) {
2271 apic->send_IPI_self(IRQ_MOVE_CLEANUP_VECTOR);
2272 goto unlock;
2273 }
2274 __this_cpu_write(vector_irq[vector], -1);
2275 unlock:
2276 raw_spin_unlock(&desc->lock);
2277 }
2278
2279 irq_exit();
2280 }
2281
2282 static void __irq_complete_move(struct irq_cfg *cfg, unsigned vector)
2283 {
2284 unsigned me;
2285
2286 if (likely(!cfg->move_in_progress))
2287 return;
2288
2289 me = smp_processor_id();
2290
2291 if (vector == cfg->vector && cpumask_test_cpu(me, cfg->domain))
2292 send_cleanup_vector(cfg);
2293 }
2294
2295 static void irq_complete_move(struct irq_cfg *cfg)
2296 {
2297 __irq_complete_move(cfg, ~get_irq_regs()->orig_ax);
2298 }
2299
2300 void irq_force_complete_move(int irq)
2301 {
2302 struct irq_cfg *cfg = irq_get_chip_data(irq);
2303
2304 if (!cfg)
2305 return;
2306
2307 __irq_complete_move(cfg, cfg->vector);
2308 }
2309 #else
2310 static inline void irq_complete_move(struct irq_cfg *cfg) { }
2311 #endif
2312
2313 static void __target_IO_APIC_irq(unsigned int irq, unsigned int dest, struct irq_cfg *cfg)
2314 {
2315 int apic, pin;
2316 struct irq_pin_list *entry;
2317 u8 vector = cfg->vector;
2318
2319 for_each_irq_pin(entry, cfg->irq_2_pin) {
2320 unsigned int reg;
2321
2322 apic = entry->apic;
2323 pin = entry->pin;
2324 /*
2325 * With interrupt-remapping, destination information comes
2326 * from interrupt-remapping table entry.
2327 */
2328 if (!irq_remapped(cfg))
2329 io_apic_write(apic, 0x11 + pin*2, dest);
2330 reg = io_apic_read(apic, 0x10 + pin*2);
2331 reg &= ~IO_APIC_REDIR_VECTOR_MASK;
2332 reg |= vector;
2333 io_apic_modify(apic, 0x10 + pin*2, reg);
2334 }
2335 }
2336
2337 /*
2338 * Either sets data->affinity to a valid value, and returns
2339 * ->cpu_mask_to_apicid of that in dest_id, or returns -1 and
2340 * leaves data->affinity untouched.
2341 */
2342 int __ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
2343 unsigned int *dest_id)
2344 {
2345 struct irq_cfg *cfg = data->chip_data;
2346 unsigned int irq = data->irq;
2347 int err;
2348
2349 if (!config_enabled(CONFIG_SMP))
2350 return -1;
2351
2352 if (!cpumask_intersects(mask, cpu_online_mask))
2353 return -EINVAL;
2354
2355 err = assign_irq_vector(irq, cfg, mask);
2356 if (err)
2357 return err;
2358
2359 err = apic->cpu_mask_to_apicid_and(mask, cfg->domain, dest_id);
2360 if (err) {
2361 if (assign_irq_vector(irq, cfg, data->affinity))
2362 pr_err("Failed to recover vector for irq %d\n", irq);
2363 return err;
2364 }
2365
2366 cpumask_copy(data->affinity, mask);
2367
2368 return 0;
2369 }
2370
2371 static int
2372 ioapic_set_affinity(struct irq_data *data, const struct cpumask *mask,
2373 bool force)
2374 {
2375 unsigned int dest, irq = data->irq;
2376 unsigned long flags;
2377 int ret;
2378
2379 if (!config_enabled(CONFIG_SMP))
2380 return -1;
2381
2382 raw_spin_lock_irqsave(&ioapic_lock, flags);
2383 ret = __ioapic_set_affinity(data, mask, &dest);
2384 if (!ret) {
2385 /* Only the high 8 bits are valid. */
2386 dest = SET_APIC_LOGICAL_ID(dest);
2387 __target_IO_APIC_irq(irq, dest, data->chip_data);
2388 ret = IRQ_SET_MASK_OK_NOCOPY;
2389 }
2390 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2391 return ret;
2392 }
2393
2394 static void ack_apic_edge(struct irq_data *data)
2395 {
2396 irq_complete_move(data->chip_data);
2397 irq_move_irq(data);
2398 ack_APIC_irq();
2399 }
2400
2401 atomic_t irq_mis_count;
2402
2403 #ifdef CONFIG_GENERIC_PENDING_IRQ
2404 static bool io_apic_level_ack_pending(struct irq_cfg *cfg)
2405 {
2406 struct irq_pin_list *entry;
2407 unsigned long flags;
2408
2409 raw_spin_lock_irqsave(&ioapic_lock, flags);
2410 for_each_irq_pin(entry, cfg->irq_2_pin) {
2411 unsigned int reg;
2412 int pin;
2413
2414 pin = entry->pin;
2415 reg = io_apic_read(entry->apic, 0x10 + pin*2);
2416 /* Is the remote IRR bit set? */
2417 if (reg & IO_APIC_REDIR_REMOTE_IRR) {
2418 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2419 return true;
2420 }
2421 }
2422 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2423
2424 return false;
2425 }
2426
2427 static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
2428 {
2429 /* If we are moving the irq we need to mask it */
2430 if (unlikely(irqd_is_setaffinity_pending(data))) {
2431 mask_ioapic(cfg);
2432 return true;
2433 }
2434 return false;
2435 }
2436
2437 static inline void ioapic_irqd_unmask(struct irq_data *data,
2438 struct irq_cfg *cfg, bool masked)
2439 {
2440 if (unlikely(masked)) {
2441 /* Only migrate the irq if the ack has been received.
2442 *
2443 * On rare occasions the broadcast level triggered ack gets
2444 * delayed going to ioapics, and if we reprogram the
2445 * vector while Remote IRR is still set the irq will never
2446 * fire again.
2447 *
2448 * To prevent this scenario we read the Remote IRR bit
2449 * of the ioapic. This has two effects.
2450 * - On any sane system the read of the ioapic will
2451 * flush writes (and acks) going to the ioapic from
2452 * this cpu.
2453 * - We get to see if the ACK has actually been delivered.
2454 *
2455 * Based on failed experiments of reprogramming the
2456 * ioapic entry from outside of irq context starting
2457 * with masking the ioapic entry and then polling until
2458 * Remote IRR was clear before reprogramming the
2459 * ioapic I don't trust the Remote IRR bit to be
2460 * completey accurate.
2461 *
2462 * However there appears to be no other way to plug
2463 * this race, so if the Remote IRR bit is not
2464 * accurate and is causing problems then it is a hardware bug
2465 * and you can go talk to the chipset vendor about it.
2466 */
2467 if (!io_apic_level_ack_pending(cfg))
2468 irq_move_masked_irq(data);
2469 unmask_ioapic(cfg);
2470 }
2471 }
2472 #else
2473 static inline bool ioapic_irqd_mask(struct irq_data *data, struct irq_cfg *cfg)
2474 {
2475 return false;
2476 }
2477 static inline void ioapic_irqd_unmask(struct irq_data *data,
2478 struct irq_cfg *cfg, bool masked)
2479 {
2480 }
2481 #endif
2482
2483 static void ack_apic_level(struct irq_data *data)
2484 {
2485 struct irq_cfg *cfg = data->chip_data;
2486 int i, irq = data->irq;
2487 unsigned long v;
2488 bool masked;
2489
2490 irq_complete_move(cfg);
2491 masked = ioapic_irqd_mask(data, cfg);
2492
2493 /*
2494 * It appears there is an erratum which affects at least version 0x11
2495 * of I/O APIC (that's the 82093AA and cores integrated into various
2496 * chipsets). Under certain conditions a level-triggered interrupt is
2497 * erroneously delivered as edge-triggered one but the respective IRR
2498 * bit gets set nevertheless. As a result the I/O unit expects an EOI
2499 * message but it will never arrive and further interrupts are blocked
2500 * from the source. The exact reason is so far unknown, but the
2501 * phenomenon was observed when two consecutive interrupt requests
2502 * from a given source get delivered to the same CPU and the source is
2503 * temporarily disabled in between.
2504 *
2505 * A workaround is to simulate an EOI message manually. We achieve it
2506 * by setting the trigger mode to edge and then to level when the edge
2507 * trigger mode gets detected in the TMR of a local APIC for a
2508 * level-triggered interrupt. We mask the source for the time of the
2509 * operation to prevent an edge-triggered interrupt escaping meanwhile.
2510 * The idea is from Manfred Spraul. --macro
2511 *
2512 * Also in the case when cpu goes offline, fixup_irqs() will forward
2513 * any unhandled interrupt on the offlined cpu to the new cpu
2514 * destination that is handling the corresponding interrupt. This
2515 * interrupt forwarding is done via IPI's. Hence, in this case also
2516 * level-triggered io-apic interrupt will be seen as an edge
2517 * interrupt in the IRR. And we can't rely on the cpu's EOI
2518 * to be broadcasted to the IO-APIC's which will clear the remoteIRR
2519 * corresponding to the level-triggered interrupt. Hence on IO-APIC's
2520 * supporting EOI register, we do an explicit EOI to clear the
2521 * remote IRR and on IO-APIC's which don't have an EOI register,
2522 * we use the above logic (mask+edge followed by unmask+level) from
2523 * Manfred Spraul to clear the remote IRR.
2524 */
2525 i = cfg->vector;
2526 v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
2527
2528 /*
2529 * We must acknowledge the irq before we move it or the acknowledge will
2530 * not propagate properly.
2531 */
2532 ack_APIC_irq();
2533
2534 /*
2535 * Tail end of clearing remote IRR bit (either by delivering the EOI
2536 * message via io-apic EOI register write or simulating it using
2537 * mask+edge followed by unnask+level logic) manually when the
2538 * level triggered interrupt is seen as the edge triggered interrupt
2539 * at the cpu.
2540 */
2541 if (!(v & (1 << (i & 0x1f)))) {
2542 atomic_inc(&irq_mis_count);
2543
2544 eoi_ioapic_irq(irq, cfg);
2545 }
2546
2547 ioapic_irqd_unmask(data, cfg, masked);
2548 }
2549
2550 #ifdef CONFIG_IRQ_REMAP
2551 static void ir_ack_apic_edge(struct irq_data *data)
2552 {
2553 ack_APIC_irq();
2554 }
2555
2556 static void ir_ack_apic_level(struct irq_data *data)
2557 {
2558 ack_APIC_irq();
2559 eoi_ioapic_irq(data->irq, data->chip_data);
2560 }
2561
2562 static void ir_print_prefix(struct irq_data *data, struct seq_file *p)
2563 {
2564 seq_printf(p, " IR-%s", data->chip->name);
2565 }
2566
2567 static void irq_remap_modify_chip_defaults(struct irq_chip *chip)
2568 {
2569 chip->irq_print_chip = ir_print_prefix;
2570 chip->irq_ack = ir_ack_apic_edge;
2571 chip->irq_eoi = ir_ack_apic_level;
2572
2573 chip->irq_set_affinity = set_remapped_irq_affinity;
2574 }
2575 #endif /* CONFIG_IRQ_REMAP */
2576
2577 static struct irq_chip ioapic_chip __read_mostly = {
2578 .name = "IO-APIC",
2579 .irq_startup = startup_ioapic_irq,
2580 .irq_mask = mask_ioapic_irq,
2581 .irq_unmask = unmask_ioapic_irq,
2582 .irq_ack = ack_apic_edge,
2583 .irq_eoi = ack_apic_level,
2584 .irq_set_affinity = ioapic_set_affinity,
2585 .irq_retrigger = ioapic_retrigger_irq,
2586 };
2587
2588 static inline void init_IO_APIC_traps(void)
2589 {
2590 struct irq_cfg *cfg;
2591 unsigned int irq;
2592
2593 /*
2594 * NOTE! The local APIC isn't very good at handling
2595 * multiple interrupts at the same interrupt level.
2596 * As the interrupt level is determined by taking the
2597 * vector number and shifting that right by 4, we
2598 * want to spread these out a bit so that they don't
2599 * all fall in the same interrupt level.
2600 *
2601 * Also, we've got to be careful not to trash gate
2602 * 0x80, because int 0x80 is hm, kind of importantish. ;)
2603 */
2604 for_each_active_irq(irq) {
2605 cfg = irq_get_chip_data(irq);
2606 if (IO_APIC_IRQ(irq) && cfg && !cfg->vector) {
2607 /*
2608 * Hmm.. We don't have an entry for this,
2609 * so default to an old-fashioned 8259
2610 * interrupt if we can..
2611 */
2612 if (irq < legacy_pic->nr_legacy_irqs)
2613 legacy_pic->make_irq(irq);
2614 else
2615 /* Strange. Oh, well.. */
2616 irq_set_chip(irq, &no_irq_chip);
2617 }
2618 }
2619 }
2620
2621 /*
2622 * The local APIC irq-chip implementation:
2623 */
2624
2625 static void mask_lapic_irq(struct irq_data *data)
2626 {
2627 unsigned long v;
2628
2629 v = apic_read(APIC_LVT0);
2630 apic_write(APIC_LVT0, v | APIC_LVT_MASKED);
2631 }
2632
2633 static void unmask_lapic_irq(struct irq_data *data)
2634 {
2635 unsigned long v;
2636
2637 v = apic_read(APIC_LVT0);
2638 apic_write(APIC_LVT0, v & ~APIC_LVT_MASKED);
2639 }
2640
2641 static void ack_lapic_irq(struct irq_data *data)
2642 {
2643 ack_APIC_irq();
2644 }
2645
2646 static struct irq_chip lapic_chip __read_mostly = {
2647 .name = "local-APIC",
2648 .irq_mask = mask_lapic_irq,
2649 .irq_unmask = unmask_lapic_irq,
2650 .irq_ack = ack_lapic_irq,
2651 };
2652
2653 static void lapic_register_intr(int irq)
2654 {
2655 irq_clear_status_flags(irq, IRQ_LEVEL);
2656 irq_set_chip_and_handler_name(irq, &lapic_chip, handle_edge_irq,
2657 "edge");
2658 }
2659
2660 /*
2661 * This looks a bit hackish but it's about the only one way of sending
2662 * a few INTA cycles to 8259As and any associated glue logic. ICR does
2663 * not support the ExtINT mode, unfortunately. We need to send these
2664 * cycles as some i82489DX-based boards have glue logic that keeps the
2665 * 8259A interrupt line asserted until INTA. --macro
2666 */
2667 static inline void __init unlock_ExtINT_logic(void)
2668 {
2669 int apic, pin, i;
2670 struct IO_APIC_route_entry entry0, entry1;
2671 unsigned char save_control, save_freq_select;
2672
2673 pin = find_isa_irq_pin(8, mp_INT);
2674 if (pin == -1) {
2675 WARN_ON_ONCE(1);
2676 return;
2677 }
2678 apic = find_isa_irq_apic(8, mp_INT);
2679 if (apic == -1) {
2680 WARN_ON_ONCE(1);
2681 return;
2682 }
2683
2684 entry0 = ioapic_read_entry(apic, pin);
2685 clear_IO_APIC_pin(apic, pin);
2686
2687 memset(&entry1, 0, sizeof(entry1));
2688
2689 entry1.dest_mode = 0; /* physical delivery */
2690 entry1.mask = 0; /* unmask IRQ now */
2691 entry1.dest = hard_smp_processor_id();
2692 entry1.delivery_mode = dest_ExtINT;
2693 entry1.polarity = entry0.polarity;
2694 entry1.trigger = 0;
2695 entry1.vector = 0;
2696
2697 ioapic_write_entry(apic, pin, entry1);
2698
2699 save_control = CMOS_READ(RTC_CONTROL);
2700 save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
2701 CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
2702 RTC_FREQ_SELECT);
2703 CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
2704
2705 i = 100;
2706 while (i-- > 0) {
2707 mdelay(10);
2708 if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
2709 i -= 10;
2710 }
2711
2712 CMOS_WRITE(save_control, RTC_CONTROL);
2713 CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
2714 clear_IO_APIC_pin(apic, pin);
2715
2716 ioapic_write_entry(apic, pin, entry0);
2717 }
2718
2719 static int disable_timer_pin_1 __initdata;
2720 /* Actually the next is obsolete, but keep it for paranoid reasons -AK */
2721 static int __init disable_timer_pin_setup(char *arg)
2722 {
2723 disable_timer_pin_1 = 1;
2724 return 0;
2725 }
2726 early_param("disable_timer_pin_1", disable_timer_pin_setup);
2727
2728 int timer_through_8259 __initdata;
2729
2730 /*
2731 * This code may look a bit paranoid, but it's supposed to cooperate with
2732 * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
2733 * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
2734 * fanatically on his truly buggy board.
2735 *
2736 * FIXME: really need to revamp this for all platforms.
2737 */
2738 static inline void __init check_timer(void)
2739 {
2740 struct irq_cfg *cfg = irq_get_chip_data(0);
2741 int node = cpu_to_node(0);
2742 int apic1, pin1, apic2, pin2;
2743 unsigned long flags;
2744 int no_pin1 = 0;
2745
2746 local_irq_save(flags);
2747
2748 /*
2749 * get/set the timer IRQ vector:
2750 */
2751 legacy_pic->mask(0);
2752 assign_irq_vector(0, cfg, apic->target_cpus());
2753
2754 /*
2755 * As IRQ0 is to be enabled in the 8259A, the virtual
2756 * wire has to be disabled in the local APIC. Also
2757 * timer interrupts need to be acknowledged manually in
2758 * the 8259A for the i82489DX when using the NMI
2759 * watchdog as that APIC treats NMIs as level-triggered.
2760 * The AEOI mode will finish them in the 8259A
2761 * automatically.
2762 */
2763 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
2764 legacy_pic->init(1);
2765
2766 pin1 = find_isa_irq_pin(0, mp_INT);
2767 apic1 = find_isa_irq_apic(0, mp_INT);
2768 pin2 = ioapic_i8259.pin;
2769 apic2 = ioapic_i8259.apic;
2770
2771 apic_printk(APIC_QUIET, KERN_INFO "..TIMER: vector=0x%02X "
2772 "apic1=%d pin1=%d apic2=%d pin2=%d\n",
2773 cfg->vector, apic1, pin1, apic2, pin2);
2774
2775 /*
2776 * Some BIOS writers are clueless and report the ExtINTA
2777 * I/O APIC input from the cascaded 8259A as the timer
2778 * interrupt input. So just in case, if only one pin
2779 * was found above, try it both directly and through the
2780 * 8259A.
2781 */
2782 if (pin1 == -1) {
2783 if (irq_remapping_enabled)
2784 panic("BIOS bug: timer not connected to IO-APIC");
2785 pin1 = pin2;
2786 apic1 = apic2;
2787 no_pin1 = 1;
2788 } else if (pin2 == -1) {
2789 pin2 = pin1;
2790 apic2 = apic1;
2791 }
2792
2793 if (pin1 != -1) {
2794 /*
2795 * Ok, does IRQ0 through the IOAPIC work?
2796 */
2797 if (no_pin1) {
2798 add_pin_to_irq_node(cfg, node, apic1, pin1);
2799 setup_timer_IRQ0_pin(apic1, pin1, cfg->vector);
2800 } else {
2801 /* for edge trigger, setup_ioapic_irq already
2802 * leave it unmasked.
2803 * so only need to unmask if it is level-trigger
2804 * do we really have level trigger timer?
2805 */
2806 int idx;
2807 idx = find_irq_entry(apic1, pin1, mp_INT);
2808 if (idx != -1 && irq_trigger(idx))
2809 unmask_ioapic(cfg);
2810 }
2811 if (timer_irq_works()) {
2812 if (disable_timer_pin_1 > 0)
2813 clear_IO_APIC_pin(0, pin1);
2814 goto out;
2815 }
2816 if (irq_remapping_enabled)
2817 panic("timer doesn't work through Interrupt-remapped IO-APIC");
2818 local_irq_disable();
2819 clear_IO_APIC_pin(apic1, pin1);
2820 if (!no_pin1)
2821 apic_printk(APIC_QUIET, KERN_ERR "..MP-BIOS bug: "
2822 "8254 timer not connected to IO-APIC\n");
2823
2824 apic_printk(APIC_QUIET, KERN_INFO "...trying to set up timer "
2825 "(IRQ0) through the 8259A ...\n");
2826 apic_printk(APIC_QUIET, KERN_INFO
2827 "..... (found apic %d pin %d) ...\n", apic2, pin2);
2828 /*
2829 * legacy devices should be connected to IO APIC #0
2830 */
2831 replace_pin_at_irq_node(cfg, node, apic1, pin1, apic2, pin2);
2832 setup_timer_IRQ0_pin(apic2, pin2, cfg->vector);
2833 legacy_pic->unmask(0);
2834 if (timer_irq_works()) {
2835 apic_printk(APIC_QUIET, KERN_INFO "....... works.\n");
2836 timer_through_8259 = 1;
2837 goto out;
2838 }
2839 /*
2840 * Cleanup, just in case ...
2841 */
2842 local_irq_disable();
2843 legacy_pic->mask(0);
2844 clear_IO_APIC_pin(apic2, pin2);
2845 apic_printk(APIC_QUIET, KERN_INFO "....... failed.\n");
2846 }
2847
2848 apic_printk(APIC_QUIET, KERN_INFO
2849 "...trying to set up timer as Virtual Wire IRQ...\n");
2850
2851 lapic_register_intr(0);
2852 apic_write(APIC_LVT0, APIC_DM_FIXED | cfg->vector); /* Fixed mode */
2853 legacy_pic->unmask(0);
2854
2855 if (timer_irq_works()) {
2856 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2857 goto out;
2858 }
2859 local_irq_disable();
2860 legacy_pic->mask(0);
2861 apic_write(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | cfg->vector);
2862 apic_printk(APIC_QUIET, KERN_INFO "..... failed.\n");
2863
2864 apic_printk(APIC_QUIET, KERN_INFO
2865 "...trying to set up timer as ExtINT IRQ...\n");
2866
2867 legacy_pic->init(0);
2868 legacy_pic->make_irq(0);
2869 apic_write(APIC_LVT0, APIC_DM_EXTINT);
2870
2871 unlock_ExtINT_logic();
2872
2873 if (timer_irq_works()) {
2874 apic_printk(APIC_QUIET, KERN_INFO "..... works.\n");
2875 goto out;
2876 }
2877 local_irq_disable();
2878 apic_printk(APIC_QUIET, KERN_INFO "..... failed :(.\n");
2879 if (x2apic_preenabled)
2880 apic_printk(APIC_QUIET, KERN_INFO
2881 "Perhaps problem with the pre-enabled x2apic mode\n"
2882 "Try booting with x2apic and interrupt-remapping disabled in the bios.\n");
2883 panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
2884 "report. Then try booting with the 'noapic' option.\n");
2885 out:
2886 local_irq_restore(flags);
2887 }
2888
2889 /*
2890 * Traditionally ISA IRQ2 is the cascade IRQ, and is not available
2891 * to devices. However there may be an I/O APIC pin available for
2892 * this interrupt regardless. The pin may be left unconnected, but
2893 * typically it will be reused as an ExtINT cascade interrupt for
2894 * the master 8259A. In the MPS case such a pin will normally be
2895 * reported as an ExtINT interrupt in the MP table. With ACPI
2896 * there is no provision for ExtINT interrupts, and in the absence
2897 * of an override it would be treated as an ordinary ISA I/O APIC
2898 * interrupt, that is edge-triggered and unmasked by default. We
2899 * used to do this, but it caused problems on some systems because
2900 * of the NMI watchdog and sometimes IRQ0 of the 8254 timer using
2901 * the same ExtINT cascade interrupt to drive the local APIC of the
2902 * bootstrap processor. Therefore we refrain from routing IRQ2 to
2903 * the I/O APIC in all cases now. No actual device should request
2904 * it anyway. --macro
2905 */
2906 #define PIC_IRQS (1UL << PIC_CASCADE_IR)
2907
2908 void __init setup_IO_APIC(void)
2909 {
2910
2911 /*
2912 * calling enable_IO_APIC() is moved to setup_local_APIC for BP
2913 */
2914 io_apic_irqs = legacy_pic->nr_legacy_irqs ? ~PIC_IRQS : ~0UL;
2915
2916 apic_printk(APIC_VERBOSE, "ENABLING IO-APIC IRQs\n");
2917 /*
2918 * Set up IO-APIC IRQ routing.
2919 */
2920 x86_init.mpparse.setup_ioapic_ids();
2921
2922 sync_Arb_IDs();
2923 setup_IO_APIC_irqs();
2924 init_IO_APIC_traps();
2925 if (legacy_pic->nr_legacy_irqs)
2926 check_timer();
2927 }
2928
2929 /*
2930 * Called after all the initialization is done. If we didn't find any
2931 * APIC bugs then we can allow the modify fast path
2932 */
2933
2934 static int __init io_apic_bug_finalize(void)
2935 {
2936 if (sis_apic_bug == -1)
2937 sis_apic_bug = 0;
2938 return 0;
2939 }
2940
2941 late_initcall(io_apic_bug_finalize);
2942
2943 static void resume_ioapic_id(int ioapic_idx)
2944 {
2945 unsigned long flags;
2946 union IO_APIC_reg_00 reg_00;
2947
2948 raw_spin_lock_irqsave(&ioapic_lock, flags);
2949 reg_00.raw = io_apic_read(ioapic_idx, 0);
2950 if (reg_00.bits.ID != mpc_ioapic_id(ioapic_idx)) {
2951 reg_00.bits.ID = mpc_ioapic_id(ioapic_idx);
2952 io_apic_write(ioapic_idx, 0, reg_00.raw);
2953 }
2954 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
2955 }
2956
2957 static void ioapic_resume(void)
2958 {
2959 int ioapic_idx;
2960
2961 for (ioapic_idx = nr_ioapics - 1; ioapic_idx >= 0; ioapic_idx--)
2962 resume_ioapic_id(ioapic_idx);
2963
2964 restore_ioapic_entries();
2965 }
2966
2967 static struct syscore_ops ioapic_syscore_ops = {
2968 .suspend = save_ioapic_entries,
2969 .resume = ioapic_resume,
2970 };
2971
2972 static int __init ioapic_init_ops(void)
2973 {
2974 register_syscore_ops(&ioapic_syscore_ops);
2975
2976 return 0;
2977 }
2978
2979 device_initcall(ioapic_init_ops);
2980
2981 /*
2982 * Dynamic irq allocate and deallocation
2983 */
2984 unsigned int create_irq_nr(unsigned int from, int node)
2985 {
2986 struct irq_cfg *cfg;
2987 unsigned long flags;
2988 unsigned int ret = 0;
2989 int irq;
2990
2991 if (from < nr_irqs_gsi)
2992 from = nr_irqs_gsi;
2993
2994 irq = alloc_irq_from(from, node);
2995 if (irq < 0)
2996 return 0;
2997 cfg = alloc_irq_cfg(irq, node);
2998 if (!cfg) {
2999 free_irq_at(irq, NULL);
3000 return 0;
3001 }
3002
3003 raw_spin_lock_irqsave(&vector_lock, flags);
3004 if (!__assign_irq_vector(irq, cfg, apic->target_cpus()))
3005 ret = irq;
3006 raw_spin_unlock_irqrestore(&vector_lock, flags);
3007
3008 if (ret) {
3009 irq_set_chip_data(irq, cfg);
3010 irq_clear_status_flags(irq, IRQ_NOREQUEST);
3011 } else {
3012 free_irq_at(irq, cfg);
3013 }
3014 return ret;
3015 }
3016
3017 int create_irq(void)
3018 {
3019 int node = cpu_to_node(0);
3020 unsigned int irq_want;
3021 int irq;
3022
3023 irq_want = nr_irqs_gsi;
3024 irq = create_irq_nr(irq_want, node);
3025
3026 if (irq == 0)
3027 irq = -1;
3028
3029 return irq;
3030 }
3031
3032 void destroy_irq(unsigned int irq)
3033 {
3034 struct irq_cfg *cfg = irq_get_chip_data(irq);
3035 unsigned long flags;
3036
3037 irq_set_status_flags(irq, IRQ_NOREQUEST|IRQ_NOPROBE);
3038
3039 if (irq_remapped(cfg))
3040 free_remapped_irq(irq);
3041 raw_spin_lock_irqsave(&vector_lock, flags);
3042 __clear_irq_vector(irq, cfg);
3043 raw_spin_unlock_irqrestore(&vector_lock, flags);
3044 free_irq_at(irq, cfg);
3045 }
3046
3047 /*
3048 * MSI message composition
3049 */
3050 #ifdef CONFIG_PCI_MSI
3051 static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq,
3052 struct msi_msg *msg, u8 hpet_id)
3053 {
3054 struct irq_cfg *cfg;
3055 int err;
3056 unsigned dest;
3057
3058 if (disable_apic)
3059 return -ENXIO;
3060
3061 cfg = irq_cfg(irq);
3062 err = assign_irq_vector(irq, cfg, apic->target_cpus());
3063 if (err)
3064 return err;
3065
3066 err = apic->cpu_mask_to_apicid_and(cfg->domain,
3067 apic->target_cpus(), &dest);
3068 if (err)
3069 return err;
3070
3071 if (irq_remapped(cfg)) {
3072 compose_remapped_msi_msg(pdev, irq, dest, msg, hpet_id);
3073 return err;
3074 }
3075
3076 if (x2apic_enabled())
3077 msg->address_hi = MSI_ADDR_BASE_HI |
3078 MSI_ADDR_EXT_DEST_ID(dest);
3079 else
3080 msg->address_hi = MSI_ADDR_BASE_HI;
3081
3082 msg->address_lo =
3083 MSI_ADDR_BASE_LO |
3084 ((apic->irq_dest_mode == 0) ?
3085 MSI_ADDR_DEST_MODE_PHYSICAL:
3086 MSI_ADDR_DEST_MODE_LOGICAL) |
3087 ((apic->irq_delivery_mode != dest_LowestPrio) ?
3088 MSI_ADDR_REDIRECTION_CPU:
3089 MSI_ADDR_REDIRECTION_LOWPRI) |
3090 MSI_ADDR_DEST_ID(dest);
3091
3092 msg->data =
3093 MSI_DATA_TRIGGER_EDGE |
3094 MSI_DATA_LEVEL_ASSERT |
3095 ((apic->irq_delivery_mode != dest_LowestPrio) ?
3096 MSI_DATA_DELIVERY_FIXED:
3097 MSI_DATA_DELIVERY_LOWPRI) |
3098 MSI_DATA_VECTOR(cfg->vector);
3099
3100 return err;
3101 }
3102
3103 static int
3104 msi_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3105 {
3106 struct irq_cfg *cfg = data->chip_data;
3107 struct msi_msg msg;
3108 unsigned int dest;
3109
3110 if (__ioapic_set_affinity(data, mask, &dest))
3111 return -1;
3112
3113 __get_cached_msi_msg(data->msi_desc, &msg);
3114
3115 msg.data &= ~MSI_DATA_VECTOR_MASK;
3116 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3117 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3118 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3119
3120 __write_msi_msg(data->msi_desc, &msg);
3121
3122 return IRQ_SET_MASK_OK_NOCOPY;
3123 }
3124
3125 /*
3126 * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
3127 * which implement the MSI or MSI-X Capability Structure.
3128 */
3129 static struct irq_chip msi_chip = {
3130 .name = "PCI-MSI",
3131 .irq_unmask = unmask_msi_irq,
3132 .irq_mask = mask_msi_irq,
3133 .irq_ack = ack_apic_edge,
3134 .irq_set_affinity = msi_set_affinity,
3135 .irq_retrigger = ioapic_retrigger_irq,
3136 };
3137
3138 static int setup_msi_irq(struct pci_dev *dev, struct msi_desc *msidesc, int irq)
3139 {
3140 struct irq_chip *chip = &msi_chip;
3141 struct msi_msg msg;
3142 int ret;
3143
3144 ret = msi_compose_msg(dev, irq, &msg, -1);
3145 if (ret < 0)
3146 return ret;
3147
3148 irq_set_msi_desc(irq, msidesc);
3149 write_msi_msg(irq, &msg);
3150
3151 if (irq_remapped(irq_get_chip_data(irq))) {
3152 irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3153 irq_remap_modify_chip_defaults(chip);
3154 }
3155
3156 irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3157
3158 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for MSI/MSI-X\n", irq);
3159
3160 return 0;
3161 }
3162
3163 int native_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
3164 {
3165 int node, ret, sub_handle, index = 0;
3166 unsigned int irq, irq_want;
3167 struct msi_desc *msidesc;
3168
3169 /* x86 doesn't support multiple MSI yet */
3170 if (type == PCI_CAP_ID_MSI && nvec > 1)
3171 return 1;
3172
3173 node = dev_to_node(&dev->dev);
3174 irq_want = nr_irqs_gsi;
3175 sub_handle = 0;
3176 list_for_each_entry(msidesc, &dev->msi_list, list) {
3177 irq = create_irq_nr(irq_want, node);
3178 if (irq == 0)
3179 return -1;
3180 irq_want = irq + 1;
3181 if (!irq_remapping_enabled)
3182 goto no_ir;
3183
3184 if (!sub_handle) {
3185 /*
3186 * allocate the consecutive block of IRTE's
3187 * for 'nvec'
3188 */
3189 index = msi_alloc_remapped_irq(dev, irq, nvec);
3190 if (index < 0) {
3191 ret = index;
3192 goto error;
3193 }
3194 } else {
3195 ret = msi_setup_remapped_irq(dev, irq, index,
3196 sub_handle);
3197 if (ret < 0)
3198 goto error;
3199 }
3200 no_ir:
3201 ret = setup_msi_irq(dev, msidesc, irq);
3202 if (ret < 0)
3203 goto error;
3204 sub_handle++;
3205 }
3206 return 0;
3207
3208 error:
3209 destroy_irq(irq);
3210 return ret;
3211 }
3212
3213 void native_teardown_msi_irq(unsigned int irq)
3214 {
3215 destroy_irq(irq);
3216 }
3217
3218 #ifdef CONFIG_DMAR_TABLE
3219 static int
3220 dmar_msi_set_affinity(struct irq_data *data, const struct cpumask *mask,
3221 bool force)
3222 {
3223 struct irq_cfg *cfg = data->chip_data;
3224 unsigned int dest, irq = data->irq;
3225 struct msi_msg msg;
3226
3227 if (__ioapic_set_affinity(data, mask, &dest))
3228 return -1;
3229
3230 dmar_msi_read(irq, &msg);
3231
3232 msg.data &= ~MSI_DATA_VECTOR_MASK;
3233 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3234 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3235 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3236 msg.address_hi = MSI_ADDR_BASE_HI | MSI_ADDR_EXT_DEST_ID(dest);
3237
3238 dmar_msi_write(irq, &msg);
3239
3240 return IRQ_SET_MASK_OK_NOCOPY;
3241 }
3242
3243 static struct irq_chip dmar_msi_type = {
3244 .name = "DMAR_MSI",
3245 .irq_unmask = dmar_msi_unmask,
3246 .irq_mask = dmar_msi_mask,
3247 .irq_ack = ack_apic_edge,
3248 .irq_set_affinity = dmar_msi_set_affinity,
3249 .irq_retrigger = ioapic_retrigger_irq,
3250 };
3251
3252 int arch_setup_dmar_msi(unsigned int irq)
3253 {
3254 int ret;
3255 struct msi_msg msg;
3256
3257 ret = msi_compose_msg(NULL, irq, &msg, -1);
3258 if (ret < 0)
3259 return ret;
3260 dmar_msi_write(irq, &msg);
3261 irq_set_chip_and_handler_name(irq, &dmar_msi_type, handle_edge_irq,
3262 "edge");
3263 return 0;
3264 }
3265 #endif
3266
3267 #ifdef CONFIG_HPET_TIMER
3268
3269 static int hpet_msi_set_affinity(struct irq_data *data,
3270 const struct cpumask *mask, bool force)
3271 {
3272 struct irq_cfg *cfg = data->chip_data;
3273 struct msi_msg msg;
3274 unsigned int dest;
3275
3276 if (__ioapic_set_affinity(data, mask, &dest))
3277 return -1;
3278
3279 hpet_msi_read(data->handler_data, &msg);
3280
3281 msg.data &= ~MSI_DATA_VECTOR_MASK;
3282 msg.data |= MSI_DATA_VECTOR(cfg->vector);
3283 msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
3284 msg.address_lo |= MSI_ADDR_DEST_ID(dest);
3285
3286 hpet_msi_write(data->handler_data, &msg);
3287
3288 return IRQ_SET_MASK_OK_NOCOPY;
3289 }
3290
3291 static struct irq_chip hpet_msi_type = {
3292 .name = "HPET_MSI",
3293 .irq_unmask = hpet_msi_unmask,
3294 .irq_mask = hpet_msi_mask,
3295 .irq_ack = ack_apic_edge,
3296 .irq_set_affinity = hpet_msi_set_affinity,
3297 .irq_retrigger = ioapic_retrigger_irq,
3298 };
3299
3300 int arch_setup_hpet_msi(unsigned int irq, unsigned int id)
3301 {
3302 struct irq_chip *chip = &hpet_msi_type;
3303 struct msi_msg msg;
3304 int ret;
3305
3306 if (irq_remapping_enabled) {
3307 if (!setup_hpet_msi_remapped(irq, id))
3308 return -1;
3309 }
3310
3311 ret = msi_compose_msg(NULL, irq, &msg, id);
3312 if (ret < 0)
3313 return ret;
3314
3315 hpet_msi_write(irq_get_handler_data(irq), &msg);
3316 irq_set_status_flags(irq, IRQ_MOVE_PCNTXT);
3317 if (irq_remapped(irq_get_chip_data(irq)))
3318 irq_remap_modify_chip_defaults(chip);
3319
3320 irq_set_chip_and_handler_name(irq, chip, handle_edge_irq, "edge");
3321 return 0;
3322 }
3323 #endif
3324
3325 #endif /* CONFIG_PCI_MSI */
3326 /*
3327 * Hypertransport interrupt support
3328 */
3329 #ifdef CONFIG_HT_IRQ
3330
3331 static void target_ht_irq(unsigned int irq, unsigned int dest, u8 vector)
3332 {
3333 struct ht_irq_msg msg;
3334 fetch_ht_irq_msg(irq, &msg);
3335
3336 msg.address_lo &= ~(HT_IRQ_LOW_VECTOR_MASK | HT_IRQ_LOW_DEST_ID_MASK);
3337 msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
3338
3339 msg.address_lo |= HT_IRQ_LOW_VECTOR(vector) | HT_IRQ_LOW_DEST_ID(dest);
3340 msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
3341
3342 write_ht_irq_msg(irq, &msg);
3343 }
3344
3345 static int
3346 ht_set_affinity(struct irq_data *data, const struct cpumask *mask, bool force)
3347 {
3348 struct irq_cfg *cfg = data->chip_data;
3349 unsigned int dest;
3350
3351 if (__ioapic_set_affinity(data, mask, &dest))
3352 return -1;
3353
3354 target_ht_irq(data->irq, dest, cfg->vector);
3355 return IRQ_SET_MASK_OK_NOCOPY;
3356 }
3357
3358 static struct irq_chip ht_irq_chip = {
3359 .name = "PCI-HT",
3360 .irq_mask = mask_ht_irq,
3361 .irq_unmask = unmask_ht_irq,
3362 .irq_ack = ack_apic_edge,
3363 .irq_set_affinity = ht_set_affinity,
3364 .irq_retrigger = ioapic_retrigger_irq,
3365 };
3366
3367 int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
3368 {
3369 struct irq_cfg *cfg;
3370 struct ht_irq_msg msg;
3371 unsigned dest;
3372 int err;
3373
3374 if (disable_apic)
3375 return -ENXIO;
3376
3377 cfg = irq_cfg(irq);
3378 err = assign_irq_vector(irq, cfg, apic->target_cpus());
3379 if (err)
3380 return err;
3381
3382 err = apic->cpu_mask_to_apicid_and(cfg->domain,
3383 apic->target_cpus(), &dest);
3384 if (err)
3385 return err;
3386
3387 msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
3388
3389 msg.address_lo =
3390 HT_IRQ_LOW_BASE |
3391 HT_IRQ_LOW_DEST_ID(dest) |
3392 HT_IRQ_LOW_VECTOR(cfg->vector) |
3393 ((apic->irq_dest_mode == 0) ?
3394 HT_IRQ_LOW_DM_PHYSICAL :
3395 HT_IRQ_LOW_DM_LOGICAL) |
3396 HT_IRQ_LOW_RQEOI_EDGE |
3397 ((apic->irq_delivery_mode != dest_LowestPrio) ?
3398 HT_IRQ_LOW_MT_FIXED :
3399 HT_IRQ_LOW_MT_ARBITRATED) |
3400 HT_IRQ_LOW_IRQ_MASKED;
3401
3402 write_ht_irq_msg(irq, &msg);
3403
3404 irq_set_chip_and_handler_name(irq, &ht_irq_chip,
3405 handle_edge_irq, "edge");
3406
3407 dev_printk(KERN_DEBUG, &dev->dev, "irq %d for HT\n", irq);
3408
3409 return 0;
3410 }
3411 #endif /* CONFIG_HT_IRQ */
3412
3413 static int
3414 io_apic_setup_irq_pin(unsigned int irq, int node, struct io_apic_irq_attr *attr)
3415 {
3416 struct irq_cfg *cfg = alloc_irq_and_cfg_at(irq, node);
3417 int ret;
3418
3419 if (!cfg)
3420 return -EINVAL;
3421 ret = __add_pin_to_irq_node(cfg, node, attr->ioapic, attr->ioapic_pin);
3422 if (!ret)
3423 setup_ioapic_irq(irq, cfg, attr);
3424 return ret;
3425 }
3426
3427 int io_apic_setup_irq_pin_once(unsigned int irq, int node,
3428 struct io_apic_irq_attr *attr)
3429 {
3430 unsigned int ioapic_idx = attr->ioapic, pin = attr->ioapic_pin;
3431 int ret;
3432
3433 /* Avoid redundant programming */
3434 if (test_bit(pin, ioapics[ioapic_idx].pin_programmed)) {
3435 pr_debug("Pin %d-%d already programmed\n",
3436 mpc_ioapic_id(ioapic_idx), pin);
3437 return 0;
3438 }
3439 ret = io_apic_setup_irq_pin(irq, node, attr);
3440 if (!ret)
3441 set_bit(pin, ioapics[ioapic_idx].pin_programmed);
3442 return ret;
3443 }
3444
3445 static int __init io_apic_get_redir_entries(int ioapic)
3446 {
3447 union IO_APIC_reg_01 reg_01;
3448 unsigned long flags;
3449
3450 raw_spin_lock_irqsave(&ioapic_lock, flags);
3451 reg_01.raw = io_apic_read(ioapic, 1);
3452 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3453
3454 /* The register returns the maximum index redir index
3455 * supported, which is one less than the total number of redir
3456 * entries.
3457 */
3458 return reg_01.bits.entries + 1;
3459 }
3460
3461 static void __init probe_nr_irqs_gsi(void)
3462 {
3463 int nr;
3464
3465 nr = gsi_top + NR_IRQS_LEGACY;
3466 if (nr > nr_irqs_gsi)
3467 nr_irqs_gsi = nr;
3468
3469 printk(KERN_DEBUG "nr_irqs_gsi: %d\n", nr_irqs_gsi);
3470 }
3471
3472 int get_nr_irqs_gsi(void)
3473 {
3474 return nr_irqs_gsi;
3475 }
3476
3477 int __init arch_probe_nr_irqs(void)
3478 {
3479 int nr;
3480
3481 if (nr_irqs > (NR_VECTORS * nr_cpu_ids))
3482 nr_irqs = NR_VECTORS * nr_cpu_ids;
3483
3484 nr = nr_irqs_gsi + 8 * nr_cpu_ids;
3485 #if defined(CONFIG_PCI_MSI) || defined(CONFIG_HT_IRQ)
3486 /*
3487 * for MSI and HT dyn irq
3488 */
3489 nr += nr_irqs_gsi * 16;
3490 #endif
3491 if (nr < nr_irqs)
3492 nr_irqs = nr;
3493
3494 return NR_IRQS_LEGACY;
3495 }
3496
3497 int io_apic_set_pci_routing(struct device *dev, int irq,
3498 struct io_apic_irq_attr *irq_attr)
3499 {
3500 int node;
3501
3502 if (!IO_APIC_IRQ(irq)) {
3503 apic_printk(APIC_QUIET,KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
3504 irq_attr->ioapic);
3505 return -EINVAL;
3506 }
3507
3508 node = dev ? dev_to_node(dev) : cpu_to_node(0);
3509
3510 return io_apic_setup_irq_pin_once(irq, node, irq_attr);
3511 }
3512
3513 #ifdef CONFIG_X86_32
3514 static int __init io_apic_get_unique_id(int ioapic, int apic_id)
3515 {
3516 union IO_APIC_reg_00 reg_00;
3517 static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
3518 physid_mask_t tmp;
3519 unsigned long flags;
3520 int i = 0;
3521
3522 /*
3523 * The P4 platform supports up to 256 APIC IDs on two separate APIC
3524 * buses (one for LAPICs, one for IOAPICs), where predecessors only
3525 * supports up to 16 on one shared APIC bus.
3526 *
3527 * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
3528 * advantage of new APIC bus architecture.
3529 */
3530
3531 if (physids_empty(apic_id_map))
3532 apic->ioapic_phys_id_map(&phys_cpu_present_map, &apic_id_map);
3533
3534 raw_spin_lock_irqsave(&ioapic_lock, flags);
3535 reg_00.raw = io_apic_read(ioapic, 0);
3536 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3537
3538 if (apic_id >= get_physical_broadcast()) {
3539 printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
3540 "%d\n", ioapic, apic_id, reg_00.bits.ID);
3541 apic_id = reg_00.bits.ID;
3542 }
3543
3544 /*
3545 * Every APIC in a system must have a unique ID or we get lots of nice
3546 * 'stuck on smp_invalidate_needed IPI wait' messages.
3547 */
3548 if (apic->check_apicid_used(&apic_id_map, apic_id)) {
3549
3550 for (i = 0; i < get_physical_broadcast(); i++) {
3551 if (!apic->check_apicid_used(&apic_id_map, i))
3552 break;
3553 }
3554
3555 if (i == get_physical_broadcast())
3556 panic("Max apic_id exceeded!\n");
3557
3558 printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
3559 "trying %d\n", ioapic, apic_id, i);
3560
3561 apic_id = i;
3562 }
3563
3564 apic->apicid_to_cpu_present(apic_id, &tmp);
3565 physids_or(apic_id_map, apic_id_map, tmp);
3566
3567 if (reg_00.bits.ID != apic_id) {
3568 reg_00.bits.ID = apic_id;
3569
3570 raw_spin_lock_irqsave(&ioapic_lock, flags);
3571 io_apic_write(ioapic, 0, reg_00.raw);
3572 reg_00.raw = io_apic_read(ioapic, 0);
3573 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3574
3575 /* Sanity check */
3576 if (reg_00.bits.ID != apic_id) {
3577 pr_err("IOAPIC[%d]: Unable to change apic_id!\n",
3578 ioapic);
3579 return -1;
3580 }
3581 }
3582
3583 apic_printk(APIC_VERBOSE, KERN_INFO
3584 "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
3585
3586 return apic_id;
3587 }
3588
3589 static u8 __init io_apic_unique_id(u8 id)
3590 {
3591 if ((boot_cpu_data.x86_vendor == X86_VENDOR_INTEL) &&
3592 !APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
3593 return io_apic_get_unique_id(nr_ioapics, id);
3594 else
3595 return id;
3596 }
3597 #else
3598 static u8 __init io_apic_unique_id(u8 id)
3599 {
3600 int i;
3601 DECLARE_BITMAP(used, 256);
3602
3603 bitmap_zero(used, 256);
3604 for (i = 0; i < nr_ioapics; i++) {
3605 __set_bit(mpc_ioapic_id(i), used);
3606 }
3607 if (!test_bit(id, used))
3608 return id;
3609 return find_first_zero_bit(used, 256);
3610 }
3611 #endif
3612
3613 static int __init io_apic_get_version(int ioapic)
3614 {
3615 union IO_APIC_reg_01 reg_01;
3616 unsigned long flags;
3617
3618 raw_spin_lock_irqsave(&ioapic_lock, flags);
3619 reg_01.raw = io_apic_read(ioapic, 1);
3620 raw_spin_unlock_irqrestore(&ioapic_lock, flags);
3621
3622 return reg_01.bits.version;
3623 }
3624
3625 int acpi_get_override_irq(u32 gsi, int *trigger, int *polarity)
3626 {
3627 int ioapic, pin, idx;
3628
3629 if (skip_ioapic_setup)
3630 return -1;
3631
3632 ioapic = mp_find_ioapic(gsi);
3633 if (ioapic < 0)
3634 return -1;
3635
3636 pin = mp_find_ioapic_pin(ioapic, gsi);
3637 if (pin < 0)
3638 return -1;
3639
3640 idx = find_irq_entry(ioapic, pin, mp_INT);
3641 if (idx < 0)
3642 return -1;
3643
3644 *trigger = irq_trigger(idx);
3645 *polarity = irq_polarity(idx);
3646 return 0;
3647 }
3648
3649 /*
3650 * This function currently is only a helper for the i386 smp boot process where
3651 * we need to reprogram the ioredtbls to cater for the cpus which have come online
3652 * so mask in all cases should simply be apic->target_cpus()
3653 */
3654 #ifdef CONFIG_SMP
3655 void __init setup_ioapic_dest(void)
3656 {
3657 int pin, ioapic, irq, irq_entry;
3658 const struct cpumask *mask;
3659 struct irq_data *idata;
3660
3661 if (skip_ioapic_setup == 1)
3662 return;
3663
3664 for (ioapic = 0; ioapic < nr_ioapics; ioapic++)
3665 for (pin = 0; pin < ioapics[ioapic].nr_registers; pin++) {
3666 irq_entry = find_irq_entry(ioapic, pin, mp_INT);
3667 if (irq_entry == -1)
3668 continue;
3669 irq = pin_2_irq(irq_entry, ioapic, pin);
3670
3671 if ((ioapic > 0) && (irq > 16))
3672 continue;
3673
3674 idata = irq_get_irq_data(irq);
3675
3676 /*
3677 * Honour affinities which have been set in early boot
3678 */
3679 if (!irqd_can_balance(idata) || irqd_affinity_was_set(idata))
3680 mask = idata->affinity;
3681 else
3682 mask = apic->target_cpus();
3683
3684 if (irq_remapping_enabled)
3685 set_remapped_irq_affinity(idata, mask, false);
3686 else
3687 ioapic_set_affinity(idata, mask, false);
3688 }
3689
3690 }
3691 #endif
3692
3693 #define IOAPIC_RESOURCE_NAME_SIZE 11
3694
3695 static struct resource *ioapic_resources;
3696
3697 static struct resource * __init ioapic_setup_resources(int nr_ioapics)
3698 {
3699 unsigned long n;
3700 struct resource *res;
3701 char *mem;
3702 int i;
3703
3704 if (nr_ioapics <= 0)
3705 return NULL;
3706
3707 n = IOAPIC_RESOURCE_NAME_SIZE + sizeof(struct resource);
3708 n *= nr_ioapics;
3709
3710 mem = alloc_bootmem(n);
3711 res = (void *)mem;
3712
3713 mem += sizeof(struct resource) * nr_ioapics;
3714
3715 for (i = 0; i < nr_ioapics; i++) {
3716 res[i].name = mem;
3717 res[i].flags = IORESOURCE_MEM | IORESOURCE_BUSY;
3718 snprintf(mem, IOAPIC_RESOURCE_NAME_SIZE, "IOAPIC %u", i);
3719 mem += IOAPIC_RESOURCE_NAME_SIZE;
3720 }
3721
3722 ioapic_resources = res;
3723
3724 return res;
3725 }
3726
3727 void __init native_io_apic_init_mappings(void)
3728 {
3729 unsigned long ioapic_phys, idx = FIX_IO_APIC_BASE_0;
3730 struct resource *ioapic_res;
3731 int i;
3732
3733 ioapic_res = ioapic_setup_resources(nr_ioapics);
3734 for (i = 0; i < nr_ioapics; i++) {
3735 if (smp_found_config) {
3736 ioapic_phys = mpc_ioapic_addr(i);
3737 #ifdef CONFIG_X86_32
3738 if (!ioapic_phys) {
3739 printk(KERN_ERR
3740 "WARNING: bogus zero IO-APIC "
3741 "address found in MPTABLE, "
3742 "disabling IO/APIC support!\n");
3743 smp_found_config = 0;
3744 skip_ioapic_setup = 1;
3745 goto fake_ioapic_page;
3746 }
3747 #endif
3748 } else {
3749 #ifdef CONFIG_X86_32
3750 fake_ioapic_page:
3751 #endif
3752 ioapic_phys = (unsigned long)alloc_bootmem_pages(PAGE_SIZE);
3753 ioapic_phys = __pa(ioapic_phys);
3754 }
3755 set_fixmap_nocache(idx, ioapic_phys);
3756 apic_printk(APIC_VERBOSE, "mapped IOAPIC to %08lx (%08lx)\n",
3757 __fix_to_virt(idx) + (ioapic_phys & ~PAGE_MASK),
3758 ioapic_phys);
3759 idx++;
3760
3761 ioapic_res->start = ioapic_phys;
3762 ioapic_res->end = ioapic_phys + IO_APIC_SLOT_SIZE - 1;
3763 ioapic_res++;
3764 }
3765
3766 probe_nr_irqs_gsi();
3767 }
3768
3769 void __init ioapic_insert_resources(void)
3770 {
3771 int i;
3772 struct resource *r = ioapic_resources;
3773
3774 if (!r) {
3775 if (nr_ioapics > 0)
3776 printk(KERN_ERR
3777 "IO APIC resources couldn't be allocated.\n");
3778 return;
3779 }
3780
3781 for (i = 0; i < nr_ioapics; i++) {
3782 insert_resource(&iomem_resource, r);
3783 r++;
3784 }
3785 }
3786
3787 int mp_find_ioapic(u32 gsi)
3788 {
3789 int i = 0;
3790
3791 if (nr_ioapics == 0)
3792 return -1;
3793
3794 /* Find the IOAPIC that manages this GSI. */
3795 for (i = 0; i < nr_ioapics; i++) {
3796 struct mp_ioapic_gsi *gsi_cfg = mp_ioapic_gsi_routing(i);
3797 if ((gsi >= gsi_cfg->gsi_base)
3798 && (gsi <= gsi_cfg->gsi_end))
3799 return i;
3800 }
3801
3802 printk(KERN_ERR "ERROR: Unable to locate IOAPIC for GSI %d\n", gsi);
3803 return -1;
3804 }
3805
3806 int mp_find_ioapic_pin(int ioapic, u32 gsi)
3807 {
3808 struct mp_ioapic_gsi *gsi_cfg;
3809
3810 if (WARN_ON(ioapic == -1))
3811 return -1;
3812
3813 gsi_cfg = mp_ioapic_gsi_routing(ioapic);
3814 if (WARN_ON(gsi > gsi_cfg->gsi_end))
3815 return -1;
3816
3817 return gsi - gsi_cfg->gsi_base;
3818 }
3819
3820 static __init int bad_ioapic(unsigned long address)
3821 {
3822 if (nr_ioapics >= MAX_IO_APICS) {
3823 pr_warn("WARNING: Max # of I/O APICs (%d) exceeded (found %d), skipping\n",
3824 MAX_IO_APICS, nr_ioapics);
3825 return 1;
3826 }
3827 if (!address) {
3828 pr_warn("WARNING: Bogus (zero) I/O APIC address found in table, skipping!\n");
3829 return 1;
3830 }
3831 return 0;
3832 }
3833
3834 static __init int bad_ioapic_register(int idx)
3835 {
3836 union IO_APIC_reg_00 reg_00;
3837 union IO_APIC_reg_01 reg_01;
3838 union IO_APIC_reg_02 reg_02;
3839
3840 reg_00.raw = io_apic_read(idx, 0);
3841 reg_01.raw = io_apic_read(idx, 1);
3842 reg_02.raw = io_apic_read(idx, 2);
3843
3844 if (reg_00.raw == -1 && reg_01.raw == -1 && reg_02.raw == -1) {
3845 pr_warn("I/O APIC 0x%x registers return all ones, skipping!\n",
3846 mpc_ioapic_addr(idx));
3847 return 1;
3848 }
3849
3850 return 0;
3851 }
3852
3853 void __init mp_register_ioapic(int id, u32 address, u32 gsi_base)
3854 {
3855 int idx = 0;
3856 int entries;
3857 struct mp_ioapic_gsi *gsi_cfg;
3858
3859 if (bad_ioapic(address))
3860 return;
3861
3862 idx = nr_ioapics;
3863
3864 ioapics[idx].mp_config.type = MP_IOAPIC;
3865 ioapics[idx].mp_config.flags = MPC_APIC_USABLE;
3866 ioapics[idx].mp_config.apicaddr = address;
3867
3868 set_fixmap_nocache(FIX_IO_APIC_BASE_0 + idx, address);
3869
3870 if (bad_ioapic_register(idx)) {
3871 clear_fixmap(FIX_IO_APIC_BASE_0 + idx);
3872 return;
3873 }
3874
3875 ioapics[idx].mp_config.apicid = io_apic_unique_id(id);
3876 ioapics[idx].mp_config.apicver = io_apic_get_version(idx);
3877
3878 /*
3879 * Build basic GSI lookup table to facilitate gsi->io_apic lookups
3880 * and to prevent reprogramming of IOAPIC pins (PCI GSIs).
3881 */
3882 entries = io_apic_get_redir_entries(idx);
3883 gsi_cfg = mp_ioapic_gsi_routing(idx);
3884 gsi_cfg->gsi_base = gsi_base;
3885 gsi_cfg->gsi_end = gsi_base + entries - 1;
3886
3887 /*
3888 * The number of IO-APIC IRQ registers (== #pins):
3889 */
3890 ioapics[idx].nr_registers = entries;
3891
3892 if (gsi_cfg->gsi_end >= gsi_top)
3893 gsi_top = gsi_cfg->gsi_end + 1;
3894
3895 pr_info("IOAPIC[%d]: apic_id %d, version %d, address 0x%x, GSI %d-%d\n",
3896 idx, mpc_ioapic_id(idx),
3897 mpc_ioapic_ver(idx), mpc_ioapic_addr(idx),
3898 gsi_cfg->gsi_base, gsi_cfg->gsi_end);
3899
3900 nr_ioapics++;
3901 }
3902
3903 /* Enable IOAPIC early just for system timer */
3904 void __init pre_init_apic_IRQ0(void)
3905 {
3906 struct io_apic_irq_attr attr = { 0, 0, 0, 0 };
3907
3908 printk(KERN_INFO "Early APIC setup for system timer0\n");
3909 #ifndef CONFIG_SMP
3910 physid_set_mask_of_physid(boot_cpu_physical_apicid,
3911 &phys_cpu_present_map);
3912 #endif
3913 setup_local_APIC();
3914
3915 io_apic_setup_irq_pin(0, 0, &attr);
3916 irq_set_chip_and_handler_name(0, &ioapic_chip, handle_edge_irq,
3917 "edge");
3918 }
This page took 0.108969 seconds and 4 git commands to generate.