Merge commit 'kumar/kumar-next' into next
[deliverable/linux.git] / arch / x86 / kernel / smpboot.c
1 /*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
15 * This code is released under the GNU General Public License version 2 or
16 * later.
17 *
18 * Fixes
19 * Felix Koop : NR_CPUS used properly
20 * Jose Renau : Handle single CPU case.
21 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
22 * Greg Wright : Fix for kernel stacks panic.
23 * Erich Boleyn : MP v1.4 and additional changes.
24 * Matthias Sattler : Changes for 2.1 kernel map.
25 * Michel Lespinasse : Changes for 2.1 kernel map.
26 * Michael Chastain : Change trampoline.S to gnu as.
27 * Alan Cox : Dumb bug: 'B' step PPro's are fine
28 * Ingo Molnar : Added APIC timers, based on code
29 * from Jose Renau
30 * Ingo Molnar : various cleanups and rewrites
31 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
32 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
33 * Andi Kleen : Changed for SMP boot into long mode.
34 * Martin J. Bligh : Added support for multi-quad systems
35 * Dave Jones : Report invalid combinations of Athlon CPUs.
36 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
37 * Andi Kleen : Converted to new state machine.
38 * Ashok Raj : CPU hotplug support
39 * Glauber Costa : i386 and x86_64 integration
40 */
41
42 #include <linux/init.h>
43 #include <linux/smp.h>
44 #include <linux/module.h>
45 #include <linux/sched.h>
46 #include <linux/percpu.h>
47 #include <linux/bootmem.h>
48 #include <linux/err.h>
49 #include <linux/nmi.h>
50
51 #include <asm/acpi.h>
52 #include <asm/desc.h>
53 #include <asm/nmi.h>
54 #include <asm/irq.h>
55 #include <asm/idle.h>
56 #include <asm/smp.h>
57 #include <asm/trampoline.h>
58 #include <asm/cpu.h>
59 #include <asm/numa.h>
60 #include <asm/pgtable.h>
61 #include <asm/tlbflush.h>
62 #include <asm/mtrr.h>
63 #include <asm/vmi.h>
64 #include <asm/genapic.h>
65 #include <asm/setup.h>
66 #include <linux/mc146818rtc.h>
67
68 #include <mach_apic.h>
69 #include <mach_wakecpu.h>
70 #include <smpboot_hooks.h>
71
72 #ifdef CONFIG_X86_32
73 u8 apicid_2_node[MAX_APICID];
74 static int low_mappings;
75 #endif
76
77 /* State of each CPU */
78 DEFINE_PER_CPU(int, cpu_state) = { 0 };
79
80 /* Store all idle threads, this can be reused instead of creating
81 * a new thread. Also avoids complicated thread destroy functionality
82 * for idle threads.
83 */
84 #ifdef CONFIG_HOTPLUG_CPU
85 /*
86 * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is
87 * removed after init for !CONFIG_HOTPLUG_CPU.
88 */
89 static DEFINE_PER_CPU(struct task_struct *, idle_thread_array);
90 #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x))
91 #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p))
92 #else
93 static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
94 #define get_idle_for_cpu(x) (idle_thread_array[(x)])
95 #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p))
96 #endif
97
98 /* Number of siblings per CPU package */
99 int smp_num_siblings = 1;
100 EXPORT_SYMBOL(smp_num_siblings);
101
102 /* Last level cache ID of each logical CPU */
103 DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
104
105 /* bitmap of online cpus */
106 cpumask_t cpu_online_map __read_mostly;
107 EXPORT_SYMBOL(cpu_online_map);
108
109 cpumask_t cpu_callin_map;
110 cpumask_t cpu_callout_map;
111 cpumask_t cpu_possible_map;
112 EXPORT_SYMBOL(cpu_possible_map);
113
114 /* representing HT siblings of each logical CPU */
115 DEFINE_PER_CPU(cpumask_t, cpu_sibling_map);
116 EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
117
118 /* representing HT and core siblings of each logical CPU */
119 DEFINE_PER_CPU(cpumask_t, cpu_core_map);
120 EXPORT_PER_CPU_SYMBOL(cpu_core_map);
121
122 /* Per CPU bogomips and other parameters */
123 DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
124 EXPORT_PER_CPU_SYMBOL(cpu_info);
125
126 static atomic_t init_deasserted;
127
128
129 /* representing cpus for which sibling maps can be computed */
130 static cpumask_t cpu_sibling_setup_map;
131
132 /* Set if we find a B stepping CPU */
133 static int __cpuinitdata smp_b_stepping;
134
135 #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32)
136
137 /* which logical CPUs are on which nodes */
138 cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
139 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
140 EXPORT_SYMBOL(node_to_cpumask_map);
141 /* which node each logical CPU is on */
142 int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
143 EXPORT_SYMBOL(cpu_to_node_map);
144
145 /* set up a mapping between cpu and node. */
146 static void map_cpu_to_node(int cpu, int node)
147 {
148 printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node);
149 cpu_set(cpu, node_to_cpumask_map[node]);
150 cpu_to_node_map[cpu] = node;
151 }
152
153 /* undo a mapping between cpu and node. */
154 static void unmap_cpu_to_node(int cpu)
155 {
156 int node;
157
158 printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu);
159 for (node = 0; node < MAX_NUMNODES; node++)
160 cpu_clear(cpu, node_to_cpumask_map[node]);
161 cpu_to_node_map[cpu] = 0;
162 }
163 #else /* !(CONFIG_NUMA && CONFIG_X86_32) */
164 #define map_cpu_to_node(cpu, node) ({})
165 #define unmap_cpu_to_node(cpu) ({})
166 #endif
167
168 #ifdef CONFIG_X86_32
169 static int boot_cpu_logical_apicid;
170
171 u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly =
172 { [0 ... NR_CPUS-1] = BAD_APICID };
173
174 static void map_cpu_to_logical_apicid(void)
175 {
176 int cpu = smp_processor_id();
177 int apicid = logical_smp_processor_id();
178 int node = apicid_to_node(apicid);
179
180 if (!node_online(node))
181 node = first_online_node;
182
183 cpu_2_logical_apicid[cpu] = apicid;
184 map_cpu_to_node(cpu, node);
185 }
186
187 void numa_remove_cpu(int cpu)
188 {
189 cpu_2_logical_apicid[cpu] = BAD_APICID;
190 unmap_cpu_to_node(cpu);
191 }
192 #else
193 #define map_cpu_to_logical_apicid() do {} while (0)
194 #endif
195
196 /*
197 * Report back to the Boot Processor.
198 * Running on AP.
199 */
200 static void __cpuinit smp_callin(void)
201 {
202 int cpuid, phys_id;
203 unsigned long timeout;
204
205 /*
206 * If waken up by an INIT in an 82489DX configuration
207 * we may get here before an INIT-deassert IPI reaches
208 * our local APIC. We have to wait for the IPI or we'll
209 * lock up on an APIC access.
210 */
211 wait_for_init_deassert(&init_deasserted);
212
213 /*
214 * (This works even if the APIC is not enabled.)
215 */
216 phys_id = read_apic_id();
217 cpuid = smp_processor_id();
218 if (cpu_isset(cpuid, cpu_callin_map)) {
219 panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
220 phys_id, cpuid);
221 }
222 pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
223
224 /*
225 * STARTUP IPIs are fragile beasts as they might sometimes
226 * trigger some glue motherboard logic. Complete APIC bus
227 * silence for 1 second, this overestimates the time the
228 * boot CPU is spending to send the up to 2 STARTUP IPIs
229 * by a factor of two. This should be enough.
230 */
231
232 /*
233 * Waiting 2s total for startup (udelay is not yet working)
234 */
235 timeout = jiffies + 2*HZ;
236 while (time_before(jiffies, timeout)) {
237 /*
238 * Has the boot CPU finished it's STARTUP sequence?
239 */
240 if (cpu_isset(cpuid, cpu_callout_map))
241 break;
242 cpu_relax();
243 }
244
245 if (!time_before(jiffies, timeout)) {
246 panic("%s: CPU%d started up but did not get a callout!\n",
247 __func__, cpuid);
248 }
249
250 /*
251 * the boot CPU has finished the init stage and is spinning
252 * on callin_map until we finish. We are free to set up this
253 * CPU, first the APIC. (this is probably redundant on most
254 * boards)
255 */
256
257 pr_debug("CALLIN, before setup_local_APIC().\n");
258 smp_callin_clear_local_apic();
259 setup_local_APIC();
260 end_local_APIC_setup();
261 map_cpu_to_logical_apicid();
262
263 notify_cpu_starting(cpuid);
264 /*
265 * Get our bogomips.
266 *
267 * Need to enable IRQs because it can take longer and then
268 * the NMI watchdog might kill us.
269 */
270 local_irq_enable();
271 calibrate_delay();
272 local_irq_disable();
273 pr_debug("Stack at about %p\n", &cpuid);
274
275 /*
276 * Save our processor parameters
277 */
278 smp_store_cpu_info(cpuid);
279
280 /*
281 * Allow the master to continue.
282 */
283 cpu_set(cpuid, cpu_callin_map);
284 }
285
286 static int __cpuinitdata unsafe_smp;
287
288 /*
289 * Activate a secondary processor.
290 */
291 notrace static void __cpuinit start_secondary(void *unused)
292 {
293 /*
294 * Don't put *anything* before cpu_init(), SMP booting is too
295 * fragile that we want to limit the things done here to the
296 * most necessary things.
297 */
298 vmi_bringup();
299 cpu_init();
300 preempt_disable();
301 smp_callin();
302
303 /* otherwise gcc will move up smp_processor_id before the cpu_init */
304 barrier();
305 /*
306 * Check TSC synchronization with the BP:
307 */
308 check_tsc_sync_target();
309
310 if (nmi_watchdog == NMI_IO_APIC) {
311 disable_8259A_irq(0);
312 enable_NMI_through_LVT0();
313 enable_8259A_irq(0);
314 }
315
316 #ifdef CONFIG_X86_32
317 while (low_mappings)
318 cpu_relax();
319 __flush_tlb_all();
320 #endif
321
322 /* This must be done before setting cpu_online_map */
323 set_cpu_sibling_map(raw_smp_processor_id());
324 wmb();
325
326 /*
327 * We need to hold call_lock, so there is no inconsistency
328 * between the time smp_call_function() determines number of
329 * IPI recipients, and the time when the determination is made
330 * for which cpus receive the IPI. Holding this
331 * lock helps us to not include this cpu in a currently in progress
332 * smp_call_function().
333 *
334 * We need to hold vector_lock so there the set of online cpus
335 * does not change while we are assigning vectors to cpus. Holding
336 * this lock ensures we don't half assign or remove an irq from a cpu.
337 */
338 ipi_call_lock();
339 lock_vector_lock();
340 __setup_vector_irq(smp_processor_id());
341 cpu_set(smp_processor_id(), cpu_online_map);
342 unlock_vector_lock();
343 ipi_call_unlock();
344 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
345
346 /* enable local interrupts */
347 local_irq_enable();
348
349 setup_secondary_clock();
350
351 wmb();
352 cpu_idle();
353 }
354
355 static void __cpuinit smp_apply_quirks(struct cpuinfo_x86 *c)
356 {
357 /*
358 * Mask B, Pentium, but not Pentium MMX
359 */
360 if (c->x86_vendor == X86_VENDOR_INTEL &&
361 c->x86 == 5 &&
362 c->x86_mask >= 1 && c->x86_mask <= 4 &&
363 c->x86_model <= 3)
364 /*
365 * Remember we have B step Pentia with bugs
366 */
367 smp_b_stepping = 1;
368
369 /*
370 * Certain Athlons might work (for various values of 'work') in SMP
371 * but they are not certified as MP capable.
372 */
373 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
374
375 if (num_possible_cpus() == 1)
376 goto valid_k7;
377
378 /* Athlon 660/661 is valid. */
379 if ((c->x86_model == 6) && ((c->x86_mask == 0) ||
380 (c->x86_mask == 1)))
381 goto valid_k7;
382
383 /* Duron 670 is valid */
384 if ((c->x86_model == 7) && (c->x86_mask == 0))
385 goto valid_k7;
386
387 /*
388 * Athlon 662, Duron 671, and Athlon >model 7 have capability
389 * bit. It's worth noting that the A5 stepping (662) of some
390 * Athlon XP's have the MP bit set.
391 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for
392 * more.
393 */
394 if (((c->x86_model == 6) && (c->x86_mask >= 2)) ||
395 ((c->x86_model == 7) && (c->x86_mask >= 1)) ||
396 (c->x86_model > 7))
397 if (cpu_has_mp)
398 goto valid_k7;
399
400 /* If we get here, not a certified SMP capable AMD system. */
401 unsafe_smp = 1;
402 }
403
404 valid_k7:
405 ;
406 }
407
408 static void __cpuinit smp_checks(void)
409 {
410 if (smp_b_stepping)
411 printk(KERN_WARNING "WARNING: SMP operation may be unreliable"
412 "with B stepping processors.\n");
413
414 /*
415 * Don't taint if we are running SMP kernel on a single non-MP
416 * approved Athlon
417 */
418 if (unsafe_smp && num_online_cpus() > 1) {
419 printk(KERN_INFO "WARNING: This combination of AMD"
420 "processors is not suitable for SMP.\n");
421 add_taint(TAINT_UNSAFE_SMP);
422 }
423 }
424
425 /*
426 * The bootstrap kernel entry code has set these up. Save them for
427 * a given CPU
428 */
429
430 void __cpuinit smp_store_cpu_info(int id)
431 {
432 struct cpuinfo_x86 *c = &cpu_data(id);
433
434 *c = boot_cpu_data;
435 c->cpu_index = id;
436 if (id != 0)
437 identify_secondary_cpu(c);
438 smp_apply_quirks(c);
439 }
440
441
442 void __cpuinit set_cpu_sibling_map(int cpu)
443 {
444 int i;
445 struct cpuinfo_x86 *c = &cpu_data(cpu);
446
447 cpu_set(cpu, cpu_sibling_setup_map);
448
449 if (smp_num_siblings > 1) {
450 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
451 if (c->phys_proc_id == cpu_data(i).phys_proc_id &&
452 c->cpu_core_id == cpu_data(i).cpu_core_id) {
453 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
454 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
455 cpu_set(i, per_cpu(cpu_core_map, cpu));
456 cpu_set(cpu, per_cpu(cpu_core_map, i));
457 cpu_set(i, c->llc_shared_map);
458 cpu_set(cpu, cpu_data(i).llc_shared_map);
459 }
460 }
461 } else {
462 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
463 }
464
465 cpu_set(cpu, c->llc_shared_map);
466
467 if (current_cpu_data.x86_max_cores == 1) {
468 per_cpu(cpu_core_map, cpu) = per_cpu(cpu_sibling_map, cpu);
469 c->booted_cores = 1;
470 return;
471 }
472
473 for_each_cpu_mask_nr(i, cpu_sibling_setup_map) {
474 if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
475 per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
476 cpu_set(i, c->llc_shared_map);
477 cpu_set(cpu, cpu_data(i).llc_shared_map);
478 }
479 if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
480 cpu_set(i, per_cpu(cpu_core_map, cpu));
481 cpu_set(cpu, per_cpu(cpu_core_map, i));
482 /*
483 * Does this new cpu bringup a new core?
484 */
485 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1) {
486 /*
487 * for each core in package, increment
488 * the booted_cores for this new cpu
489 */
490 if (first_cpu(per_cpu(cpu_sibling_map, i)) == i)
491 c->booted_cores++;
492 /*
493 * increment the core count for all
494 * the other cpus in this package
495 */
496 if (i != cpu)
497 cpu_data(i).booted_cores++;
498 } else if (i != cpu && !c->booted_cores)
499 c->booted_cores = cpu_data(i).booted_cores;
500 }
501 }
502 }
503
504 /* maps the cpu to the sched domain representing multi-core */
505 cpumask_t cpu_coregroup_map(int cpu)
506 {
507 struct cpuinfo_x86 *c = &cpu_data(cpu);
508 /*
509 * For perf, we return last level cache shared map.
510 * And for power savings, we return cpu_core_map
511 */
512 if (sched_mc_power_savings || sched_smt_power_savings)
513 return per_cpu(cpu_core_map, cpu);
514 else
515 return c->llc_shared_map;
516 }
517
518 static void impress_friends(void)
519 {
520 int cpu;
521 unsigned long bogosum = 0;
522 /*
523 * Allow the user to impress friends.
524 */
525 pr_debug("Before bogomips.\n");
526 for_each_possible_cpu(cpu)
527 if (cpu_isset(cpu, cpu_callout_map))
528 bogosum += cpu_data(cpu).loops_per_jiffy;
529 printk(KERN_INFO
530 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
531 num_online_cpus(),
532 bogosum/(500000/HZ),
533 (bogosum/(5000/HZ))%100);
534
535 pr_debug("Before bogocount - setting activated=1.\n");
536 }
537
538 void __inquire_remote_apic(int apicid)
539 {
540 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
541 char *names[] = { "ID", "VERSION", "SPIV" };
542 int timeout;
543 u32 status;
544
545 printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
546
547 for (i = 0; i < ARRAY_SIZE(regs); i++) {
548 printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
549
550 /*
551 * Wait for idle.
552 */
553 status = safe_apic_wait_icr_idle();
554 if (status)
555 printk(KERN_CONT
556 "a previous APIC delivery may have failed\n");
557
558 apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
559
560 timeout = 0;
561 do {
562 udelay(100);
563 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
564 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
565
566 switch (status) {
567 case APIC_ICR_RR_VALID:
568 status = apic_read(APIC_RRR);
569 printk(KERN_CONT "%08x\n", status);
570 break;
571 default:
572 printk(KERN_CONT "failed\n");
573 }
574 }
575 }
576
577 /*
578 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
579 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
580 * won't ... remember to clear down the APIC, etc later.
581 */
582 int __devinit
583 wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
584 {
585 unsigned long send_status, accept_status = 0;
586 int maxlvt;
587
588 /* Target chip */
589 /* Boot on the stack */
590 /* Kick the second */
591 apic_icr_write(APIC_DM_NMI | APIC_DEST_LOGICAL, logical_apicid);
592
593 pr_debug("Waiting for send to finish...\n");
594 send_status = safe_apic_wait_icr_idle();
595
596 /*
597 * Give the other CPU some time to accept the IPI.
598 */
599 udelay(200);
600 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
601 maxlvt = lapic_get_maxlvt();
602 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
603 apic_write(APIC_ESR, 0);
604 accept_status = (apic_read(APIC_ESR) & 0xEF);
605 }
606 pr_debug("NMI sent.\n");
607
608 if (send_status)
609 printk(KERN_ERR "APIC never delivered???\n");
610 if (accept_status)
611 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
612
613 return (send_status | accept_status);
614 }
615
616 int __devinit
617 wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
618 {
619 unsigned long send_status, accept_status = 0;
620 int maxlvt, num_starts, j;
621
622 if (get_uv_system_type() == UV_NON_UNIQUE_APIC) {
623 send_status = uv_wakeup_secondary(phys_apicid, start_eip);
624 atomic_set(&init_deasserted, 1);
625 return send_status;
626 }
627
628 maxlvt = lapic_get_maxlvt();
629
630 /*
631 * Be paranoid about clearing APIC errors.
632 */
633 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
634 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
635 apic_write(APIC_ESR, 0);
636 apic_read(APIC_ESR);
637 }
638
639 pr_debug("Asserting INIT.\n");
640
641 /*
642 * Turn INIT on target chip
643 */
644 /*
645 * Send IPI
646 */
647 apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
648 phys_apicid);
649
650 pr_debug("Waiting for send to finish...\n");
651 send_status = safe_apic_wait_icr_idle();
652
653 mdelay(10);
654
655 pr_debug("Deasserting INIT.\n");
656
657 /* Target chip */
658 /* Send IPI */
659 apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
660
661 pr_debug("Waiting for send to finish...\n");
662 send_status = safe_apic_wait_icr_idle();
663
664 mb();
665 atomic_set(&init_deasserted, 1);
666
667 /*
668 * Should we send STARTUP IPIs ?
669 *
670 * Determine this based on the APIC version.
671 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
672 */
673 if (APIC_INTEGRATED(apic_version[phys_apicid]))
674 num_starts = 2;
675 else
676 num_starts = 0;
677
678 /*
679 * Paravirt / VMI wants a startup IPI hook here to set up the
680 * target processor state.
681 */
682 startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
683 (unsigned long)stack_start.sp);
684
685 /*
686 * Run STARTUP IPI loop.
687 */
688 pr_debug("#startup loops: %d.\n", num_starts);
689
690 for (j = 1; j <= num_starts; j++) {
691 pr_debug("Sending STARTUP #%d.\n", j);
692 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
693 apic_write(APIC_ESR, 0);
694 apic_read(APIC_ESR);
695 pr_debug("After apic_write.\n");
696
697 /*
698 * STARTUP IPI
699 */
700
701 /* Target chip */
702 /* Boot on the stack */
703 /* Kick the second */
704 apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
705 phys_apicid);
706
707 /*
708 * Give the other CPU some time to accept the IPI.
709 */
710 udelay(300);
711
712 pr_debug("Startup point 1.\n");
713
714 pr_debug("Waiting for send to finish...\n");
715 send_status = safe_apic_wait_icr_idle();
716
717 /*
718 * Give the other CPU some time to accept the IPI.
719 */
720 udelay(200);
721 if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
722 apic_write(APIC_ESR, 0);
723 accept_status = (apic_read(APIC_ESR) & 0xEF);
724 if (send_status || accept_status)
725 break;
726 }
727 pr_debug("After Startup.\n");
728
729 if (send_status)
730 printk(KERN_ERR "APIC never delivered???\n");
731 if (accept_status)
732 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
733
734 return (send_status | accept_status);
735 }
736
737 struct create_idle {
738 struct work_struct work;
739 struct task_struct *idle;
740 struct completion done;
741 int cpu;
742 };
743
744 static void __cpuinit do_fork_idle(struct work_struct *work)
745 {
746 struct create_idle *c_idle =
747 container_of(work, struct create_idle, work);
748
749 c_idle->idle = fork_idle(c_idle->cpu);
750 complete(&c_idle->done);
751 }
752
753 #ifdef CONFIG_X86_64
754
755 /* __ref because it's safe to call free_bootmem when after_bootmem == 0. */
756 static void __ref free_bootmem_pda(struct x8664_pda *oldpda)
757 {
758 if (!after_bootmem)
759 free_bootmem((unsigned long)oldpda, sizeof(*oldpda));
760 }
761
762 /*
763 * Allocate node local memory for the AP pda.
764 *
765 * Must be called after the _cpu_pda pointer table is initialized.
766 */
767 int __cpuinit get_local_pda(int cpu)
768 {
769 struct x8664_pda *oldpda, *newpda;
770 unsigned long size = sizeof(struct x8664_pda);
771 int node = cpu_to_node(cpu);
772
773 if (cpu_pda(cpu) && !cpu_pda(cpu)->in_bootmem)
774 return 0;
775
776 oldpda = cpu_pda(cpu);
777 newpda = kmalloc_node(size, GFP_ATOMIC, node);
778 if (!newpda) {
779 printk(KERN_ERR "Could not allocate node local PDA "
780 "for CPU %d on node %d\n", cpu, node);
781
782 if (oldpda)
783 return 0; /* have a usable pda */
784 else
785 return -1;
786 }
787
788 if (oldpda) {
789 memcpy(newpda, oldpda, size);
790 free_bootmem_pda(oldpda);
791 }
792
793 newpda->in_bootmem = 0;
794 cpu_pda(cpu) = newpda;
795 return 0;
796 }
797 #endif /* CONFIG_X86_64 */
798
799 static int __cpuinit do_boot_cpu(int apicid, int cpu)
800 /*
801 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
802 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
803 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
804 */
805 {
806 unsigned long boot_error = 0;
807 int timeout;
808 unsigned long start_ip;
809 unsigned short nmi_high = 0, nmi_low = 0;
810 struct create_idle c_idle = {
811 .cpu = cpu,
812 .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done),
813 };
814 INIT_WORK(&c_idle.work, do_fork_idle);
815
816 #ifdef CONFIG_X86_64
817 /* Allocate node local memory for AP pdas */
818 if (cpu > 0) {
819 boot_error = get_local_pda(cpu);
820 if (boot_error)
821 goto restore_state;
822 /* if can't get pda memory, can't start cpu */
823 }
824 #endif
825
826 alternatives_smp_switch(1);
827
828 c_idle.idle = get_idle_for_cpu(cpu);
829
830 /*
831 * We can't use kernel_thread since we must avoid to
832 * reschedule the child.
833 */
834 if (c_idle.idle) {
835 c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *)
836 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
837 init_idle(c_idle.idle, cpu);
838 goto do_rest;
839 }
840
841 if (!keventd_up() || current_is_keventd())
842 c_idle.work.func(&c_idle.work);
843 else {
844 schedule_work(&c_idle.work);
845 wait_for_completion(&c_idle.done);
846 }
847
848 if (IS_ERR(c_idle.idle)) {
849 printk("failed fork for CPU %d\n", cpu);
850 return PTR_ERR(c_idle.idle);
851 }
852
853 set_idle_for_cpu(cpu, c_idle.idle);
854 do_rest:
855 #ifdef CONFIG_X86_32
856 per_cpu(current_task, cpu) = c_idle.idle;
857 init_gdt(cpu);
858 /* Stack for startup_32 can be just as for start_secondary onwards */
859 irq_ctx_init(cpu);
860 #else
861 cpu_pda(cpu)->pcurrent = c_idle.idle;
862 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
863 #endif
864 early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
865 initial_code = (unsigned long)start_secondary;
866 stack_start.sp = (void *) c_idle.idle->thread.sp;
867
868 /* start_ip had better be page-aligned! */
869 start_ip = setup_trampoline();
870
871 /* So we see what's up */
872 printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n",
873 cpu, apicid, start_ip);
874
875 /*
876 * This grunge runs the startup process for
877 * the targeted processor.
878 */
879
880 atomic_set(&init_deasserted, 0);
881
882 if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
883
884 pr_debug("Setting warm reset code and vector.\n");
885
886 store_NMI_vector(&nmi_high, &nmi_low);
887
888 smpboot_setup_warm_reset_vector(start_ip);
889 /*
890 * Be paranoid about clearing APIC errors.
891 */
892 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
893 apic_write(APIC_ESR, 0);
894 apic_read(APIC_ESR);
895 }
896 }
897
898 /*
899 * Starting actual IPI sequence...
900 */
901 boot_error = wakeup_secondary_cpu(apicid, start_ip);
902
903 if (!boot_error) {
904 /*
905 * allow APs to start initializing.
906 */
907 pr_debug("Before Callout %d.\n", cpu);
908 cpu_set(cpu, cpu_callout_map);
909 pr_debug("After Callout %d.\n", cpu);
910
911 /*
912 * Wait 5s total for a response
913 */
914 for (timeout = 0; timeout < 50000; timeout++) {
915 if (cpu_isset(cpu, cpu_callin_map))
916 break; /* It has booted */
917 udelay(100);
918 }
919
920 if (cpu_isset(cpu, cpu_callin_map)) {
921 /* number CPUs logically, starting from 1 (BSP is 0) */
922 pr_debug("OK.\n");
923 printk(KERN_INFO "CPU%d: ", cpu);
924 print_cpu_info(&cpu_data(cpu));
925 pr_debug("CPU has booted.\n");
926 } else {
927 boot_error = 1;
928 if (*((volatile unsigned char *)trampoline_base)
929 == 0xA5)
930 /* trampoline started but...? */
931 printk(KERN_ERR "Stuck ??\n");
932 else
933 /* trampoline code not run */
934 printk(KERN_ERR "Not responding.\n");
935 if (get_uv_system_type() != UV_NON_UNIQUE_APIC)
936 inquire_remote_apic(apicid);
937 }
938 }
939 #ifdef CONFIG_X86_64
940 restore_state:
941 #endif
942 if (boot_error) {
943 /* Try to put things back the way they were before ... */
944 numa_remove_cpu(cpu); /* was set by numa_add_cpu */
945 cpu_clear(cpu, cpu_callout_map); /* was set by do_boot_cpu() */
946 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
947 cpu_clear(cpu, cpu_present_map);
948 per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
949 }
950
951 /* mark "stuck" area as not stuck */
952 *((volatile unsigned long *)trampoline_base) = 0;
953
954 /*
955 * Cleanup possible dangling ends...
956 */
957 smpboot_restore_warm_reset_vector();
958
959 return boot_error;
960 }
961
962 int __cpuinit native_cpu_up(unsigned int cpu)
963 {
964 int apicid = cpu_present_to_apicid(cpu);
965 unsigned long flags;
966 int err;
967
968 WARN_ON(irqs_disabled());
969
970 pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
971
972 if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
973 !physid_isset(apicid, phys_cpu_present_map)) {
974 printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
975 return -EINVAL;
976 }
977
978 /*
979 * Already booted CPU?
980 */
981 if (cpu_isset(cpu, cpu_callin_map)) {
982 pr_debug("do_boot_cpu %d Already started\n", cpu);
983 return -ENOSYS;
984 }
985
986 /*
987 * Save current MTRR state in case it was changed since early boot
988 * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
989 */
990 mtrr_save_state();
991
992 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
993
994 #ifdef CONFIG_X86_32
995 /* init low mem mapping */
996 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY,
997 min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY));
998 flush_tlb_all();
999 low_mappings = 1;
1000
1001 err = do_boot_cpu(apicid, cpu);
1002
1003 zap_low_mappings();
1004 low_mappings = 0;
1005 #else
1006 err = do_boot_cpu(apicid, cpu);
1007 #endif
1008 if (err) {
1009 pr_debug("do_boot_cpu failed %d\n", err);
1010 return -EIO;
1011 }
1012
1013 /*
1014 * Check TSC synchronization with the AP (keep irqs disabled
1015 * while doing so):
1016 */
1017 local_irq_save(flags);
1018 check_tsc_sync_source(cpu);
1019 local_irq_restore(flags);
1020
1021 while (!cpu_online(cpu)) {
1022 cpu_relax();
1023 touch_nmi_watchdog();
1024 }
1025
1026 return 0;
1027 }
1028
1029 /*
1030 * Fall back to non SMP mode after errors.
1031 *
1032 * RED-PEN audit/test this more. I bet there is more state messed up here.
1033 */
1034 static __init void disable_smp(void)
1035 {
1036 cpu_present_map = cpumask_of_cpu(0);
1037 cpu_possible_map = cpumask_of_cpu(0);
1038 smpboot_clear_io_apic_irqs();
1039
1040 if (smp_found_config)
1041 physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
1042 else
1043 physid_set_mask_of_physid(0, &phys_cpu_present_map);
1044 map_cpu_to_logical_apicid();
1045 cpu_set(0, per_cpu(cpu_sibling_map, 0));
1046 cpu_set(0, per_cpu(cpu_core_map, 0));
1047 }
1048
1049 /*
1050 * Various sanity checks.
1051 */
1052 static int __init smp_sanity_check(unsigned max_cpus)
1053 {
1054 preempt_disable();
1055
1056 #if defined(CONFIG_X86_PC) && defined(CONFIG_X86_32)
1057 if (def_to_bigsmp && nr_cpu_ids > 8) {
1058 unsigned int cpu;
1059 unsigned nr;
1060
1061 printk(KERN_WARNING
1062 "More than 8 CPUs detected - skipping them.\n"
1063 "Use CONFIG_X86_GENERICARCH and CONFIG_X86_BIGSMP.\n");
1064
1065 nr = 0;
1066 for_each_present_cpu(cpu) {
1067 if (nr >= 8)
1068 cpu_clear(cpu, cpu_present_map);
1069 nr++;
1070 }
1071
1072 nr = 0;
1073 for_each_possible_cpu(cpu) {
1074 if (nr >= 8)
1075 cpu_clear(cpu, cpu_possible_map);
1076 nr++;
1077 }
1078
1079 nr_cpu_ids = 8;
1080 }
1081 #endif
1082
1083 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1084 printk(KERN_WARNING
1085 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1086 hard_smp_processor_id());
1087
1088 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1089 }
1090
1091 /*
1092 * If we couldn't find an SMP configuration at boot time,
1093 * get out of here now!
1094 */
1095 if (!smp_found_config && !acpi_lapic) {
1096 preempt_enable();
1097 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1098 disable_smp();
1099 if (APIC_init_uniprocessor())
1100 printk(KERN_NOTICE "Local APIC not detected."
1101 " Using dummy APIC emulation.\n");
1102 return -1;
1103 }
1104
1105 /*
1106 * Should not be necessary because the MP table should list the boot
1107 * CPU too, but we do it for the sake of robustness anyway.
1108 */
1109 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1110 printk(KERN_NOTICE
1111 "weird, boot CPU (#%d) not listed by the BIOS.\n",
1112 boot_cpu_physical_apicid);
1113 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1114 }
1115 preempt_enable();
1116
1117 /*
1118 * If we couldn't find a local APIC, then get out of here now!
1119 */
1120 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
1121 !cpu_has_apic) {
1122 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1123 boot_cpu_physical_apicid);
1124 printk(KERN_ERR "... forcing use of dummy APIC emulation."
1125 "(tell your hw vendor)\n");
1126 smpboot_clear_io_apic();
1127 return -1;
1128 }
1129
1130 verify_local_APIC();
1131
1132 /*
1133 * If SMP should be disabled, then really disable it!
1134 */
1135 if (!max_cpus) {
1136 printk(KERN_INFO "SMP mode deactivated.\n");
1137 smpboot_clear_io_apic();
1138
1139 localise_nmi_watchdog();
1140
1141 connect_bsp_APIC();
1142 setup_local_APIC();
1143 end_local_APIC_setup();
1144 return -1;
1145 }
1146
1147 return 0;
1148 }
1149
1150 static void __init smp_cpu_index_default(void)
1151 {
1152 int i;
1153 struct cpuinfo_x86 *c;
1154
1155 for_each_possible_cpu(i) {
1156 c = &cpu_data(i);
1157 /* mark all to hotplug */
1158 c->cpu_index = NR_CPUS;
1159 }
1160 }
1161
1162 /*
1163 * Prepare for SMP bootup. The MP table or ACPI has been read
1164 * earlier. Just do some sanity checking here and enable APIC mode.
1165 */
1166 void __init native_smp_prepare_cpus(unsigned int max_cpus)
1167 {
1168 preempt_disable();
1169 smp_cpu_index_default();
1170 current_cpu_data = boot_cpu_data;
1171 cpu_callin_map = cpumask_of_cpu(0);
1172 mb();
1173 /*
1174 * Setup boot CPU information
1175 */
1176 smp_store_cpu_info(0); /* Final full version of the data */
1177 #ifdef CONFIG_X86_32
1178 boot_cpu_logical_apicid = logical_smp_processor_id();
1179 #endif
1180 current_thread_info()->cpu = 0; /* needed? */
1181 set_cpu_sibling_map(0);
1182
1183 #ifdef CONFIG_X86_64
1184 enable_IR_x2apic();
1185 setup_apic_routing();
1186 #endif
1187
1188 if (smp_sanity_check(max_cpus) < 0) {
1189 printk(KERN_INFO "SMP disabled\n");
1190 disable_smp();
1191 goto out;
1192 }
1193
1194 preempt_disable();
1195 if (read_apic_id() != boot_cpu_physical_apicid) {
1196 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1197 read_apic_id(), boot_cpu_physical_apicid);
1198 /* Or can we switch back to PIC here? */
1199 }
1200 preempt_enable();
1201
1202 connect_bsp_APIC();
1203
1204 /*
1205 * Switch from PIC to APIC mode.
1206 */
1207 setup_local_APIC();
1208
1209 #ifdef CONFIG_X86_64
1210 /*
1211 * Enable IO APIC before setting up error vector
1212 */
1213 if (!skip_ioapic_setup && nr_ioapics)
1214 enable_IO_APIC();
1215 #endif
1216 end_local_APIC_setup();
1217
1218 map_cpu_to_logical_apicid();
1219
1220 setup_portio_remap();
1221
1222 smpboot_setup_io_apic();
1223 /*
1224 * Set up local APIC timer on boot CPU.
1225 */
1226
1227 printk(KERN_INFO "CPU%d: ", 0);
1228 print_cpu_info(&cpu_data(0));
1229 setup_boot_clock();
1230
1231 if (is_uv_system())
1232 uv_system_init();
1233 out:
1234 preempt_enable();
1235 }
1236 /*
1237 * Early setup to make printk work.
1238 */
1239 void __init native_smp_prepare_boot_cpu(void)
1240 {
1241 int me = smp_processor_id();
1242 #ifdef CONFIG_X86_32
1243 init_gdt(me);
1244 #endif
1245 switch_to_new_gdt();
1246 /* already set me in cpu_online_map in boot_cpu_init() */
1247 cpu_set(me, cpu_callout_map);
1248 per_cpu(cpu_state, me) = CPU_ONLINE;
1249 }
1250
1251 void __init native_smp_cpus_done(unsigned int max_cpus)
1252 {
1253 pr_debug("Boot done.\n");
1254
1255 impress_friends();
1256 smp_checks();
1257 #ifdef CONFIG_X86_IO_APIC
1258 setup_ioapic_dest();
1259 #endif
1260 check_nmi_watchdog();
1261 }
1262
1263 /*
1264 * cpu_possible_map should be static, it cannot change as cpu's
1265 * are onlined, or offlined. The reason is per-cpu data-structures
1266 * are allocated by some modules at init time, and dont expect to
1267 * do this dynamically on cpu arrival/departure.
1268 * cpu_present_map on the other hand can change dynamically.
1269 * In case when cpu_hotplug is not compiled, then we resort to current
1270 * behaviour, which is cpu_possible == cpu_present.
1271 * - Ashok Raj
1272 *
1273 * Three ways to find out the number of additional hotplug CPUs:
1274 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
1275 * - The user can overwrite it with additional_cpus=NUM
1276 * - Otherwise don't reserve additional CPUs.
1277 * We do this because additional CPUs waste a lot of memory.
1278 * -AK
1279 */
1280 __init void prefill_possible_map(void)
1281 {
1282 int i, possible;
1283
1284 /* no processor from mptable or madt */
1285 if (!num_processors)
1286 num_processors = 1;
1287
1288 possible = num_processors + disabled_cpus;
1289 if (possible > NR_CPUS)
1290 possible = NR_CPUS;
1291
1292 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1293 possible, max_t(int, possible - num_processors, 0));
1294
1295 for (i = 0; i < possible; i++)
1296 cpu_set(i, cpu_possible_map);
1297
1298 nr_cpu_ids = possible;
1299 }
1300
1301 #ifdef CONFIG_HOTPLUG_CPU
1302
1303 static void remove_siblinginfo(int cpu)
1304 {
1305 int sibling;
1306 struct cpuinfo_x86 *c = &cpu_data(cpu);
1307
1308 for_each_cpu_mask_nr(sibling, per_cpu(cpu_core_map, cpu)) {
1309 cpu_clear(cpu, per_cpu(cpu_core_map, sibling));
1310 /*/
1311 * last thread sibling in this cpu core going down
1312 */
1313 if (cpus_weight(per_cpu(cpu_sibling_map, cpu)) == 1)
1314 cpu_data(sibling).booted_cores--;
1315 }
1316
1317 for_each_cpu_mask_nr(sibling, per_cpu(cpu_sibling_map, cpu))
1318 cpu_clear(cpu, per_cpu(cpu_sibling_map, sibling));
1319 cpus_clear(per_cpu(cpu_sibling_map, cpu));
1320 cpus_clear(per_cpu(cpu_core_map, cpu));
1321 c->phys_proc_id = 0;
1322 c->cpu_core_id = 0;
1323 cpu_clear(cpu, cpu_sibling_setup_map);
1324 }
1325
1326 static void __ref remove_cpu_from_maps(int cpu)
1327 {
1328 cpu_clear(cpu, cpu_online_map);
1329 cpu_clear(cpu, cpu_callout_map);
1330 cpu_clear(cpu, cpu_callin_map);
1331 /* was set by cpu_init() */
1332 cpu_clear(cpu, cpu_initialized);
1333 numa_remove_cpu(cpu);
1334 }
1335
1336 void cpu_disable_common(void)
1337 {
1338 int cpu = smp_processor_id();
1339 /*
1340 * HACK:
1341 * Allow any queued timer interrupts to get serviced
1342 * This is only a temporary solution until we cleanup
1343 * fixup_irqs as we do for IA64.
1344 */
1345 local_irq_enable();
1346 mdelay(1);
1347
1348 local_irq_disable();
1349 remove_siblinginfo(cpu);
1350
1351 /* It's now safe to remove this processor from the online map */
1352 lock_vector_lock();
1353 remove_cpu_from_maps(cpu);
1354 unlock_vector_lock();
1355 fixup_irqs(cpu_online_map);
1356 }
1357
1358 int native_cpu_disable(void)
1359 {
1360 int cpu = smp_processor_id();
1361
1362 /*
1363 * Perhaps use cpufreq to drop frequency, but that could go
1364 * into generic code.
1365 *
1366 * We won't take down the boot processor on i386 due to some
1367 * interrupts only being able to be serviced by the BSP.
1368 * Especially so if we're not using an IOAPIC -zwane
1369 */
1370 if (cpu == 0)
1371 return -EBUSY;
1372
1373 if (nmi_watchdog == NMI_LOCAL_APIC)
1374 stop_apic_nmi_watchdog(NULL);
1375 clear_local_APIC();
1376
1377 cpu_disable_common();
1378 return 0;
1379 }
1380
1381 void native_cpu_die(unsigned int cpu)
1382 {
1383 /* We don't do anything here: idle task is faking death itself. */
1384 unsigned int i;
1385
1386 for (i = 0; i < 10; i++) {
1387 /* They ack this in play_dead by setting CPU_DEAD */
1388 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1389 printk(KERN_INFO "CPU %d is now offline\n", cpu);
1390 if (1 == num_online_cpus())
1391 alternatives_smp_switch(0);
1392 return;
1393 }
1394 msleep(100);
1395 }
1396 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1397 }
1398
1399 void play_dead_common(void)
1400 {
1401 idle_task_exit();
1402 reset_lazy_tlbstate();
1403 irq_ctx_exit(raw_smp_processor_id());
1404 c1e_remove_cpu(raw_smp_processor_id());
1405
1406 mb();
1407 /* Ack it */
1408 __get_cpu_var(cpu_state) = CPU_DEAD;
1409
1410 /*
1411 * With physical CPU hotplug, we should halt the cpu
1412 */
1413 local_irq_disable();
1414 }
1415
1416 void native_play_dead(void)
1417 {
1418 play_dead_common();
1419 wbinvd_halt();
1420 }
1421
1422 #else /* ... !CONFIG_HOTPLUG_CPU */
1423 int native_cpu_disable(void)
1424 {
1425 return -ENOSYS;
1426 }
1427
1428 void native_cpu_die(unsigned int cpu)
1429 {
1430 /* We said "no" in __cpu_disable */
1431 BUG();
1432 }
1433
1434 void native_play_dead(void)
1435 {
1436 BUG();
1437 }
1438
1439 #endif
This page took 0.091276 seconds and 6 git commands to generate.