9d751931cf843eee1d9fe25da8ea6fdb7831c266
[deliverable/linux.git] / arch / x86 / kvm / lapic.c
1
2 /*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
8 * Copyright 2009 Red Hat, Inc. and/or its affiliates.
9 *
10 * Authors:
11 * Dor Laor <dor.laor@qumranet.com>
12 * Gregory Haskins <ghaskins@novell.com>
13 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
14 *
15 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
16 *
17 * This work is licensed under the terms of the GNU GPL, version 2. See
18 * the COPYING file in the top-level directory.
19 */
20
21 #include <linux/kvm_host.h>
22 #include <linux/kvm.h>
23 #include <linux/mm.h>
24 #include <linux/highmem.h>
25 #include <linux/smp.h>
26 #include <linux/hrtimer.h>
27 #include <linux/io.h>
28 #include <linux/module.h>
29 #include <linux/math64.h>
30 #include <linux/slab.h>
31 #include <asm/processor.h>
32 #include <asm/msr.h>
33 #include <asm/page.h>
34 #include <asm/current.h>
35 #include <asm/apicdef.h>
36 #include <linux/atomic.h>
37 #include <linux/jump_label.h>
38 #include "kvm_cache_regs.h"
39 #include "irq.h"
40 #include "trace.h"
41 #include "x86.h"
42 #include "cpuid.h"
43
44 #ifndef CONFIG_X86_64
45 #define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
46 #else
47 #define mod_64(x, y) ((x) % (y))
48 #endif
49
50 #define PRId64 "d"
51 #define PRIx64 "llx"
52 #define PRIu64 "u"
53 #define PRIo64 "o"
54
55 #define APIC_BUS_CYCLE_NS 1
56
57 /* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
58 #define apic_debug(fmt, arg...)
59
60 #define APIC_LVT_NUM 6
61 /* 14 is the version for Xeon and Pentium 8.4.8*/
62 #define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
63 #define LAPIC_MMIO_LENGTH (1 << 12)
64 /* followed define is not in apicdef.h */
65 #define APIC_SHORT_MASK 0xc0000
66 #define APIC_DEST_NOSHORT 0x0
67 #define APIC_DEST_MASK 0x800
68 #define MAX_APIC_VECTOR 256
69 #define APIC_VECTORS_PER_REG 32
70
71 #define VEC_POS(v) ((v) & (32 - 1))
72 #define REG_POS(v) (((v) >> 5) << 4)
73
74 static unsigned int min_timer_period_us = 500;
75 module_param(min_timer_period_us, uint, S_IRUGO | S_IWUSR);
76
77 static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
78 {
79 *((u32 *) (apic->regs + reg_off)) = val;
80 }
81
82 static inline int apic_test_and_set_vector(int vec, void *bitmap)
83 {
84 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85 }
86
87 static inline int apic_test_and_clear_vector(int vec, void *bitmap)
88 {
89 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
90 }
91
92 static inline int apic_test_vector(int vec, void *bitmap)
93 {
94 return test_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
95 }
96
97 bool kvm_apic_pending_eoi(struct kvm_vcpu *vcpu, int vector)
98 {
99 struct kvm_lapic *apic = vcpu->arch.apic;
100
101 return apic_test_vector(vector, apic->regs + APIC_ISR) ||
102 apic_test_vector(vector, apic->regs + APIC_IRR);
103 }
104
105 static inline void apic_set_vector(int vec, void *bitmap)
106 {
107 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
108 }
109
110 static inline void apic_clear_vector(int vec, void *bitmap)
111 {
112 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
113 }
114
115 static inline int __apic_test_and_set_vector(int vec, void *bitmap)
116 {
117 return __test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
118 }
119
120 static inline int __apic_test_and_clear_vector(int vec, void *bitmap)
121 {
122 return __test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
123 }
124
125 struct static_key_deferred apic_hw_disabled __read_mostly;
126 struct static_key_deferred apic_sw_disabled __read_mostly;
127
128 static inline void apic_set_spiv(struct kvm_lapic *apic, u32 val)
129 {
130 if ((kvm_apic_get_reg(apic, APIC_SPIV) ^ val) & APIC_SPIV_APIC_ENABLED) {
131 if (val & APIC_SPIV_APIC_ENABLED)
132 static_key_slow_dec_deferred(&apic_sw_disabled);
133 else
134 static_key_slow_inc(&apic_sw_disabled.key);
135 }
136 apic_set_reg(apic, APIC_SPIV, val);
137 }
138
139 static inline int apic_enabled(struct kvm_lapic *apic)
140 {
141 return kvm_apic_sw_enabled(apic) && kvm_apic_hw_enabled(apic);
142 }
143
144 #define LVT_MASK \
145 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
146
147 #define LINT_MASK \
148 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
149 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
150
151 static inline int kvm_apic_id(struct kvm_lapic *apic)
152 {
153 return (kvm_apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
154 }
155
156 static void recalculate_apic_map(struct kvm *kvm)
157 {
158 struct kvm_apic_map *new, *old = NULL;
159 struct kvm_vcpu *vcpu;
160 int i;
161
162 new = kzalloc(sizeof(struct kvm_apic_map), GFP_KERNEL);
163
164 mutex_lock(&kvm->arch.apic_map_lock);
165
166 if (!new)
167 goto out;
168
169 new->ldr_bits = 8;
170 /* flat mode is default */
171 new->cid_shift = 8;
172 new->cid_mask = 0;
173 new->lid_mask = 0xff;
174
175 kvm_for_each_vcpu(i, vcpu, kvm) {
176 struct kvm_lapic *apic = vcpu->arch.apic;
177 u16 cid, lid;
178 u32 ldr;
179
180 if (!kvm_apic_present(vcpu))
181 continue;
182
183 /*
184 * All APICs have to be configured in the same mode by an OS.
185 * We take advatage of this while building logical id loockup
186 * table. After reset APICs are in xapic/flat mode, so if we
187 * find apic with different setting we assume this is the mode
188 * OS wants all apics to be in; build lookup table accordingly.
189 */
190 if (apic_x2apic_mode(apic)) {
191 new->ldr_bits = 32;
192 new->cid_shift = 16;
193 new->cid_mask = new->lid_mask = 0xffff;
194 } else if (kvm_apic_sw_enabled(apic) &&
195 !new->cid_mask /* flat mode */ &&
196 kvm_apic_get_reg(apic, APIC_DFR) == APIC_DFR_CLUSTER) {
197 new->cid_shift = 4;
198 new->cid_mask = 0xf;
199 new->lid_mask = 0xf;
200 }
201
202 new->phys_map[kvm_apic_id(apic)] = apic;
203
204 ldr = kvm_apic_get_reg(apic, APIC_LDR);
205 cid = apic_cluster_id(new, ldr);
206 lid = apic_logical_id(new, ldr);
207
208 if (lid)
209 new->logical_map[cid][ffs(lid) - 1] = apic;
210 }
211 out:
212 old = rcu_dereference_protected(kvm->arch.apic_map,
213 lockdep_is_held(&kvm->arch.apic_map_lock));
214 rcu_assign_pointer(kvm->arch.apic_map, new);
215 mutex_unlock(&kvm->arch.apic_map_lock);
216
217 if (old)
218 kfree_rcu(old, rcu);
219
220 kvm_vcpu_request_scan_ioapic(kvm);
221 }
222
223 static inline void kvm_apic_set_id(struct kvm_lapic *apic, u8 id)
224 {
225 apic_set_reg(apic, APIC_ID, id << 24);
226 recalculate_apic_map(apic->vcpu->kvm);
227 }
228
229 static inline void kvm_apic_set_ldr(struct kvm_lapic *apic, u32 id)
230 {
231 apic_set_reg(apic, APIC_LDR, id);
232 recalculate_apic_map(apic->vcpu->kvm);
233 }
234
235 static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
236 {
237 return !(kvm_apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
238 }
239
240 static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
241 {
242 return kvm_apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
243 }
244
245 static inline int apic_lvtt_oneshot(struct kvm_lapic *apic)
246 {
247 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
248 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_ONESHOT);
249 }
250
251 static inline int apic_lvtt_period(struct kvm_lapic *apic)
252 {
253 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
254 apic->lapic_timer.timer_mode_mask) == APIC_LVT_TIMER_PERIODIC);
255 }
256
257 static inline int apic_lvtt_tscdeadline(struct kvm_lapic *apic)
258 {
259 return ((kvm_apic_get_reg(apic, APIC_LVTT) &
260 apic->lapic_timer.timer_mode_mask) ==
261 APIC_LVT_TIMER_TSCDEADLINE);
262 }
263
264 static inline int apic_lvt_nmi_mode(u32 lvt_val)
265 {
266 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
267 }
268
269 void kvm_apic_set_version(struct kvm_vcpu *vcpu)
270 {
271 struct kvm_lapic *apic = vcpu->arch.apic;
272 struct kvm_cpuid_entry2 *feat;
273 u32 v = APIC_VERSION;
274
275 if (!kvm_vcpu_has_lapic(vcpu))
276 return;
277
278 feat = kvm_find_cpuid_entry(apic->vcpu, 0x1, 0);
279 if (feat && (feat->ecx & (1 << (X86_FEATURE_X2APIC & 31))))
280 v |= APIC_LVR_DIRECTED_EOI;
281 apic_set_reg(apic, APIC_LVR, v);
282 }
283
284 static const unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
285 LVT_MASK , /* part LVTT mask, timer mode mask added at runtime */
286 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
287 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
288 LINT_MASK, LINT_MASK, /* LVT0-1 */
289 LVT_MASK /* LVTERR */
290 };
291
292 static int find_highest_vector(void *bitmap)
293 {
294 int vec;
295 u32 *reg;
296
297 for (vec = MAX_APIC_VECTOR - APIC_VECTORS_PER_REG;
298 vec >= 0; vec -= APIC_VECTORS_PER_REG) {
299 reg = bitmap + REG_POS(vec);
300 if (*reg)
301 return fls(*reg) - 1 + vec;
302 }
303
304 return -1;
305 }
306
307 static u8 count_vectors(void *bitmap)
308 {
309 int vec;
310 u32 *reg;
311 u8 count = 0;
312
313 for (vec = 0; vec < MAX_APIC_VECTOR; vec += APIC_VECTORS_PER_REG) {
314 reg = bitmap + REG_POS(vec);
315 count += hweight32(*reg);
316 }
317
318 return count;
319 }
320
321 void kvm_apic_update_irr(struct kvm_vcpu *vcpu, u32 *pir)
322 {
323 u32 i, pir_val;
324 struct kvm_lapic *apic = vcpu->arch.apic;
325
326 for (i = 0; i <= 7; i++) {
327 pir_val = xchg(&pir[i], 0);
328 if (pir_val)
329 *((u32 *)(apic->regs + APIC_IRR + i * 0x10)) |= pir_val;
330 }
331 }
332 EXPORT_SYMBOL_GPL(kvm_apic_update_irr);
333
334 static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
335 {
336 apic->irr_pending = true;
337 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
338 }
339
340 static inline int apic_search_irr(struct kvm_lapic *apic)
341 {
342 return find_highest_vector(apic->regs + APIC_IRR);
343 }
344
345 static inline int apic_find_highest_irr(struct kvm_lapic *apic)
346 {
347 int result;
348
349 /*
350 * Note that irr_pending is just a hint. It will be always
351 * true with virtual interrupt delivery enabled.
352 */
353 if (!apic->irr_pending)
354 return -1;
355
356 kvm_x86_ops->sync_pir_to_irr(apic->vcpu);
357 result = apic_search_irr(apic);
358 ASSERT(result == -1 || result >= 16);
359
360 return result;
361 }
362
363 static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
364 {
365 apic->irr_pending = false;
366 apic_clear_vector(vec, apic->regs + APIC_IRR);
367 if (apic_search_irr(apic) != -1)
368 apic->irr_pending = true;
369 }
370
371 static inline void apic_set_isr(int vec, struct kvm_lapic *apic)
372 {
373 if (!__apic_test_and_set_vector(vec, apic->regs + APIC_ISR))
374 ++apic->isr_count;
375 BUG_ON(apic->isr_count > MAX_APIC_VECTOR);
376 /*
377 * ISR (in service register) bit is set when injecting an interrupt.
378 * The highest vector is injected. Thus the latest bit set matches
379 * the highest bit in ISR.
380 */
381 apic->highest_isr_cache = vec;
382 }
383
384 static inline void apic_clear_isr(int vec, struct kvm_lapic *apic)
385 {
386 if (__apic_test_and_clear_vector(vec, apic->regs + APIC_ISR))
387 --apic->isr_count;
388 BUG_ON(apic->isr_count < 0);
389 apic->highest_isr_cache = -1;
390 }
391
392 int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
393 {
394 int highest_irr;
395
396 /* This may race with setting of irr in __apic_accept_irq() and
397 * value returned may be wrong, but kvm_vcpu_kick() in __apic_accept_irq
398 * will cause vmexit immediately and the value will be recalculated
399 * on the next vmentry.
400 */
401 if (!kvm_vcpu_has_lapic(vcpu))
402 return 0;
403 highest_irr = apic_find_highest_irr(vcpu->arch.apic);
404
405 return highest_irr;
406 }
407
408 static void __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
409 int vector, int level, int trig_mode,
410 unsigned long *dest_map);
411
412 void kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq,
413 unsigned long *dest_map)
414 {
415 struct kvm_lapic *apic = vcpu->arch.apic;
416
417 __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
418 irq->level, irq->trig_mode, dest_map);
419 }
420
421 static int pv_eoi_put_user(struct kvm_vcpu *vcpu, u8 val)
422 {
423
424 return kvm_write_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, &val,
425 sizeof(val));
426 }
427
428 static int pv_eoi_get_user(struct kvm_vcpu *vcpu, u8 *val)
429 {
430
431 return kvm_read_guest_cached(vcpu->kvm, &vcpu->arch.pv_eoi.data, val,
432 sizeof(*val));
433 }
434
435 static inline bool pv_eoi_enabled(struct kvm_vcpu *vcpu)
436 {
437 return vcpu->arch.pv_eoi.msr_val & KVM_MSR_ENABLED;
438 }
439
440 static bool pv_eoi_get_pending(struct kvm_vcpu *vcpu)
441 {
442 u8 val;
443 if (pv_eoi_get_user(vcpu, &val) < 0)
444 apic_debug("Can't read EOI MSR value: 0x%llx\n",
445 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
446 return val & 0x1;
447 }
448
449 static void pv_eoi_set_pending(struct kvm_vcpu *vcpu)
450 {
451 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_ENABLED) < 0) {
452 apic_debug("Can't set EOI MSR value: 0x%llx\n",
453 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
454 return;
455 }
456 __set_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
457 }
458
459 static void pv_eoi_clr_pending(struct kvm_vcpu *vcpu)
460 {
461 if (pv_eoi_put_user(vcpu, KVM_PV_EOI_DISABLED) < 0) {
462 apic_debug("Can't clear EOI MSR value: 0x%llx\n",
463 (unsigned long long)vcpi->arch.pv_eoi.msr_val);
464 return;
465 }
466 __clear_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention);
467 }
468
469 static inline int apic_find_highest_isr(struct kvm_lapic *apic)
470 {
471 int result;
472
473 /* Note that isr_count is always 1 with vid enabled */
474 if (!apic->isr_count)
475 return -1;
476 if (likely(apic->highest_isr_cache != -1))
477 return apic->highest_isr_cache;
478
479 result = find_highest_vector(apic->regs + APIC_ISR);
480 ASSERT(result == -1 || result >= 16);
481
482 return result;
483 }
484
485 void kvm_apic_update_tmr(struct kvm_vcpu *vcpu, u32 *tmr)
486 {
487 struct kvm_lapic *apic = vcpu->arch.apic;
488 int i;
489
490 for (i = 0; i < 8; i++)
491 apic_set_reg(apic, APIC_TMR + 0x10 * i, tmr[i]);
492 }
493
494 static void apic_update_ppr(struct kvm_lapic *apic)
495 {
496 u32 tpr, isrv, ppr, old_ppr;
497 int isr;
498
499 old_ppr = kvm_apic_get_reg(apic, APIC_PROCPRI);
500 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI);
501 isr = apic_find_highest_isr(apic);
502 isrv = (isr != -1) ? isr : 0;
503
504 if ((tpr & 0xf0) >= (isrv & 0xf0))
505 ppr = tpr & 0xff;
506 else
507 ppr = isrv & 0xf0;
508
509 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
510 apic, ppr, isr, isrv);
511
512 if (old_ppr != ppr) {
513 apic_set_reg(apic, APIC_PROCPRI, ppr);
514 if (ppr < old_ppr)
515 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
516 }
517 }
518
519 static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
520 {
521 apic_set_reg(apic, APIC_TASKPRI, tpr);
522 apic_update_ppr(apic);
523 }
524
525 int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
526 {
527 return dest == 0xff || kvm_apic_id(apic) == dest;
528 }
529
530 int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
531 {
532 int result = 0;
533 u32 logical_id;
534
535 if (apic_x2apic_mode(apic)) {
536 logical_id = kvm_apic_get_reg(apic, APIC_LDR);
537 return logical_id & mda;
538 }
539
540 logical_id = GET_APIC_LOGICAL_ID(kvm_apic_get_reg(apic, APIC_LDR));
541
542 switch (kvm_apic_get_reg(apic, APIC_DFR)) {
543 case APIC_DFR_FLAT:
544 if (logical_id & mda)
545 result = 1;
546 break;
547 case APIC_DFR_CLUSTER:
548 if (((logical_id >> 4) == (mda >> 0x4))
549 && (logical_id & mda & 0xf))
550 result = 1;
551 break;
552 default:
553 apic_debug("Bad DFR vcpu %d: %08x\n",
554 apic->vcpu->vcpu_id, kvm_apic_get_reg(apic, APIC_DFR));
555 break;
556 }
557
558 return result;
559 }
560
561 int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
562 int short_hand, int dest, int dest_mode)
563 {
564 int result = 0;
565 struct kvm_lapic *target = vcpu->arch.apic;
566
567 apic_debug("target %p, source %p, dest 0x%x, "
568 "dest_mode 0x%x, short_hand 0x%x\n",
569 target, source, dest, dest_mode, short_hand);
570
571 ASSERT(target);
572 switch (short_hand) {
573 case APIC_DEST_NOSHORT:
574 if (dest_mode == 0)
575 /* Physical mode. */
576 result = kvm_apic_match_physical_addr(target, dest);
577 else
578 /* Logical mode. */
579 result = kvm_apic_match_logical_addr(target, dest);
580 break;
581 case APIC_DEST_SELF:
582 result = (target == source);
583 break;
584 case APIC_DEST_ALLINC:
585 result = 1;
586 break;
587 case APIC_DEST_ALLBUT:
588 result = (target != source);
589 break;
590 default:
591 apic_debug("kvm: apic: Bad dest shorthand value %x\n",
592 short_hand);
593 break;
594 }
595
596 return result;
597 }
598
599 bool kvm_irq_delivery_to_apic_fast(struct kvm *kvm, struct kvm_lapic *src,
600 struct kvm_lapic_irq *irq, int *r, unsigned long *dest_map)
601 {
602 struct kvm_apic_map *map;
603 unsigned long bitmap = 1;
604 struct kvm_lapic **dst;
605 int i;
606 bool ret = false;
607
608 *r = -1;
609
610 if (irq->shorthand == APIC_DEST_SELF) {
611 kvm_apic_set_irq(src->vcpu, irq, dest_map);
612 *r = 1;
613 return true;
614 }
615
616 if (irq->shorthand)
617 return false;
618
619 rcu_read_lock();
620 map = rcu_dereference(kvm->arch.apic_map);
621
622 if (!map)
623 goto out;
624
625 if (irq->dest_mode == 0) { /* physical mode */
626 if (irq->delivery_mode == APIC_DM_LOWEST ||
627 irq->dest_id == 0xff)
628 goto out;
629 dst = &map->phys_map[irq->dest_id & 0xff];
630 } else {
631 u32 mda = irq->dest_id << (32 - map->ldr_bits);
632
633 dst = map->logical_map[apic_cluster_id(map, mda)];
634
635 bitmap = apic_logical_id(map, mda);
636
637 if (irq->delivery_mode == APIC_DM_LOWEST) {
638 int l = -1;
639 for_each_set_bit(i, &bitmap, 16) {
640 if (!dst[i])
641 continue;
642 if (l < 0)
643 l = i;
644 else if (kvm_apic_compare_prio(dst[i]->vcpu, dst[l]->vcpu) < 0)
645 l = i;
646 }
647
648 bitmap = (l >= 0) ? 1 << l : 0;
649 }
650 }
651
652 for_each_set_bit(i, &bitmap, 16) {
653 if (!dst[i])
654 continue;
655 if (*r < 0)
656 *r = 0;
657 kvm_apic_set_irq(dst[i]->vcpu, irq, dest_map);
658 *r += 1;
659 }
660
661 ret = true;
662 out:
663 rcu_read_unlock();
664 return ret;
665 }
666
667 /* Set an IRQ pending in the lapic. */
668 static void __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
669 int vector, int level, int trig_mode,
670 unsigned long *dest_map)
671 {
672 struct kvm_vcpu *vcpu = apic->vcpu;
673
674 switch (delivery_mode) {
675 case APIC_DM_LOWEST:
676 vcpu->arch.apic_arb_prio++;
677 case APIC_DM_FIXED:
678 /* FIXME add logic for vcpu on reset */
679 if (unlikely(!apic_enabled(apic)))
680 break;
681
682 if (dest_map)
683 __set_bit(vcpu->vcpu_id, dest_map);
684
685 if (kvm_x86_ops->deliver_posted_interrupt)
686 kvm_x86_ops->deliver_posted_interrupt(vcpu, vector);
687 else {
688 if (apic_test_and_set_irr(vector, apic)) {
689 if (trig_mode)
690 apic_debug("level trig mode repeatedly "
691 "for vector %d", vector);
692 goto out;
693 }
694
695 kvm_make_request(KVM_REQ_EVENT, vcpu);
696 kvm_vcpu_kick(vcpu);
697 }
698 out:
699 trace_kvm_apic_accept_irq(vcpu->vcpu_id, delivery_mode,
700 trig_mode, vector, false);
701 break;
702
703 case APIC_DM_REMRD:
704 apic_debug("Ignoring delivery mode 3\n");
705 break;
706
707 case APIC_DM_SMI:
708 apic_debug("Ignoring guest SMI\n");
709 break;
710
711 case APIC_DM_NMI:
712 kvm_inject_nmi(vcpu);
713 kvm_vcpu_kick(vcpu);
714 break;
715
716 case APIC_DM_INIT:
717 if (!trig_mode || level) {
718 /* assumes that there are only KVM_APIC_INIT/SIPI */
719 apic->pending_events = (1UL << KVM_APIC_INIT);
720 /* make sure pending_events is visible before sending
721 * the request */
722 smp_wmb();
723 kvm_make_request(KVM_REQ_EVENT, vcpu);
724 kvm_vcpu_kick(vcpu);
725 } else {
726 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
727 vcpu->vcpu_id);
728 }
729 break;
730
731 case APIC_DM_STARTUP:
732 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
733 vcpu->vcpu_id, vector);
734 apic->sipi_vector = vector;
735 /* make sure sipi_vector is visible for the receiver */
736 smp_wmb();
737 set_bit(KVM_APIC_SIPI, &apic->pending_events);
738 kvm_make_request(KVM_REQ_EVENT, vcpu);
739 kvm_vcpu_kick(vcpu);
740 break;
741
742 case APIC_DM_EXTINT:
743 /*
744 * Should only be called by kvm_apic_local_deliver() with LVT0,
745 * before NMI watchdog was enabled. Already handled by
746 * kvm_apic_accept_pic_intr().
747 */
748 break;
749
750 default:
751 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
752 delivery_mode);
753 break;
754 }
755 }
756
757 int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
758 {
759 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
760 }
761
762 static void kvm_ioapic_send_eoi(struct kvm_lapic *apic, int vector)
763 {
764 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_DIRECTED_EOI) &&
765 kvm_ioapic_handles_vector(apic->vcpu->kvm, vector)) {
766 int trigger_mode;
767 if (apic_test_vector(vector, apic->regs + APIC_TMR))
768 trigger_mode = IOAPIC_LEVEL_TRIG;
769 else
770 trigger_mode = IOAPIC_EDGE_TRIG;
771 kvm_ioapic_update_eoi(apic->vcpu, vector, trigger_mode);
772 }
773 }
774
775 static int apic_set_eoi(struct kvm_lapic *apic)
776 {
777 int vector = apic_find_highest_isr(apic);
778
779 trace_kvm_eoi(apic, vector);
780
781 /*
782 * Not every write EOI will has corresponding ISR,
783 * one example is when Kernel check timer on setup_IO_APIC
784 */
785 if (vector == -1)
786 return vector;
787
788 apic_clear_isr(vector, apic);
789 apic_update_ppr(apic);
790
791 kvm_ioapic_send_eoi(apic, vector);
792 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
793 return vector;
794 }
795
796 /*
797 * this interface assumes a trap-like exit, which has already finished
798 * desired side effect including vISR and vPPR update.
799 */
800 void kvm_apic_set_eoi_accelerated(struct kvm_vcpu *vcpu, int vector)
801 {
802 struct kvm_lapic *apic = vcpu->arch.apic;
803
804 trace_kvm_eoi(apic, vector);
805
806 kvm_ioapic_send_eoi(apic, vector);
807 kvm_make_request(KVM_REQ_EVENT, apic->vcpu);
808 }
809 EXPORT_SYMBOL_GPL(kvm_apic_set_eoi_accelerated);
810
811 static void apic_send_ipi(struct kvm_lapic *apic)
812 {
813 u32 icr_low = kvm_apic_get_reg(apic, APIC_ICR);
814 u32 icr_high = kvm_apic_get_reg(apic, APIC_ICR2);
815 struct kvm_lapic_irq irq;
816
817 irq.vector = icr_low & APIC_VECTOR_MASK;
818 irq.delivery_mode = icr_low & APIC_MODE_MASK;
819 irq.dest_mode = icr_low & APIC_DEST_MASK;
820 irq.level = icr_low & APIC_INT_ASSERT;
821 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
822 irq.shorthand = icr_low & APIC_SHORT_MASK;
823 if (apic_x2apic_mode(apic))
824 irq.dest_id = icr_high;
825 else
826 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
827
828 trace_kvm_apic_ipi(icr_low, irq.dest_id);
829
830 apic_debug("icr_high 0x%x, icr_low 0x%x, "
831 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
832 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
833 icr_high, icr_low, irq.shorthand, irq.dest_id,
834 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
835 irq.vector);
836
837 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq, NULL);
838 }
839
840 static u32 apic_get_tmcct(struct kvm_lapic *apic)
841 {
842 ktime_t remaining;
843 s64 ns;
844 u32 tmcct;
845
846 ASSERT(apic != NULL);
847
848 /* if initial count is 0, current count should also be 0 */
849 if (kvm_apic_get_reg(apic, APIC_TMICT) == 0)
850 return 0;
851
852 remaining = hrtimer_get_remaining(&apic->lapic_timer.timer);
853 if (ktime_to_ns(remaining) < 0)
854 remaining = ktime_set(0, 0);
855
856 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
857 tmcct = div64_u64(ns,
858 (APIC_BUS_CYCLE_NS * apic->divide_count));
859
860 return tmcct;
861 }
862
863 static void __report_tpr_access(struct kvm_lapic *apic, bool write)
864 {
865 struct kvm_vcpu *vcpu = apic->vcpu;
866 struct kvm_run *run = vcpu->run;
867
868 kvm_make_request(KVM_REQ_REPORT_TPR_ACCESS, vcpu);
869 run->tpr_access.rip = kvm_rip_read(vcpu);
870 run->tpr_access.is_write = write;
871 }
872
873 static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
874 {
875 if (apic->vcpu->arch.tpr_access_reporting)
876 __report_tpr_access(apic, write);
877 }
878
879 static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
880 {
881 u32 val = 0;
882
883 if (offset >= LAPIC_MMIO_LENGTH)
884 return 0;
885
886 switch (offset) {
887 case APIC_ID:
888 if (apic_x2apic_mode(apic))
889 val = kvm_apic_id(apic);
890 else
891 val = kvm_apic_id(apic) << 24;
892 break;
893 case APIC_ARBPRI:
894 apic_debug("Access APIC ARBPRI register which is for P6\n");
895 break;
896
897 case APIC_TMCCT: /* Timer CCR */
898 if (apic_lvtt_tscdeadline(apic))
899 return 0;
900
901 val = apic_get_tmcct(apic);
902 break;
903 case APIC_PROCPRI:
904 apic_update_ppr(apic);
905 val = kvm_apic_get_reg(apic, offset);
906 break;
907 case APIC_TASKPRI:
908 report_tpr_access(apic, false);
909 /* fall thru */
910 default:
911 val = kvm_apic_get_reg(apic, offset);
912 break;
913 }
914
915 return val;
916 }
917
918 static inline struct kvm_lapic *to_lapic(struct kvm_io_device *dev)
919 {
920 return container_of(dev, struct kvm_lapic, dev);
921 }
922
923 static int apic_reg_read(struct kvm_lapic *apic, u32 offset, int len,
924 void *data)
925 {
926 unsigned char alignment = offset & 0xf;
927 u32 result;
928 /* this bitmask has a bit cleared for each reserved register */
929 static const u64 rmask = 0x43ff01ffffffe70cULL;
930
931 if ((alignment + len) > 4) {
932 apic_debug("KVM_APIC_READ: alignment error %x %d\n",
933 offset, len);
934 return 1;
935 }
936
937 if (offset > 0x3f0 || !(rmask & (1ULL << (offset >> 4)))) {
938 apic_debug("KVM_APIC_READ: read reserved register %x\n",
939 offset);
940 return 1;
941 }
942
943 result = __apic_read(apic, offset & ~0xf);
944
945 trace_kvm_apic_read(offset, result);
946
947 switch (len) {
948 case 1:
949 case 2:
950 case 4:
951 memcpy(data, (char *)&result + alignment, len);
952 break;
953 default:
954 printk(KERN_ERR "Local APIC read with len = %x, "
955 "should be 1,2, or 4 instead\n", len);
956 break;
957 }
958 return 0;
959 }
960
961 static int apic_mmio_in_range(struct kvm_lapic *apic, gpa_t addr)
962 {
963 return kvm_apic_hw_enabled(apic) &&
964 addr >= apic->base_address &&
965 addr < apic->base_address + LAPIC_MMIO_LENGTH;
966 }
967
968 static int apic_mmio_read(struct kvm_io_device *this,
969 gpa_t address, int len, void *data)
970 {
971 struct kvm_lapic *apic = to_lapic(this);
972 u32 offset = address - apic->base_address;
973
974 if (!apic_mmio_in_range(apic, address))
975 return -EOPNOTSUPP;
976
977 apic_reg_read(apic, offset, len, data);
978
979 return 0;
980 }
981
982 static void update_divide_count(struct kvm_lapic *apic)
983 {
984 u32 tmp1, tmp2, tdcr;
985
986 tdcr = kvm_apic_get_reg(apic, APIC_TDCR);
987 tmp1 = tdcr & 0xf;
988 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
989 apic->divide_count = 0x1 << (tmp2 & 0x7);
990
991 apic_debug("timer divide count is 0x%x\n",
992 apic->divide_count);
993 }
994
995 static void start_apic_timer(struct kvm_lapic *apic)
996 {
997 ktime_t now;
998 atomic_set(&apic->lapic_timer.pending, 0);
999
1000 if (apic_lvtt_period(apic) || apic_lvtt_oneshot(apic)) {
1001 /* lapic timer in oneshot or periodic mode */
1002 now = apic->lapic_timer.timer.base->get_time();
1003 apic->lapic_timer.period = (u64)kvm_apic_get_reg(apic, APIC_TMICT)
1004 * APIC_BUS_CYCLE_NS * apic->divide_count;
1005
1006 if (!apic->lapic_timer.period)
1007 return;
1008 /*
1009 * Do not allow the guest to program periodic timers with small
1010 * interval, since the hrtimers are not throttled by the host
1011 * scheduler.
1012 */
1013 if (apic_lvtt_period(apic)) {
1014 s64 min_period = min_timer_period_us * 1000LL;
1015
1016 if (apic->lapic_timer.period < min_period) {
1017 pr_info_ratelimited(
1018 "kvm: vcpu %i: requested %lld ns "
1019 "lapic timer period limited to %lld ns\n",
1020 apic->vcpu->vcpu_id,
1021 apic->lapic_timer.period, min_period);
1022 apic->lapic_timer.period = min_period;
1023 }
1024 }
1025
1026 hrtimer_start(&apic->lapic_timer.timer,
1027 ktime_add_ns(now, apic->lapic_timer.period),
1028 HRTIMER_MODE_ABS);
1029
1030 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
1031 PRIx64 ", "
1032 "timer initial count 0x%x, period %lldns, "
1033 "expire @ 0x%016" PRIx64 ".\n", __func__,
1034 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
1035 kvm_apic_get_reg(apic, APIC_TMICT),
1036 apic->lapic_timer.period,
1037 ktime_to_ns(ktime_add_ns(now,
1038 apic->lapic_timer.period)));
1039 } else if (apic_lvtt_tscdeadline(apic)) {
1040 /* lapic timer in tsc deadline mode */
1041 u64 guest_tsc, tscdeadline = apic->lapic_timer.tscdeadline;
1042 u64 ns = 0;
1043 struct kvm_vcpu *vcpu = apic->vcpu;
1044 unsigned long this_tsc_khz = vcpu->arch.virtual_tsc_khz;
1045 unsigned long flags;
1046
1047 if (unlikely(!tscdeadline || !this_tsc_khz))
1048 return;
1049
1050 local_irq_save(flags);
1051
1052 now = apic->lapic_timer.timer.base->get_time();
1053 guest_tsc = kvm_x86_ops->read_l1_tsc(vcpu, native_read_tsc());
1054 if (likely(tscdeadline > guest_tsc)) {
1055 ns = (tscdeadline - guest_tsc) * 1000000ULL;
1056 do_div(ns, this_tsc_khz);
1057 }
1058 hrtimer_start(&apic->lapic_timer.timer,
1059 ktime_add_ns(now, ns), HRTIMER_MODE_ABS);
1060
1061 local_irq_restore(flags);
1062 }
1063 }
1064
1065 static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
1066 {
1067 int nmi_wd_enabled = apic_lvt_nmi_mode(kvm_apic_get_reg(apic, APIC_LVT0));
1068
1069 if (apic_lvt_nmi_mode(lvt0_val)) {
1070 if (!nmi_wd_enabled) {
1071 apic_debug("Receive NMI setting on APIC_LVT0 "
1072 "for cpu %d\n", apic->vcpu->vcpu_id);
1073 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
1074 }
1075 } else if (nmi_wd_enabled)
1076 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
1077 }
1078
1079 static int apic_reg_write(struct kvm_lapic *apic, u32 reg, u32 val)
1080 {
1081 int ret = 0;
1082
1083 trace_kvm_apic_write(reg, val);
1084
1085 switch (reg) {
1086 case APIC_ID: /* Local APIC ID */
1087 if (!apic_x2apic_mode(apic))
1088 kvm_apic_set_id(apic, val >> 24);
1089 else
1090 ret = 1;
1091 break;
1092
1093 case APIC_TASKPRI:
1094 report_tpr_access(apic, true);
1095 apic_set_tpr(apic, val & 0xff);
1096 break;
1097
1098 case APIC_EOI:
1099 apic_set_eoi(apic);
1100 break;
1101
1102 case APIC_LDR:
1103 if (!apic_x2apic_mode(apic))
1104 kvm_apic_set_ldr(apic, val & APIC_LDR_MASK);
1105 else
1106 ret = 1;
1107 break;
1108
1109 case APIC_DFR:
1110 if (!apic_x2apic_mode(apic)) {
1111 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
1112 recalculate_apic_map(apic->vcpu->kvm);
1113 } else
1114 ret = 1;
1115 break;
1116
1117 case APIC_SPIV: {
1118 u32 mask = 0x3ff;
1119 if (kvm_apic_get_reg(apic, APIC_LVR) & APIC_LVR_DIRECTED_EOI)
1120 mask |= APIC_SPIV_DIRECTED_EOI;
1121 apic_set_spiv(apic, val & mask);
1122 if (!(val & APIC_SPIV_APIC_ENABLED)) {
1123 int i;
1124 u32 lvt_val;
1125
1126 for (i = 0; i < APIC_LVT_NUM; i++) {
1127 lvt_val = kvm_apic_get_reg(apic,
1128 APIC_LVTT + 0x10 * i);
1129 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
1130 lvt_val | APIC_LVT_MASKED);
1131 }
1132 atomic_set(&apic->lapic_timer.pending, 0);
1133
1134 }
1135 break;
1136 }
1137 case APIC_ICR:
1138 /* No delay here, so we always clear the pending bit */
1139 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
1140 apic_send_ipi(apic);
1141 break;
1142
1143 case APIC_ICR2:
1144 if (!apic_x2apic_mode(apic))
1145 val &= 0xff000000;
1146 apic_set_reg(apic, APIC_ICR2, val);
1147 break;
1148
1149 case APIC_LVT0:
1150 apic_manage_nmi_watchdog(apic, val);
1151 case APIC_LVTTHMR:
1152 case APIC_LVTPC:
1153 case APIC_LVT1:
1154 case APIC_LVTERR:
1155 /* TODO: Check vector */
1156 if (!kvm_apic_sw_enabled(apic))
1157 val |= APIC_LVT_MASKED;
1158
1159 val &= apic_lvt_mask[(reg - APIC_LVTT) >> 4];
1160 apic_set_reg(apic, reg, val);
1161
1162 break;
1163
1164 case APIC_LVTT:
1165 if ((kvm_apic_get_reg(apic, APIC_LVTT) &
1166 apic->lapic_timer.timer_mode_mask) !=
1167 (val & apic->lapic_timer.timer_mode_mask))
1168 hrtimer_cancel(&apic->lapic_timer.timer);
1169
1170 if (!kvm_apic_sw_enabled(apic))
1171 val |= APIC_LVT_MASKED;
1172 val &= (apic_lvt_mask[0] | apic->lapic_timer.timer_mode_mask);
1173 apic_set_reg(apic, APIC_LVTT, val);
1174 break;
1175
1176 case APIC_TMICT:
1177 if (apic_lvtt_tscdeadline(apic))
1178 break;
1179
1180 hrtimer_cancel(&apic->lapic_timer.timer);
1181 apic_set_reg(apic, APIC_TMICT, val);
1182 start_apic_timer(apic);
1183 break;
1184
1185 case APIC_TDCR:
1186 if (val & 4)
1187 apic_debug("KVM_WRITE:TDCR %x\n", val);
1188 apic_set_reg(apic, APIC_TDCR, val);
1189 update_divide_count(apic);
1190 break;
1191
1192 case APIC_ESR:
1193 if (apic_x2apic_mode(apic) && val != 0) {
1194 apic_debug("KVM_WRITE:ESR not zero %x\n", val);
1195 ret = 1;
1196 }
1197 break;
1198
1199 case APIC_SELF_IPI:
1200 if (apic_x2apic_mode(apic)) {
1201 apic_reg_write(apic, APIC_ICR, 0x40000 | (val & 0xff));
1202 } else
1203 ret = 1;
1204 break;
1205 default:
1206 ret = 1;
1207 break;
1208 }
1209 if (ret)
1210 apic_debug("Local APIC Write to read-only register %x\n", reg);
1211 return ret;
1212 }
1213
1214 static int apic_mmio_write(struct kvm_io_device *this,
1215 gpa_t address, int len, const void *data)
1216 {
1217 struct kvm_lapic *apic = to_lapic(this);
1218 unsigned int offset = address - apic->base_address;
1219 u32 val;
1220
1221 if (!apic_mmio_in_range(apic, address))
1222 return -EOPNOTSUPP;
1223
1224 /*
1225 * APIC register must be aligned on 128-bits boundary.
1226 * 32/64/128 bits registers must be accessed thru 32 bits.
1227 * Refer SDM 8.4.1
1228 */
1229 if (len != 4 || (offset & 0xf)) {
1230 /* Don't shout loud, $infamous_os would cause only noise. */
1231 apic_debug("apic write: bad size=%d %lx\n", len, (long)address);
1232 return 0;
1233 }
1234
1235 val = *(u32*)data;
1236
1237 /* too common printing */
1238 if (offset != APIC_EOI)
1239 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
1240 "0x%x\n", __func__, offset, len, val);
1241
1242 apic_reg_write(apic, offset & 0xff0, val);
1243
1244 return 0;
1245 }
1246
1247 void kvm_lapic_set_eoi(struct kvm_vcpu *vcpu)
1248 {
1249 if (kvm_vcpu_has_lapic(vcpu))
1250 apic_reg_write(vcpu->arch.apic, APIC_EOI, 0);
1251 }
1252 EXPORT_SYMBOL_GPL(kvm_lapic_set_eoi);
1253
1254 /* emulate APIC access in a trap manner */
1255 void kvm_apic_write_nodecode(struct kvm_vcpu *vcpu, u32 offset)
1256 {
1257 u32 val = 0;
1258
1259 /* hw has done the conditional check and inst decode */
1260 offset &= 0xff0;
1261
1262 apic_reg_read(vcpu->arch.apic, offset, 4, &val);
1263
1264 /* TODO: optimize to just emulate side effect w/o one more write */
1265 apic_reg_write(vcpu->arch.apic, offset, val);
1266 }
1267 EXPORT_SYMBOL_GPL(kvm_apic_write_nodecode);
1268
1269 void kvm_free_lapic(struct kvm_vcpu *vcpu)
1270 {
1271 struct kvm_lapic *apic = vcpu->arch.apic;
1272
1273 if (!vcpu->arch.apic)
1274 return;
1275
1276 hrtimer_cancel(&apic->lapic_timer.timer);
1277
1278 if (!(vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE))
1279 static_key_slow_dec_deferred(&apic_hw_disabled);
1280
1281 if (!(kvm_apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED))
1282 static_key_slow_dec_deferred(&apic_sw_disabled);
1283
1284 if (apic->regs)
1285 free_page((unsigned long)apic->regs);
1286
1287 kfree(apic);
1288 }
1289
1290 /*
1291 *----------------------------------------------------------------------
1292 * LAPIC interface
1293 *----------------------------------------------------------------------
1294 */
1295
1296 u64 kvm_get_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu)
1297 {
1298 struct kvm_lapic *apic = vcpu->arch.apic;
1299
1300 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1301 apic_lvtt_period(apic))
1302 return 0;
1303
1304 return apic->lapic_timer.tscdeadline;
1305 }
1306
1307 void kvm_set_lapic_tscdeadline_msr(struct kvm_vcpu *vcpu, u64 data)
1308 {
1309 struct kvm_lapic *apic = vcpu->arch.apic;
1310
1311 if (!kvm_vcpu_has_lapic(vcpu) || apic_lvtt_oneshot(apic) ||
1312 apic_lvtt_period(apic))
1313 return;
1314
1315 hrtimer_cancel(&apic->lapic_timer.timer);
1316 apic->lapic_timer.tscdeadline = data;
1317 start_apic_timer(apic);
1318 }
1319
1320 void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
1321 {
1322 struct kvm_lapic *apic = vcpu->arch.apic;
1323
1324 if (!kvm_vcpu_has_lapic(vcpu))
1325 return;
1326
1327 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
1328 | (kvm_apic_get_reg(apic, APIC_TASKPRI) & 4));
1329 }
1330
1331 u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
1332 {
1333 u64 tpr;
1334
1335 if (!kvm_vcpu_has_lapic(vcpu))
1336 return 0;
1337
1338 tpr = (u64) kvm_apic_get_reg(vcpu->arch.apic, APIC_TASKPRI);
1339
1340 return (tpr & 0xf0) >> 4;
1341 }
1342
1343 void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
1344 {
1345 u64 old_value = vcpu->arch.apic_base;
1346 struct kvm_lapic *apic = vcpu->arch.apic;
1347
1348 if (!apic) {
1349 value |= MSR_IA32_APICBASE_BSP;
1350 vcpu->arch.apic_base = value;
1351 return;
1352 }
1353
1354 /* update jump label if enable bit changes */
1355 if ((vcpu->arch.apic_base ^ value) & MSR_IA32_APICBASE_ENABLE) {
1356 if (value & MSR_IA32_APICBASE_ENABLE)
1357 static_key_slow_dec_deferred(&apic_hw_disabled);
1358 else
1359 static_key_slow_inc(&apic_hw_disabled.key);
1360 recalculate_apic_map(vcpu->kvm);
1361 }
1362
1363 if (!kvm_vcpu_is_bsp(apic->vcpu))
1364 value &= ~MSR_IA32_APICBASE_BSP;
1365
1366 vcpu->arch.apic_base = value;
1367 if ((old_value ^ value) & X2APIC_ENABLE) {
1368 if (value & X2APIC_ENABLE) {
1369 u32 id = kvm_apic_id(apic);
1370 u32 ldr = ((id >> 4) << 16) | (1 << (id & 0xf));
1371 kvm_apic_set_ldr(apic, ldr);
1372 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, true);
1373 } else
1374 kvm_x86_ops->set_virtual_x2apic_mode(vcpu, false);
1375 }
1376
1377 apic->base_address = apic->vcpu->arch.apic_base &
1378 MSR_IA32_APICBASE_BASE;
1379
1380 /* with FSB delivery interrupt, we can restart APIC functionality */
1381 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
1382 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
1383
1384 }
1385
1386 void kvm_lapic_reset(struct kvm_vcpu *vcpu)
1387 {
1388 struct kvm_lapic *apic;
1389 int i;
1390
1391 apic_debug("%s\n", __func__);
1392
1393 ASSERT(vcpu);
1394 apic = vcpu->arch.apic;
1395 ASSERT(apic != NULL);
1396
1397 /* Stop the timer in case it's a reset to an active apic */
1398 hrtimer_cancel(&apic->lapic_timer.timer);
1399
1400 kvm_apic_set_id(apic, vcpu->vcpu_id);
1401 kvm_apic_set_version(apic->vcpu);
1402
1403 for (i = 0; i < APIC_LVT_NUM; i++)
1404 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
1405 apic_set_reg(apic, APIC_LVT0,
1406 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
1407
1408 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
1409 apic_set_spiv(apic, 0xff);
1410 apic_set_reg(apic, APIC_TASKPRI, 0);
1411 kvm_apic_set_ldr(apic, 0);
1412 apic_set_reg(apic, APIC_ESR, 0);
1413 apic_set_reg(apic, APIC_ICR, 0);
1414 apic_set_reg(apic, APIC_ICR2, 0);
1415 apic_set_reg(apic, APIC_TDCR, 0);
1416 apic_set_reg(apic, APIC_TMICT, 0);
1417 for (i = 0; i < 8; i++) {
1418 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
1419 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
1420 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
1421 }
1422 apic->irr_pending = kvm_apic_vid_enabled(vcpu->kvm);
1423 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm);
1424 apic->highest_isr_cache = -1;
1425 update_divide_count(apic);
1426 atomic_set(&apic->lapic_timer.pending, 0);
1427 if (kvm_vcpu_is_bsp(vcpu))
1428 kvm_lapic_set_base(vcpu,
1429 vcpu->arch.apic_base | MSR_IA32_APICBASE_BSP);
1430 vcpu->arch.pv_eoi.msr_val = 0;
1431 apic_update_ppr(apic);
1432
1433 vcpu->arch.apic_arb_prio = 0;
1434 vcpu->arch.apic_attention = 0;
1435
1436 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
1437 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
1438 vcpu, kvm_apic_id(apic),
1439 vcpu->arch.apic_base, apic->base_address);
1440 }
1441
1442 /*
1443 *----------------------------------------------------------------------
1444 * timer interface
1445 *----------------------------------------------------------------------
1446 */
1447
1448 static bool lapic_is_periodic(struct kvm_lapic *apic)
1449 {
1450 return apic_lvtt_period(apic);
1451 }
1452
1453 int apic_has_pending_timer(struct kvm_vcpu *vcpu)
1454 {
1455 struct kvm_lapic *apic = vcpu->arch.apic;
1456
1457 if (kvm_vcpu_has_lapic(vcpu) && apic_enabled(apic) &&
1458 apic_lvt_enabled(apic, APIC_LVTT))
1459 return atomic_read(&apic->lapic_timer.pending);
1460
1461 return 0;
1462 }
1463
1464 void kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
1465 {
1466 u32 reg = kvm_apic_get_reg(apic, lvt_type);
1467 int vector, mode, trig_mode;
1468
1469 if (kvm_apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
1470 vector = reg & APIC_VECTOR_MASK;
1471 mode = reg & APIC_MODE_MASK;
1472 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
1473 __apic_accept_irq(apic, mode, vector, 1, trig_mode, NULL);
1474 }
1475 }
1476
1477 void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
1478 {
1479 struct kvm_lapic *apic = vcpu->arch.apic;
1480
1481 if (apic)
1482 kvm_apic_local_deliver(apic, APIC_LVT0);
1483 }
1484
1485 static const struct kvm_io_device_ops apic_mmio_ops = {
1486 .read = apic_mmio_read,
1487 .write = apic_mmio_write,
1488 };
1489
1490 static enum hrtimer_restart apic_timer_fn(struct hrtimer *data)
1491 {
1492 struct kvm_timer *ktimer = container_of(data, struct kvm_timer, timer);
1493 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic, lapic_timer);
1494 struct kvm_vcpu *vcpu = apic->vcpu;
1495 wait_queue_head_t *q = &vcpu->wq;
1496
1497 /*
1498 * There is a race window between reading and incrementing, but we do
1499 * not care about potentially losing timer events in the !reinject
1500 * case anyway. Note: KVM_REQ_PENDING_TIMER is implicitly checked
1501 * in vcpu_enter_guest.
1502 */
1503 if (!atomic_read(&ktimer->pending)) {
1504 atomic_inc(&ktimer->pending);
1505 /* FIXME: this code should not know anything about vcpus */
1506 kvm_make_request(KVM_REQ_PENDING_TIMER, vcpu);
1507 }
1508
1509 if (waitqueue_active(q))
1510 wake_up_interruptible(q);
1511
1512 if (lapic_is_periodic(apic)) {
1513 hrtimer_add_expires_ns(&ktimer->timer, ktimer->period);
1514 return HRTIMER_RESTART;
1515 } else
1516 return HRTIMER_NORESTART;
1517 }
1518
1519 int kvm_create_lapic(struct kvm_vcpu *vcpu)
1520 {
1521 struct kvm_lapic *apic;
1522
1523 ASSERT(vcpu != NULL);
1524 apic_debug("apic_init %d\n", vcpu->vcpu_id);
1525
1526 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
1527 if (!apic)
1528 goto nomem;
1529
1530 vcpu->arch.apic = apic;
1531
1532 apic->regs = (void *)get_zeroed_page(GFP_KERNEL);
1533 if (!apic->regs) {
1534 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
1535 vcpu->vcpu_id);
1536 goto nomem_free_apic;
1537 }
1538 apic->vcpu = vcpu;
1539
1540 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
1541 HRTIMER_MODE_ABS);
1542 apic->lapic_timer.timer.function = apic_timer_fn;
1543
1544 /*
1545 * APIC is created enabled. This will prevent kvm_lapic_set_base from
1546 * thinking that APIC satet has changed.
1547 */
1548 vcpu->arch.apic_base = MSR_IA32_APICBASE_ENABLE;
1549 kvm_lapic_set_base(vcpu,
1550 APIC_DEFAULT_PHYS_BASE | MSR_IA32_APICBASE_ENABLE);
1551
1552 static_key_slow_inc(&apic_sw_disabled.key); /* sw disabled at reset */
1553 kvm_lapic_reset(vcpu);
1554 kvm_iodevice_init(&apic->dev, &apic_mmio_ops);
1555
1556 return 0;
1557 nomem_free_apic:
1558 kfree(apic);
1559 nomem:
1560 return -ENOMEM;
1561 }
1562
1563 int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
1564 {
1565 struct kvm_lapic *apic = vcpu->arch.apic;
1566 int highest_irr;
1567
1568 if (!kvm_vcpu_has_lapic(vcpu) || !apic_enabled(apic))
1569 return -1;
1570
1571 apic_update_ppr(apic);
1572 highest_irr = apic_find_highest_irr(apic);
1573 if ((highest_irr == -1) ||
1574 ((highest_irr & 0xF0) <= kvm_apic_get_reg(apic, APIC_PROCPRI)))
1575 return -1;
1576 return highest_irr;
1577 }
1578
1579 int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
1580 {
1581 u32 lvt0 = kvm_apic_get_reg(vcpu->arch.apic, APIC_LVT0);
1582 int r = 0;
1583
1584 if (!kvm_apic_hw_enabled(vcpu->arch.apic))
1585 r = 1;
1586 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
1587 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
1588 r = 1;
1589 return r;
1590 }
1591
1592 void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
1593 {
1594 struct kvm_lapic *apic = vcpu->arch.apic;
1595
1596 if (!kvm_vcpu_has_lapic(vcpu))
1597 return;
1598
1599 if (atomic_read(&apic->lapic_timer.pending) > 0) {
1600 kvm_apic_local_deliver(apic, APIC_LVTT);
1601 atomic_set(&apic->lapic_timer.pending, 0);
1602 }
1603 }
1604
1605 int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1606 {
1607 int vector = kvm_apic_has_interrupt(vcpu);
1608 struct kvm_lapic *apic = vcpu->arch.apic;
1609
1610 if (vector == -1)
1611 return -1;
1612
1613 apic_set_isr(vector, apic);
1614 apic_update_ppr(apic);
1615 apic_clear_irr(vector, apic);
1616 return vector;
1617 }
1618
1619 void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu,
1620 struct kvm_lapic_state *s)
1621 {
1622 struct kvm_lapic *apic = vcpu->arch.apic;
1623
1624 kvm_lapic_set_base(vcpu, vcpu->arch.apic_base);
1625 /* set SPIV separately to get count of SW disabled APICs right */
1626 apic_set_spiv(apic, *((u32 *)(s->regs + APIC_SPIV)));
1627 memcpy(vcpu->arch.apic->regs, s->regs, sizeof *s);
1628 /* call kvm_apic_set_id() to put apic into apic_map */
1629 kvm_apic_set_id(apic, kvm_apic_id(apic));
1630 kvm_apic_set_version(vcpu);
1631
1632 apic_update_ppr(apic);
1633 hrtimer_cancel(&apic->lapic_timer.timer);
1634 update_divide_count(apic);
1635 start_apic_timer(apic);
1636 apic->irr_pending = true;
1637 apic->isr_count = kvm_apic_vid_enabled(vcpu->kvm) ?
1638 1 : count_vectors(apic->regs + APIC_ISR);
1639 apic->highest_isr_cache = -1;
1640 kvm_x86_ops->hwapic_isr_update(vcpu->kvm, apic_find_highest_isr(apic));
1641 kvm_make_request(KVM_REQ_EVENT, vcpu);
1642 kvm_rtc_eoi_tracking_restore_one(vcpu);
1643 }
1644
1645 void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
1646 {
1647 struct hrtimer *timer;
1648
1649 if (!kvm_vcpu_has_lapic(vcpu))
1650 return;
1651
1652 timer = &vcpu->arch.apic->lapic_timer.timer;
1653 if (hrtimer_cancel(timer))
1654 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
1655 }
1656
1657 /*
1658 * apic_sync_pv_eoi_from_guest - called on vmexit or cancel interrupt
1659 *
1660 * Detect whether guest triggered PV EOI since the
1661 * last entry. If yes, set EOI on guests's behalf.
1662 * Clear PV EOI in guest memory in any case.
1663 */
1664 static void apic_sync_pv_eoi_from_guest(struct kvm_vcpu *vcpu,
1665 struct kvm_lapic *apic)
1666 {
1667 bool pending;
1668 int vector;
1669 /*
1670 * PV EOI state is derived from KVM_APIC_PV_EOI_PENDING in host
1671 * and KVM_PV_EOI_ENABLED in guest memory as follows:
1672 *
1673 * KVM_APIC_PV_EOI_PENDING is unset:
1674 * -> host disabled PV EOI.
1675 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is set:
1676 * -> host enabled PV EOI, guest did not execute EOI yet.
1677 * KVM_APIC_PV_EOI_PENDING is set, KVM_PV_EOI_ENABLED is unset:
1678 * -> host enabled PV EOI, guest executed EOI.
1679 */
1680 BUG_ON(!pv_eoi_enabled(vcpu));
1681 pending = pv_eoi_get_pending(vcpu);
1682 /*
1683 * Clear pending bit in any case: it will be set again on vmentry.
1684 * While this might not be ideal from performance point of view,
1685 * this makes sure pv eoi is only enabled when we know it's safe.
1686 */
1687 pv_eoi_clr_pending(vcpu);
1688 if (pending)
1689 return;
1690 vector = apic_set_eoi(apic);
1691 trace_kvm_pv_eoi(apic, vector);
1692 }
1693
1694 void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1695 {
1696 u32 data;
1697 void *vapic;
1698
1699 if (test_bit(KVM_APIC_PV_EOI_PENDING, &vcpu->arch.apic_attention))
1700 apic_sync_pv_eoi_from_guest(vcpu, vcpu->arch.apic);
1701
1702 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
1703 return;
1704
1705 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
1706 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
1707 kunmap_atomic(vapic);
1708
1709 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1710 }
1711
1712 /*
1713 * apic_sync_pv_eoi_to_guest - called before vmentry
1714 *
1715 * Detect whether it's safe to enable PV EOI and
1716 * if yes do so.
1717 */
1718 static void apic_sync_pv_eoi_to_guest(struct kvm_vcpu *vcpu,
1719 struct kvm_lapic *apic)
1720 {
1721 if (!pv_eoi_enabled(vcpu) ||
1722 /* IRR set or many bits in ISR: could be nested. */
1723 apic->irr_pending ||
1724 /* Cache not set: could be safe but we don't bother. */
1725 apic->highest_isr_cache == -1 ||
1726 /* Need EOI to update ioapic. */
1727 kvm_ioapic_handles_vector(vcpu->kvm, apic->highest_isr_cache)) {
1728 /*
1729 * PV EOI was disabled by apic_sync_pv_eoi_from_guest
1730 * so we need not do anything here.
1731 */
1732 return;
1733 }
1734
1735 pv_eoi_set_pending(apic->vcpu);
1736 }
1737
1738 void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1739 {
1740 u32 data, tpr;
1741 int max_irr, max_isr;
1742 struct kvm_lapic *apic = vcpu->arch.apic;
1743 void *vapic;
1744
1745 apic_sync_pv_eoi_to_guest(vcpu, apic);
1746
1747 if (!test_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention))
1748 return;
1749
1750 tpr = kvm_apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1751 max_irr = apic_find_highest_irr(apic);
1752 if (max_irr < 0)
1753 max_irr = 0;
1754 max_isr = apic_find_highest_isr(apic);
1755 if (max_isr < 0)
1756 max_isr = 0;
1757 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1758
1759 vapic = kmap_atomic(vcpu->arch.apic->vapic_page);
1760 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
1761 kunmap_atomic(vapic);
1762 }
1763
1764 void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1765 {
1766 vcpu->arch.apic->vapic_addr = vapic_addr;
1767 if (vapic_addr)
1768 __set_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1769 else
1770 __clear_bit(KVM_APIC_CHECK_VAPIC, &vcpu->arch.apic_attention);
1771 }
1772
1773 int kvm_x2apic_msr_write(struct kvm_vcpu *vcpu, u32 msr, u64 data)
1774 {
1775 struct kvm_lapic *apic = vcpu->arch.apic;
1776 u32 reg = (msr - APIC_BASE_MSR) << 4;
1777
1778 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1779 return 1;
1780
1781 /* if this is ICR write vector before command */
1782 if (msr == 0x830)
1783 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1784 return apic_reg_write(apic, reg, (u32)data);
1785 }
1786
1787 int kvm_x2apic_msr_read(struct kvm_vcpu *vcpu, u32 msr, u64 *data)
1788 {
1789 struct kvm_lapic *apic = vcpu->arch.apic;
1790 u32 reg = (msr - APIC_BASE_MSR) << 4, low, high = 0;
1791
1792 if (!irqchip_in_kernel(vcpu->kvm) || !apic_x2apic_mode(apic))
1793 return 1;
1794
1795 if (apic_reg_read(apic, reg, 4, &low))
1796 return 1;
1797 if (msr == 0x830)
1798 apic_reg_read(apic, APIC_ICR2, 4, &high);
1799
1800 *data = (((u64)high) << 32) | low;
1801
1802 return 0;
1803 }
1804
1805 int kvm_hv_vapic_msr_write(struct kvm_vcpu *vcpu, u32 reg, u64 data)
1806 {
1807 struct kvm_lapic *apic = vcpu->arch.apic;
1808
1809 if (!kvm_vcpu_has_lapic(vcpu))
1810 return 1;
1811
1812 /* if this is ICR write vector before command */
1813 if (reg == APIC_ICR)
1814 apic_reg_write(apic, APIC_ICR2, (u32)(data >> 32));
1815 return apic_reg_write(apic, reg, (u32)data);
1816 }
1817
1818 int kvm_hv_vapic_msr_read(struct kvm_vcpu *vcpu, u32 reg, u64 *data)
1819 {
1820 struct kvm_lapic *apic = vcpu->arch.apic;
1821 u32 low, high = 0;
1822
1823 if (!kvm_vcpu_has_lapic(vcpu))
1824 return 1;
1825
1826 if (apic_reg_read(apic, reg, 4, &low))
1827 return 1;
1828 if (reg == APIC_ICR)
1829 apic_reg_read(apic, APIC_ICR2, 4, &high);
1830
1831 *data = (((u64)high) << 32) | low;
1832
1833 return 0;
1834 }
1835
1836 int kvm_lapic_enable_pv_eoi(struct kvm_vcpu *vcpu, u64 data)
1837 {
1838 u64 addr = data & ~KVM_MSR_ENABLED;
1839 if (!IS_ALIGNED(addr, 4))
1840 return 1;
1841
1842 vcpu->arch.pv_eoi.msr_val = data;
1843 if (!pv_eoi_enabled(vcpu))
1844 return 0;
1845 return kvm_gfn_to_hva_cache_init(vcpu->kvm, &vcpu->arch.pv_eoi.data,
1846 addr, sizeof(u8));
1847 }
1848
1849 void kvm_apic_accept_events(struct kvm_vcpu *vcpu)
1850 {
1851 struct kvm_lapic *apic = vcpu->arch.apic;
1852 unsigned int sipi_vector;
1853
1854 if (!kvm_vcpu_has_lapic(vcpu))
1855 return;
1856
1857 if (test_and_clear_bit(KVM_APIC_INIT, &apic->pending_events)) {
1858 kvm_lapic_reset(vcpu);
1859 kvm_vcpu_reset(vcpu);
1860 if (kvm_vcpu_is_bsp(apic->vcpu))
1861 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1862 else
1863 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
1864 }
1865 if (test_and_clear_bit(KVM_APIC_SIPI, &apic->pending_events) &&
1866 vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
1867 /* evaluate pending_events before reading the vector */
1868 smp_rmb();
1869 sipi_vector = apic->sipi_vector;
1870 pr_debug("vcpu %d received sipi with vector # %x\n",
1871 vcpu->vcpu_id, sipi_vector);
1872 kvm_vcpu_deliver_sipi_vector(vcpu, sipi_vector);
1873 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
1874 }
1875 }
1876
1877 void kvm_lapic_init(void)
1878 {
1879 /* do not patch jump label more than once per second */
1880 jump_label_rate_limit(&apic_hw_disabled, HZ);
1881 jump_label_rate_limit(&apic_sw_disabled, HZ);
1882 }
This page took 0.095058 seconds and 4 git commands to generate.