1 /* BFD support for handling relocation entries.
2 Copyright (C) 1990-2018 Free Software Foundation, Inc.
3 Written by Cygnus Support.
5 This file is part of BFD, the Binary File Descriptor library.
7 This program is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 3 of the License, or
10 (at your option) any later version.
12 This program is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with this program; if not, write to the Free Software
19 Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston,
20 MA 02110-1301, USA. */
26 BFD maintains relocations in much the same way it maintains
27 symbols: they are left alone until required, then read in
28 en-masse and translated into an internal form. A common
29 routine <<bfd_perform_relocation>> acts upon the
30 canonical form to do the fixup.
32 Relocations are maintained on a per section basis,
33 while symbols are maintained on a per BFD basis.
35 All that a back end has to do to fit the BFD interface is to create
36 a <<struct reloc_cache_entry>> for each relocation
37 in a particular section, and fill in the right bits of the structures.
46 /* DO compile in the reloc_code name table from libbfd.h. */
47 #define _BFD_MAKE_TABLE_bfd_reloc_code_real
57 typedef arelent, howto manager, Relocations, Relocations
62 This is the structure of a relocation entry:
66 .typedef enum bfd_reloc_status
68 . {* No errors detected. Note - the value 2 is used so that it
69 . will not be mistaken for the boolean TRUE or FALSE values. *}
72 . {* The relocation was performed, but there was an overflow. *}
75 . {* The address to relocate was not within the section supplied. *}
76 . bfd_reloc_outofrange,
78 . {* Used by special functions. *}
81 . {* Unsupported relocation size requested. *}
82 . bfd_reloc_notsupported,
87 . {* The symbol to relocate against was undefined. *}
88 . bfd_reloc_undefined,
90 . {* The relocation was performed, but may not be ok. If this type is
91 . returned, the error_message argument to bfd_perform_relocation
95 . bfd_reloc_status_type;
97 .typedef const struct reloc_howto_struct reloc_howto_type;
99 .typedef struct reloc_cache_entry
101 . {* A pointer into the canonical table of pointers. *}
102 . struct bfd_symbol **sym_ptr_ptr;
104 . {* offset in section. *}
105 . bfd_size_type address;
107 . {* addend for relocation value. *}
110 . {* Pointer to how to perform the required relocation. *}
111 . reloc_howto_type *howto;
121 Here is a description of each of the fields within an <<arelent>>:
125 The symbol table pointer points to a pointer to the symbol
126 associated with the relocation request. It is the pointer
127 into the table returned by the back end's
128 <<canonicalize_symtab>> action. @xref{Symbols}. The symbol is
129 referenced through a pointer to a pointer so that tools like
130 the linker can fix up all the symbols of the same name by
131 modifying only one pointer. The relocation routine looks in
132 the symbol and uses the base of the section the symbol is
133 attached to and the value of the symbol as the initial
134 relocation offset. If the symbol pointer is zero, then the
135 section provided is looked up.
139 The <<address>> field gives the offset in bytes from the base of
140 the section data which owns the relocation record to the first
141 byte of relocatable information. The actual data relocated
142 will be relative to this point; for example, a relocation
143 type which modifies the bottom two bytes of a four byte word
144 would not touch the first byte pointed to in a big endian
149 The <<addend>> is a value provided by the back end to be added (!)
150 to the relocation offset. Its interpretation is dependent upon
151 the howto. For example, on the 68k the code:
156 | return foo[0x12345678];
159 Could be compiled into:
162 | moveb @@#12345678,d0
167 This could create a reloc pointing to <<foo>>, but leave the
168 offset in the data, something like:
170 |RELOCATION RECORDS FOR [.text]:
174 |00000000 4e56 fffc ; linkw fp,#-4
175 |00000004 1039 1234 5678 ; moveb @@#12345678,d0
176 |0000000a 49c0 ; extbl d0
177 |0000000c 4e5e ; unlk fp
180 Using coff and an 88k, some instructions don't have enough
181 space in them to represent the full address range, and
182 pointers have to be loaded in two parts. So you'd get something like:
184 | or.u r13,r0,hi16(_foo+0x12345678)
185 | ld.b r2,r13,lo16(_foo+0x12345678)
188 This should create two relocs, both pointing to <<_foo>>, and with
189 0x12340000 in their addend field. The data would consist of:
191 |RELOCATION RECORDS FOR [.text]:
193 |00000002 HVRT16 _foo+0x12340000
194 |00000006 LVRT16 _foo+0x12340000
196 |00000000 5da05678 ; or.u r13,r0,0x5678
197 |00000004 1c4d5678 ; ld.b r2,r13,0x5678
198 |00000008 f400c001 ; jmp r1
200 The relocation routine digs out the value from the data, adds
201 it to the addend to get the original offset, and then adds the
202 value of <<_foo>>. Note that all 32 bits have to be kept around
203 somewhere, to cope with carry from bit 15 to bit 16.
205 One further example is the sparc and the a.out format. The
206 sparc has a similar problem to the 88k, in that some
207 instructions don't have room for an entire offset, but on the
208 sparc the parts are created in odd sized lumps. The designers of
209 the a.out format chose to not use the data within the section
210 for storing part of the offset; all the offset is kept within
211 the reloc. Anything in the data should be ignored.
214 | sethi %hi(_foo+0x12345678),%g2
215 | ldsb [%g2+%lo(_foo+0x12345678)],%i0
219 Both relocs contain a pointer to <<foo>>, and the offsets
222 |RELOCATION RECORDS FOR [.text]:
224 |00000004 HI22 _foo+0x12345678
225 |00000008 LO10 _foo+0x12345678
227 |00000000 9de3bf90 ; save %sp,-112,%sp
228 |00000004 05000000 ; sethi %hi(_foo+0),%g2
229 |00000008 f048a000 ; ldsb [%g2+%lo(_foo+0)],%i0
230 |0000000c 81c7e008 ; ret
231 |00000010 81e80000 ; restore
235 The <<howto>> field can be imagined as a
236 relocation instruction. It is a pointer to a structure which
237 contains information on what to do with all of the other
238 information in the reloc record and data section. A back end
239 would normally have a relocation instruction set and turn
240 relocations into pointers to the correct structure on input -
241 but it would be possible to create each howto field on demand.
247 <<enum complain_overflow>>
249 Indicates what sort of overflow checking should be done when
250 performing a relocation.
254 .enum complain_overflow
256 . {* Do not complain on overflow. *}
257 . complain_overflow_dont,
259 . {* Complain if the value overflows when considered as a signed
260 . number one bit larger than the field. ie. A bitfield of N bits
261 . is allowed to represent -2**n to 2**n-1. *}
262 . complain_overflow_bitfield,
264 . {* Complain if the value overflows when considered as a signed
266 . complain_overflow_signed,
268 . {* Complain if the value overflows when considered as an
269 . unsigned number. *}
270 . complain_overflow_unsigned
279 The <<reloc_howto_type>> is a structure which contains all the
280 information that libbfd needs to know to tie up a back end's data.
283 .struct reloc_howto_struct
285 . {* The type field has mainly a documentary use - the back end can
286 . do what it wants with it, though normally the back end's idea of
287 . an external reloc number is stored in this field. *}
290 . {* The encoded size of the item to be relocated. This is *not* a
291 . power-of-two measure. Use bfd_get_reloc_size to find the size
292 . of the item in bytes. *}
293 . unsigned int size:3;
295 . {* The number of bits in the field to be relocated. This is used
296 . when doing overflow checking. *}
297 . unsigned int bitsize:7;
299 . {* The value the final relocation is shifted right by. This drops
300 . unwanted data from the relocation. *}
301 . unsigned int rightshift:6;
303 . {* The bit position of the reloc value in the destination.
304 . The relocated value is left shifted by this amount. *}
305 . unsigned int bitpos:6;
307 . {* What type of overflow error should be checked for when
309 . ENUM_BITFIELD (complain_overflow) complain_on_overflow:2;
311 . {* The relocation value should be negated before applying. *}
312 . unsigned int negate:1;
314 . {* The relocation is relative to the item being relocated. *}
315 . unsigned int pc_relative:1;
317 . {* Some formats record a relocation addend in the section contents
318 . rather than with the relocation. For ELF formats this is the
319 . distinction between USE_REL and USE_RELA (though the code checks
320 . for USE_REL == 1/0). The value of this field is TRUE if the
321 . addend is recorded with the section contents; when performing a
322 . partial link (ld -r) the section contents (the data) will be
323 . modified. The value of this field is FALSE if addends are
324 . recorded with the relocation (in arelent.addend); when performing
325 . a partial link the relocation will be modified.
326 . All relocations for all ELF USE_RELA targets should set this field
327 . to FALSE (values of TRUE should be looked on with suspicion).
328 . However, the converse is not true: not all relocations of all ELF
329 . USE_REL targets set this field to TRUE. Why this is so is peculiar
330 . to each particular target. For relocs that aren't used in partial
331 . links (e.g. GOT stuff) it doesn't matter what this is set to. *}
332 . unsigned int partial_inplace:1;
334 . {* When some formats create PC relative instructions, they leave
335 . the value of the pc of the place being relocated in the offset
336 . slot of the instruction, so that a PC relative relocation can
337 . be made just by adding in an ordinary offset (e.g., sun3 a.out).
338 . Some formats leave the displacement part of an instruction
339 . empty (e.g., ELF); this flag signals the fact. *}
340 . unsigned int pcrel_offset:1;
342 . {* src_mask selects the part of the instruction (or data) to be used
343 . in the relocation sum. If the target relocations don't have an
344 . addend in the reloc, eg. ELF USE_REL, src_mask will normally equal
345 . dst_mask to extract the addend from the section contents. If
346 . relocations do have an addend in the reloc, eg. ELF USE_RELA, this
347 . field should normally be zero. Non-zero values for ELF USE_RELA
348 . targets should be viewed with suspicion as normally the value in
349 . the dst_mask part of the section contents should be ignored. *}
352 . {* dst_mask selects which parts of the instruction (or data) are
353 . replaced with a relocated value. *}
356 . {* If this field is non null, then the supplied function is
357 . called rather than the normal function. This allows really
358 . strange relocation methods to be accommodated. *}
359 . bfd_reloc_status_type (*special_function)
360 . (bfd *, arelent *, struct bfd_symbol *, void *, asection *,
363 . {* The textual name of the relocation type. *}
374 The HOWTO macro fills in a reloc_howto_type (a typedef for
375 const struct reloc_howto_struct).
377 .#define HOWTO(type, right, size, bits, pcrel, left, ovf, func, name, \
378 . inplace, src_mask, dst_mask, pcrel_off) \
379 . { (unsigned) type, size < 0 ? -size : size, bits, right, left, ovf, \
380 . size < 0, pcrel, inplace, pcrel_off, src_mask, dst_mask, func, name }
383 This is used to fill in an empty howto entry in an array.
385 .#define EMPTY_HOWTO(C) \
386 . HOWTO ((C), 0, 0, 0, FALSE, 0, complain_overflow_dont, NULL, \
387 . NULL, FALSE, 0, 0, FALSE)
396 unsigned int bfd_get_reloc_size (reloc_howto_type *);
399 For a reloc_howto_type that operates on a fixed number of bytes,
400 this returns the number of bytes operated on.
404 bfd_get_reloc_size (reloc_howto_type
*howto
)
424 How relocs are tied together in an <<asection>>:
426 .typedef struct relent_chain
429 . struct relent_chain *next;
435 /* N_ONES produces N one bits, without overflowing machine arithmetic. */
436 #define N_ONES(n) (((((bfd_vma) 1 << ((n) - 1)) - 1) << 1) | 1)
443 bfd_reloc_status_type bfd_check_overflow
444 (enum complain_overflow how,
445 unsigned int bitsize,
446 unsigned int rightshift,
447 unsigned int addrsize,
451 Perform overflow checking on @var{relocation} which has
452 @var{bitsize} significant bits and will be shifted right by
453 @var{rightshift} bits, on a machine with addresses containing
454 @var{addrsize} significant bits. The result is either of
455 @code{bfd_reloc_ok} or @code{bfd_reloc_overflow}.
459 bfd_reloc_status_type
460 bfd_check_overflow (enum complain_overflow how
,
461 unsigned int bitsize
,
462 unsigned int rightshift
,
463 unsigned int addrsize
,
466 bfd_vma fieldmask
, addrmask
, signmask
, ss
, a
;
467 bfd_reloc_status_type flag
= bfd_reloc_ok
;
469 /* Note: BITSIZE should always be <= ADDRSIZE, but in case it's not,
470 we'll be permissive: extra bits in the field mask will
471 automatically extend the address mask for purposes of the
473 fieldmask
= N_ONES (bitsize
);
474 signmask
= ~fieldmask
;
475 addrmask
= N_ONES (addrsize
) | (fieldmask
<< rightshift
);
476 a
= (relocation
& addrmask
) >> rightshift
;
480 case complain_overflow_dont
:
483 case complain_overflow_signed
:
484 /* If any sign bits are set, all sign bits must be set. That
485 is, A must be a valid negative address after shifting. */
486 signmask
= ~ (fieldmask
>> 1);
489 case complain_overflow_bitfield
:
490 /* Bitfields are sometimes signed, sometimes unsigned. We
491 explicitly allow an address wrap too, which means a bitfield
492 of n bits is allowed to store -2**n to 2**n-1. Thus overflow
493 if the value has some, but not all, bits set outside the
496 if (ss
!= 0 && ss
!= ((addrmask
>> rightshift
) & signmask
))
497 flag
= bfd_reloc_overflow
;
500 case complain_overflow_unsigned
:
501 /* We have an overflow if the address does not fit in the field. */
502 if ((a
& signmask
) != 0)
503 flag
= bfd_reloc_overflow
;
515 bfd_reloc_offset_in_range
518 bfd_boolean bfd_reloc_offset_in_range
519 (reloc_howto_type *howto,
522 bfd_size_type offset);
525 Returns TRUE if the reloc described by @var{HOWTO} can be
526 applied at @var{OFFSET} octets in @var{SECTION}.
530 /* HOWTO describes a relocation, at offset OCTET. Return whether the
531 relocation field is within SECTION of ABFD. */
534 bfd_reloc_offset_in_range (reloc_howto_type
*howto
,
539 bfd_size_type octet_end
= bfd_get_section_limit_octets (abfd
, section
);
540 bfd_size_type reloc_size
= bfd_get_reloc_size (howto
);
542 /* The reloc field must be contained entirely within the section.
543 Allow zero length fields (marker relocs or NONE relocs where no
544 relocation will be performed) at the end of the section. */
545 return octet
<= octet_end
&& octet
+ reloc_size
<= octet_end
;
548 /* Read and return the section contents at DATA converted to a host
549 integer (bfd_vma). The number of bytes read is given by the HOWTO. */
552 read_reloc (bfd
*abfd
, bfd_byte
*data
, reloc_howto_type
*howto
)
557 return bfd_get_8 (abfd
, data
);
560 return bfd_get_16 (abfd
, data
);
563 return bfd_get_32 (abfd
, data
);
570 return bfd_get_64 (abfd
, data
);
574 return bfd_get_24 (abfd
, data
);
582 /* Convert VAL to target format and write to DATA. The number of
583 bytes written is given by the HOWTO. */
586 write_reloc (bfd
*abfd
, bfd_vma val
, bfd_byte
*data
, reloc_howto_type
*howto
)
591 bfd_put_8 (abfd
, val
, data
);
595 bfd_put_16 (abfd
, val
, data
);
599 bfd_put_32 (abfd
, val
, data
);
607 bfd_put_64 (abfd
, val
, data
);
612 bfd_put_24 (abfd
, val
, data
);
620 /* Apply RELOCATION value to target bytes at DATA, according to
624 apply_reloc (bfd
*abfd
, bfd_byte
*data
, reloc_howto_type
*howto
,
627 bfd_vma val
= read_reloc (abfd
, data
, howto
);
630 relocation
= -relocation
;
632 val
= ((val
& ~howto
->dst_mask
)
633 | (((val
& howto
->src_mask
) + relocation
) & howto
->dst_mask
));
635 write_reloc (abfd
, val
, data
, howto
);
640 bfd_perform_relocation
643 bfd_reloc_status_type bfd_perform_relocation
645 arelent *reloc_entry,
647 asection *input_section,
649 char **error_message);
652 If @var{output_bfd} is supplied to this function, the
653 generated image will be relocatable; the relocations are
654 copied to the output file after they have been changed to
655 reflect the new state of the world. There are two ways of
656 reflecting the results of partial linkage in an output file:
657 by modifying the output data in place, and by modifying the
658 relocation record. Some native formats (e.g., basic a.out and
659 basic coff) have no way of specifying an addend in the
660 relocation type, so the addend has to go in the output data.
661 This is no big deal since in these formats the output data
662 slot will always be big enough for the addend. Complex reloc
663 types with addends were invented to solve just this problem.
664 The @var{error_message} argument is set to an error message if
665 this return @code{bfd_reloc_dangerous}.
669 bfd_reloc_status_type
670 bfd_perform_relocation (bfd
*abfd
,
671 arelent
*reloc_entry
,
673 asection
*input_section
,
675 char **error_message
)
678 bfd_reloc_status_type flag
= bfd_reloc_ok
;
679 bfd_size_type octets
;
680 bfd_vma output_base
= 0;
681 reloc_howto_type
*howto
= reloc_entry
->howto
;
682 asection
*reloc_target_output_section
;
685 symbol
= *(reloc_entry
->sym_ptr_ptr
);
687 /* If we are not producing relocatable output, return an error if
688 the symbol is not defined. An undefined weak symbol is
689 considered to have a value of zero (SVR4 ABI, p. 4-27). */
690 if (bfd_is_und_section (symbol
->section
)
691 && (symbol
->flags
& BSF_WEAK
) == 0
692 && output_bfd
== NULL
)
693 flag
= bfd_reloc_undefined
;
695 /* If there is a function supplied to handle this relocation type,
696 call it. It'll return `bfd_reloc_continue' if further processing
698 if (howto
&& howto
->special_function
)
700 bfd_reloc_status_type cont
;
702 /* Note - we do not call bfd_reloc_offset_in_range here as the
703 reloc_entry->address field might actually be valid for the
704 backend concerned. It is up to the special_function itself
705 to call bfd_reloc_offset_in_range if needed. */
706 cont
= howto
->special_function (abfd
, reloc_entry
, symbol
, data
,
707 input_section
, output_bfd
,
709 if (cont
!= bfd_reloc_continue
)
713 if (bfd_is_abs_section (symbol
->section
)
714 && output_bfd
!= NULL
)
716 reloc_entry
->address
+= input_section
->output_offset
;
720 /* PR 17512: file: 0f67f69d. */
722 return bfd_reloc_undefined
;
724 /* Is the address of the relocation really within the section? */
725 octets
= reloc_entry
->address
* bfd_octets_per_byte (abfd
);
726 if (!bfd_reloc_offset_in_range (howto
, abfd
, input_section
, octets
))
727 return bfd_reloc_outofrange
;
729 /* Work out which section the relocation is targeted at and the
730 initial relocation command value. */
732 /* Get symbol value. (Common symbols are special.) */
733 if (bfd_is_com_section (symbol
->section
))
736 relocation
= symbol
->value
;
738 reloc_target_output_section
= symbol
->section
->output_section
;
740 /* Convert input-section-relative symbol value to absolute. */
741 if ((output_bfd
&& ! howto
->partial_inplace
)
742 || reloc_target_output_section
== NULL
)
745 output_base
= reloc_target_output_section
->vma
;
747 relocation
+= output_base
+ symbol
->section
->output_offset
;
749 /* Add in supplied addend. */
750 relocation
+= reloc_entry
->addend
;
752 /* Here the variable relocation holds the final address of the
753 symbol we are relocating against, plus any addend. */
755 if (howto
->pc_relative
)
757 /* This is a PC relative relocation. We want to set RELOCATION
758 to the distance between the address of the symbol and the
759 location. RELOCATION is already the address of the symbol.
761 We start by subtracting the address of the section containing
764 If pcrel_offset is set, we must further subtract the position
765 of the location within the section. Some targets arrange for
766 the addend to be the negative of the position of the location
767 within the section; for example, i386-aout does this. For
768 i386-aout, pcrel_offset is FALSE. Some other targets do not
769 include the position of the location; for example, ELF.
770 For those targets, pcrel_offset is TRUE.
772 If we are producing relocatable output, then we must ensure
773 that this reloc will be correctly computed when the final
774 relocation is done. If pcrel_offset is FALSE we want to wind
775 up with the negative of the location within the section,
776 which means we must adjust the existing addend by the change
777 in the location within the section. If pcrel_offset is TRUE
778 we do not want to adjust the existing addend at all.
780 FIXME: This seems logical to me, but for the case of
781 producing relocatable output it is not what the code
782 actually does. I don't want to change it, because it seems
783 far too likely that something will break. */
786 input_section
->output_section
->vma
+ input_section
->output_offset
;
788 if (howto
->pcrel_offset
)
789 relocation
-= reloc_entry
->address
;
792 if (output_bfd
!= NULL
)
794 if (! howto
->partial_inplace
)
796 /* This is a partial relocation, and we want to apply the relocation
797 to the reloc entry rather than the raw data. Modify the reloc
798 inplace to reflect what we now know. */
799 reloc_entry
->addend
= relocation
;
800 reloc_entry
->address
+= input_section
->output_offset
;
805 /* This is a partial relocation, but inplace, so modify the
808 If we've relocated with a symbol with a section, change
809 into a ref to the section belonging to the symbol. */
811 reloc_entry
->address
+= input_section
->output_offset
;
814 if (abfd
->xvec
->flavour
== bfd_target_coff_flavour
815 && strcmp (abfd
->xvec
->name
, "coff-Intel-little") != 0
816 && strcmp (abfd
->xvec
->name
, "coff-Intel-big") != 0)
818 /* For m68k-coff, the addend was being subtracted twice during
819 relocation with -r. Removing the line below this comment
820 fixes that problem; see PR 2953.
822 However, Ian wrote the following, regarding removing the line below,
823 which explains why it is still enabled: --djm
825 If you put a patch like that into BFD you need to check all the COFF
826 linkers. I am fairly certain that patch will break coff-i386 (e.g.,
827 SCO); see coff_i386_reloc in coff-i386.c where I worked around the
828 problem in a different way. There may very well be a reason that the
829 code works as it does.
831 Hmmm. The first obvious point is that bfd_perform_relocation should
832 not have any tests that depend upon the flavour. It's seem like
833 entirely the wrong place for such a thing. The second obvious point
834 is that the current code ignores the reloc addend when producing
835 relocatable output for COFF. That's peculiar. In fact, I really
836 have no idea what the point of the line you want to remove is.
838 A typical COFF reloc subtracts the old value of the symbol and adds in
839 the new value to the location in the object file (if it's a pc
840 relative reloc it adds the difference between the symbol value and the
841 location). When relocating we need to preserve that property.
843 BFD handles this by setting the addend to the negative of the old
844 value of the symbol. Unfortunately it handles common symbols in a
845 non-standard way (it doesn't subtract the old value) but that's a
846 different story (we can't change it without losing backward
847 compatibility with old object files) (coff-i386 does subtract the old
848 value, to be compatible with existing coff-i386 targets, like SCO).
850 So everything works fine when not producing relocatable output. When
851 we are producing relocatable output, logically we should do exactly
852 what we do when not producing relocatable output. Therefore, your
853 patch is correct. In fact, it should probably always just set
854 reloc_entry->addend to 0 for all cases, since it is, in fact, going to
855 add the value into the object file. This won't hurt the COFF code,
856 which doesn't use the addend; I'm not sure what it will do to other
857 formats (the thing to check for would be whether any formats both use
858 the addend and set partial_inplace).
860 When I wanted to make coff-i386 produce relocatable output, I ran
861 into the problem that you are running into: I wanted to remove that
862 line. Rather than risk it, I made the coff-i386 relocs use a special
863 function; it's coff_i386_reloc in coff-i386.c. The function
864 specifically adds the addend field into the object file, knowing that
865 bfd_perform_relocation is not going to. If you remove that line, then
866 coff-i386.c will wind up adding the addend field in twice. It's
867 trivial to fix; it just needs to be done.
869 The problem with removing the line is just that it may break some
870 working code. With BFD it's hard to be sure of anything. The right
871 way to deal with this is simply to build and test at least all the
872 supported COFF targets. It should be straightforward if time and disk
873 space consuming. For each target:
875 2) generate some executable, and link it using -r (I would
876 probably use paranoia.o and link against newlib/libc.a, which
877 for all the supported targets would be available in
878 /usr/cygnus/progressive/H-host/target/lib/libc.a).
879 3) make the change to reloc.c
880 4) rebuild the linker
882 6) if the resulting object files are the same, you have at least
884 7) if they are different you have to figure out which version is
887 relocation
-= reloc_entry
->addend
;
888 reloc_entry
->addend
= 0;
892 reloc_entry
->addend
= relocation
;
897 /* FIXME: This overflow checking is incomplete, because the value
898 might have overflowed before we get here. For a correct check we
899 need to compute the value in a size larger than bitsize, but we
900 can't reasonably do that for a reloc the same size as a host
902 FIXME: We should also do overflow checking on the result after
903 adding in the value contained in the object file. */
904 if (howto
->complain_on_overflow
!= complain_overflow_dont
905 && flag
== bfd_reloc_ok
)
906 flag
= bfd_check_overflow (howto
->complain_on_overflow
,
909 bfd_arch_bits_per_address (abfd
),
912 /* Either we are relocating all the way, or we don't want to apply
913 the relocation to the reloc entry (probably because there isn't
914 any room in the output format to describe addends to relocs). */
916 /* The cast to bfd_vma avoids a bug in the Alpha OSF/1 C compiler
917 (OSF version 1.3, compiler version 3.11). It miscompiles the
931 x <<= (unsigned long) s.i0;
935 printf ("succeeded (%lx)\n", x);
939 relocation
>>= (bfd_vma
) howto
->rightshift
;
941 /* Shift everything up to where it's going to be used. */
942 relocation
<<= (bfd_vma
) howto
->bitpos
;
944 /* Wait for the day when all have the mask in them. */
947 i instruction to be left alone
948 o offset within instruction
949 r relocation offset to apply
958 (( i i i i i o o o o o from bfd_get<size>
959 and S S S S S) to get the size offset we want
960 + r r r r r r r r r r) to get the final value to place
961 and D D D D D to chop to right size
962 -----------------------
965 ( i i i i i o o o o o from bfd_get<size>
966 and N N N N N ) get instruction
967 -----------------------
973 -----------------------
974 = R R R R R R R R R R put into bfd_put<size>
977 data
= (bfd_byte
*) data
+ octets
;
978 apply_reloc (abfd
, data
, howto
, relocation
);
984 bfd_install_relocation
987 bfd_reloc_status_type bfd_install_relocation
989 arelent *reloc_entry,
990 void *data, bfd_vma data_start,
991 asection *input_section,
992 char **error_message);
995 This looks remarkably like <<bfd_perform_relocation>>, except it
996 does not expect that the section contents have been filled in.
997 I.e., it's suitable for use when creating, rather than applying
1000 For now, this function should be considered reserved for the
1004 bfd_reloc_status_type
1005 bfd_install_relocation (bfd
*abfd
,
1006 arelent
*reloc_entry
,
1008 bfd_vma data_start_offset
,
1009 asection
*input_section
,
1010 char **error_message
)
1013 bfd_reloc_status_type flag
= bfd_reloc_ok
;
1014 bfd_size_type octets
;
1015 bfd_vma output_base
= 0;
1016 reloc_howto_type
*howto
= reloc_entry
->howto
;
1017 asection
*reloc_target_output_section
;
1021 symbol
= *(reloc_entry
->sym_ptr_ptr
);
1023 /* If there is a function supplied to handle this relocation type,
1024 call it. It'll return `bfd_reloc_continue' if further processing
1026 if (howto
&& howto
->special_function
)
1028 bfd_reloc_status_type cont
;
1030 /* Note - we do not call bfd_reloc_offset_in_range here as the
1031 reloc_entry->address field might actually be valid for the
1032 backend concerned. It is up to the special_function itself
1033 to call bfd_reloc_offset_in_range if needed. */
1034 /* XXX - The special_function calls haven't been fixed up to deal
1035 with creating new relocations and section contents. */
1036 cont
= howto
->special_function (abfd
, reloc_entry
, symbol
,
1037 /* XXX - Non-portable! */
1038 ((bfd_byte
*) data_start
1039 - data_start_offset
),
1040 input_section
, abfd
, error_message
);
1041 if (cont
!= bfd_reloc_continue
)
1045 if (bfd_is_abs_section (symbol
->section
))
1047 reloc_entry
->address
+= input_section
->output_offset
;
1048 return bfd_reloc_ok
;
1051 /* No need to check for howto != NULL if !bfd_is_abs_section as
1052 it will have been checked in `bfd_perform_relocation already'. */
1054 /* Is the address of the relocation really within the section? */
1055 octets
= reloc_entry
->address
* bfd_octets_per_byte (abfd
);
1056 if (!bfd_reloc_offset_in_range (howto
, abfd
, input_section
, octets
))
1057 return bfd_reloc_outofrange
;
1059 /* Work out which section the relocation is targeted at and the
1060 initial relocation command value. */
1062 /* Get symbol value. (Common symbols are special.) */
1063 if (bfd_is_com_section (symbol
->section
))
1066 relocation
= symbol
->value
;
1068 reloc_target_output_section
= symbol
->section
->output_section
;
1070 /* Convert input-section-relative symbol value to absolute. */
1071 if (! howto
->partial_inplace
)
1074 output_base
= reloc_target_output_section
->vma
;
1076 relocation
+= output_base
+ symbol
->section
->output_offset
;
1078 /* Add in supplied addend. */
1079 relocation
+= reloc_entry
->addend
;
1081 /* Here the variable relocation holds the final address of the
1082 symbol we are relocating against, plus any addend. */
1084 if (howto
->pc_relative
)
1086 /* This is a PC relative relocation. We want to set RELOCATION
1087 to the distance between the address of the symbol and the
1088 location. RELOCATION is already the address of the symbol.
1090 We start by subtracting the address of the section containing
1093 If pcrel_offset is set, we must further subtract the position
1094 of the location within the section. Some targets arrange for
1095 the addend to be the negative of the position of the location
1096 within the section; for example, i386-aout does this. For
1097 i386-aout, pcrel_offset is FALSE. Some other targets do not
1098 include the position of the location; for example, ELF.
1099 For those targets, pcrel_offset is TRUE.
1101 If we are producing relocatable output, then we must ensure
1102 that this reloc will be correctly computed when the final
1103 relocation is done. If pcrel_offset is FALSE we want to wind
1104 up with the negative of the location within the section,
1105 which means we must adjust the existing addend by the change
1106 in the location within the section. If pcrel_offset is TRUE
1107 we do not want to adjust the existing addend at all.
1109 FIXME: This seems logical to me, but for the case of
1110 producing relocatable output it is not what the code
1111 actually does. I don't want to change it, because it seems
1112 far too likely that something will break. */
1115 input_section
->output_section
->vma
+ input_section
->output_offset
;
1117 if (howto
->pcrel_offset
&& howto
->partial_inplace
)
1118 relocation
-= reloc_entry
->address
;
1121 if (! howto
->partial_inplace
)
1123 /* This is a partial relocation, and we want to apply the relocation
1124 to the reloc entry rather than the raw data. Modify the reloc
1125 inplace to reflect what we now know. */
1126 reloc_entry
->addend
= relocation
;
1127 reloc_entry
->address
+= input_section
->output_offset
;
1132 /* This is a partial relocation, but inplace, so modify the
1135 If we've relocated with a symbol with a section, change
1136 into a ref to the section belonging to the symbol. */
1137 reloc_entry
->address
+= input_section
->output_offset
;
1140 if (abfd
->xvec
->flavour
== bfd_target_coff_flavour
1141 && strcmp (abfd
->xvec
->name
, "coff-Intel-little") != 0
1142 && strcmp (abfd
->xvec
->name
, "coff-Intel-big") != 0)
1145 /* For m68k-coff, the addend was being subtracted twice during
1146 relocation with -r. Removing the line below this comment
1147 fixes that problem; see PR 2953.
1149 However, Ian wrote the following, regarding removing the line below,
1150 which explains why it is still enabled: --djm
1152 If you put a patch like that into BFD you need to check all the COFF
1153 linkers. I am fairly certain that patch will break coff-i386 (e.g.,
1154 SCO); see coff_i386_reloc in coff-i386.c where I worked around the
1155 problem in a different way. There may very well be a reason that the
1156 code works as it does.
1158 Hmmm. The first obvious point is that bfd_install_relocation should
1159 not have any tests that depend upon the flavour. It's seem like
1160 entirely the wrong place for such a thing. The second obvious point
1161 is that the current code ignores the reloc addend when producing
1162 relocatable output for COFF. That's peculiar. In fact, I really
1163 have no idea what the point of the line you want to remove is.
1165 A typical COFF reloc subtracts the old value of the symbol and adds in
1166 the new value to the location in the object file (if it's a pc
1167 relative reloc it adds the difference between the symbol value and the
1168 location). When relocating we need to preserve that property.
1170 BFD handles this by setting the addend to the negative of the old
1171 value of the symbol. Unfortunately it handles common symbols in a
1172 non-standard way (it doesn't subtract the old value) but that's a
1173 different story (we can't change it without losing backward
1174 compatibility with old object files) (coff-i386 does subtract the old
1175 value, to be compatible with existing coff-i386 targets, like SCO).
1177 So everything works fine when not producing relocatable output. When
1178 we are producing relocatable output, logically we should do exactly
1179 what we do when not producing relocatable output. Therefore, your
1180 patch is correct. In fact, it should probably always just set
1181 reloc_entry->addend to 0 for all cases, since it is, in fact, going to
1182 add the value into the object file. This won't hurt the COFF code,
1183 which doesn't use the addend; I'm not sure what it will do to other
1184 formats (the thing to check for would be whether any formats both use
1185 the addend and set partial_inplace).
1187 When I wanted to make coff-i386 produce relocatable output, I ran
1188 into the problem that you are running into: I wanted to remove that
1189 line. Rather than risk it, I made the coff-i386 relocs use a special
1190 function; it's coff_i386_reloc in coff-i386.c. The function
1191 specifically adds the addend field into the object file, knowing that
1192 bfd_install_relocation is not going to. If you remove that line, then
1193 coff-i386.c will wind up adding the addend field in twice. It's
1194 trivial to fix; it just needs to be done.
1196 The problem with removing the line is just that it may break some
1197 working code. With BFD it's hard to be sure of anything. The right
1198 way to deal with this is simply to build and test at least all the
1199 supported COFF targets. It should be straightforward if time and disk
1200 space consuming. For each target:
1202 2) generate some executable, and link it using -r (I would
1203 probably use paranoia.o and link against newlib/libc.a, which
1204 for all the supported targets would be available in
1205 /usr/cygnus/progressive/H-host/target/lib/libc.a).
1206 3) make the change to reloc.c
1207 4) rebuild the linker
1209 6) if the resulting object files are the same, you have at least
1211 7) if they are different you have to figure out which version is
1213 relocation
-= reloc_entry
->addend
;
1214 /* FIXME: There should be no target specific code here... */
1215 if (strcmp (abfd
->xvec
->name
, "coff-z8k") != 0)
1216 reloc_entry
->addend
= 0;
1220 reloc_entry
->addend
= relocation
;
1224 /* FIXME: This overflow checking is incomplete, because the value
1225 might have overflowed before we get here. For a correct check we
1226 need to compute the value in a size larger than bitsize, but we
1227 can't reasonably do that for a reloc the same size as a host
1229 FIXME: We should also do overflow checking on the result after
1230 adding in the value contained in the object file. */
1231 if (howto
->complain_on_overflow
!= complain_overflow_dont
)
1232 flag
= bfd_check_overflow (howto
->complain_on_overflow
,
1235 bfd_arch_bits_per_address (abfd
),
1238 /* Either we are relocating all the way, or we don't want to apply
1239 the relocation to the reloc entry (probably because there isn't
1240 any room in the output format to describe addends to relocs). */
1242 /* The cast to bfd_vma avoids a bug in the Alpha OSF/1 C compiler
1243 (OSF version 1.3, compiler version 3.11). It miscompiles the
1257 x <<= (unsigned long) s.i0;
1259 printf ("failed\n");
1261 printf ("succeeded (%lx)\n", x);
1265 relocation
>>= (bfd_vma
) howto
->rightshift
;
1267 /* Shift everything up to where it's going to be used. */
1268 relocation
<<= (bfd_vma
) howto
->bitpos
;
1270 /* Wait for the day when all have the mask in them. */
1273 i instruction to be left alone
1274 o offset within instruction
1275 r relocation offset to apply
1284 (( i i i i i o o o o o from bfd_get<size>
1285 and S S S S S) to get the size offset we want
1286 + r r r r r r r r r r) to get the final value to place
1287 and D D D D D to chop to right size
1288 -----------------------
1291 ( i i i i i o o o o o from bfd_get<size>
1292 and N N N N N ) get instruction
1293 -----------------------
1299 -----------------------
1300 = R R R R R R R R R R put into bfd_put<size>
1303 data
= (bfd_byte
*) data_start
+ (octets
- data_start_offset
);
1304 apply_reloc (abfd
, data
, howto
, relocation
);
1308 /* This relocation routine is used by some of the backend linkers.
1309 They do not construct asymbol or arelent structures, so there is no
1310 reason for them to use bfd_perform_relocation. Also,
1311 bfd_perform_relocation is so hacked up it is easier to write a new
1312 function than to try to deal with it.
1314 This routine does a final relocation. Whether it is useful for a
1315 relocatable link depends upon how the object format defines
1318 FIXME: This routine ignores any special_function in the HOWTO,
1319 since the existing special_function values have been written for
1320 bfd_perform_relocation.
1322 HOWTO is the reloc howto information.
1323 INPUT_BFD is the BFD which the reloc applies to.
1324 INPUT_SECTION is the section which the reloc applies to.
1325 CONTENTS is the contents of the section.
1326 ADDRESS is the address of the reloc within INPUT_SECTION.
1327 VALUE is the value of the symbol the reloc refers to.
1328 ADDEND is the addend of the reloc. */
1330 bfd_reloc_status_type
1331 _bfd_final_link_relocate (reloc_howto_type
*howto
,
1333 asection
*input_section
,
1340 bfd_size_type octets
= address
* bfd_octets_per_byte (input_bfd
);
1342 /* Sanity check the address. */
1343 if (!bfd_reloc_offset_in_range (howto
, input_bfd
, input_section
, octets
))
1344 return bfd_reloc_outofrange
;
1346 /* This function assumes that we are dealing with a basic relocation
1347 against a symbol. We want to compute the value of the symbol to
1348 relocate to. This is just VALUE, the value of the symbol, plus
1349 ADDEND, any addend associated with the reloc. */
1350 relocation
= value
+ addend
;
1352 /* If the relocation is PC relative, we want to set RELOCATION to
1353 the distance between the symbol (currently in RELOCATION) and the
1354 location we are relocating. Some targets (e.g., i386-aout)
1355 arrange for the contents of the section to be the negative of the
1356 offset of the location within the section; for such targets
1357 pcrel_offset is FALSE. Other targets (e.g., ELF) simply leave
1358 the contents of the section as zero; for such targets
1359 pcrel_offset is TRUE. If pcrel_offset is FALSE we do not need to
1360 subtract out the offset of the location within the section (which
1361 is just ADDRESS). */
1362 if (howto
->pc_relative
)
1364 relocation
-= (input_section
->output_section
->vma
1365 + input_section
->output_offset
);
1366 if (howto
->pcrel_offset
)
1367 relocation
-= address
;
1370 return _bfd_relocate_contents (howto
, input_bfd
, relocation
,
1372 + address
* bfd_octets_per_byte (input_bfd
));
1375 /* Relocate a given location using a given value and howto. */
1377 bfd_reloc_status_type
1378 _bfd_relocate_contents (reloc_howto_type
*howto
,
1384 bfd_reloc_status_type flag
;
1385 unsigned int rightshift
= howto
->rightshift
;
1386 unsigned int bitpos
= howto
->bitpos
;
1389 relocation
= -relocation
;
1391 /* Get the value we are going to relocate. */
1392 x
= read_reloc (input_bfd
, location
, howto
);
1394 /* Check for overflow. FIXME: We may drop bits during the addition
1395 which we don't check for. We must either check at every single
1396 operation, which would be tedious, or we must do the computations
1397 in a type larger than bfd_vma, which would be inefficient. */
1398 flag
= bfd_reloc_ok
;
1399 if (howto
->complain_on_overflow
!= complain_overflow_dont
)
1401 bfd_vma addrmask
, fieldmask
, signmask
, ss
;
1404 /* Get the values to be added together. For signed and unsigned
1405 relocations, we assume that all values should be truncated to
1406 the size of an address. For bitfields, all the bits matter.
1407 See also bfd_check_overflow. */
1408 fieldmask
= N_ONES (howto
->bitsize
);
1409 signmask
= ~fieldmask
;
1410 addrmask
= (N_ONES (bfd_arch_bits_per_address (input_bfd
))
1411 | (fieldmask
<< rightshift
));
1412 a
= (relocation
& addrmask
) >> rightshift
;
1413 b
= (x
& howto
->src_mask
& addrmask
) >> bitpos
;
1414 addrmask
>>= rightshift
;
1416 switch (howto
->complain_on_overflow
)
1418 case complain_overflow_signed
:
1419 /* If any sign bits are set, all sign bits must be set.
1420 That is, A must be a valid negative address after
1422 signmask
= ~(fieldmask
>> 1);
1425 case complain_overflow_bitfield
:
1426 /* Much like the signed check, but for a field one bit
1427 wider. We allow a bitfield to represent numbers in the
1428 range -2**n to 2**n-1, where n is the number of bits in the
1429 field. Note that when bfd_vma is 32 bits, a 32-bit reloc
1430 can't overflow, which is exactly what we want. */
1432 if (ss
!= 0 && ss
!= (addrmask
& signmask
))
1433 flag
= bfd_reloc_overflow
;
1435 /* We only need this next bit of code if the sign bit of B
1436 is below the sign bit of A. This would only happen if
1437 SRC_MASK had fewer bits than BITSIZE. Note that if
1438 SRC_MASK has more bits than BITSIZE, we can get into
1439 trouble; we would need to verify that B is in range, as
1440 we do for A above. */
1441 ss
= ((~howto
->src_mask
) >> 1) & howto
->src_mask
;
1444 /* Set all the bits above the sign bit. */
1447 /* Now we can do the addition. */
1450 /* See if the result has the correct sign. Bits above the
1451 sign bit are junk now; ignore them. If the sum is
1452 positive, make sure we did not have all negative inputs;
1453 if the sum is negative, make sure we did not have all
1454 positive inputs. The test below looks only at the sign
1455 bits, and it really just
1456 SIGN (A) == SIGN (B) && SIGN (A) != SIGN (SUM)
1458 We mask with addrmask here to explicitly allow an address
1459 wrap-around. The Linux kernel relies on it, and it is
1460 the only way to write assembler code which can run when
1461 loaded at a location 0x80000000 away from the location at
1462 which it is linked. */
1463 if (((~(a
^ b
)) & (a
^ sum
)) & signmask
& addrmask
)
1464 flag
= bfd_reloc_overflow
;
1467 case complain_overflow_unsigned
:
1468 /* Checking for an unsigned overflow is relatively easy:
1469 trim the addresses and add, and trim the result as well.
1470 Overflow is normally indicated when the result does not
1471 fit in the field. However, we also need to consider the
1472 case when, e.g., fieldmask is 0x7fffffff or smaller, an
1473 input is 0x80000000, and bfd_vma is only 32 bits; then we
1474 will get sum == 0, but there is an overflow, since the
1475 inputs did not fit in the field. Instead of doing a
1476 separate test, we can check for this by or-ing in the
1477 operands when testing for the sum overflowing its final
1479 sum
= (a
+ b
) & addrmask
;
1480 if ((a
| b
| sum
) & signmask
)
1481 flag
= bfd_reloc_overflow
;
1489 /* Put RELOCATION in the right bits. */
1490 relocation
>>= (bfd_vma
) rightshift
;
1491 relocation
<<= (bfd_vma
) bitpos
;
1493 /* Add RELOCATION to the right bits of X. */
1494 x
= ((x
& ~howto
->dst_mask
)
1495 | (((x
& howto
->src_mask
) + relocation
) & howto
->dst_mask
));
1497 /* Put the relocated value back in the object file. */
1498 write_reloc (input_bfd
, x
, location
, howto
);
1502 /* Clear a given location using a given howto, by applying a fixed relocation
1503 value and discarding any in-place addend. This is used for fixed-up
1504 relocations against discarded symbols, to make ignorable debug or unwind
1505 information more obvious. */
1507 bfd_reloc_status_type
1508 _bfd_clear_contents (reloc_howto_type
*howto
,
1510 asection
*input_section
,
1517 if (!bfd_reloc_offset_in_range (howto
, input_bfd
, input_section
, off
))
1518 return bfd_reloc_outofrange
;
1520 /* Get the value we are going to relocate. */
1521 location
= buf
+ off
;
1522 x
= read_reloc (input_bfd
, location
, howto
);
1524 /* Zero out the unwanted bits of X. */
1525 x
&= ~howto
->dst_mask
;
1527 /* For a range list, use 1 instead of 0 as placeholder. 0
1528 would terminate the list, hiding any later entries. */
1529 if (strcmp (bfd_get_section_name (input_bfd
, input_section
),
1530 ".debug_ranges") == 0
1531 && (howto
->dst_mask
& 1) != 0)
1534 /* Put the relocated value back in the object file. */
1535 write_reloc (input_bfd
, x
, location
, howto
);
1536 return bfd_reloc_ok
;
1542 howto manager, , typedef arelent, Relocations
1547 When an application wants to create a relocation, but doesn't
1548 know what the target machine might call it, it can find out by
1549 using this bit of code.
1558 The insides of a reloc code. The idea is that, eventually, there
1559 will be one enumerator for every type of relocation we ever do.
1560 Pass one of these values to <<bfd_reloc_type_lookup>>, and it'll
1561 return a howto pointer.
1563 This does mean that the application must determine the correct
1564 enumerator value; you can't get a howto pointer from a random set
1585 Basic absolute relocations of N bits.
1600 PC-relative relocations. Sometimes these are relative to the address
1601 of the relocation itself; sometimes they are relative to the start of
1602 the section containing the relocation. It depends on the specific target.
1607 Section relative relocations. Some targets need this for DWARF2.
1610 BFD_RELOC_32_GOT_PCREL
1612 BFD_RELOC_16_GOT_PCREL
1614 BFD_RELOC_8_GOT_PCREL
1620 BFD_RELOC_LO16_GOTOFF
1622 BFD_RELOC_HI16_GOTOFF
1624 BFD_RELOC_HI16_S_GOTOFF
1628 BFD_RELOC_64_PLT_PCREL
1630 BFD_RELOC_32_PLT_PCREL
1632 BFD_RELOC_24_PLT_PCREL
1634 BFD_RELOC_16_PLT_PCREL
1636 BFD_RELOC_8_PLT_PCREL
1644 BFD_RELOC_LO16_PLTOFF
1646 BFD_RELOC_HI16_PLTOFF
1648 BFD_RELOC_HI16_S_PLTOFF
1662 BFD_RELOC_68K_GLOB_DAT
1664 BFD_RELOC_68K_JMP_SLOT
1666 BFD_RELOC_68K_RELATIVE
1668 BFD_RELOC_68K_TLS_GD32
1670 BFD_RELOC_68K_TLS_GD16
1672 BFD_RELOC_68K_TLS_GD8
1674 BFD_RELOC_68K_TLS_LDM32
1676 BFD_RELOC_68K_TLS_LDM16
1678 BFD_RELOC_68K_TLS_LDM8
1680 BFD_RELOC_68K_TLS_LDO32
1682 BFD_RELOC_68K_TLS_LDO16
1684 BFD_RELOC_68K_TLS_LDO8
1686 BFD_RELOC_68K_TLS_IE32
1688 BFD_RELOC_68K_TLS_IE16
1690 BFD_RELOC_68K_TLS_IE8
1692 BFD_RELOC_68K_TLS_LE32
1694 BFD_RELOC_68K_TLS_LE16
1696 BFD_RELOC_68K_TLS_LE8
1698 Relocations used by 68K ELF.
1701 BFD_RELOC_32_BASEREL
1703 BFD_RELOC_16_BASEREL
1705 BFD_RELOC_LO16_BASEREL
1707 BFD_RELOC_HI16_BASEREL
1709 BFD_RELOC_HI16_S_BASEREL
1715 Linkage-table relative.
1720 Absolute 8-bit relocation, but used to form an address like 0xFFnn.
1723 BFD_RELOC_32_PCREL_S2
1725 BFD_RELOC_16_PCREL_S2
1727 BFD_RELOC_23_PCREL_S2
1729 These PC-relative relocations are stored as word displacements --
1730 i.e., byte displacements shifted right two bits. The 30-bit word
1731 displacement (<<32_PCREL_S2>> -- 32 bits, shifted 2) is used on the
1732 SPARC. (SPARC tools generally refer to this as <<WDISP30>>.) The
1733 signed 16-bit displacement is used on the MIPS, and the 23-bit
1734 displacement is used on the Alpha.
1741 High 22 bits and low 10 bits of 32-bit value, placed into lower bits of
1742 the target word. These are used on the SPARC.
1749 For systems that allocate a Global Pointer register, these are
1750 displacements off that register. These relocation types are
1751 handled specially, because the value the register will have is
1752 decided relatively late.
1757 BFD_RELOC_SPARC_WDISP22
1763 BFD_RELOC_SPARC_GOT10
1765 BFD_RELOC_SPARC_GOT13
1767 BFD_RELOC_SPARC_GOT22
1769 BFD_RELOC_SPARC_PC10
1771 BFD_RELOC_SPARC_PC22
1773 BFD_RELOC_SPARC_WPLT30
1775 BFD_RELOC_SPARC_COPY
1777 BFD_RELOC_SPARC_GLOB_DAT
1779 BFD_RELOC_SPARC_JMP_SLOT
1781 BFD_RELOC_SPARC_RELATIVE
1783 BFD_RELOC_SPARC_UA16
1785 BFD_RELOC_SPARC_UA32
1787 BFD_RELOC_SPARC_UA64
1789 BFD_RELOC_SPARC_GOTDATA_HIX22
1791 BFD_RELOC_SPARC_GOTDATA_LOX10
1793 BFD_RELOC_SPARC_GOTDATA_OP_HIX22
1795 BFD_RELOC_SPARC_GOTDATA_OP_LOX10
1797 BFD_RELOC_SPARC_GOTDATA_OP
1799 BFD_RELOC_SPARC_JMP_IREL
1801 BFD_RELOC_SPARC_IRELATIVE
1803 SPARC ELF relocations. There is probably some overlap with other
1804 relocation types already defined.
1807 BFD_RELOC_SPARC_BASE13
1809 BFD_RELOC_SPARC_BASE22
1811 I think these are specific to SPARC a.out (e.g., Sun 4).
1821 BFD_RELOC_SPARC_OLO10
1823 BFD_RELOC_SPARC_HH22
1825 BFD_RELOC_SPARC_HM10
1827 BFD_RELOC_SPARC_LM22
1829 BFD_RELOC_SPARC_PC_HH22
1831 BFD_RELOC_SPARC_PC_HM10
1833 BFD_RELOC_SPARC_PC_LM22
1835 BFD_RELOC_SPARC_WDISP16
1837 BFD_RELOC_SPARC_WDISP19
1845 BFD_RELOC_SPARC_DISP64
1848 BFD_RELOC_SPARC_PLT32
1850 BFD_RELOC_SPARC_PLT64
1852 BFD_RELOC_SPARC_HIX22
1854 BFD_RELOC_SPARC_LOX10
1862 BFD_RELOC_SPARC_REGISTER
1866 BFD_RELOC_SPARC_SIZE32
1868 BFD_RELOC_SPARC_SIZE64
1870 BFD_RELOC_SPARC_WDISP10
1875 BFD_RELOC_SPARC_REV32
1877 SPARC little endian relocation
1879 BFD_RELOC_SPARC_TLS_GD_HI22
1881 BFD_RELOC_SPARC_TLS_GD_LO10
1883 BFD_RELOC_SPARC_TLS_GD_ADD
1885 BFD_RELOC_SPARC_TLS_GD_CALL
1887 BFD_RELOC_SPARC_TLS_LDM_HI22
1889 BFD_RELOC_SPARC_TLS_LDM_LO10
1891 BFD_RELOC_SPARC_TLS_LDM_ADD
1893 BFD_RELOC_SPARC_TLS_LDM_CALL
1895 BFD_RELOC_SPARC_TLS_LDO_HIX22
1897 BFD_RELOC_SPARC_TLS_LDO_LOX10
1899 BFD_RELOC_SPARC_TLS_LDO_ADD
1901 BFD_RELOC_SPARC_TLS_IE_HI22
1903 BFD_RELOC_SPARC_TLS_IE_LO10
1905 BFD_RELOC_SPARC_TLS_IE_LD
1907 BFD_RELOC_SPARC_TLS_IE_LDX
1909 BFD_RELOC_SPARC_TLS_IE_ADD
1911 BFD_RELOC_SPARC_TLS_LE_HIX22
1913 BFD_RELOC_SPARC_TLS_LE_LOX10
1915 BFD_RELOC_SPARC_TLS_DTPMOD32
1917 BFD_RELOC_SPARC_TLS_DTPMOD64
1919 BFD_RELOC_SPARC_TLS_DTPOFF32
1921 BFD_RELOC_SPARC_TLS_DTPOFF64
1923 BFD_RELOC_SPARC_TLS_TPOFF32
1925 BFD_RELOC_SPARC_TLS_TPOFF64
1927 SPARC TLS relocations
1936 BFD_RELOC_SPU_IMM10W
1940 BFD_RELOC_SPU_IMM16W
1944 BFD_RELOC_SPU_PCREL9a
1946 BFD_RELOC_SPU_PCREL9b
1948 BFD_RELOC_SPU_PCREL16
1958 BFD_RELOC_SPU_ADD_PIC
1963 BFD_RELOC_ALPHA_GPDISP_HI16
1965 Alpha ECOFF and ELF relocations. Some of these treat the symbol or
1966 "addend" in some special way.
1967 For GPDISP_HI16 ("gpdisp") relocations, the symbol is ignored when
1968 writing; when reading, it will be the absolute section symbol. The
1969 addend is the displacement in bytes of the "lda" instruction from
1970 the "ldah" instruction (which is at the address of this reloc).
1972 BFD_RELOC_ALPHA_GPDISP_LO16
1974 For GPDISP_LO16 ("ignore") relocations, the symbol is handled as
1975 with GPDISP_HI16 relocs. The addend is ignored when writing the
1976 relocations out, and is filled in with the file's GP value on
1977 reading, for convenience.
1980 BFD_RELOC_ALPHA_GPDISP
1982 The ELF GPDISP relocation is exactly the same as the GPDISP_HI16
1983 relocation except that there is no accompanying GPDISP_LO16
1987 BFD_RELOC_ALPHA_LITERAL
1989 BFD_RELOC_ALPHA_ELF_LITERAL
1991 BFD_RELOC_ALPHA_LITUSE
1993 The Alpha LITERAL/LITUSE relocs are produced by a symbol reference;
1994 the assembler turns it into a LDQ instruction to load the address of
1995 the symbol, and then fills in a register in the real instruction.
1997 The LITERAL reloc, at the LDQ instruction, refers to the .lita
1998 section symbol. The addend is ignored when writing, but is filled
1999 in with the file's GP value on reading, for convenience, as with the
2002 The ELF_LITERAL reloc is somewhere between 16_GOTOFF and GPDISP_LO16.
2003 It should refer to the symbol to be referenced, as with 16_GOTOFF,
2004 but it generates output not based on the position within the .got
2005 section, but relative to the GP value chosen for the file during the
2008 The LITUSE reloc, on the instruction using the loaded address, gives
2009 information to the linker that it might be able to use to optimize
2010 away some literal section references. The symbol is ignored (read
2011 as the absolute section symbol), and the "addend" indicates the type
2012 of instruction using the register:
2013 1 - "memory" fmt insn
2014 2 - byte-manipulation (byte offset reg)
2015 3 - jsr (target of branch)
2018 BFD_RELOC_ALPHA_HINT
2020 The HINT relocation indicates a value that should be filled into the
2021 "hint" field of a jmp/jsr/ret instruction, for possible branch-
2022 prediction logic which may be provided on some processors.
2025 BFD_RELOC_ALPHA_LINKAGE
2027 The LINKAGE relocation outputs a linkage pair in the object file,
2028 which is filled by the linker.
2031 BFD_RELOC_ALPHA_CODEADDR
2033 The CODEADDR relocation outputs a STO_CA in the object file,
2034 which is filled by the linker.
2037 BFD_RELOC_ALPHA_GPREL_HI16
2039 BFD_RELOC_ALPHA_GPREL_LO16
2041 The GPREL_HI/LO relocations together form a 32-bit offset from the
2045 BFD_RELOC_ALPHA_BRSGP
2047 Like BFD_RELOC_23_PCREL_S2, except that the source and target must
2048 share a common GP, and the target address is adjusted for
2049 STO_ALPHA_STD_GPLOAD.
2054 The NOP relocation outputs a NOP if the longword displacement
2055 between two procedure entry points is < 2^21.
2060 The BSR relocation outputs a BSR if the longword displacement
2061 between two procedure entry points is < 2^21.
2066 The LDA relocation outputs a LDA if the longword displacement
2067 between two procedure entry points is < 2^16.
2072 The BOH relocation outputs a BSR if the longword displacement
2073 between two procedure entry points is < 2^21, or else a hint.
2076 BFD_RELOC_ALPHA_TLSGD
2078 BFD_RELOC_ALPHA_TLSLDM
2080 BFD_RELOC_ALPHA_DTPMOD64
2082 BFD_RELOC_ALPHA_GOTDTPREL16
2084 BFD_RELOC_ALPHA_DTPREL64
2086 BFD_RELOC_ALPHA_DTPREL_HI16
2088 BFD_RELOC_ALPHA_DTPREL_LO16
2090 BFD_RELOC_ALPHA_DTPREL16
2092 BFD_RELOC_ALPHA_GOTTPREL16
2094 BFD_RELOC_ALPHA_TPREL64
2096 BFD_RELOC_ALPHA_TPREL_HI16
2098 BFD_RELOC_ALPHA_TPREL_LO16
2100 BFD_RELOC_ALPHA_TPREL16
2102 Alpha thread-local storage relocations.
2107 BFD_RELOC_MICROMIPS_JMP
2109 The MIPS jump instruction.
2112 BFD_RELOC_MIPS16_JMP
2114 The MIPS16 jump instruction.
2117 BFD_RELOC_MIPS16_GPREL
2119 MIPS16 GP relative reloc.
2124 High 16 bits of 32-bit value; simple reloc.
2129 High 16 bits of 32-bit value but the low 16 bits will be sign
2130 extended and added to form the final result. If the low 16
2131 bits form a negative number, we need to add one to the high value
2132 to compensate for the borrow when the low bits are added.
2140 BFD_RELOC_HI16_PCREL
2142 High 16 bits of 32-bit pc-relative value
2144 BFD_RELOC_HI16_S_PCREL
2146 High 16 bits of 32-bit pc-relative value, adjusted
2148 BFD_RELOC_LO16_PCREL
2150 Low 16 bits of pc-relative value
2153 BFD_RELOC_MIPS16_GOT16
2155 BFD_RELOC_MIPS16_CALL16
2157 Equivalent of BFD_RELOC_MIPS_*, but with the MIPS16 layout of
2158 16-bit immediate fields
2160 BFD_RELOC_MIPS16_HI16
2162 MIPS16 high 16 bits of 32-bit value.
2164 BFD_RELOC_MIPS16_HI16_S
2166 MIPS16 high 16 bits of 32-bit value but the low 16 bits will be sign
2167 extended and added to form the final result. If the low 16
2168 bits form a negative number, we need to add one to the high value
2169 to compensate for the borrow when the low bits are added.
2171 BFD_RELOC_MIPS16_LO16
2176 BFD_RELOC_MIPS16_TLS_GD
2178 BFD_RELOC_MIPS16_TLS_LDM
2180 BFD_RELOC_MIPS16_TLS_DTPREL_HI16
2182 BFD_RELOC_MIPS16_TLS_DTPREL_LO16
2184 BFD_RELOC_MIPS16_TLS_GOTTPREL
2186 BFD_RELOC_MIPS16_TLS_TPREL_HI16
2188 BFD_RELOC_MIPS16_TLS_TPREL_LO16
2190 MIPS16 TLS relocations
2193 BFD_RELOC_MIPS_LITERAL
2195 BFD_RELOC_MICROMIPS_LITERAL
2197 Relocation against a MIPS literal section.
2200 BFD_RELOC_MICROMIPS_7_PCREL_S1
2202 BFD_RELOC_MICROMIPS_10_PCREL_S1
2204 BFD_RELOC_MICROMIPS_16_PCREL_S1
2206 microMIPS PC-relative relocations.
2209 BFD_RELOC_MIPS16_16_PCREL_S1
2211 MIPS16 PC-relative relocation.
2214 BFD_RELOC_MIPS_21_PCREL_S2
2216 BFD_RELOC_MIPS_26_PCREL_S2
2218 BFD_RELOC_MIPS_18_PCREL_S3
2220 BFD_RELOC_MIPS_19_PCREL_S2
2222 MIPS PC-relative relocations.
2225 BFD_RELOC_MICROMIPS_GPREL16
2227 BFD_RELOC_MICROMIPS_HI16
2229 BFD_RELOC_MICROMIPS_HI16_S
2231 BFD_RELOC_MICROMIPS_LO16
2233 microMIPS versions of generic BFD relocs.
2236 BFD_RELOC_MIPS_GOT16
2238 BFD_RELOC_MICROMIPS_GOT16
2240 BFD_RELOC_MIPS_CALL16
2242 BFD_RELOC_MICROMIPS_CALL16
2244 BFD_RELOC_MIPS_GOT_HI16
2246 BFD_RELOC_MICROMIPS_GOT_HI16
2248 BFD_RELOC_MIPS_GOT_LO16
2250 BFD_RELOC_MICROMIPS_GOT_LO16
2252 BFD_RELOC_MIPS_CALL_HI16
2254 BFD_RELOC_MICROMIPS_CALL_HI16
2256 BFD_RELOC_MIPS_CALL_LO16
2258 BFD_RELOC_MICROMIPS_CALL_LO16
2262 BFD_RELOC_MICROMIPS_SUB
2264 BFD_RELOC_MIPS_GOT_PAGE
2266 BFD_RELOC_MICROMIPS_GOT_PAGE
2268 BFD_RELOC_MIPS_GOT_OFST
2270 BFD_RELOC_MICROMIPS_GOT_OFST
2272 BFD_RELOC_MIPS_GOT_DISP
2274 BFD_RELOC_MICROMIPS_GOT_DISP
2276 BFD_RELOC_MIPS_SHIFT5
2278 BFD_RELOC_MIPS_SHIFT6
2280 BFD_RELOC_MIPS_INSERT_A
2282 BFD_RELOC_MIPS_INSERT_B
2284 BFD_RELOC_MIPS_DELETE
2286 BFD_RELOC_MIPS_HIGHEST
2288 BFD_RELOC_MICROMIPS_HIGHEST
2290 BFD_RELOC_MIPS_HIGHER
2292 BFD_RELOC_MICROMIPS_HIGHER
2294 BFD_RELOC_MIPS_SCN_DISP
2296 BFD_RELOC_MICROMIPS_SCN_DISP
2298 BFD_RELOC_MIPS_REL16
2300 BFD_RELOC_MIPS_RELGOT
2304 BFD_RELOC_MICROMIPS_JALR
2306 BFD_RELOC_MIPS_TLS_DTPMOD32
2308 BFD_RELOC_MIPS_TLS_DTPREL32
2310 BFD_RELOC_MIPS_TLS_DTPMOD64
2312 BFD_RELOC_MIPS_TLS_DTPREL64
2314 BFD_RELOC_MIPS_TLS_GD
2316 BFD_RELOC_MICROMIPS_TLS_GD
2318 BFD_RELOC_MIPS_TLS_LDM
2320 BFD_RELOC_MICROMIPS_TLS_LDM
2322 BFD_RELOC_MIPS_TLS_DTPREL_HI16
2324 BFD_RELOC_MICROMIPS_TLS_DTPREL_HI16
2326 BFD_RELOC_MIPS_TLS_DTPREL_LO16
2328 BFD_RELOC_MICROMIPS_TLS_DTPREL_LO16
2330 BFD_RELOC_MIPS_TLS_GOTTPREL
2332 BFD_RELOC_MICROMIPS_TLS_GOTTPREL
2334 BFD_RELOC_MIPS_TLS_TPREL32
2336 BFD_RELOC_MIPS_TLS_TPREL64
2338 BFD_RELOC_MIPS_TLS_TPREL_HI16
2340 BFD_RELOC_MICROMIPS_TLS_TPREL_HI16
2342 BFD_RELOC_MIPS_TLS_TPREL_LO16
2344 BFD_RELOC_MICROMIPS_TLS_TPREL_LO16
2348 MIPS ELF relocations.
2354 BFD_RELOC_MIPS_JUMP_SLOT
2356 MIPS ELF relocations (VxWorks and PLT extensions).
2360 BFD_RELOC_MOXIE_10_PCREL
2362 Moxie ELF relocations.
2374 BFD_RELOC_FT32_RELAX
2382 BFD_RELOC_FT32_DIFF32
2384 FT32 ELF relocations.
2388 BFD_RELOC_FRV_LABEL16
2390 BFD_RELOC_FRV_LABEL24
2396 BFD_RELOC_FRV_GPREL12
2398 BFD_RELOC_FRV_GPRELU12
2400 BFD_RELOC_FRV_GPREL32
2402 BFD_RELOC_FRV_GPRELHI
2404 BFD_RELOC_FRV_GPRELLO
2412 BFD_RELOC_FRV_FUNCDESC
2414 BFD_RELOC_FRV_FUNCDESC_GOT12
2416 BFD_RELOC_FRV_FUNCDESC_GOTHI
2418 BFD_RELOC_FRV_FUNCDESC_GOTLO
2420 BFD_RELOC_FRV_FUNCDESC_VALUE
2422 BFD_RELOC_FRV_FUNCDESC_GOTOFF12
2424 BFD_RELOC_FRV_FUNCDESC_GOTOFFHI
2426 BFD_RELOC_FRV_FUNCDESC_GOTOFFLO
2428 BFD_RELOC_FRV_GOTOFF12
2430 BFD_RELOC_FRV_GOTOFFHI
2432 BFD_RELOC_FRV_GOTOFFLO
2434 BFD_RELOC_FRV_GETTLSOFF
2436 BFD_RELOC_FRV_TLSDESC_VALUE
2438 BFD_RELOC_FRV_GOTTLSDESC12
2440 BFD_RELOC_FRV_GOTTLSDESCHI
2442 BFD_RELOC_FRV_GOTTLSDESCLO
2444 BFD_RELOC_FRV_TLSMOFF12
2446 BFD_RELOC_FRV_TLSMOFFHI
2448 BFD_RELOC_FRV_TLSMOFFLO
2450 BFD_RELOC_FRV_GOTTLSOFF12
2452 BFD_RELOC_FRV_GOTTLSOFFHI
2454 BFD_RELOC_FRV_GOTTLSOFFLO
2456 BFD_RELOC_FRV_TLSOFF
2458 BFD_RELOC_FRV_TLSDESC_RELAX
2460 BFD_RELOC_FRV_GETTLSOFF_RELAX
2462 BFD_RELOC_FRV_TLSOFF_RELAX
2464 BFD_RELOC_FRV_TLSMOFF
2466 Fujitsu Frv Relocations.
2470 BFD_RELOC_MN10300_GOTOFF24
2472 This is a 24bit GOT-relative reloc for the mn10300.
2474 BFD_RELOC_MN10300_GOT32
2476 This is a 32bit GOT-relative reloc for the mn10300, offset by two bytes
2479 BFD_RELOC_MN10300_GOT24
2481 This is a 24bit GOT-relative reloc for the mn10300, offset by two bytes
2484 BFD_RELOC_MN10300_GOT16
2486 This is a 16bit GOT-relative reloc for the mn10300, offset by two bytes
2489 BFD_RELOC_MN10300_COPY
2491 Copy symbol at runtime.
2493 BFD_RELOC_MN10300_GLOB_DAT
2497 BFD_RELOC_MN10300_JMP_SLOT
2501 BFD_RELOC_MN10300_RELATIVE
2503 Adjust by program base.
2505 BFD_RELOC_MN10300_SYM_DIFF
2507 Together with another reloc targeted at the same location,
2508 allows for a value that is the difference of two symbols
2509 in the same section.
2511 BFD_RELOC_MN10300_ALIGN
2513 The addend of this reloc is an alignment power that must
2514 be honoured at the offset's location, regardless of linker
2517 BFD_RELOC_MN10300_TLS_GD
2519 BFD_RELOC_MN10300_TLS_LD
2521 BFD_RELOC_MN10300_TLS_LDO
2523 BFD_RELOC_MN10300_TLS_GOTIE
2525 BFD_RELOC_MN10300_TLS_IE
2527 BFD_RELOC_MN10300_TLS_LE
2529 BFD_RELOC_MN10300_TLS_DTPMOD
2531 BFD_RELOC_MN10300_TLS_DTPOFF
2533 BFD_RELOC_MN10300_TLS_TPOFF
2535 Various TLS-related relocations.
2537 BFD_RELOC_MN10300_32_PCREL
2539 This is a 32bit pcrel reloc for the mn10300, offset by two bytes in the
2542 BFD_RELOC_MN10300_16_PCREL
2544 This is a 16bit pcrel reloc for the mn10300, offset by two bytes in the
2555 BFD_RELOC_386_GLOB_DAT
2557 BFD_RELOC_386_JUMP_SLOT
2559 BFD_RELOC_386_RELATIVE
2561 BFD_RELOC_386_GOTOFF
2565 BFD_RELOC_386_TLS_TPOFF
2567 BFD_RELOC_386_TLS_IE
2569 BFD_RELOC_386_TLS_GOTIE
2571 BFD_RELOC_386_TLS_LE
2573 BFD_RELOC_386_TLS_GD
2575 BFD_RELOC_386_TLS_LDM
2577 BFD_RELOC_386_TLS_LDO_32
2579 BFD_RELOC_386_TLS_IE_32
2581 BFD_RELOC_386_TLS_LE_32
2583 BFD_RELOC_386_TLS_DTPMOD32
2585 BFD_RELOC_386_TLS_DTPOFF32
2587 BFD_RELOC_386_TLS_TPOFF32
2589 BFD_RELOC_386_TLS_GOTDESC
2591 BFD_RELOC_386_TLS_DESC_CALL
2593 BFD_RELOC_386_TLS_DESC
2595 BFD_RELOC_386_IRELATIVE
2597 BFD_RELOC_386_GOT32X
2599 i386/elf relocations
2602 BFD_RELOC_X86_64_GOT32
2604 BFD_RELOC_X86_64_PLT32
2606 BFD_RELOC_X86_64_COPY
2608 BFD_RELOC_X86_64_GLOB_DAT
2610 BFD_RELOC_X86_64_JUMP_SLOT
2612 BFD_RELOC_X86_64_RELATIVE
2614 BFD_RELOC_X86_64_GOTPCREL
2616 BFD_RELOC_X86_64_32S
2618 BFD_RELOC_X86_64_DTPMOD64
2620 BFD_RELOC_X86_64_DTPOFF64
2622 BFD_RELOC_X86_64_TPOFF64
2624 BFD_RELOC_X86_64_TLSGD
2626 BFD_RELOC_X86_64_TLSLD
2628 BFD_RELOC_X86_64_DTPOFF32
2630 BFD_RELOC_X86_64_GOTTPOFF
2632 BFD_RELOC_X86_64_TPOFF32
2634 BFD_RELOC_X86_64_GOTOFF64
2636 BFD_RELOC_X86_64_GOTPC32
2638 BFD_RELOC_X86_64_GOT64
2640 BFD_RELOC_X86_64_GOTPCREL64
2642 BFD_RELOC_X86_64_GOTPC64
2644 BFD_RELOC_X86_64_GOTPLT64
2646 BFD_RELOC_X86_64_PLTOFF64
2648 BFD_RELOC_X86_64_GOTPC32_TLSDESC
2650 BFD_RELOC_X86_64_TLSDESC_CALL
2652 BFD_RELOC_X86_64_TLSDESC
2654 BFD_RELOC_X86_64_IRELATIVE
2656 BFD_RELOC_X86_64_PC32_BND
2658 BFD_RELOC_X86_64_PLT32_BND
2660 BFD_RELOC_X86_64_GOTPCRELX
2662 BFD_RELOC_X86_64_REX_GOTPCRELX
2664 x86-64/elf relocations
2667 BFD_RELOC_NS32K_IMM_8
2669 BFD_RELOC_NS32K_IMM_16
2671 BFD_RELOC_NS32K_IMM_32
2673 BFD_RELOC_NS32K_IMM_8_PCREL
2675 BFD_RELOC_NS32K_IMM_16_PCREL
2677 BFD_RELOC_NS32K_IMM_32_PCREL
2679 BFD_RELOC_NS32K_DISP_8
2681 BFD_RELOC_NS32K_DISP_16
2683 BFD_RELOC_NS32K_DISP_32
2685 BFD_RELOC_NS32K_DISP_8_PCREL
2687 BFD_RELOC_NS32K_DISP_16_PCREL
2689 BFD_RELOC_NS32K_DISP_32_PCREL
2694 BFD_RELOC_PDP11_DISP_8_PCREL
2696 BFD_RELOC_PDP11_DISP_6_PCREL
2701 BFD_RELOC_PJ_CODE_HI16
2703 BFD_RELOC_PJ_CODE_LO16
2705 BFD_RELOC_PJ_CODE_DIR16
2707 BFD_RELOC_PJ_CODE_DIR32
2709 BFD_RELOC_PJ_CODE_REL16
2711 BFD_RELOC_PJ_CODE_REL32
2713 Picojava relocs. Not all of these appear in object files.
2724 BFD_RELOC_PPC_B16_BRTAKEN
2726 BFD_RELOC_PPC_B16_BRNTAKEN
2730 BFD_RELOC_PPC_BA16_BRTAKEN
2732 BFD_RELOC_PPC_BA16_BRNTAKEN
2736 BFD_RELOC_PPC_GLOB_DAT
2738 BFD_RELOC_PPC_JMP_SLOT
2740 BFD_RELOC_PPC_RELATIVE
2742 BFD_RELOC_PPC_LOCAL24PC
2744 BFD_RELOC_PPC_EMB_NADDR32
2746 BFD_RELOC_PPC_EMB_NADDR16
2748 BFD_RELOC_PPC_EMB_NADDR16_LO
2750 BFD_RELOC_PPC_EMB_NADDR16_HI
2752 BFD_RELOC_PPC_EMB_NADDR16_HA
2754 BFD_RELOC_PPC_EMB_SDAI16
2756 BFD_RELOC_PPC_EMB_SDA2I16
2758 BFD_RELOC_PPC_EMB_SDA2REL
2760 BFD_RELOC_PPC_EMB_SDA21
2762 BFD_RELOC_PPC_EMB_MRKREF
2764 BFD_RELOC_PPC_EMB_RELSEC16
2766 BFD_RELOC_PPC_EMB_RELST_LO
2768 BFD_RELOC_PPC_EMB_RELST_HI
2770 BFD_RELOC_PPC_EMB_RELST_HA
2772 BFD_RELOC_PPC_EMB_BIT_FLD
2774 BFD_RELOC_PPC_EMB_RELSDA
2776 BFD_RELOC_PPC_VLE_REL8
2778 BFD_RELOC_PPC_VLE_REL15
2780 BFD_RELOC_PPC_VLE_REL24
2782 BFD_RELOC_PPC_VLE_LO16A
2784 BFD_RELOC_PPC_VLE_LO16D
2786 BFD_RELOC_PPC_VLE_HI16A
2788 BFD_RELOC_PPC_VLE_HI16D
2790 BFD_RELOC_PPC_VLE_HA16A
2792 BFD_RELOC_PPC_VLE_HA16D
2794 BFD_RELOC_PPC_VLE_SDA21
2796 BFD_RELOC_PPC_VLE_SDA21_LO
2798 BFD_RELOC_PPC_VLE_SDAREL_LO16A
2800 BFD_RELOC_PPC_VLE_SDAREL_LO16D
2802 BFD_RELOC_PPC_VLE_SDAREL_HI16A
2804 BFD_RELOC_PPC_VLE_SDAREL_HI16D
2806 BFD_RELOC_PPC_VLE_SDAREL_HA16A
2808 BFD_RELOC_PPC_VLE_SDAREL_HA16D
2810 BFD_RELOC_PPC_16DX_HA
2812 BFD_RELOC_PPC_REL16DX_HA
2814 BFD_RELOC_PPC64_HIGHER
2816 BFD_RELOC_PPC64_HIGHER_S
2818 BFD_RELOC_PPC64_HIGHEST
2820 BFD_RELOC_PPC64_HIGHEST_S
2822 BFD_RELOC_PPC64_TOC16_LO
2824 BFD_RELOC_PPC64_TOC16_HI
2826 BFD_RELOC_PPC64_TOC16_HA
2830 BFD_RELOC_PPC64_PLTGOT16
2832 BFD_RELOC_PPC64_PLTGOT16_LO
2834 BFD_RELOC_PPC64_PLTGOT16_HI
2836 BFD_RELOC_PPC64_PLTGOT16_HA
2838 BFD_RELOC_PPC64_ADDR16_DS
2840 BFD_RELOC_PPC64_ADDR16_LO_DS
2842 BFD_RELOC_PPC64_GOT16_DS
2844 BFD_RELOC_PPC64_GOT16_LO_DS
2846 BFD_RELOC_PPC64_PLT16_LO_DS
2848 BFD_RELOC_PPC64_SECTOFF_DS
2850 BFD_RELOC_PPC64_SECTOFF_LO_DS
2852 BFD_RELOC_PPC64_TOC16_DS
2854 BFD_RELOC_PPC64_TOC16_LO_DS
2856 BFD_RELOC_PPC64_PLTGOT16_DS
2858 BFD_RELOC_PPC64_PLTGOT16_LO_DS
2860 BFD_RELOC_PPC64_ADDR16_HIGH
2862 BFD_RELOC_PPC64_ADDR16_HIGHA
2864 BFD_RELOC_PPC64_REL16_HIGH
2866 BFD_RELOC_PPC64_REL16_HIGHA
2868 BFD_RELOC_PPC64_REL16_HIGHER
2870 BFD_RELOC_PPC64_REL16_HIGHERA
2872 BFD_RELOC_PPC64_REL16_HIGHEST
2874 BFD_RELOC_PPC64_REL16_HIGHESTA
2876 BFD_RELOC_PPC64_ADDR64_LOCAL
2878 BFD_RELOC_PPC64_ENTRY
2880 BFD_RELOC_PPC64_REL24_NOTOC
2882 Power(rs6000) and PowerPC relocations.
2891 BFD_RELOC_PPC_DTPMOD
2893 BFD_RELOC_PPC_TPREL16
2895 BFD_RELOC_PPC_TPREL16_LO
2897 BFD_RELOC_PPC_TPREL16_HI
2899 BFD_RELOC_PPC_TPREL16_HA
2903 BFD_RELOC_PPC_DTPREL16
2905 BFD_RELOC_PPC_DTPREL16_LO
2907 BFD_RELOC_PPC_DTPREL16_HI
2909 BFD_RELOC_PPC_DTPREL16_HA
2911 BFD_RELOC_PPC_DTPREL
2913 BFD_RELOC_PPC_GOT_TLSGD16
2915 BFD_RELOC_PPC_GOT_TLSGD16_LO
2917 BFD_RELOC_PPC_GOT_TLSGD16_HI
2919 BFD_RELOC_PPC_GOT_TLSGD16_HA
2921 BFD_RELOC_PPC_GOT_TLSLD16
2923 BFD_RELOC_PPC_GOT_TLSLD16_LO
2925 BFD_RELOC_PPC_GOT_TLSLD16_HI
2927 BFD_RELOC_PPC_GOT_TLSLD16_HA
2929 BFD_RELOC_PPC_GOT_TPREL16
2931 BFD_RELOC_PPC_GOT_TPREL16_LO
2933 BFD_RELOC_PPC_GOT_TPREL16_HI
2935 BFD_RELOC_PPC_GOT_TPREL16_HA
2937 BFD_RELOC_PPC_GOT_DTPREL16
2939 BFD_RELOC_PPC_GOT_DTPREL16_LO
2941 BFD_RELOC_PPC_GOT_DTPREL16_HI
2943 BFD_RELOC_PPC_GOT_DTPREL16_HA
2945 BFD_RELOC_PPC64_TPREL16_DS
2947 BFD_RELOC_PPC64_TPREL16_LO_DS
2949 BFD_RELOC_PPC64_TPREL16_HIGHER
2951 BFD_RELOC_PPC64_TPREL16_HIGHERA
2953 BFD_RELOC_PPC64_TPREL16_HIGHEST
2955 BFD_RELOC_PPC64_TPREL16_HIGHESTA
2957 BFD_RELOC_PPC64_DTPREL16_DS
2959 BFD_RELOC_PPC64_DTPREL16_LO_DS
2961 BFD_RELOC_PPC64_DTPREL16_HIGHER
2963 BFD_RELOC_PPC64_DTPREL16_HIGHERA
2965 BFD_RELOC_PPC64_DTPREL16_HIGHEST
2967 BFD_RELOC_PPC64_DTPREL16_HIGHESTA
2969 BFD_RELOC_PPC64_TPREL16_HIGH
2971 BFD_RELOC_PPC64_TPREL16_HIGHA
2973 BFD_RELOC_PPC64_DTPREL16_HIGH
2975 BFD_RELOC_PPC64_DTPREL16_HIGHA
2977 PowerPC and PowerPC64 thread-local storage relocations.
2982 IBM 370/390 relocations
2987 The type of reloc used to build a constructor table - at the moment
2988 probably a 32 bit wide absolute relocation, but the target can choose.
2989 It generally does map to one of the other relocation types.
2992 BFD_RELOC_ARM_PCREL_BRANCH
2994 ARM 26 bit pc-relative branch. The lowest two bits must be zero and are
2995 not stored in the instruction.
2997 BFD_RELOC_ARM_PCREL_BLX
2999 ARM 26 bit pc-relative branch. The lowest bit must be zero and is
3000 not stored in the instruction. The 2nd lowest bit comes from a 1 bit
3001 field in the instruction.
3003 BFD_RELOC_THUMB_PCREL_BLX
3005 Thumb 22 bit pc-relative branch. The lowest bit must be zero and is
3006 not stored in the instruction. The 2nd lowest bit comes from a 1 bit
3007 field in the instruction.
3009 BFD_RELOC_ARM_PCREL_CALL
3011 ARM 26-bit pc-relative branch for an unconditional BL or BLX instruction.
3013 BFD_RELOC_ARM_PCREL_JUMP
3015 ARM 26-bit pc-relative branch for B or conditional BL instruction.
3018 BFD_RELOC_THUMB_PCREL_BRANCH7
3020 BFD_RELOC_THUMB_PCREL_BRANCH9
3022 BFD_RELOC_THUMB_PCREL_BRANCH12
3024 BFD_RELOC_THUMB_PCREL_BRANCH20
3026 BFD_RELOC_THUMB_PCREL_BRANCH23
3028 BFD_RELOC_THUMB_PCREL_BRANCH25
3030 Thumb 7-, 9-, 12-, 20-, 23-, and 25-bit pc-relative branches.
3031 The lowest bit must be zero and is not stored in the instruction.
3032 Note that the corresponding ELF R_ARM_THM_JUMPnn constant has an
3033 "nn" one smaller in all cases. Note further that BRANCH23
3034 corresponds to R_ARM_THM_CALL.
3037 BFD_RELOC_ARM_OFFSET_IMM
3039 12-bit immediate offset, used in ARM-format ldr and str instructions.
3042 BFD_RELOC_ARM_THUMB_OFFSET
3044 5-bit immediate offset, used in Thumb-format ldr and str instructions.
3047 BFD_RELOC_ARM_TARGET1
3049 Pc-relative or absolute relocation depending on target. Used for
3050 entries in .init_array sections.
3052 BFD_RELOC_ARM_ROSEGREL32
3054 Read-only segment base relative address.
3056 BFD_RELOC_ARM_SBREL32
3058 Data segment base relative address.
3060 BFD_RELOC_ARM_TARGET2
3062 This reloc is used for references to RTTI data from exception handling
3063 tables. The actual definition depends on the target. It may be a
3064 pc-relative or some form of GOT-indirect relocation.
3066 BFD_RELOC_ARM_PREL31
3068 31-bit PC relative address.
3074 BFD_RELOC_ARM_MOVW_PCREL
3076 BFD_RELOC_ARM_MOVT_PCREL
3078 BFD_RELOC_ARM_THUMB_MOVW
3080 BFD_RELOC_ARM_THUMB_MOVT
3082 BFD_RELOC_ARM_THUMB_MOVW_PCREL
3084 BFD_RELOC_ARM_THUMB_MOVT_PCREL
3086 Low and High halfword relocations for MOVW and MOVT instructions.
3089 BFD_RELOC_ARM_GOTFUNCDESC
3091 BFD_RELOC_ARM_GOTOFFFUNCDESC
3093 BFD_RELOC_ARM_FUNCDESC
3095 BFD_RELOC_ARM_FUNCDESC_VALUE
3097 BFD_RELOC_ARM_TLS_GD32_FDPIC
3099 BFD_RELOC_ARM_TLS_LDM32_FDPIC
3101 BFD_RELOC_ARM_TLS_IE32_FDPIC
3103 ARM FDPIC specific relocations.
3106 BFD_RELOC_ARM_JUMP_SLOT
3108 BFD_RELOC_ARM_GLOB_DAT
3114 BFD_RELOC_ARM_RELATIVE
3116 BFD_RELOC_ARM_GOTOFF
3120 BFD_RELOC_ARM_GOT_PREL
3122 Relocations for setting up GOTs and PLTs for shared libraries.
3125 BFD_RELOC_ARM_TLS_GD32
3127 BFD_RELOC_ARM_TLS_LDO32
3129 BFD_RELOC_ARM_TLS_LDM32
3131 BFD_RELOC_ARM_TLS_DTPOFF32
3133 BFD_RELOC_ARM_TLS_DTPMOD32
3135 BFD_RELOC_ARM_TLS_TPOFF32
3137 BFD_RELOC_ARM_TLS_IE32
3139 BFD_RELOC_ARM_TLS_LE32
3141 BFD_RELOC_ARM_TLS_GOTDESC
3143 BFD_RELOC_ARM_TLS_CALL
3145 BFD_RELOC_ARM_THM_TLS_CALL
3147 BFD_RELOC_ARM_TLS_DESCSEQ
3149 BFD_RELOC_ARM_THM_TLS_DESCSEQ
3151 BFD_RELOC_ARM_TLS_DESC
3153 ARM thread-local storage relocations.
3156 BFD_RELOC_ARM_ALU_PC_G0_NC
3158 BFD_RELOC_ARM_ALU_PC_G0
3160 BFD_RELOC_ARM_ALU_PC_G1_NC
3162 BFD_RELOC_ARM_ALU_PC_G1
3164 BFD_RELOC_ARM_ALU_PC_G2
3166 BFD_RELOC_ARM_LDR_PC_G0
3168 BFD_RELOC_ARM_LDR_PC_G1
3170 BFD_RELOC_ARM_LDR_PC_G2
3172 BFD_RELOC_ARM_LDRS_PC_G0
3174 BFD_RELOC_ARM_LDRS_PC_G1
3176 BFD_RELOC_ARM_LDRS_PC_G2
3178 BFD_RELOC_ARM_LDC_PC_G0
3180 BFD_RELOC_ARM_LDC_PC_G1
3182 BFD_RELOC_ARM_LDC_PC_G2
3184 BFD_RELOC_ARM_ALU_SB_G0_NC
3186 BFD_RELOC_ARM_ALU_SB_G0
3188 BFD_RELOC_ARM_ALU_SB_G1_NC
3190 BFD_RELOC_ARM_ALU_SB_G1
3192 BFD_RELOC_ARM_ALU_SB_G2
3194 BFD_RELOC_ARM_LDR_SB_G0
3196 BFD_RELOC_ARM_LDR_SB_G1
3198 BFD_RELOC_ARM_LDR_SB_G2
3200 BFD_RELOC_ARM_LDRS_SB_G0
3202 BFD_RELOC_ARM_LDRS_SB_G1
3204 BFD_RELOC_ARM_LDRS_SB_G2
3206 BFD_RELOC_ARM_LDC_SB_G0
3208 BFD_RELOC_ARM_LDC_SB_G1
3210 BFD_RELOC_ARM_LDC_SB_G2
3212 ARM group relocations.
3217 Annotation of BX instructions.
3220 BFD_RELOC_ARM_IRELATIVE
3222 ARM support for STT_GNU_IFUNC.
3225 BFD_RELOC_ARM_THUMB_ALU_ABS_G0_NC
3227 BFD_RELOC_ARM_THUMB_ALU_ABS_G1_NC
3229 BFD_RELOC_ARM_THUMB_ALU_ABS_G2_NC
3231 BFD_RELOC_ARM_THUMB_ALU_ABS_G3_NC
3233 Thumb1 relocations to support execute-only code.
3236 BFD_RELOC_ARM_IMMEDIATE
3238 BFD_RELOC_ARM_ADRL_IMMEDIATE
3240 BFD_RELOC_ARM_T32_IMMEDIATE
3242 BFD_RELOC_ARM_T32_ADD_IMM
3244 BFD_RELOC_ARM_T32_IMM12
3246 BFD_RELOC_ARM_T32_ADD_PC12
3248 BFD_RELOC_ARM_SHIFT_IMM
3258 BFD_RELOC_ARM_CP_OFF_IMM
3260 BFD_RELOC_ARM_CP_OFF_IMM_S2
3262 BFD_RELOC_ARM_T32_CP_OFF_IMM
3264 BFD_RELOC_ARM_T32_CP_OFF_IMM_S2
3266 BFD_RELOC_ARM_ADR_IMM
3268 BFD_RELOC_ARM_LDR_IMM
3270 BFD_RELOC_ARM_LITERAL
3272 BFD_RELOC_ARM_IN_POOL
3274 BFD_RELOC_ARM_OFFSET_IMM8
3276 BFD_RELOC_ARM_T32_OFFSET_U8
3278 BFD_RELOC_ARM_T32_OFFSET_IMM
3280 BFD_RELOC_ARM_HWLITERAL
3282 BFD_RELOC_ARM_THUMB_ADD
3284 BFD_RELOC_ARM_THUMB_IMM
3286 BFD_RELOC_ARM_THUMB_SHIFT
3288 These relocs are only used within the ARM assembler. They are not
3289 (at present) written to any object files.
3292 BFD_RELOC_SH_PCDISP8BY2
3294 BFD_RELOC_SH_PCDISP12BY2
3302 BFD_RELOC_SH_DISP12BY2
3304 BFD_RELOC_SH_DISP12BY4
3306 BFD_RELOC_SH_DISP12BY8
3310 BFD_RELOC_SH_DISP20BY8
3314 BFD_RELOC_SH_IMM4BY2
3316 BFD_RELOC_SH_IMM4BY4
3320 BFD_RELOC_SH_IMM8BY2
3322 BFD_RELOC_SH_IMM8BY4
3324 BFD_RELOC_SH_PCRELIMM8BY2
3326 BFD_RELOC_SH_PCRELIMM8BY4
3328 BFD_RELOC_SH_SWITCH16
3330 BFD_RELOC_SH_SWITCH32
3344 BFD_RELOC_SH_LOOP_START
3346 BFD_RELOC_SH_LOOP_END
3350 BFD_RELOC_SH_GLOB_DAT
3352 BFD_RELOC_SH_JMP_SLOT
3354 BFD_RELOC_SH_RELATIVE
3358 BFD_RELOC_SH_GOT_LOW16
3360 BFD_RELOC_SH_GOT_MEDLOW16
3362 BFD_RELOC_SH_GOT_MEDHI16
3364 BFD_RELOC_SH_GOT_HI16
3366 BFD_RELOC_SH_GOTPLT_LOW16
3368 BFD_RELOC_SH_GOTPLT_MEDLOW16
3370 BFD_RELOC_SH_GOTPLT_MEDHI16
3372 BFD_RELOC_SH_GOTPLT_HI16
3374 BFD_RELOC_SH_PLT_LOW16
3376 BFD_RELOC_SH_PLT_MEDLOW16
3378 BFD_RELOC_SH_PLT_MEDHI16
3380 BFD_RELOC_SH_PLT_HI16
3382 BFD_RELOC_SH_GOTOFF_LOW16
3384 BFD_RELOC_SH_GOTOFF_MEDLOW16
3386 BFD_RELOC_SH_GOTOFF_MEDHI16
3388 BFD_RELOC_SH_GOTOFF_HI16
3390 BFD_RELOC_SH_GOTPC_LOW16
3392 BFD_RELOC_SH_GOTPC_MEDLOW16
3394 BFD_RELOC_SH_GOTPC_MEDHI16
3396 BFD_RELOC_SH_GOTPC_HI16
3400 BFD_RELOC_SH_GLOB_DAT64
3402 BFD_RELOC_SH_JMP_SLOT64
3404 BFD_RELOC_SH_RELATIVE64
3406 BFD_RELOC_SH_GOT10BY4
3408 BFD_RELOC_SH_GOT10BY8
3410 BFD_RELOC_SH_GOTPLT10BY4
3412 BFD_RELOC_SH_GOTPLT10BY8
3414 BFD_RELOC_SH_GOTPLT32
3416 BFD_RELOC_SH_SHMEDIA_CODE
3422 BFD_RELOC_SH_IMMS6BY32
3428 BFD_RELOC_SH_IMMS10BY2
3430 BFD_RELOC_SH_IMMS10BY4
3432 BFD_RELOC_SH_IMMS10BY8
3438 BFD_RELOC_SH_IMM_LOW16
3440 BFD_RELOC_SH_IMM_LOW16_PCREL
3442 BFD_RELOC_SH_IMM_MEDLOW16
3444 BFD_RELOC_SH_IMM_MEDLOW16_PCREL
3446 BFD_RELOC_SH_IMM_MEDHI16
3448 BFD_RELOC_SH_IMM_MEDHI16_PCREL
3450 BFD_RELOC_SH_IMM_HI16
3452 BFD_RELOC_SH_IMM_HI16_PCREL
3456 BFD_RELOC_SH_TLS_GD_32
3458 BFD_RELOC_SH_TLS_LD_32
3460 BFD_RELOC_SH_TLS_LDO_32
3462 BFD_RELOC_SH_TLS_IE_32
3464 BFD_RELOC_SH_TLS_LE_32
3466 BFD_RELOC_SH_TLS_DTPMOD32
3468 BFD_RELOC_SH_TLS_DTPOFF32
3470 BFD_RELOC_SH_TLS_TPOFF32
3474 BFD_RELOC_SH_GOTOFF20
3476 BFD_RELOC_SH_GOTFUNCDESC
3478 BFD_RELOC_SH_GOTFUNCDESC20
3480 BFD_RELOC_SH_GOTOFFFUNCDESC
3482 BFD_RELOC_SH_GOTOFFFUNCDESC20
3484 BFD_RELOC_SH_FUNCDESC
3486 Renesas / SuperH SH relocs. Not all of these appear in object files.
3509 BFD_RELOC_ARC_SECTOFF
3511 BFD_RELOC_ARC_S21H_PCREL
3513 BFD_RELOC_ARC_S21W_PCREL
3515 BFD_RELOC_ARC_S25H_PCREL
3517 BFD_RELOC_ARC_S25W_PCREL
3521 BFD_RELOC_ARC_SDA_LDST
3523 BFD_RELOC_ARC_SDA_LDST1
3525 BFD_RELOC_ARC_SDA_LDST2
3527 BFD_RELOC_ARC_SDA16_LD
3529 BFD_RELOC_ARC_SDA16_LD1
3531 BFD_RELOC_ARC_SDA16_LD2
3533 BFD_RELOC_ARC_S13_PCREL
3539 BFD_RELOC_ARC_32_ME_S
3541 BFD_RELOC_ARC_N32_ME
3543 BFD_RELOC_ARC_SECTOFF_ME
3545 BFD_RELOC_ARC_SDA32_ME
3549 BFD_RELOC_AC_SECTOFF_U8
3551 BFD_RELOC_AC_SECTOFF_U8_1
3553 BFD_RELOC_AC_SECTOFF_U8_2
3555 BFD_RELOC_AC_SECTOFF_S9
3557 BFD_RELOC_AC_SECTOFF_S9_1
3559 BFD_RELOC_AC_SECTOFF_S9_2
3561 BFD_RELOC_ARC_SECTOFF_ME_1
3563 BFD_RELOC_ARC_SECTOFF_ME_2
3565 BFD_RELOC_ARC_SECTOFF_1
3567 BFD_RELOC_ARC_SECTOFF_2
3569 BFD_RELOC_ARC_SDA_12
3571 BFD_RELOC_ARC_SDA16_ST2
3573 BFD_RELOC_ARC_32_PCREL
3579 BFD_RELOC_ARC_GOTPC32
3585 BFD_RELOC_ARC_GLOB_DAT
3587 BFD_RELOC_ARC_JMP_SLOT
3589 BFD_RELOC_ARC_RELATIVE
3591 BFD_RELOC_ARC_GOTOFF
3595 BFD_RELOC_ARC_S21W_PCREL_PLT
3597 BFD_RELOC_ARC_S25H_PCREL_PLT
3599 BFD_RELOC_ARC_TLS_DTPMOD
3601 BFD_RELOC_ARC_TLS_TPOFF
3603 BFD_RELOC_ARC_TLS_GD_GOT
3605 BFD_RELOC_ARC_TLS_GD_LD
3607 BFD_RELOC_ARC_TLS_GD_CALL
3609 BFD_RELOC_ARC_TLS_IE_GOT
3611 BFD_RELOC_ARC_TLS_DTPOFF
3613 BFD_RELOC_ARC_TLS_DTPOFF_S9
3615 BFD_RELOC_ARC_TLS_LE_S9
3617 BFD_RELOC_ARC_TLS_LE_32
3619 BFD_RELOC_ARC_S25W_PCREL_PLT
3621 BFD_RELOC_ARC_S21H_PCREL_PLT
3623 BFD_RELOC_ARC_NPS_CMEM16
3625 BFD_RELOC_ARC_JLI_SECTOFF
3630 BFD_RELOC_BFIN_16_IMM
3632 ADI Blackfin 16 bit immediate absolute reloc.
3634 BFD_RELOC_BFIN_16_HIGH
3636 ADI Blackfin 16 bit immediate absolute reloc higher 16 bits.
3638 BFD_RELOC_BFIN_4_PCREL
3640 ADI Blackfin 'a' part of LSETUP.
3642 BFD_RELOC_BFIN_5_PCREL
3646 BFD_RELOC_BFIN_16_LOW
3648 ADI Blackfin 16 bit immediate absolute reloc lower 16 bits.
3650 BFD_RELOC_BFIN_10_PCREL
3654 BFD_RELOC_BFIN_11_PCREL
3656 ADI Blackfin 'b' part of LSETUP.
3658 BFD_RELOC_BFIN_12_PCREL_JUMP
3662 BFD_RELOC_BFIN_12_PCREL_JUMP_S
3664 ADI Blackfin Short jump, pcrel.
3666 BFD_RELOC_BFIN_24_PCREL_CALL_X
3668 ADI Blackfin Call.x not implemented.
3670 BFD_RELOC_BFIN_24_PCREL_JUMP_L
3672 ADI Blackfin Long Jump pcrel.
3674 BFD_RELOC_BFIN_GOT17M4
3676 BFD_RELOC_BFIN_GOTHI
3678 BFD_RELOC_BFIN_GOTLO
3680 BFD_RELOC_BFIN_FUNCDESC
3682 BFD_RELOC_BFIN_FUNCDESC_GOT17M4
3684 BFD_RELOC_BFIN_FUNCDESC_GOTHI
3686 BFD_RELOC_BFIN_FUNCDESC_GOTLO
3688 BFD_RELOC_BFIN_FUNCDESC_VALUE
3690 BFD_RELOC_BFIN_FUNCDESC_GOTOFF17M4
3692 BFD_RELOC_BFIN_FUNCDESC_GOTOFFHI
3694 BFD_RELOC_BFIN_FUNCDESC_GOTOFFLO
3696 BFD_RELOC_BFIN_GOTOFF17M4
3698 BFD_RELOC_BFIN_GOTOFFHI
3700 BFD_RELOC_BFIN_GOTOFFLO
3702 ADI Blackfin FD-PIC relocations.
3706 ADI Blackfin GOT relocation.
3708 BFD_RELOC_BFIN_PLTPC
3710 ADI Blackfin PLTPC relocation.
3712 BFD_ARELOC_BFIN_PUSH
3714 ADI Blackfin arithmetic relocation.
3716 BFD_ARELOC_BFIN_CONST
3718 ADI Blackfin arithmetic relocation.
3722 ADI Blackfin arithmetic relocation.
3726 ADI Blackfin arithmetic relocation.
3728 BFD_ARELOC_BFIN_MULT
3730 ADI Blackfin arithmetic relocation.
3734 ADI Blackfin arithmetic relocation.
3738 ADI Blackfin arithmetic relocation.
3740 BFD_ARELOC_BFIN_LSHIFT
3742 ADI Blackfin arithmetic relocation.
3744 BFD_ARELOC_BFIN_RSHIFT
3746 ADI Blackfin arithmetic relocation.
3750 ADI Blackfin arithmetic relocation.
3754 ADI Blackfin arithmetic relocation.
3758 ADI Blackfin arithmetic relocation.
3760 BFD_ARELOC_BFIN_LAND
3762 ADI Blackfin arithmetic relocation.
3766 ADI Blackfin arithmetic relocation.
3770 ADI Blackfin arithmetic relocation.
3774 ADI Blackfin arithmetic relocation.
3776 BFD_ARELOC_BFIN_COMP
3778 ADI Blackfin arithmetic relocation.
3780 BFD_ARELOC_BFIN_PAGE
3782 ADI Blackfin arithmetic relocation.
3784 BFD_ARELOC_BFIN_HWPAGE
3786 ADI Blackfin arithmetic relocation.
3788 BFD_ARELOC_BFIN_ADDR
3790 ADI Blackfin arithmetic relocation.
3793 BFD_RELOC_D10V_10_PCREL_R
3795 Mitsubishi D10V relocs.
3796 This is a 10-bit reloc with the right 2 bits
3799 BFD_RELOC_D10V_10_PCREL_L
3801 Mitsubishi D10V relocs.
3802 This is a 10-bit reloc with the right 2 bits
3803 assumed to be 0. This is the same as the previous reloc
3804 except it is in the left container, i.e.,
3805 shifted left 15 bits.
3809 This is an 18-bit reloc with the right 2 bits
3812 BFD_RELOC_D10V_18_PCREL
3814 This is an 18-bit reloc with the right 2 bits
3820 Mitsubishi D30V relocs.
3821 This is a 6-bit absolute reloc.
3823 BFD_RELOC_D30V_9_PCREL
3825 This is a 6-bit pc-relative reloc with
3826 the right 3 bits assumed to be 0.
3828 BFD_RELOC_D30V_9_PCREL_R
3830 This is a 6-bit pc-relative reloc with
3831 the right 3 bits assumed to be 0. Same
3832 as the previous reloc but on the right side
3837 This is a 12-bit absolute reloc with the
3838 right 3 bitsassumed to be 0.
3840 BFD_RELOC_D30V_15_PCREL
3842 This is a 12-bit pc-relative reloc with
3843 the right 3 bits assumed to be 0.
3845 BFD_RELOC_D30V_15_PCREL_R
3847 This is a 12-bit pc-relative reloc with
3848 the right 3 bits assumed to be 0. Same
3849 as the previous reloc but on the right side
3854 This is an 18-bit absolute reloc with
3855 the right 3 bits assumed to be 0.
3857 BFD_RELOC_D30V_21_PCREL
3859 This is an 18-bit pc-relative reloc with
3860 the right 3 bits assumed to be 0.
3862 BFD_RELOC_D30V_21_PCREL_R
3864 This is an 18-bit pc-relative reloc with
3865 the right 3 bits assumed to be 0. Same
3866 as the previous reloc but on the right side
3871 This is a 32-bit absolute reloc.
3873 BFD_RELOC_D30V_32_PCREL
3875 This is a 32-bit pc-relative reloc.
3878 BFD_RELOC_DLX_HI16_S
3893 BFD_RELOC_M32C_RL_JUMP
3895 BFD_RELOC_M32C_RL_1ADDR
3897 BFD_RELOC_M32C_RL_2ADDR
3899 Renesas M16C/M32C Relocations.
3904 Renesas M32R (formerly Mitsubishi M32R) relocs.
3905 This is a 24 bit absolute address.
3907 BFD_RELOC_M32R_10_PCREL
3909 This is a 10-bit pc-relative reloc with the right 2 bits assumed to be 0.
3911 BFD_RELOC_M32R_18_PCREL
3913 This is an 18-bit reloc with the right 2 bits assumed to be 0.
3915 BFD_RELOC_M32R_26_PCREL
3917 This is a 26-bit reloc with the right 2 bits assumed to be 0.
3919 BFD_RELOC_M32R_HI16_ULO
3921 This is a 16-bit reloc containing the high 16 bits of an address
3922 used when the lower 16 bits are treated as unsigned.
3924 BFD_RELOC_M32R_HI16_SLO
3926 This is a 16-bit reloc containing the high 16 bits of an address
3927 used when the lower 16 bits are treated as signed.
3931 This is a 16-bit reloc containing the lower 16 bits of an address.
3933 BFD_RELOC_M32R_SDA16
3935 This is a 16-bit reloc containing the small data area offset for use in
3936 add3, load, and store instructions.
3938 BFD_RELOC_M32R_GOT24
3940 BFD_RELOC_M32R_26_PLTREL
3944 BFD_RELOC_M32R_GLOB_DAT
3946 BFD_RELOC_M32R_JMP_SLOT
3948 BFD_RELOC_M32R_RELATIVE
3950 BFD_RELOC_M32R_GOTOFF
3952 BFD_RELOC_M32R_GOTOFF_HI_ULO
3954 BFD_RELOC_M32R_GOTOFF_HI_SLO
3956 BFD_RELOC_M32R_GOTOFF_LO
3958 BFD_RELOC_M32R_GOTPC24
3960 BFD_RELOC_M32R_GOT16_HI_ULO
3962 BFD_RELOC_M32R_GOT16_HI_SLO
3964 BFD_RELOC_M32R_GOT16_LO
3966 BFD_RELOC_M32R_GOTPC_HI_ULO
3968 BFD_RELOC_M32R_GOTPC_HI_SLO
3970 BFD_RELOC_M32R_GOTPC_LO
3979 This is a 20 bit absolute address.
3981 BFD_RELOC_NDS32_9_PCREL
3983 This is a 9-bit pc-relative reloc with the right 1 bit assumed to be 0.
3985 BFD_RELOC_NDS32_WORD_9_PCREL
3987 This is a 9-bit pc-relative reloc with the right 1 bit assumed to be 0.
3989 BFD_RELOC_NDS32_15_PCREL
3991 This is an 15-bit reloc with the right 1 bit assumed to be 0.
3993 BFD_RELOC_NDS32_17_PCREL
3995 This is an 17-bit reloc with the right 1 bit assumed to be 0.
3997 BFD_RELOC_NDS32_25_PCREL
3999 This is a 25-bit reloc with the right 1 bit assumed to be 0.
4001 BFD_RELOC_NDS32_HI20
4003 This is a 20-bit reloc containing the high 20 bits of an address
4004 used with the lower 12 bits
4006 BFD_RELOC_NDS32_LO12S3
4008 This is a 12-bit reloc containing the lower 12 bits of an address
4009 then shift right by 3. This is used with ldi,sdi...
4011 BFD_RELOC_NDS32_LO12S2
4013 This is a 12-bit reloc containing the lower 12 bits of an address
4014 then shift left by 2. This is used with lwi,swi...
4016 BFD_RELOC_NDS32_LO12S1
4018 This is a 12-bit reloc containing the lower 12 bits of an address
4019 then shift left by 1. This is used with lhi,shi...
4021 BFD_RELOC_NDS32_LO12S0
4023 This is a 12-bit reloc containing the lower 12 bits of an address
4024 then shift left by 0. This is used with lbisbi...
4026 BFD_RELOC_NDS32_LO12S0_ORI
4028 This is a 12-bit reloc containing the lower 12 bits of an address
4029 then shift left by 0. This is only used with branch relaxations
4031 BFD_RELOC_NDS32_SDA15S3
4033 This is a 15-bit reloc containing the small data area 18-bit signed offset
4034 and shift left by 3 for use in ldi, sdi...
4036 BFD_RELOC_NDS32_SDA15S2
4038 This is a 15-bit reloc containing the small data area 17-bit signed offset
4039 and shift left by 2 for use in lwi, swi...
4041 BFD_RELOC_NDS32_SDA15S1
4043 This is a 15-bit reloc containing the small data area 16-bit signed offset
4044 and shift left by 1 for use in lhi, shi...
4046 BFD_RELOC_NDS32_SDA15S0
4048 This is a 15-bit reloc containing the small data area 15-bit signed offset
4049 and shift left by 0 for use in lbi, sbi...
4051 BFD_RELOC_NDS32_SDA16S3
4053 This is a 16-bit reloc containing the small data area 16-bit signed offset
4056 BFD_RELOC_NDS32_SDA17S2
4058 This is a 17-bit reloc containing the small data area 17-bit signed offset
4059 and shift left by 2 for use in lwi.gp, swi.gp...
4061 BFD_RELOC_NDS32_SDA18S1
4063 This is a 18-bit reloc containing the small data area 18-bit signed offset
4064 and shift left by 1 for use in lhi.gp, shi.gp...
4066 BFD_RELOC_NDS32_SDA19S0
4068 This is a 19-bit reloc containing the small data area 19-bit signed offset
4069 and shift left by 0 for use in lbi.gp, sbi.gp...
4071 BFD_RELOC_NDS32_GOT20
4073 BFD_RELOC_NDS32_9_PLTREL
4075 BFD_RELOC_NDS32_25_PLTREL
4077 BFD_RELOC_NDS32_COPY
4079 BFD_RELOC_NDS32_GLOB_DAT
4081 BFD_RELOC_NDS32_JMP_SLOT
4083 BFD_RELOC_NDS32_RELATIVE
4085 BFD_RELOC_NDS32_GOTOFF
4087 BFD_RELOC_NDS32_GOTOFF_HI20
4089 BFD_RELOC_NDS32_GOTOFF_LO12
4091 BFD_RELOC_NDS32_GOTPC20
4093 BFD_RELOC_NDS32_GOT_HI20
4095 BFD_RELOC_NDS32_GOT_LO12
4097 BFD_RELOC_NDS32_GOTPC_HI20
4099 BFD_RELOC_NDS32_GOTPC_LO12
4103 BFD_RELOC_NDS32_INSN16
4105 BFD_RELOC_NDS32_LABEL
4107 BFD_RELOC_NDS32_LONGCALL1
4109 BFD_RELOC_NDS32_LONGCALL2
4111 BFD_RELOC_NDS32_LONGCALL3
4113 BFD_RELOC_NDS32_LONGJUMP1
4115 BFD_RELOC_NDS32_LONGJUMP2
4117 BFD_RELOC_NDS32_LONGJUMP3
4119 BFD_RELOC_NDS32_LOADSTORE
4121 BFD_RELOC_NDS32_9_FIXED
4123 BFD_RELOC_NDS32_15_FIXED
4125 BFD_RELOC_NDS32_17_FIXED
4127 BFD_RELOC_NDS32_25_FIXED
4129 BFD_RELOC_NDS32_LONGCALL4
4131 BFD_RELOC_NDS32_LONGCALL5
4133 BFD_RELOC_NDS32_LONGCALL6
4135 BFD_RELOC_NDS32_LONGJUMP4
4137 BFD_RELOC_NDS32_LONGJUMP5
4139 BFD_RELOC_NDS32_LONGJUMP6
4141 BFD_RELOC_NDS32_LONGJUMP7
4145 BFD_RELOC_NDS32_PLTREL_HI20
4147 BFD_RELOC_NDS32_PLTREL_LO12
4149 BFD_RELOC_NDS32_PLT_GOTREL_HI20
4151 BFD_RELOC_NDS32_PLT_GOTREL_LO12
4155 BFD_RELOC_NDS32_SDA12S2_DP
4157 BFD_RELOC_NDS32_SDA12S2_SP
4159 BFD_RELOC_NDS32_LO12S2_DP
4161 BFD_RELOC_NDS32_LO12S2_SP
4165 BFD_RELOC_NDS32_DWARF2_OP1
4167 BFD_RELOC_NDS32_DWARF2_OP2
4169 BFD_RELOC_NDS32_DWARF2_LEB
4171 for dwarf2 debug_line.
4173 BFD_RELOC_NDS32_UPDATE_TA
4175 for eliminate 16-bit instructions
4177 BFD_RELOC_NDS32_PLT_GOTREL_LO20
4179 BFD_RELOC_NDS32_PLT_GOTREL_LO15
4181 BFD_RELOC_NDS32_PLT_GOTREL_LO19
4183 BFD_RELOC_NDS32_GOT_LO15
4185 BFD_RELOC_NDS32_GOT_LO19
4187 BFD_RELOC_NDS32_GOTOFF_LO15
4189 BFD_RELOC_NDS32_GOTOFF_LO19
4191 BFD_RELOC_NDS32_GOT15S2
4193 BFD_RELOC_NDS32_GOT17S2
4195 for PIC object relaxation
4200 This is a 5 bit absolute address.
4202 BFD_RELOC_NDS32_10_UPCREL
4204 This is a 10-bit unsigned pc-relative reloc with the right 1 bit assumed to be 0.
4206 BFD_RELOC_NDS32_SDA_FP7U2_RELA
4208 If fp were omitted, fp can used as another gp.
4210 BFD_RELOC_NDS32_RELAX_ENTRY
4212 BFD_RELOC_NDS32_GOT_SUFF
4214 BFD_RELOC_NDS32_GOTOFF_SUFF
4216 BFD_RELOC_NDS32_PLT_GOT_SUFF
4218 BFD_RELOC_NDS32_MULCALL_SUFF
4222 BFD_RELOC_NDS32_PTR_COUNT
4224 BFD_RELOC_NDS32_PTR_RESOLVED
4226 BFD_RELOC_NDS32_PLTBLOCK
4228 BFD_RELOC_NDS32_RELAX_REGION_BEGIN
4230 BFD_RELOC_NDS32_RELAX_REGION_END
4232 BFD_RELOC_NDS32_MINUEND
4234 BFD_RELOC_NDS32_SUBTRAHEND
4236 BFD_RELOC_NDS32_DIFF8
4238 BFD_RELOC_NDS32_DIFF16
4240 BFD_RELOC_NDS32_DIFF32
4242 BFD_RELOC_NDS32_DIFF_ULEB128
4244 BFD_RELOC_NDS32_EMPTY
4246 relaxation relative relocation types
4248 BFD_RELOC_NDS32_25_ABS
4250 This is a 25 bit absolute address.
4252 BFD_RELOC_NDS32_DATA
4254 BFD_RELOC_NDS32_TRAN
4256 BFD_RELOC_NDS32_17IFC_PCREL
4258 BFD_RELOC_NDS32_10IFCU_PCREL
4260 For ex9 and ifc using.
4262 BFD_RELOC_NDS32_TPOFF
4264 BFD_RELOC_NDS32_GOTTPOFF
4266 BFD_RELOC_NDS32_TLS_LE_HI20
4268 BFD_RELOC_NDS32_TLS_LE_LO12
4270 BFD_RELOC_NDS32_TLS_LE_20
4272 BFD_RELOC_NDS32_TLS_LE_15S0
4274 BFD_RELOC_NDS32_TLS_LE_15S1
4276 BFD_RELOC_NDS32_TLS_LE_15S2
4278 BFD_RELOC_NDS32_TLS_LE_ADD
4280 BFD_RELOC_NDS32_TLS_LE_LS
4282 BFD_RELOC_NDS32_TLS_IE_HI20
4284 BFD_RELOC_NDS32_TLS_IE_LO12
4286 BFD_RELOC_NDS32_TLS_IE_LO12S2
4288 BFD_RELOC_NDS32_TLS_IEGP_HI20
4290 BFD_RELOC_NDS32_TLS_IEGP_LO12
4292 BFD_RELOC_NDS32_TLS_IEGP_LO12S2
4294 BFD_RELOC_NDS32_TLS_IEGP_LW
4296 BFD_RELOC_NDS32_TLS_DESC
4298 BFD_RELOC_NDS32_TLS_DESC_HI20
4300 BFD_RELOC_NDS32_TLS_DESC_LO12
4302 BFD_RELOC_NDS32_TLS_DESC_20
4304 BFD_RELOC_NDS32_TLS_DESC_SDA17S2
4306 BFD_RELOC_NDS32_TLS_DESC_ADD
4308 BFD_RELOC_NDS32_TLS_DESC_FUNC
4310 BFD_RELOC_NDS32_TLS_DESC_CALL
4312 BFD_RELOC_NDS32_TLS_DESC_MEM
4314 BFD_RELOC_NDS32_REMOVE
4316 BFD_RELOC_NDS32_GROUP
4322 For floating load store relaxation.
4326 BFD_RELOC_V850_9_PCREL
4328 This is a 9-bit reloc
4330 BFD_RELOC_V850_22_PCREL
4332 This is a 22-bit reloc
4335 BFD_RELOC_V850_SDA_16_16_OFFSET
4337 This is a 16 bit offset from the short data area pointer.
4339 BFD_RELOC_V850_SDA_15_16_OFFSET
4341 This is a 16 bit offset (of which only 15 bits are used) from the
4342 short data area pointer.
4344 BFD_RELOC_V850_ZDA_16_16_OFFSET
4346 This is a 16 bit offset from the zero data area pointer.
4348 BFD_RELOC_V850_ZDA_15_16_OFFSET
4350 This is a 16 bit offset (of which only 15 bits are used) from the
4351 zero data area pointer.
4353 BFD_RELOC_V850_TDA_6_8_OFFSET
4355 This is an 8 bit offset (of which only 6 bits are used) from the
4356 tiny data area pointer.
4358 BFD_RELOC_V850_TDA_7_8_OFFSET
4360 This is an 8bit offset (of which only 7 bits are used) from the tiny
4363 BFD_RELOC_V850_TDA_7_7_OFFSET
4365 This is a 7 bit offset from the tiny data area pointer.
4367 BFD_RELOC_V850_TDA_16_16_OFFSET
4369 This is a 16 bit offset from the tiny data area pointer.
4372 BFD_RELOC_V850_TDA_4_5_OFFSET
4374 This is a 5 bit offset (of which only 4 bits are used) from the tiny
4377 BFD_RELOC_V850_TDA_4_4_OFFSET
4379 This is a 4 bit offset from the tiny data area pointer.
4381 BFD_RELOC_V850_SDA_16_16_SPLIT_OFFSET
4383 This is a 16 bit offset from the short data area pointer, with the
4384 bits placed non-contiguously in the instruction.
4386 BFD_RELOC_V850_ZDA_16_16_SPLIT_OFFSET
4388 This is a 16 bit offset from the zero data area pointer, with the
4389 bits placed non-contiguously in the instruction.
4391 BFD_RELOC_V850_CALLT_6_7_OFFSET
4393 This is a 6 bit offset from the call table base pointer.
4395 BFD_RELOC_V850_CALLT_16_16_OFFSET
4397 This is a 16 bit offset from the call table base pointer.
4399 BFD_RELOC_V850_LONGCALL
4401 Used for relaxing indirect function calls.
4403 BFD_RELOC_V850_LONGJUMP
4405 Used for relaxing indirect jumps.
4407 BFD_RELOC_V850_ALIGN
4409 Used to maintain alignment whilst relaxing.
4411 BFD_RELOC_V850_LO16_SPLIT_OFFSET
4413 This is a variation of BFD_RELOC_LO16 that can be used in v850e ld.bu
4416 BFD_RELOC_V850_16_PCREL
4418 This is a 16-bit reloc.
4420 BFD_RELOC_V850_17_PCREL
4422 This is a 17-bit reloc.
4426 This is a 23-bit reloc.
4428 BFD_RELOC_V850_32_PCREL
4430 This is a 32-bit reloc.
4432 BFD_RELOC_V850_32_ABS
4434 This is a 32-bit reloc.
4436 BFD_RELOC_V850_16_SPLIT_OFFSET
4438 This is a 16-bit reloc.
4440 BFD_RELOC_V850_16_S1
4442 This is a 16-bit reloc.
4444 BFD_RELOC_V850_LO16_S1
4446 Low 16 bits. 16 bit shifted by 1.
4448 BFD_RELOC_V850_CALLT_15_16_OFFSET
4450 This is a 16 bit offset from the call table base pointer.
4452 BFD_RELOC_V850_32_GOTPCREL
4456 BFD_RELOC_V850_16_GOT
4460 BFD_RELOC_V850_32_GOT
4464 BFD_RELOC_V850_22_PLT_PCREL
4468 BFD_RELOC_V850_32_PLT_PCREL
4476 BFD_RELOC_V850_GLOB_DAT
4480 BFD_RELOC_V850_JMP_SLOT
4484 BFD_RELOC_V850_RELATIVE
4488 BFD_RELOC_V850_16_GOTOFF
4492 BFD_RELOC_V850_32_GOTOFF
4507 This is a 8bit DP reloc for the tms320c30, where the most
4508 significant 8 bits of a 24 bit word are placed into the least
4509 significant 8 bits of the opcode.
4512 BFD_RELOC_TIC54X_PARTLS7
4514 This is a 7bit reloc for the tms320c54x, where the least
4515 significant 7 bits of a 16 bit word are placed into the least
4516 significant 7 bits of the opcode.
4519 BFD_RELOC_TIC54X_PARTMS9
4521 This is a 9bit DP reloc for the tms320c54x, where the most
4522 significant 9 bits of a 16 bit word are placed into the least
4523 significant 9 bits of the opcode.
4528 This is an extended address 23-bit reloc for the tms320c54x.
4531 BFD_RELOC_TIC54X_16_OF_23
4533 This is a 16-bit reloc for the tms320c54x, where the least
4534 significant 16 bits of a 23-bit extended address are placed into
4538 BFD_RELOC_TIC54X_MS7_OF_23
4540 This is a reloc for the tms320c54x, where the most
4541 significant 7 bits of a 23-bit extended address are placed into
4545 BFD_RELOC_C6000_PCR_S21
4547 BFD_RELOC_C6000_PCR_S12
4549 BFD_RELOC_C6000_PCR_S10
4551 BFD_RELOC_C6000_PCR_S7
4553 BFD_RELOC_C6000_ABS_S16
4555 BFD_RELOC_C6000_ABS_L16
4557 BFD_RELOC_C6000_ABS_H16
4559 BFD_RELOC_C6000_SBR_U15_B
4561 BFD_RELOC_C6000_SBR_U15_H
4563 BFD_RELOC_C6000_SBR_U15_W
4565 BFD_RELOC_C6000_SBR_S16
4567 BFD_RELOC_C6000_SBR_L16_B
4569 BFD_RELOC_C6000_SBR_L16_H
4571 BFD_RELOC_C6000_SBR_L16_W
4573 BFD_RELOC_C6000_SBR_H16_B
4575 BFD_RELOC_C6000_SBR_H16_H
4577 BFD_RELOC_C6000_SBR_H16_W
4579 BFD_RELOC_C6000_SBR_GOT_U15_W
4581 BFD_RELOC_C6000_SBR_GOT_L16_W
4583 BFD_RELOC_C6000_SBR_GOT_H16_W
4585 BFD_RELOC_C6000_DSBT_INDEX
4587 BFD_RELOC_C6000_PREL31
4589 BFD_RELOC_C6000_COPY
4591 BFD_RELOC_C6000_JUMP_SLOT
4593 BFD_RELOC_C6000_EHTYPE
4595 BFD_RELOC_C6000_PCR_H16
4597 BFD_RELOC_C6000_PCR_L16
4599 BFD_RELOC_C6000_ALIGN
4601 BFD_RELOC_C6000_FPHEAD
4603 BFD_RELOC_C6000_NOCMP
4605 TMS320C6000 relocations.
4610 This is a 48 bit reloc for the FR30 that stores 32 bits.
4614 This is a 32 bit reloc for the FR30 that stores 20 bits split up into
4617 BFD_RELOC_FR30_6_IN_4
4619 This is a 16 bit reloc for the FR30 that stores a 6 bit word offset in
4622 BFD_RELOC_FR30_8_IN_8
4624 This is a 16 bit reloc for the FR30 that stores an 8 bit byte offset
4627 BFD_RELOC_FR30_9_IN_8
4629 This is a 16 bit reloc for the FR30 that stores a 9 bit short offset
4632 BFD_RELOC_FR30_10_IN_8
4634 This is a 16 bit reloc for the FR30 that stores a 10 bit word offset
4637 BFD_RELOC_FR30_9_PCREL
4639 This is a 16 bit reloc for the FR30 that stores a 9 bit pc relative
4640 short offset into 8 bits.
4642 BFD_RELOC_FR30_12_PCREL
4644 This is a 16 bit reloc for the FR30 that stores a 12 bit pc relative
4645 short offset into 11 bits.
4648 BFD_RELOC_MCORE_PCREL_IMM8BY4
4650 BFD_RELOC_MCORE_PCREL_IMM11BY2
4652 BFD_RELOC_MCORE_PCREL_IMM4BY2
4654 BFD_RELOC_MCORE_PCREL_32
4656 BFD_RELOC_MCORE_PCREL_JSR_IMM11BY2
4660 Motorola Mcore relocations.
4669 BFD_RELOC_MEP_PCREL8A2
4671 BFD_RELOC_MEP_PCREL12A2
4673 BFD_RELOC_MEP_PCREL17A2
4675 BFD_RELOC_MEP_PCREL24A2
4677 BFD_RELOC_MEP_PCABS24A2
4689 BFD_RELOC_MEP_TPREL7
4691 BFD_RELOC_MEP_TPREL7A2
4693 BFD_RELOC_MEP_TPREL7A4
4695 BFD_RELOC_MEP_UIMM24
4697 BFD_RELOC_MEP_ADDR24A4
4699 BFD_RELOC_MEP_GNU_VTINHERIT
4701 BFD_RELOC_MEP_GNU_VTENTRY
4703 Toshiba Media Processor Relocations.
4707 BFD_RELOC_METAG_HIADDR16
4709 BFD_RELOC_METAG_LOADDR16
4711 BFD_RELOC_METAG_RELBRANCH
4713 BFD_RELOC_METAG_GETSETOFF
4715 BFD_RELOC_METAG_HIOG
4717 BFD_RELOC_METAG_LOOG
4719 BFD_RELOC_METAG_REL8
4721 BFD_RELOC_METAG_REL16
4723 BFD_RELOC_METAG_HI16_GOTOFF
4725 BFD_RELOC_METAG_LO16_GOTOFF
4727 BFD_RELOC_METAG_GETSET_GOTOFF
4729 BFD_RELOC_METAG_GETSET_GOT
4731 BFD_RELOC_METAG_HI16_GOTPC
4733 BFD_RELOC_METAG_LO16_GOTPC
4735 BFD_RELOC_METAG_HI16_PLT
4737 BFD_RELOC_METAG_LO16_PLT
4739 BFD_RELOC_METAG_RELBRANCH_PLT
4741 BFD_RELOC_METAG_GOTOFF
4745 BFD_RELOC_METAG_COPY
4747 BFD_RELOC_METAG_JMP_SLOT
4749 BFD_RELOC_METAG_RELATIVE
4751 BFD_RELOC_METAG_GLOB_DAT
4753 BFD_RELOC_METAG_TLS_GD
4755 BFD_RELOC_METAG_TLS_LDM
4757 BFD_RELOC_METAG_TLS_LDO_HI16
4759 BFD_RELOC_METAG_TLS_LDO_LO16
4761 BFD_RELOC_METAG_TLS_LDO
4763 BFD_RELOC_METAG_TLS_IE
4765 BFD_RELOC_METAG_TLS_IENONPIC
4767 BFD_RELOC_METAG_TLS_IENONPIC_HI16
4769 BFD_RELOC_METAG_TLS_IENONPIC_LO16
4771 BFD_RELOC_METAG_TLS_TPOFF
4773 BFD_RELOC_METAG_TLS_DTPMOD
4775 BFD_RELOC_METAG_TLS_DTPOFF
4777 BFD_RELOC_METAG_TLS_LE
4779 BFD_RELOC_METAG_TLS_LE_HI16
4781 BFD_RELOC_METAG_TLS_LE_LO16
4783 Imagination Technologies Meta relocations.
4788 BFD_RELOC_MMIX_GETA_1
4790 BFD_RELOC_MMIX_GETA_2
4792 BFD_RELOC_MMIX_GETA_3
4794 These are relocations for the GETA instruction.
4796 BFD_RELOC_MMIX_CBRANCH
4798 BFD_RELOC_MMIX_CBRANCH_J
4800 BFD_RELOC_MMIX_CBRANCH_1
4802 BFD_RELOC_MMIX_CBRANCH_2
4804 BFD_RELOC_MMIX_CBRANCH_3
4806 These are relocations for a conditional branch instruction.
4808 BFD_RELOC_MMIX_PUSHJ
4810 BFD_RELOC_MMIX_PUSHJ_1
4812 BFD_RELOC_MMIX_PUSHJ_2
4814 BFD_RELOC_MMIX_PUSHJ_3
4816 BFD_RELOC_MMIX_PUSHJ_STUBBABLE
4818 These are relocations for the PUSHJ instruction.
4822 BFD_RELOC_MMIX_JMP_1
4824 BFD_RELOC_MMIX_JMP_2
4826 BFD_RELOC_MMIX_JMP_3
4828 These are relocations for the JMP instruction.
4830 BFD_RELOC_MMIX_ADDR19
4832 This is a relocation for a relative address as in a GETA instruction or
4835 BFD_RELOC_MMIX_ADDR27
4837 This is a relocation for a relative address as in a JMP instruction.
4839 BFD_RELOC_MMIX_REG_OR_BYTE
4841 This is a relocation for an instruction field that may be a general
4842 register or a value 0..255.
4846 This is a relocation for an instruction field that may be a general
4849 BFD_RELOC_MMIX_BASE_PLUS_OFFSET
4851 This is a relocation for two instruction fields holding a register and
4852 an offset, the equivalent of the relocation.
4854 BFD_RELOC_MMIX_LOCAL
4856 This relocation is an assertion that the expression is not allocated as
4857 a global register. It does not modify contents.
4860 BFD_RELOC_AVR_7_PCREL
4862 This is a 16 bit reloc for the AVR that stores 8 bit pc relative
4863 short offset into 7 bits.
4865 BFD_RELOC_AVR_13_PCREL
4867 This is a 16 bit reloc for the AVR that stores 13 bit pc relative
4868 short offset into 12 bits.
4872 This is a 16 bit reloc for the AVR that stores 17 bit value (usually
4873 program memory address) into 16 bits.
4875 BFD_RELOC_AVR_LO8_LDI
4877 This is a 16 bit reloc for the AVR that stores 8 bit value (usually
4878 data memory address) into 8 bit immediate value of LDI insn.
4880 BFD_RELOC_AVR_HI8_LDI
4882 This is a 16 bit reloc for the AVR that stores 8 bit value (high 8 bit
4883 of data memory address) into 8 bit immediate value of LDI insn.
4885 BFD_RELOC_AVR_HH8_LDI
4887 This is a 16 bit reloc for the AVR that stores 8 bit value (most high 8 bit
4888 of program memory address) into 8 bit immediate value of LDI insn.
4890 BFD_RELOC_AVR_MS8_LDI
4892 This is a 16 bit reloc for the AVR that stores 8 bit value (most high 8 bit
4893 of 32 bit value) into 8 bit immediate value of LDI insn.
4895 BFD_RELOC_AVR_LO8_LDI_NEG
4897 This is a 16 bit reloc for the AVR that stores negated 8 bit value
4898 (usually data memory address) into 8 bit immediate value of SUBI insn.
4900 BFD_RELOC_AVR_HI8_LDI_NEG
4902 This is a 16 bit reloc for the AVR that stores negated 8 bit value
4903 (high 8 bit of data memory address) into 8 bit immediate value of
4906 BFD_RELOC_AVR_HH8_LDI_NEG
4908 This is a 16 bit reloc for the AVR that stores negated 8 bit value
4909 (most high 8 bit of program memory address) into 8 bit immediate value
4910 of LDI or SUBI insn.
4912 BFD_RELOC_AVR_MS8_LDI_NEG
4914 This is a 16 bit reloc for the AVR that stores negated 8 bit value (msb
4915 of 32 bit value) into 8 bit immediate value of LDI insn.
4917 BFD_RELOC_AVR_LO8_LDI_PM
4919 This is a 16 bit reloc for the AVR that stores 8 bit value (usually
4920 command address) into 8 bit immediate value of LDI insn.
4922 BFD_RELOC_AVR_LO8_LDI_GS
4924 This is a 16 bit reloc for the AVR that stores 8 bit value
4925 (command address) into 8 bit immediate value of LDI insn. If the address
4926 is beyond the 128k boundary, the linker inserts a jump stub for this reloc
4929 BFD_RELOC_AVR_HI8_LDI_PM
4931 This is a 16 bit reloc for the AVR that stores 8 bit value (high 8 bit
4932 of command address) into 8 bit immediate value of LDI insn.
4934 BFD_RELOC_AVR_HI8_LDI_GS
4936 This is a 16 bit reloc for the AVR that stores 8 bit value (high 8 bit
4937 of command address) into 8 bit immediate value of LDI insn. If the address
4938 is beyond the 128k boundary, the linker inserts a jump stub for this reloc
4941 BFD_RELOC_AVR_HH8_LDI_PM
4943 This is a 16 bit reloc for the AVR that stores 8 bit value (most high 8 bit
4944 of command address) into 8 bit immediate value of LDI insn.
4946 BFD_RELOC_AVR_LO8_LDI_PM_NEG
4948 This is a 16 bit reloc for the AVR that stores negated 8 bit value
4949 (usually command address) into 8 bit immediate value of SUBI insn.
4951 BFD_RELOC_AVR_HI8_LDI_PM_NEG
4953 This is a 16 bit reloc for the AVR that stores negated 8 bit value
4954 (high 8 bit of 16 bit command address) into 8 bit immediate value
4957 BFD_RELOC_AVR_HH8_LDI_PM_NEG
4959 This is a 16 bit reloc for the AVR that stores negated 8 bit value
4960 (high 6 bit of 22 bit command address) into 8 bit immediate
4965 This is a 32 bit reloc for the AVR that stores 23 bit value
4970 This is a 16 bit reloc for the AVR that stores all needed bits
4971 for absolute addressing with ldi with overflow check to linktime
4975 This is a 6 bit reloc for the AVR that stores offset for ldd/std
4978 BFD_RELOC_AVR_6_ADIW
4980 This is a 6 bit reloc for the AVR that stores offset for adiw/sbiw
4985 This is a 8 bit reloc for the AVR that stores bits 0..7 of a symbol
4986 in .byte lo8(symbol)
4990 This is a 8 bit reloc for the AVR that stores bits 8..15 of a symbol
4991 in .byte hi8(symbol)
4995 This is a 8 bit reloc for the AVR that stores bits 16..23 of a symbol
4996 in .byte hlo8(symbol)
5000 BFD_RELOC_AVR_DIFF16
5002 BFD_RELOC_AVR_DIFF32
5004 AVR relocations to mark the difference of two local symbols.
5005 These are only needed to support linker relaxation and can be ignored
5006 when not relaxing. The field is set to the value of the difference
5007 assuming no relaxation. The relocation encodes the position of the
5008 second symbol so the linker can determine whether to adjust the field
5011 BFD_RELOC_AVR_LDS_STS_16
5013 This is a 7 bit reloc for the AVR that stores SRAM address for 16bit
5014 lds and sts instructions supported only tiny core.
5018 This is a 6 bit reloc for the AVR that stores an I/O register
5019 number for the IN and OUT instructions
5023 This is a 5 bit reloc for the AVR that stores an I/O register
5024 number for the SBIC, SBIS, SBI and CBI instructions
5027 BFD_RELOC_RISCV_HI20
5029 BFD_RELOC_RISCV_PCREL_HI20
5031 BFD_RELOC_RISCV_PCREL_LO12_I
5033 BFD_RELOC_RISCV_PCREL_LO12_S
5035 BFD_RELOC_RISCV_LO12_I
5037 BFD_RELOC_RISCV_LO12_S
5039 BFD_RELOC_RISCV_GPREL12_I
5041 BFD_RELOC_RISCV_GPREL12_S
5043 BFD_RELOC_RISCV_TPREL_HI20
5045 BFD_RELOC_RISCV_TPREL_LO12_I
5047 BFD_RELOC_RISCV_TPREL_LO12_S
5049 BFD_RELOC_RISCV_TPREL_ADD
5051 BFD_RELOC_RISCV_CALL
5053 BFD_RELOC_RISCV_CALL_PLT
5055 BFD_RELOC_RISCV_ADD8
5057 BFD_RELOC_RISCV_ADD16
5059 BFD_RELOC_RISCV_ADD32
5061 BFD_RELOC_RISCV_ADD64
5063 BFD_RELOC_RISCV_SUB8
5065 BFD_RELOC_RISCV_SUB16
5067 BFD_RELOC_RISCV_SUB32
5069 BFD_RELOC_RISCV_SUB64
5071 BFD_RELOC_RISCV_GOT_HI20
5073 BFD_RELOC_RISCV_TLS_GOT_HI20
5075 BFD_RELOC_RISCV_TLS_GD_HI20
5079 BFD_RELOC_RISCV_TLS_DTPMOD32
5081 BFD_RELOC_RISCV_TLS_DTPREL32
5083 BFD_RELOC_RISCV_TLS_DTPMOD64
5085 BFD_RELOC_RISCV_TLS_DTPREL64
5087 BFD_RELOC_RISCV_TLS_TPREL32
5089 BFD_RELOC_RISCV_TLS_TPREL64
5091 BFD_RELOC_RISCV_ALIGN
5093 BFD_RELOC_RISCV_RVC_BRANCH
5095 BFD_RELOC_RISCV_RVC_JUMP
5097 BFD_RELOC_RISCV_RVC_LUI
5099 BFD_RELOC_RISCV_GPREL_I
5101 BFD_RELOC_RISCV_GPREL_S
5103 BFD_RELOC_RISCV_TPREL_I
5105 BFD_RELOC_RISCV_TPREL_S
5107 BFD_RELOC_RISCV_RELAX
5111 BFD_RELOC_RISCV_SUB6
5113 BFD_RELOC_RISCV_SET6
5115 BFD_RELOC_RISCV_SET8
5117 BFD_RELOC_RISCV_SET16
5119 BFD_RELOC_RISCV_SET32
5121 BFD_RELOC_RISCV_32_PCREL
5128 BFD_RELOC_RL78_NEG16
5130 BFD_RELOC_RL78_NEG24
5132 BFD_RELOC_RL78_NEG32
5134 BFD_RELOC_RL78_16_OP
5136 BFD_RELOC_RL78_24_OP
5138 BFD_RELOC_RL78_32_OP
5146 BFD_RELOC_RL78_DIR3U_PCREL
5150 BFD_RELOC_RL78_GPRELB
5152 BFD_RELOC_RL78_GPRELW
5154 BFD_RELOC_RL78_GPRELL
5158 BFD_RELOC_RL78_OP_SUBTRACT
5160 BFD_RELOC_RL78_OP_NEG
5162 BFD_RELOC_RL78_OP_AND
5164 BFD_RELOC_RL78_OP_SHRA
5168 BFD_RELOC_RL78_ABS16
5170 BFD_RELOC_RL78_ABS16_REV
5172 BFD_RELOC_RL78_ABS32
5174 BFD_RELOC_RL78_ABS32_REV
5176 BFD_RELOC_RL78_ABS16U
5178 BFD_RELOC_RL78_ABS16UW
5180 BFD_RELOC_RL78_ABS16UL
5182 BFD_RELOC_RL78_RELAX
5192 BFD_RELOC_RL78_SADDR
5194 Renesas RL78 Relocations.
5217 BFD_RELOC_RX_DIR3U_PCREL
5229 BFD_RELOC_RX_OP_SUBTRACT
5237 BFD_RELOC_RX_ABS16_REV
5241 BFD_RELOC_RX_ABS32_REV
5245 BFD_RELOC_RX_ABS16UW
5247 BFD_RELOC_RX_ABS16UL
5251 Renesas RX Relocations.
5264 32 bit PC relative PLT address.
5268 Copy symbol at runtime.
5270 BFD_RELOC_390_GLOB_DAT
5274 BFD_RELOC_390_JMP_SLOT
5278 BFD_RELOC_390_RELATIVE
5280 Adjust by program base.
5284 32 bit PC relative offset to GOT.
5290 BFD_RELOC_390_PC12DBL
5292 PC relative 12 bit shifted by 1.
5294 BFD_RELOC_390_PLT12DBL
5296 12 bit PC rel. PLT shifted by 1.
5298 BFD_RELOC_390_PC16DBL
5300 PC relative 16 bit shifted by 1.
5302 BFD_RELOC_390_PLT16DBL
5304 16 bit PC rel. PLT shifted by 1.
5306 BFD_RELOC_390_PC24DBL
5308 PC relative 24 bit shifted by 1.
5310 BFD_RELOC_390_PLT24DBL
5312 24 bit PC rel. PLT shifted by 1.
5314 BFD_RELOC_390_PC32DBL
5316 PC relative 32 bit shifted by 1.
5318 BFD_RELOC_390_PLT32DBL
5320 32 bit PC rel. PLT shifted by 1.
5322 BFD_RELOC_390_GOTPCDBL
5324 32 bit PC rel. GOT shifted by 1.
5332 64 bit PC relative PLT address.
5334 BFD_RELOC_390_GOTENT
5336 32 bit rel. offset to GOT entry.
5338 BFD_RELOC_390_GOTOFF64
5340 64 bit offset to GOT.
5342 BFD_RELOC_390_GOTPLT12
5344 12-bit offset to symbol-entry within GOT, with PLT handling.
5346 BFD_RELOC_390_GOTPLT16
5348 16-bit offset to symbol-entry within GOT, with PLT handling.
5350 BFD_RELOC_390_GOTPLT32
5352 32-bit offset to symbol-entry within GOT, with PLT handling.
5354 BFD_RELOC_390_GOTPLT64
5356 64-bit offset to symbol-entry within GOT, with PLT handling.
5358 BFD_RELOC_390_GOTPLTENT
5360 32-bit rel. offset to symbol-entry within GOT, with PLT handling.
5362 BFD_RELOC_390_PLTOFF16
5364 16-bit rel. offset from the GOT to a PLT entry.
5366 BFD_RELOC_390_PLTOFF32
5368 32-bit rel. offset from the GOT to a PLT entry.
5370 BFD_RELOC_390_PLTOFF64
5372 64-bit rel. offset from the GOT to a PLT entry.
5375 BFD_RELOC_390_TLS_LOAD
5377 BFD_RELOC_390_TLS_GDCALL
5379 BFD_RELOC_390_TLS_LDCALL
5381 BFD_RELOC_390_TLS_GD32
5383 BFD_RELOC_390_TLS_GD64
5385 BFD_RELOC_390_TLS_GOTIE12
5387 BFD_RELOC_390_TLS_GOTIE32
5389 BFD_RELOC_390_TLS_GOTIE64
5391 BFD_RELOC_390_TLS_LDM32
5393 BFD_RELOC_390_TLS_LDM64
5395 BFD_RELOC_390_TLS_IE32
5397 BFD_RELOC_390_TLS_IE64
5399 BFD_RELOC_390_TLS_IEENT
5401 BFD_RELOC_390_TLS_LE32
5403 BFD_RELOC_390_TLS_LE64
5405 BFD_RELOC_390_TLS_LDO32
5407 BFD_RELOC_390_TLS_LDO64
5409 BFD_RELOC_390_TLS_DTPMOD
5411 BFD_RELOC_390_TLS_DTPOFF
5413 BFD_RELOC_390_TLS_TPOFF
5415 s390 tls relocations.
5422 BFD_RELOC_390_GOTPLT20
5424 BFD_RELOC_390_TLS_GOTIE20
5426 Long displacement extension.
5429 BFD_RELOC_390_IRELATIVE
5431 STT_GNU_IFUNC relocation.
5434 BFD_RELOC_SCORE_GPREL15
5437 Low 16 bit for load/store
5439 BFD_RELOC_SCORE_DUMMY2
5443 This is a 24-bit reloc with the right 1 bit assumed to be 0
5445 BFD_RELOC_SCORE_BRANCH
5447 This is a 19-bit reloc with the right 1 bit assumed to be 0
5449 BFD_RELOC_SCORE_IMM30
5451 This is a 32-bit reloc for 48-bit instructions.
5453 BFD_RELOC_SCORE_IMM32
5455 This is a 32-bit reloc for 48-bit instructions.
5457 BFD_RELOC_SCORE16_JMP
5459 This is a 11-bit reloc with the right 1 bit assumed to be 0
5461 BFD_RELOC_SCORE16_BRANCH
5463 This is a 8-bit reloc with the right 1 bit assumed to be 0
5465 BFD_RELOC_SCORE_BCMP
5467 This is a 9-bit reloc with the right 1 bit assumed to be 0
5469 BFD_RELOC_SCORE_GOT15
5471 BFD_RELOC_SCORE_GOT_LO16
5473 BFD_RELOC_SCORE_CALL15
5475 BFD_RELOC_SCORE_DUMMY_HI16
5477 Undocumented Score relocs
5482 Scenix IP2K - 9-bit register number / data address
5486 Scenix IP2K - 4-bit register/data bank number
5488 BFD_RELOC_IP2K_ADDR16CJP
5490 Scenix IP2K - low 13 bits of instruction word address
5492 BFD_RELOC_IP2K_PAGE3
5494 Scenix IP2K - high 3 bits of instruction word address
5496 BFD_RELOC_IP2K_LO8DATA
5498 BFD_RELOC_IP2K_HI8DATA
5500 BFD_RELOC_IP2K_EX8DATA
5502 Scenix IP2K - ext/low/high 8 bits of data address
5504 BFD_RELOC_IP2K_LO8INSN
5506 BFD_RELOC_IP2K_HI8INSN
5508 Scenix IP2K - low/high 8 bits of instruction word address
5510 BFD_RELOC_IP2K_PC_SKIP
5512 Scenix IP2K - even/odd PC modifier to modify snb pcl.0
5516 Scenix IP2K - 16 bit word address in text section.
5518 BFD_RELOC_IP2K_FR_OFFSET
5520 Scenix IP2K - 7-bit sp or dp offset
5522 BFD_RELOC_VPE4KMATH_DATA
5524 BFD_RELOC_VPE4KMATH_INSN
5526 Scenix VPE4K coprocessor - data/insn-space addressing
5529 BFD_RELOC_VTABLE_INHERIT
5531 BFD_RELOC_VTABLE_ENTRY
5533 These two relocations are used by the linker to determine which of
5534 the entries in a C++ virtual function table are actually used. When
5535 the --gc-sections option is given, the linker will zero out the entries
5536 that are not used, so that the code for those functions need not be
5537 included in the output.
5539 VTABLE_INHERIT is a zero-space relocation used to describe to the
5540 linker the inheritance tree of a C++ virtual function table. The
5541 relocation's symbol should be the parent class' vtable, and the
5542 relocation should be located at the child vtable.
5544 VTABLE_ENTRY is a zero-space relocation that describes the use of a
5545 virtual function table entry. The reloc's symbol should refer to the
5546 table of the class mentioned in the code. Off of that base, an offset
5547 describes the entry that is being used. For Rela hosts, this offset
5548 is stored in the reloc's addend. For Rel hosts, we are forced to put
5549 this offset in the reloc's section offset.
5552 BFD_RELOC_IA64_IMM14
5554 BFD_RELOC_IA64_IMM22
5556 BFD_RELOC_IA64_IMM64
5558 BFD_RELOC_IA64_DIR32MSB
5560 BFD_RELOC_IA64_DIR32LSB
5562 BFD_RELOC_IA64_DIR64MSB
5564 BFD_RELOC_IA64_DIR64LSB
5566 BFD_RELOC_IA64_GPREL22
5568 BFD_RELOC_IA64_GPREL64I
5570 BFD_RELOC_IA64_GPREL32MSB
5572 BFD_RELOC_IA64_GPREL32LSB
5574 BFD_RELOC_IA64_GPREL64MSB
5576 BFD_RELOC_IA64_GPREL64LSB
5578 BFD_RELOC_IA64_LTOFF22
5580 BFD_RELOC_IA64_LTOFF64I
5582 BFD_RELOC_IA64_PLTOFF22
5584 BFD_RELOC_IA64_PLTOFF64I
5586 BFD_RELOC_IA64_PLTOFF64MSB
5588 BFD_RELOC_IA64_PLTOFF64LSB
5590 BFD_RELOC_IA64_FPTR64I
5592 BFD_RELOC_IA64_FPTR32MSB
5594 BFD_RELOC_IA64_FPTR32LSB
5596 BFD_RELOC_IA64_FPTR64MSB
5598 BFD_RELOC_IA64_FPTR64LSB
5600 BFD_RELOC_IA64_PCREL21B
5602 BFD_RELOC_IA64_PCREL21BI
5604 BFD_RELOC_IA64_PCREL21M
5606 BFD_RELOC_IA64_PCREL21F
5608 BFD_RELOC_IA64_PCREL22
5610 BFD_RELOC_IA64_PCREL60B
5612 BFD_RELOC_IA64_PCREL64I
5614 BFD_RELOC_IA64_PCREL32MSB
5616 BFD_RELOC_IA64_PCREL32LSB
5618 BFD_RELOC_IA64_PCREL64MSB
5620 BFD_RELOC_IA64_PCREL64LSB
5622 BFD_RELOC_IA64_LTOFF_FPTR22
5624 BFD_RELOC_IA64_LTOFF_FPTR64I
5626 BFD_RELOC_IA64_LTOFF_FPTR32MSB
5628 BFD_RELOC_IA64_LTOFF_FPTR32LSB
5630 BFD_RELOC_IA64_LTOFF_FPTR64MSB
5632 BFD_RELOC_IA64_LTOFF_FPTR64LSB
5634 BFD_RELOC_IA64_SEGREL32MSB
5636 BFD_RELOC_IA64_SEGREL32LSB
5638 BFD_RELOC_IA64_SEGREL64MSB
5640 BFD_RELOC_IA64_SEGREL64LSB
5642 BFD_RELOC_IA64_SECREL32MSB
5644 BFD_RELOC_IA64_SECREL32LSB
5646 BFD_RELOC_IA64_SECREL64MSB
5648 BFD_RELOC_IA64_SECREL64LSB
5650 BFD_RELOC_IA64_REL32MSB
5652 BFD_RELOC_IA64_REL32LSB
5654 BFD_RELOC_IA64_REL64MSB
5656 BFD_RELOC_IA64_REL64LSB
5658 BFD_RELOC_IA64_LTV32MSB
5660 BFD_RELOC_IA64_LTV32LSB
5662 BFD_RELOC_IA64_LTV64MSB
5664 BFD_RELOC_IA64_LTV64LSB
5666 BFD_RELOC_IA64_IPLTMSB
5668 BFD_RELOC_IA64_IPLTLSB
5672 BFD_RELOC_IA64_LTOFF22X
5674 BFD_RELOC_IA64_LDXMOV
5676 BFD_RELOC_IA64_TPREL14
5678 BFD_RELOC_IA64_TPREL22
5680 BFD_RELOC_IA64_TPREL64I
5682 BFD_RELOC_IA64_TPREL64MSB
5684 BFD_RELOC_IA64_TPREL64LSB
5686 BFD_RELOC_IA64_LTOFF_TPREL22
5688 BFD_RELOC_IA64_DTPMOD64MSB
5690 BFD_RELOC_IA64_DTPMOD64LSB
5692 BFD_RELOC_IA64_LTOFF_DTPMOD22
5694 BFD_RELOC_IA64_DTPREL14
5696 BFD_RELOC_IA64_DTPREL22
5698 BFD_RELOC_IA64_DTPREL64I
5700 BFD_RELOC_IA64_DTPREL32MSB
5702 BFD_RELOC_IA64_DTPREL32LSB
5704 BFD_RELOC_IA64_DTPREL64MSB
5706 BFD_RELOC_IA64_DTPREL64LSB
5708 BFD_RELOC_IA64_LTOFF_DTPREL22
5710 Intel IA64 Relocations.
5713 BFD_RELOC_M68HC11_HI8
5715 Motorola 68HC11 reloc.
5716 This is the 8 bit high part of an absolute address.
5718 BFD_RELOC_M68HC11_LO8
5720 Motorola 68HC11 reloc.
5721 This is the 8 bit low part of an absolute address.
5723 BFD_RELOC_M68HC11_3B
5725 Motorola 68HC11 reloc.
5726 This is the 3 bit of a value.
5728 BFD_RELOC_M68HC11_RL_JUMP
5730 Motorola 68HC11 reloc.
5731 This reloc marks the beginning of a jump/call instruction.
5732 It is used for linker relaxation to correctly identify beginning
5733 of instruction and change some branches to use PC-relative
5736 BFD_RELOC_M68HC11_RL_GROUP
5738 Motorola 68HC11 reloc.
5739 This reloc marks a group of several instructions that gcc generates
5740 and for which the linker relaxation pass can modify and/or remove
5743 BFD_RELOC_M68HC11_LO16
5745 Motorola 68HC11 reloc.
5746 This is the 16-bit lower part of an address. It is used for 'call'
5747 instruction to specify the symbol address without any special
5748 transformation (due to memory bank window).
5750 BFD_RELOC_M68HC11_PAGE
5752 Motorola 68HC11 reloc.
5753 This is a 8-bit reloc that specifies the page number of an address.
5754 It is used by 'call' instruction to specify the page number of
5757 BFD_RELOC_M68HC11_24
5759 Motorola 68HC11 reloc.
5760 This is a 24-bit reloc that represents the address with a 16-bit
5761 value and a 8-bit page number. The symbol address is transformed
5762 to follow the 16K memory bank of 68HC12 (seen as mapped in the window).
5764 BFD_RELOC_M68HC12_5B
5766 Motorola 68HC12 reloc.
5767 This is the 5 bits of a value.
5769 BFD_RELOC_XGATE_RL_JUMP
5771 Freescale XGATE reloc.
5772 This reloc marks the beginning of a bra/jal instruction.
5774 BFD_RELOC_XGATE_RL_GROUP
5776 Freescale XGATE reloc.
5777 This reloc marks a group of several instructions that gcc generates
5778 and for which the linker relaxation pass can modify and/or remove
5781 BFD_RELOC_XGATE_LO16
5783 Freescale XGATE reloc.
5784 This is the 16-bit lower part of an address. It is used for the '16-bit'
5787 BFD_RELOC_XGATE_GPAGE
5789 Freescale XGATE reloc.
5793 Freescale XGATE reloc.
5795 BFD_RELOC_XGATE_PCREL_9
5797 Freescale XGATE reloc.
5798 This is a 9-bit pc-relative reloc.
5800 BFD_RELOC_XGATE_PCREL_10
5802 Freescale XGATE reloc.
5803 This is a 10-bit pc-relative reloc.
5805 BFD_RELOC_XGATE_IMM8_LO
5807 Freescale XGATE reloc.
5808 This is the 16-bit lower part of an address. It is used for the '16-bit'
5811 BFD_RELOC_XGATE_IMM8_HI
5813 Freescale XGATE reloc.
5814 This is the 16-bit higher part of an address. It is used for the '16-bit'
5817 BFD_RELOC_XGATE_IMM3
5819 Freescale XGATE reloc.
5820 This is a 3-bit pc-relative reloc.
5822 BFD_RELOC_XGATE_IMM4
5824 Freescale XGATE reloc.
5825 This is a 4-bit pc-relative reloc.
5827 BFD_RELOC_XGATE_IMM5
5829 Freescale XGATE reloc.
5830 This is a 5-bit pc-relative reloc.
5832 BFD_RELOC_M68HC12_9B
5834 Motorola 68HC12 reloc.
5835 This is the 9 bits of a value.
5837 BFD_RELOC_M68HC12_16B
5839 Motorola 68HC12 reloc.
5840 This is the 16 bits of a value.
5842 BFD_RELOC_M68HC12_9_PCREL
5844 Motorola 68HC12/XGATE reloc.
5845 This is a PCREL9 branch.
5847 BFD_RELOC_M68HC12_10_PCREL
5849 Motorola 68HC12/XGATE reloc.
5850 This is a PCREL10 branch.
5852 BFD_RELOC_M68HC12_LO8XG
5854 Motorola 68HC12/XGATE reloc.
5855 This is the 8 bit low part of an absolute address and immediately precedes
5856 a matching HI8XG part.
5858 BFD_RELOC_M68HC12_HI8XG
5860 Motorola 68HC12/XGATE reloc.
5861 This is the 8 bit high part of an absolute address and immediately follows
5862 a matching LO8XG part.
5864 BFD_RELOC_S12Z_15_PCREL
5866 Freescale S12Z reloc.
5867 This is a 15 bit relative address. If the most significant bits are all zero
5868 then it may be truncated to 8 bits.
5872 BFD_RELOC_16C_NUM08_C
5876 BFD_RELOC_16C_NUM16_C
5880 BFD_RELOC_16C_NUM32_C
5882 BFD_RELOC_16C_DISP04
5884 BFD_RELOC_16C_DISP04_C
5886 BFD_RELOC_16C_DISP08
5888 BFD_RELOC_16C_DISP08_C
5890 BFD_RELOC_16C_DISP16
5892 BFD_RELOC_16C_DISP16_C
5894 BFD_RELOC_16C_DISP24
5896 BFD_RELOC_16C_DISP24_C
5898 BFD_RELOC_16C_DISP24a
5900 BFD_RELOC_16C_DISP24a_C
5904 BFD_RELOC_16C_REG04_C
5906 BFD_RELOC_16C_REG04a
5908 BFD_RELOC_16C_REG04a_C
5912 BFD_RELOC_16C_REG14_C
5916 BFD_RELOC_16C_REG16_C
5920 BFD_RELOC_16C_REG20_C
5924 BFD_RELOC_16C_ABS20_C
5928 BFD_RELOC_16C_ABS24_C
5932 BFD_RELOC_16C_IMM04_C
5936 BFD_RELOC_16C_IMM16_C
5940 BFD_RELOC_16C_IMM20_C
5944 BFD_RELOC_16C_IMM24_C
5948 BFD_RELOC_16C_IMM32_C
5950 NS CR16C Relocations.
5955 BFD_RELOC_CR16_NUM16
5957 BFD_RELOC_CR16_NUM32
5959 BFD_RELOC_CR16_NUM32a
5961 BFD_RELOC_CR16_REGREL0
5963 BFD_RELOC_CR16_REGREL4
5965 BFD_RELOC_CR16_REGREL4a
5967 BFD_RELOC_CR16_REGREL14
5969 BFD_RELOC_CR16_REGREL14a
5971 BFD_RELOC_CR16_REGREL16
5973 BFD_RELOC_CR16_REGREL20
5975 BFD_RELOC_CR16_REGREL20a
5977 BFD_RELOC_CR16_ABS20
5979 BFD_RELOC_CR16_ABS24
5985 BFD_RELOC_CR16_IMM16
5987 BFD_RELOC_CR16_IMM20
5989 BFD_RELOC_CR16_IMM24
5991 BFD_RELOC_CR16_IMM32
5993 BFD_RELOC_CR16_IMM32a
5995 BFD_RELOC_CR16_DISP4
5997 BFD_RELOC_CR16_DISP8
5999 BFD_RELOC_CR16_DISP16
6001 BFD_RELOC_CR16_DISP20
6003 BFD_RELOC_CR16_DISP24
6005 BFD_RELOC_CR16_DISP24a
6007 BFD_RELOC_CR16_SWITCH8
6009 BFD_RELOC_CR16_SWITCH16
6011 BFD_RELOC_CR16_SWITCH32
6013 BFD_RELOC_CR16_GOT_REGREL20
6015 BFD_RELOC_CR16_GOTC_REGREL20
6017 BFD_RELOC_CR16_GLOB_DAT
6019 NS CR16 Relocations.
6026 BFD_RELOC_CRX_REL8_CMP
6034 BFD_RELOC_CRX_REGREL12
6036 BFD_RELOC_CRX_REGREL22
6038 BFD_RELOC_CRX_REGREL28
6040 BFD_RELOC_CRX_REGREL32
6056 BFD_RELOC_CRX_SWITCH8
6058 BFD_RELOC_CRX_SWITCH16
6060 BFD_RELOC_CRX_SWITCH32
6065 BFD_RELOC_CRIS_BDISP8
6067 BFD_RELOC_CRIS_UNSIGNED_5
6069 BFD_RELOC_CRIS_SIGNED_6
6071 BFD_RELOC_CRIS_UNSIGNED_6
6073 BFD_RELOC_CRIS_SIGNED_8
6075 BFD_RELOC_CRIS_UNSIGNED_8
6077 BFD_RELOC_CRIS_SIGNED_16
6079 BFD_RELOC_CRIS_UNSIGNED_16
6081 BFD_RELOC_CRIS_LAPCQ_OFFSET
6083 BFD_RELOC_CRIS_UNSIGNED_4
6085 These relocs are only used within the CRIS assembler. They are not
6086 (at present) written to any object files.
6090 BFD_RELOC_CRIS_GLOB_DAT
6092 BFD_RELOC_CRIS_JUMP_SLOT
6094 BFD_RELOC_CRIS_RELATIVE
6096 Relocs used in ELF shared libraries for CRIS.
6098 BFD_RELOC_CRIS_32_GOT
6100 32-bit offset to symbol-entry within GOT.
6102 BFD_RELOC_CRIS_16_GOT
6104 16-bit offset to symbol-entry within GOT.
6106 BFD_RELOC_CRIS_32_GOTPLT
6108 32-bit offset to symbol-entry within GOT, with PLT handling.
6110 BFD_RELOC_CRIS_16_GOTPLT
6112 16-bit offset to symbol-entry within GOT, with PLT handling.
6114 BFD_RELOC_CRIS_32_GOTREL
6116 32-bit offset to symbol, relative to GOT.
6118 BFD_RELOC_CRIS_32_PLT_GOTREL
6120 32-bit offset to symbol with PLT entry, relative to GOT.
6122 BFD_RELOC_CRIS_32_PLT_PCREL
6124 32-bit offset to symbol with PLT entry, relative to this relocation.
6127 BFD_RELOC_CRIS_32_GOT_GD
6129 BFD_RELOC_CRIS_16_GOT_GD
6131 BFD_RELOC_CRIS_32_GD
6135 BFD_RELOC_CRIS_32_DTPREL
6137 BFD_RELOC_CRIS_16_DTPREL
6139 BFD_RELOC_CRIS_32_GOT_TPREL
6141 BFD_RELOC_CRIS_16_GOT_TPREL
6143 BFD_RELOC_CRIS_32_TPREL
6145 BFD_RELOC_CRIS_16_TPREL
6147 BFD_RELOC_CRIS_DTPMOD
6149 BFD_RELOC_CRIS_32_IE
6151 Relocs used in TLS code for CRIS.
6154 BFD_RELOC_OR1K_REL_26
6156 BFD_RELOC_OR1K_SLO16
6158 BFD_RELOC_OR1K_PCREL_PG21
6162 BFD_RELOC_OR1K_SLO13
6164 BFD_RELOC_OR1K_GOTPC_HI16
6166 BFD_RELOC_OR1K_GOTPC_LO16
6168 BFD_RELOC_OR1K_GOT16
6170 BFD_RELOC_OR1K_GOT_PG21
6172 BFD_RELOC_OR1K_GOT_LO13
6174 BFD_RELOC_OR1K_PLT26
6176 BFD_RELOC_OR1K_PLTA26
6178 BFD_RELOC_OR1K_GOTOFF_SLO16
6182 BFD_RELOC_OR1K_GLOB_DAT
6184 BFD_RELOC_OR1K_JMP_SLOT
6186 BFD_RELOC_OR1K_RELATIVE
6188 BFD_RELOC_OR1K_TLS_GD_HI16
6190 BFD_RELOC_OR1K_TLS_GD_LO16
6192 BFD_RELOC_OR1K_TLS_GD_PG21
6194 BFD_RELOC_OR1K_TLS_GD_LO13
6196 BFD_RELOC_OR1K_TLS_LDM_HI16
6198 BFD_RELOC_OR1K_TLS_LDM_LO16
6200 BFD_RELOC_OR1K_TLS_LDM_PG21
6202 BFD_RELOC_OR1K_TLS_LDM_LO13
6204 BFD_RELOC_OR1K_TLS_LDO_HI16
6206 BFD_RELOC_OR1K_TLS_LDO_LO16
6208 BFD_RELOC_OR1K_TLS_IE_HI16
6210 BFD_RELOC_OR1K_TLS_IE_AHI16
6212 BFD_RELOC_OR1K_TLS_IE_LO16
6214 BFD_RELOC_OR1K_TLS_IE_PG21
6216 BFD_RELOC_OR1K_TLS_IE_LO13
6218 BFD_RELOC_OR1K_TLS_LE_HI16
6220 BFD_RELOC_OR1K_TLS_LE_AHI16
6222 BFD_RELOC_OR1K_TLS_LE_LO16
6224 BFD_RELOC_OR1K_TLS_LE_SLO16
6226 BFD_RELOC_OR1K_TLS_TPOFF
6228 BFD_RELOC_OR1K_TLS_DTPOFF
6230 BFD_RELOC_OR1K_TLS_DTPMOD
6232 OpenRISC 1000 Relocations.
6235 BFD_RELOC_H8_DIR16A8
6237 BFD_RELOC_H8_DIR16R8
6239 BFD_RELOC_H8_DIR24A8
6241 BFD_RELOC_H8_DIR24R8
6243 BFD_RELOC_H8_DIR32A16
6245 BFD_RELOC_H8_DISP32A16
6250 BFD_RELOC_XSTORMY16_REL_12
6252 BFD_RELOC_XSTORMY16_12
6254 BFD_RELOC_XSTORMY16_24
6256 BFD_RELOC_XSTORMY16_FPTR16
6258 Sony Xstormy16 Relocations.
6263 Self-describing complex relocations.
6275 Infineon Relocations.
6278 BFD_RELOC_VAX_GLOB_DAT
6280 BFD_RELOC_VAX_JMP_SLOT
6282 BFD_RELOC_VAX_RELATIVE
6284 Relocations used by VAX ELF.
6289 Morpho MT - 16 bit immediate relocation.
6293 Morpho MT - Hi 16 bits of an address.
6297 Morpho MT - Low 16 bits of an address.
6299 BFD_RELOC_MT_GNU_VTINHERIT
6301 Morpho MT - Used to tell the linker which vtable entries are used.
6303 BFD_RELOC_MT_GNU_VTENTRY
6305 Morpho MT - Used to tell the linker which vtable entries are used.
6307 BFD_RELOC_MT_PCINSN8
6309 Morpho MT - 8 bit immediate relocation.
6312 BFD_RELOC_MSP430_10_PCREL
6314 BFD_RELOC_MSP430_16_PCREL
6318 BFD_RELOC_MSP430_16_PCREL_BYTE
6320 BFD_RELOC_MSP430_16_BYTE
6322 BFD_RELOC_MSP430_2X_PCREL
6324 BFD_RELOC_MSP430_RL_PCREL
6326 BFD_RELOC_MSP430_ABS8
6328 BFD_RELOC_MSP430X_PCR20_EXT_SRC
6330 BFD_RELOC_MSP430X_PCR20_EXT_DST
6332 BFD_RELOC_MSP430X_PCR20_EXT_ODST
6334 BFD_RELOC_MSP430X_ABS20_EXT_SRC
6336 BFD_RELOC_MSP430X_ABS20_EXT_DST
6338 BFD_RELOC_MSP430X_ABS20_EXT_ODST
6340 BFD_RELOC_MSP430X_ABS20_ADR_SRC
6342 BFD_RELOC_MSP430X_ABS20_ADR_DST
6344 BFD_RELOC_MSP430X_PCR16
6346 BFD_RELOC_MSP430X_PCR20_CALL
6348 BFD_RELOC_MSP430X_ABS16
6350 BFD_RELOC_MSP430_ABS_HI16
6352 BFD_RELOC_MSP430_PREL31
6354 BFD_RELOC_MSP430_SYM_DIFF
6356 msp430 specific relocation codes
6363 BFD_RELOC_NIOS2_CALL26
6365 BFD_RELOC_NIOS2_IMM5
6367 BFD_RELOC_NIOS2_CACHE_OPX
6369 BFD_RELOC_NIOS2_IMM6
6371 BFD_RELOC_NIOS2_IMM8
6373 BFD_RELOC_NIOS2_HI16
6375 BFD_RELOC_NIOS2_LO16
6377 BFD_RELOC_NIOS2_HIADJ16
6379 BFD_RELOC_NIOS2_GPREL
6381 BFD_RELOC_NIOS2_UJMP
6383 BFD_RELOC_NIOS2_CJMP
6385 BFD_RELOC_NIOS2_CALLR
6387 BFD_RELOC_NIOS2_ALIGN
6389 BFD_RELOC_NIOS2_GOT16
6391 BFD_RELOC_NIOS2_CALL16
6393 BFD_RELOC_NIOS2_GOTOFF_LO
6395 BFD_RELOC_NIOS2_GOTOFF_HA
6397 BFD_RELOC_NIOS2_PCREL_LO
6399 BFD_RELOC_NIOS2_PCREL_HA
6401 BFD_RELOC_NIOS2_TLS_GD16
6403 BFD_RELOC_NIOS2_TLS_LDM16
6405 BFD_RELOC_NIOS2_TLS_LDO16
6407 BFD_RELOC_NIOS2_TLS_IE16
6409 BFD_RELOC_NIOS2_TLS_LE16
6411 BFD_RELOC_NIOS2_TLS_DTPMOD
6413 BFD_RELOC_NIOS2_TLS_DTPREL
6415 BFD_RELOC_NIOS2_TLS_TPREL
6417 BFD_RELOC_NIOS2_COPY
6419 BFD_RELOC_NIOS2_GLOB_DAT
6421 BFD_RELOC_NIOS2_JUMP_SLOT
6423 BFD_RELOC_NIOS2_RELATIVE
6425 BFD_RELOC_NIOS2_GOTOFF
6427 BFD_RELOC_NIOS2_CALL26_NOAT
6429 BFD_RELOC_NIOS2_GOT_LO
6431 BFD_RELOC_NIOS2_GOT_HA
6433 BFD_RELOC_NIOS2_CALL_LO
6435 BFD_RELOC_NIOS2_CALL_HA
6437 BFD_RELOC_NIOS2_R2_S12
6439 BFD_RELOC_NIOS2_R2_I10_1_PCREL
6441 BFD_RELOC_NIOS2_R2_T1I7_1_PCREL
6443 BFD_RELOC_NIOS2_R2_T1I7_2
6445 BFD_RELOC_NIOS2_R2_T2I4
6447 BFD_RELOC_NIOS2_R2_T2I4_1
6449 BFD_RELOC_NIOS2_R2_T2I4_2
6451 BFD_RELOC_NIOS2_R2_X1I7_2
6453 BFD_RELOC_NIOS2_R2_X2L5
6455 BFD_RELOC_NIOS2_R2_F1I5_2
6457 BFD_RELOC_NIOS2_R2_L5I4X1
6459 BFD_RELOC_NIOS2_R2_T1X1I6
6461 BFD_RELOC_NIOS2_R2_T1X1I6_2
6463 Relocations used by the Altera Nios II core.
6468 PRU LDI 16-bit unsigned data-memory relocation.
6470 BFD_RELOC_PRU_U16_PMEMIMM
6472 PRU LDI 16-bit unsigned instruction-memory relocation.
6476 PRU relocation for two consecutive LDI load instructions that load a
6477 32 bit value into a register. If the higher bits are all zero, then
6478 the second instruction may be relaxed.
6480 BFD_RELOC_PRU_S10_PCREL
6482 PRU QBBx 10-bit signed PC-relative relocation.
6484 BFD_RELOC_PRU_U8_PCREL
6486 PRU 8-bit unsigned relocation used for the LOOP instruction.
6488 BFD_RELOC_PRU_32_PMEM
6490 BFD_RELOC_PRU_16_PMEM
6492 PRU Program Memory relocations. Used to convert from byte addressing to
6493 32-bit word addressing.
6495 BFD_RELOC_PRU_GNU_DIFF8
6497 BFD_RELOC_PRU_GNU_DIFF16
6499 BFD_RELOC_PRU_GNU_DIFF32
6501 BFD_RELOC_PRU_GNU_DIFF16_PMEM
6503 BFD_RELOC_PRU_GNU_DIFF32_PMEM
6505 PRU relocations to mark the difference of two local symbols.
6506 These are only needed to support linker relaxation and can be ignored
6507 when not relaxing. The field is set to the value of the difference
6508 assuming no relaxation. The relocation encodes the position of the
6509 second symbol so the linker can determine whether to adjust the field
6510 value. The PMEM variants encode the word difference, instead of byte
6511 difference between symbols.
6514 BFD_RELOC_IQ2000_OFFSET_16
6516 BFD_RELOC_IQ2000_OFFSET_21
6518 BFD_RELOC_IQ2000_UHI16
6523 BFD_RELOC_XTENSA_RTLD
6525 Special Xtensa relocation used only by PLT entries in ELF shared
6526 objects to indicate that the runtime linker should set the value
6527 to one of its own internal functions or data structures.
6529 BFD_RELOC_XTENSA_GLOB_DAT
6531 BFD_RELOC_XTENSA_JMP_SLOT
6533 BFD_RELOC_XTENSA_RELATIVE
6535 Xtensa relocations for ELF shared objects.
6537 BFD_RELOC_XTENSA_PLT
6539 Xtensa relocation used in ELF object files for symbols that may require
6540 PLT entries. Otherwise, this is just a generic 32-bit relocation.
6542 BFD_RELOC_XTENSA_DIFF8
6544 BFD_RELOC_XTENSA_DIFF16
6546 BFD_RELOC_XTENSA_DIFF32
6548 Xtensa relocations to mark the difference of two local symbols.
6549 These are only needed to support linker relaxation and can be ignored
6550 when not relaxing. The field is set to the value of the difference
6551 assuming no relaxation. The relocation encodes the position of the
6552 first symbol so the linker can determine whether to adjust the field
6555 BFD_RELOC_XTENSA_SLOT0_OP
6557 BFD_RELOC_XTENSA_SLOT1_OP
6559 BFD_RELOC_XTENSA_SLOT2_OP
6561 BFD_RELOC_XTENSA_SLOT3_OP
6563 BFD_RELOC_XTENSA_SLOT4_OP
6565 BFD_RELOC_XTENSA_SLOT5_OP
6567 BFD_RELOC_XTENSA_SLOT6_OP
6569 BFD_RELOC_XTENSA_SLOT7_OP
6571 BFD_RELOC_XTENSA_SLOT8_OP
6573 BFD_RELOC_XTENSA_SLOT9_OP
6575 BFD_RELOC_XTENSA_SLOT10_OP
6577 BFD_RELOC_XTENSA_SLOT11_OP
6579 BFD_RELOC_XTENSA_SLOT12_OP
6581 BFD_RELOC_XTENSA_SLOT13_OP
6583 BFD_RELOC_XTENSA_SLOT14_OP
6585 Generic Xtensa relocations for instruction operands. Only the slot
6586 number is encoded in the relocation. The relocation applies to the
6587 last PC-relative immediate operand, or if there are no PC-relative
6588 immediates, to the last immediate operand.
6590 BFD_RELOC_XTENSA_SLOT0_ALT
6592 BFD_RELOC_XTENSA_SLOT1_ALT
6594 BFD_RELOC_XTENSA_SLOT2_ALT
6596 BFD_RELOC_XTENSA_SLOT3_ALT
6598 BFD_RELOC_XTENSA_SLOT4_ALT
6600 BFD_RELOC_XTENSA_SLOT5_ALT
6602 BFD_RELOC_XTENSA_SLOT6_ALT
6604 BFD_RELOC_XTENSA_SLOT7_ALT
6606 BFD_RELOC_XTENSA_SLOT8_ALT
6608 BFD_RELOC_XTENSA_SLOT9_ALT
6610 BFD_RELOC_XTENSA_SLOT10_ALT
6612 BFD_RELOC_XTENSA_SLOT11_ALT
6614 BFD_RELOC_XTENSA_SLOT12_ALT
6616 BFD_RELOC_XTENSA_SLOT13_ALT
6618 BFD_RELOC_XTENSA_SLOT14_ALT
6620 Alternate Xtensa relocations. Only the slot is encoded in the
6621 relocation. The meaning of these relocations is opcode-specific.
6623 BFD_RELOC_XTENSA_OP0
6625 BFD_RELOC_XTENSA_OP1
6627 BFD_RELOC_XTENSA_OP2
6629 Xtensa relocations for backward compatibility. These have all been
6630 replaced by BFD_RELOC_XTENSA_SLOT0_OP.
6632 BFD_RELOC_XTENSA_ASM_EXPAND
6634 Xtensa relocation to mark that the assembler expanded the
6635 instructions from an original target. The expansion size is
6636 encoded in the reloc size.
6638 BFD_RELOC_XTENSA_ASM_SIMPLIFY
6640 Xtensa relocation to mark that the linker should simplify
6641 assembler-expanded instructions. This is commonly used
6642 internally by the linker after analysis of a
6643 BFD_RELOC_XTENSA_ASM_EXPAND.
6645 BFD_RELOC_XTENSA_TLSDESC_FN
6647 BFD_RELOC_XTENSA_TLSDESC_ARG
6649 BFD_RELOC_XTENSA_TLS_DTPOFF
6651 BFD_RELOC_XTENSA_TLS_TPOFF
6653 BFD_RELOC_XTENSA_TLS_FUNC
6655 BFD_RELOC_XTENSA_TLS_ARG
6657 BFD_RELOC_XTENSA_TLS_CALL
6659 Xtensa TLS relocations.
6664 8 bit signed offset in (ix+d) or (iy+d).
6682 BFD_RELOC_LM32_BRANCH
6684 BFD_RELOC_LM32_16_GOT
6686 BFD_RELOC_LM32_GOTOFF_HI16
6688 BFD_RELOC_LM32_GOTOFF_LO16
6692 BFD_RELOC_LM32_GLOB_DAT
6694 BFD_RELOC_LM32_JMP_SLOT
6696 BFD_RELOC_LM32_RELATIVE
6698 Lattice Mico32 relocations.
6701 BFD_RELOC_MACH_O_SECTDIFF
6703 Difference between two section addreses. Must be followed by a
6704 BFD_RELOC_MACH_O_PAIR.
6706 BFD_RELOC_MACH_O_LOCAL_SECTDIFF
6708 Like BFD_RELOC_MACH_O_SECTDIFF but with a local symbol.
6710 BFD_RELOC_MACH_O_PAIR
6712 Pair of relocation. Contains the first symbol.
6714 BFD_RELOC_MACH_O_SUBTRACTOR32
6716 Symbol will be substracted. Must be followed by a BFD_RELOC_32.
6718 BFD_RELOC_MACH_O_SUBTRACTOR64
6720 Symbol will be substracted. Must be followed by a BFD_RELOC_64.
6723 BFD_RELOC_MACH_O_X86_64_BRANCH32
6725 BFD_RELOC_MACH_O_X86_64_BRANCH8
6727 PCREL relocations. They are marked as branch to create PLT entry if
6730 BFD_RELOC_MACH_O_X86_64_GOT
6732 Used when referencing a GOT entry.
6734 BFD_RELOC_MACH_O_X86_64_GOT_LOAD
6736 Used when loading a GOT entry with movq. It is specially marked so that
6737 the linker could optimize the movq to a leaq if possible.
6739 BFD_RELOC_MACH_O_X86_64_PCREL32_1
6741 Same as BFD_RELOC_32_PCREL but with an implicit -1 addend.
6743 BFD_RELOC_MACH_O_X86_64_PCREL32_2
6745 Same as BFD_RELOC_32_PCREL but with an implicit -2 addend.
6747 BFD_RELOC_MACH_O_X86_64_PCREL32_4
6749 Same as BFD_RELOC_32_PCREL but with an implicit -4 addend.
6751 BFD_RELOC_MACH_O_X86_64_TLV
6753 Used when referencing a TLV entry.
6757 BFD_RELOC_MACH_O_ARM64_ADDEND
6759 Addend for PAGE or PAGEOFF.
6761 BFD_RELOC_MACH_O_ARM64_GOT_LOAD_PAGE21
6763 Relative offset to page of GOT slot.
6765 BFD_RELOC_MACH_O_ARM64_GOT_LOAD_PAGEOFF12
6767 Relative offset within page of GOT slot.
6769 BFD_RELOC_MACH_O_ARM64_POINTER_TO_GOT
6771 Address of a GOT entry.
6774 BFD_RELOC_MICROBLAZE_32_LO
6776 This is a 32 bit reloc for the microblaze that stores the
6777 low 16 bits of a value
6779 BFD_RELOC_MICROBLAZE_32_LO_PCREL
6781 This is a 32 bit pc-relative reloc for the microblaze that
6782 stores the low 16 bits of a value
6784 BFD_RELOC_MICROBLAZE_32_ROSDA
6786 This is a 32 bit reloc for the microblaze that stores a
6787 value relative to the read-only small data area anchor
6789 BFD_RELOC_MICROBLAZE_32_RWSDA
6791 This is a 32 bit reloc for the microblaze that stores a
6792 value relative to the read-write small data area anchor
6794 BFD_RELOC_MICROBLAZE_32_SYM_OP_SYM
6796 This is a 32 bit reloc for the microblaze to handle
6797 expressions of the form "Symbol Op Symbol"
6799 BFD_RELOC_MICROBLAZE_64_NONE
6801 This is a 64 bit reloc that stores the 32 bit pc relative
6802 value in two words (with an imm instruction). No relocation is
6803 done here - only used for relaxing
6805 BFD_RELOC_MICROBLAZE_64_GOTPC
6807 This is a 64 bit reloc that stores the 32 bit pc relative
6808 value in two words (with an imm instruction). The relocation is
6809 PC-relative GOT offset
6811 BFD_RELOC_MICROBLAZE_64_GOT
6813 This is a 64 bit reloc that stores the 32 bit pc relative
6814 value in two words (with an imm instruction). The relocation is
6817 BFD_RELOC_MICROBLAZE_64_PLT
6819 This is a 64 bit reloc that stores the 32 bit pc relative
6820 value in two words (with an imm instruction). The relocation is
6821 PC-relative offset into PLT
6823 BFD_RELOC_MICROBLAZE_64_GOTOFF
6825 This is a 64 bit reloc that stores the 32 bit GOT relative
6826 value in two words (with an imm instruction). The relocation is
6827 relative offset from _GLOBAL_OFFSET_TABLE_
6829 BFD_RELOC_MICROBLAZE_32_GOTOFF
6831 This is a 32 bit reloc that stores the 32 bit GOT relative
6832 value in a word. The relocation is relative offset from
6833 _GLOBAL_OFFSET_TABLE_
6835 BFD_RELOC_MICROBLAZE_COPY
6837 This is used to tell the dynamic linker to copy the value out of
6838 the dynamic object into the runtime process image.
6840 BFD_RELOC_MICROBLAZE_64_TLS
6844 BFD_RELOC_MICROBLAZE_64_TLSGD
6846 This is a 64 bit reloc that stores the 32 bit GOT relative value
6847 of the GOT TLS GD info entry in two words (with an imm instruction). The
6848 relocation is GOT offset.
6850 BFD_RELOC_MICROBLAZE_64_TLSLD
6852 This is a 64 bit reloc that stores the 32 bit GOT relative value
6853 of the GOT TLS LD info entry in two words (with an imm instruction). The
6854 relocation is GOT offset.
6856 BFD_RELOC_MICROBLAZE_32_TLSDTPMOD
6858 This is a 32 bit reloc that stores the Module ID to GOT(n).
6860 BFD_RELOC_MICROBLAZE_32_TLSDTPREL
6862 This is a 32 bit reloc that stores TLS offset to GOT(n+1).
6864 BFD_RELOC_MICROBLAZE_64_TLSDTPREL
6866 This is a 32 bit reloc for storing TLS offset to two words (uses imm
6869 BFD_RELOC_MICROBLAZE_64_TLSGOTTPREL
6871 This is a 64 bit reloc that stores 32-bit thread pointer relative offset
6872 to two words (uses imm instruction).
6874 BFD_RELOC_MICROBLAZE_64_TLSTPREL
6876 This is a 64 bit reloc that stores 32-bit thread pointer relative offset
6877 to two words (uses imm instruction).
6879 BFD_RELOC_MICROBLAZE_64_TEXTPCREL
6881 This is a 64 bit reloc that stores the 32 bit pc relative
6882 value in two words (with an imm instruction). The relocation is
6883 PC-relative offset from start of TEXT.
6885 BFD_RELOC_MICROBLAZE_64_TEXTREL
6887 This is a 64 bit reloc that stores the 32 bit offset
6888 value in two words (with an imm instruction). The relocation is
6889 relative offset from start of TEXT.
6892 BFD_RELOC_AARCH64_RELOC_START
6894 AArch64 pseudo relocation code to mark the start of the AArch64
6895 relocation enumerators. N.B. the order of the enumerators is
6896 important as several tables in the AArch64 bfd backend are indexed
6897 by these enumerators; make sure they are all synced.
6899 BFD_RELOC_AARCH64_NULL
6901 Deprecated AArch64 null relocation code.
6903 BFD_RELOC_AARCH64_NONE
6905 AArch64 null relocation code.
6907 BFD_RELOC_AARCH64_64
6909 BFD_RELOC_AARCH64_32
6911 BFD_RELOC_AARCH64_16
6913 Basic absolute relocations of N bits. These are equivalent to
6914 BFD_RELOC_N and they were added to assist the indexing of the howto
6917 BFD_RELOC_AARCH64_64_PCREL
6919 BFD_RELOC_AARCH64_32_PCREL
6921 BFD_RELOC_AARCH64_16_PCREL
6923 PC-relative relocations. These are equivalent to BFD_RELOC_N_PCREL
6924 and they were added to assist the indexing of the howto table.
6926 BFD_RELOC_AARCH64_MOVW_G0
6928 AArch64 MOV[NZK] instruction with most significant bits 0 to 15
6929 of an unsigned address/value.
6931 BFD_RELOC_AARCH64_MOVW_G0_NC
6933 AArch64 MOV[NZK] instruction with less significant bits 0 to 15 of
6934 an address/value. No overflow checking.
6936 BFD_RELOC_AARCH64_MOVW_G1
6938 AArch64 MOV[NZK] instruction with most significant bits 16 to 31
6939 of an unsigned address/value.
6941 BFD_RELOC_AARCH64_MOVW_G1_NC
6943 AArch64 MOV[NZK] instruction with less significant bits 16 to 31
6944 of an address/value. No overflow checking.
6946 BFD_RELOC_AARCH64_MOVW_G2
6948 AArch64 MOV[NZK] instruction with most significant bits 32 to 47
6949 of an unsigned address/value.
6951 BFD_RELOC_AARCH64_MOVW_G2_NC
6953 AArch64 MOV[NZK] instruction with less significant bits 32 to 47
6954 of an address/value. No overflow checking.
6956 BFD_RELOC_AARCH64_MOVW_G3
6958 AArch64 MOV[NZK] instruction with most signficant bits 48 to 64
6959 of a signed or unsigned address/value.
6961 BFD_RELOC_AARCH64_MOVW_G0_S
6963 AArch64 MOV[NZ] instruction with most significant bits 0 to 15
6964 of a signed value. Changes instruction to MOVZ or MOVN depending on the
6967 BFD_RELOC_AARCH64_MOVW_G1_S
6969 AArch64 MOV[NZ] instruction with most significant bits 16 to 31
6970 of a signed value. Changes instruction to MOVZ or MOVN depending on the
6973 BFD_RELOC_AARCH64_MOVW_G2_S
6975 AArch64 MOV[NZ] instruction with most significant bits 32 to 47
6976 of a signed value. Changes instruction to MOVZ or MOVN depending on the
6979 BFD_RELOC_AARCH64_MOVW_PREL_G0
6981 AArch64 MOV[NZ] instruction with most significant bits 0 to 15
6982 of a signed value. Changes instruction to MOVZ or MOVN depending on the
6985 BFD_RELOC_AARCH64_MOVW_PREL_G0_NC
6987 AArch64 MOV[NZ] instruction with most significant bits 0 to 15
6988 of a signed value. Changes instruction to MOVZ or MOVN depending on the
6991 BFD_RELOC_AARCH64_MOVW_PREL_G1
6993 AArch64 MOVK instruction with most significant bits 16 to 31
6996 BFD_RELOC_AARCH64_MOVW_PREL_G1_NC
6998 AArch64 MOVK instruction with most significant bits 16 to 31
7001 BFD_RELOC_AARCH64_MOVW_PREL_G2
7003 AArch64 MOVK instruction with most significant bits 32 to 47
7006 BFD_RELOC_AARCH64_MOVW_PREL_G2_NC
7008 AArch64 MOVK instruction with most significant bits 32 to 47
7011 BFD_RELOC_AARCH64_MOVW_PREL_G3
7013 AArch64 MOVK instruction with most significant bits 47 to 63
7016 BFD_RELOC_AARCH64_LD_LO19_PCREL
7018 AArch64 Load Literal instruction, holding a 19 bit pc-relative word
7019 offset. The lowest two bits must be zero and are not stored in the
7020 instruction, giving a 21 bit signed byte offset.
7022 BFD_RELOC_AARCH64_ADR_LO21_PCREL
7024 AArch64 ADR instruction, holding a simple 21 bit pc-relative byte offset.
7026 BFD_RELOC_AARCH64_ADR_HI21_PCREL
7028 AArch64 ADRP instruction, with bits 12 to 32 of a pc-relative page
7029 offset, giving a 4KB aligned page base address.
7031 BFD_RELOC_AARCH64_ADR_HI21_NC_PCREL
7033 AArch64 ADRP instruction, with bits 12 to 32 of a pc-relative page
7034 offset, giving a 4KB aligned page base address, but with no overflow
7037 BFD_RELOC_AARCH64_ADD_LO12
7039 AArch64 ADD immediate instruction, holding bits 0 to 11 of the address.
7040 Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7042 BFD_RELOC_AARCH64_LDST8_LO12
7044 AArch64 8-bit load/store instruction, holding bits 0 to 11 of the
7045 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7047 BFD_RELOC_AARCH64_TSTBR14
7049 AArch64 14 bit pc-relative test bit and branch.
7050 The lowest two bits must be zero and are not stored in the instruction,
7051 giving a 16 bit signed byte offset.
7053 BFD_RELOC_AARCH64_BRANCH19
7055 AArch64 19 bit pc-relative conditional branch and compare & branch.
7056 The lowest two bits must be zero and are not stored in the instruction,
7057 giving a 21 bit signed byte offset.
7059 BFD_RELOC_AARCH64_JUMP26
7061 AArch64 26 bit pc-relative unconditional branch.
7062 The lowest two bits must be zero and are not stored in the instruction,
7063 giving a 28 bit signed byte offset.
7065 BFD_RELOC_AARCH64_CALL26
7067 AArch64 26 bit pc-relative unconditional branch and link.
7068 The lowest two bits must be zero and are not stored in the instruction,
7069 giving a 28 bit signed byte offset.
7071 BFD_RELOC_AARCH64_LDST16_LO12
7073 AArch64 16-bit load/store instruction, holding bits 0 to 11 of the
7074 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7076 BFD_RELOC_AARCH64_LDST32_LO12
7078 AArch64 32-bit load/store instruction, holding bits 0 to 11 of the
7079 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7081 BFD_RELOC_AARCH64_LDST64_LO12
7083 AArch64 64-bit load/store instruction, holding bits 0 to 11 of the
7084 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7086 BFD_RELOC_AARCH64_LDST128_LO12
7088 AArch64 128-bit load/store instruction, holding bits 0 to 11 of the
7089 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7091 BFD_RELOC_AARCH64_GOT_LD_PREL19
7093 AArch64 Load Literal instruction, holding a 19 bit PC relative word
7094 offset of the global offset table entry for a symbol. The lowest two
7095 bits must be zero and are not stored in the instruction, giving a 21
7096 bit signed byte offset. This relocation type requires signed overflow
7099 BFD_RELOC_AARCH64_ADR_GOT_PAGE
7101 Get to the page base of the global offset table entry for a symbol as
7102 part of an ADRP instruction using a 21 bit PC relative value.Used in
7103 conjunction with BFD_RELOC_AARCH64_LD64_GOT_LO12_NC.
7105 BFD_RELOC_AARCH64_LD64_GOT_LO12_NC
7107 Unsigned 12 bit byte offset for 64 bit load/store from the page of
7108 the GOT entry for this symbol. Used in conjunction with
7109 BFD_RELOC_AARCH64_ADR_GOT_PAGE. Valid in LP64 ABI only.
7111 BFD_RELOC_AARCH64_LD32_GOT_LO12_NC
7113 Unsigned 12 bit byte offset for 32 bit load/store from the page of
7114 the GOT entry for this symbol. Used in conjunction with
7115 BFD_RELOC_AARCH64_ADR_GOT_PAGE. Valid in ILP32 ABI only.
7117 BFD_RELOC_AARCH64_MOVW_GOTOFF_G0_NC
7119 Unsigned 16 bit byte offset for 64 bit load/store from the GOT entry
7120 for this symbol. Valid in LP64 ABI only.
7122 BFD_RELOC_AARCH64_MOVW_GOTOFF_G1
7124 Unsigned 16 bit byte higher offset for 64 bit load/store from the GOT entry
7125 for this symbol. Valid in LP64 ABI only.
7127 BFD_RELOC_AARCH64_LD64_GOTOFF_LO15
7129 Unsigned 15 bit byte offset for 64 bit load/store from the page of
7130 the GOT entry for this symbol. Valid in LP64 ABI only.
7132 BFD_RELOC_AARCH64_LD32_GOTPAGE_LO14
7134 Scaled 14 bit byte offset to the page base of the global offset table.
7136 BFD_RELOC_AARCH64_LD64_GOTPAGE_LO15
7138 Scaled 15 bit byte offset to the page base of the global offset table.
7140 BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21
7142 Get to the page base of the global offset table entry for a symbols
7143 tls_index structure as part of an adrp instruction using a 21 bit PC
7144 relative value. Used in conjunction with
7145 BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC.
7147 BFD_RELOC_AARCH64_TLSGD_ADR_PREL21
7149 AArch64 TLS General Dynamic
7151 BFD_RELOC_AARCH64_TLSGD_ADD_LO12_NC
7153 Unsigned 12 bit byte offset to global offset table entry for a symbols
7154 tls_index structure. Used in conjunction with
7155 BFD_RELOC_AARCH64_TLSGD_ADR_PAGE21.
7157 BFD_RELOC_AARCH64_TLSGD_MOVW_G0_NC
7159 AArch64 TLS General Dynamic relocation.
7161 BFD_RELOC_AARCH64_TLSGD_MOVW_G1
7163 AArch64 TLS General Dynamic relocation.
7165 BFD_RELOC_AARCH64_TLSIE_ADR_GOTTPREL_PAGE21
7167 AArch64 TLS INITIAL EXEC relocation.
7169 BFD_RELOC_AARCH64_TLSIE_LD64_GOTTPREL_LO12_NC
7171 AArch64 TLS INITIAL EXEC relocation.
7173 BFD_RELOC_AARCH64_TLSIE_LD32_GOTTPREL_LO12_NC
7175 AArch64 TLS INITIAL EXEC relocation.
7177 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_PREL19
7179 AArch64 TLS INITIAL EXEC relocation.
7181 BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G0_NC
7183 AArch64 TLS INITIAL EXEC relocation.
7185 BFD_RELOC_AARCH64_TLSIE_MOVW_GOTTPREL_G1
7187 AArch64 TLS INITIAL EXEC relocation.
7189 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_HI12
7191 bit[23:12] of byte offset to module TLS base address.
7193 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12
7195 Unsigned 12 bit byte offset to module TLS base address.
7197 BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12_NC
7199 No overflow check version of BFD_RELOC_AARCH64_TLSLD_ADD_DTPREL_LO12.
7201 BFD_RELOC_AARCH64_TLSLD_ADD_LO12_NC
7203 Unsigned 12 bit byte offset to global offset table entry for a symbols
7204 tls_index structure. Used in conjunction with
7205 BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21.
7207 BFD_RELOC_AARCH64_TLSLD_ADR_PAGE21
7209 GOT entry page address for AArch64 TLS Local Dynamic, used with ADRP
7212 BFD_RELOC_AARCH64_TLSLD_ADR_PREL21
7214 GOT entry address for AArch64 TLS Local Dynamic, used with ADR instruction.
7216 BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12
7218 bit[11:1] of byte offset to module TLS base address, encoded in ldst
7221 BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12_NC
7223 Similar as BFD_RELOC_AARCH64_TLSLD_LDST16_DTPREL_LO12, but no overflow check.
7225 BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12
7227 bit[11:2] of byte offset to module TLS base address, encoded in ldst
7230 BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12_NC
7232 Similar as BFD_RELOC_AARCH64_TLSLD_LDST32_DTPREL_LO12, but no overflow check.
7234 BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12
7236 bit[11:3] of byte offset to module TLS base address, encoded in ldst
7239 BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12_NC
7241 Similar as BFD_RELOC_AARCH64_TLSLD_LDST64_DTPREL_LO12, but no overflow check.
7243 BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12
7245 bit[11:0] of byte offset to module TLS base address, encoded in ldst
7248 BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12_NC
7250 Similar as BFD_RELOC_AARCH64_TLSLD_LDST8_DTPREL_LO12, but no overflow check.
7252 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0
7254 bit[15:0] of byte offset to module TLS base address.
7256 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0_NC
7258 No overflow check version of BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G0
7260 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1
7262 bit[31:16] of byte offset to module TLS base address.
7264 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1_NC
7266 No overflow check version of BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G1
7268 BFD_RELOC_AARCH64_TLSLD_MOVW_DTPREL_G2
7270 bit[47:32] of byte offset to module TLS base address.
7272 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G2
7274 AArch64 TLS LOCAL EXEC relocation.
7276 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1
7278 AArch64 TLS LOCAL EXEC relocation.
7280 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G1_NC
7282 AArch64 TLS LOCAL EXEC relocation.
7284 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0
7286 AArch64 TLS LOCAL EXEC relocation.
7288 BFD_RELOC_AARCH64_TLSLE_MOVW_TPREL_G0_NC
7290 AArch64 TLS LOCAL EXEC relocation.
7292 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_HI12
7294 AArch64 TLS LOCAL EXEC relocation.
7296 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12
7298 AArch64 TLS LOCAL EXEC relocation.
7300 BFD_RELOC_AARCH64_TLSLE_ADD_TPREL_LO12_NC
7302 AArch64 TLS LOCAL EXEC relocation.
7304 BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12
7306 bit[11:1] of byte offset to module TLS base address, encoded in ldst
7309 BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12_NC
7311 Similar as BFD_RELOC_AARCH64_TLSLE_LDST16_TPREL_LO12, but no overflow check.
7313 BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12
7315 bit[11:2] of byte offset to module TLS base address, encoded in ldst
7318 BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12_NC
7320 Similar as BFD_RELOC_AARCH64_TLSLE_LDST32_TPREL_LO12, but no overflow check.
7322 BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12
7324 bit[11:3] of byte offset to module TLS base address, encoded in ldst
7327 BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12_NC
7329 Similar as BFD_RELOC_AARCH64_TLSLE_LDST64_TPREL_LO12, but no overflow check.
7331 BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12
7333 bit[11:0] of byte offset to module TLS base address, encoded in ldst
7336 BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12_NC
7338 Similar as BFD_RELOC_AARCH64_TLSLE_LDST8_TPREL_LO12, but no overflow check.
7340 BFD_RELOC_AARCH64_TLSDESC_LD_PREL19
7342 AArch64 TLS DESC relocation.
7344 BFD_RELOC_AARCH64_TLSDESC_ADR_PREL21
7346 AArch64 TLS DESC relocation.
7348 BFD_RELOC_AARCH64_TLSDESC_ADR_PAGE21
7350 AArch64 TLS DESC relocation.
7352 BFD_RELOC_AARCH64_TLSDESC_LD64_LO12
7354 AArch64 TLS DESC relocation.
7356 BFD_RELOC_AARCH64_TLSDESC_LD32_LO12_NC
7358 AArch64 TLS DESC relocation.
7360 BFD_RELOC_AARCH64_TLSDESC_ADD_LO12
7362 AArch64 TLS DESC relocation.
7364 BFD_RELOC_AARCH64_TLSDESC_OFF_G1
7366 AArch64 TLS DESC relocation.
7368 BFD_RELOC_AARCH64_TLSDESC_OFF_G0_NC
7370 AArch64 TLS DESC relocation.
7372 BFD_RELOC_AARCH64_TLSDESC_LDR
7374 AArch64 TLS DESC relocation.
7376 BFD_RELOC_AARCH64_TLSDESC_ADD
7378 AArch64 TLS DESC relocation.
7380 BFD_RELOC_AARCH64_TLSDESC_CALL
7382 AArch64 TLS DESC relocation.
7384 BFD_RELOC_AARCH64_COPY
7386 AArch64 TLS relocation.
7388 BFD_RELOC_AARCH64_GLOB_DAT
7390 AArch64 TLS relocation.
7392 BFD_RELOC_AARCH64_JUMP_SLOT
7394 AArch64 TLS relocation.
7396 BFD_RELOC_AARCH64_RELATIVE
7398 AArch64 TLS relocation.
7400 BFD_RELOC_AARCH64_TLS_DTPMOD
7402 AArch64 TLS relocation.
7404 BFD_RELOC_AARCH64_TLS_DTPREL
7406 AArch64 TLS relocation.
7408 BFD_RELOC_AARCH64_TLS_TPREL
7410 AArch64 TLS relocation.
7412 BFD_RELOC_AARCH64_TLSDESC
7414 AArch64 TLS relocation.
7416 BFD_RELOC_AARCH64_IRELATIVE
7418 AArch64 support for STT_GNU_IFUNC.
7420 BFD_RELOC_AARCH64_RELOC_END
7422 AArch64 pseudo relocation code to mark the end of the AArch64
7423 relocation enumerators that have direct mapping to ELF reloc codes.
7424 There are a few more enumerators after this one; those are mainly
7425 used by the AArch64 assembler for the internal fixup or to select
7426 one of the above enumerators.
7428 BFD_RELOC_AARCH64_GAS_INTERNAL_FIXUP
7430 AArch64 pseudo relocation code to be used internally by the AArch64
7431 assembler and not (currently) written to any object files.
7433 BFD_RELOC_AARCH64_LDST_LO12
7435 AArch64 unspecified load/store instruction, holding bits 0 to 11 of the
7436 address. Used in conjunction with BFD_RELOC_AARCH64_ADR_HI21_PCREL.
7438 BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12
7440 AArch64 pseudo relocation code for TLS local dynamic mode. It's to be
7441 used internally by the AArch64 assembler and not (currently) written to
7444 BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12_NC
7446 Similar as BFD_RELOC_AARCH64_TLSLD_LDST_DTPREL_LO12, but no overflow check.
7448 BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12
7450 AArch64 pseudo relocation code for TLS local exec mode. It's to be
7451 used internally by the AArch64 assembler and not (currently) written to
7454 BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12_NC
7456 Similar as BFD_RELOC_AARCH64_TLSLE_LDST_TPREL_LO12, but no overflow check.
7458 BFD_RELOC_AARCH64_LD_GOT_LO12_NC
7460 AArch64 pseudo relocation code to be used internally by the AArch64
7461 assembler and not (currently) written to any object files.
7463 BFD_RELOC_AARCH64_TLSIE_LD_GOTTPREL_LO12_NC
7465 AArch64 pseudo relocation code to be used internally by the AArch64
7466 assembler and not (currently) written to any object files.
7468 BFD_RELOC_AARCH64_TLSDESC_LD_LO12_NC
7470 AArch64 pseudo relocation code to be used internally by the AArch64
7471 assembler and not (currently) written to any object files.
7473 BFD_RELOC_TILEPRO_COPY
7475 BFD_RELOC_TILEPRO_GLOB_DAT
7477 BFD_RELOC_TILEPRO_JMP_SLOT
7479 BFD_RELOC_TILEPRO_RELATIVE
7481 BFD_RELOC_TILEPRO_BROFF_X1
7483 BFD_RELOC_TILEPRO_JOFFLONG_X1
7485 BFD_RELOC_TILEPRO_JOFFLONG_X1_PLT
7487 BFD_RELOC_TILEPRO_IMM8_X0
7489 BFD_RELOC_TILEPRO_IMM8_Y0
7491 BFD_RELOC_TILEPRO_IMM8_X1
7493 BFD_RELOC_TILEPRO_IMM8_Y1
7495 BFD_RELOC_TILEPRO_DEST_IMM8_X1
7497 BFD_RELOC_TILEPRO_MT_IMM15_X1
7499 BFD_RELOC_TILEPRO_MF_IMM15_X1
7501 BFD_RELOC_TILEPRO_IMM16_X0
7503 BFD_RELOC_TILEPRO_IMM16_X1
7505 BFD_RELOC_TILEPRO_IMM16_X0_LO
7507 BFD_RELOC_TILEPRO_IMM16_X1_LO
7509 BFD_RELOC_TILEPRO_IMM16_X0_HI
7511 BFD_RELOC_TILEPRO_IMM16_X1_HI
7513 BFD_RELOC_TILEPRO_IMM16_X0_HA
7515 BFD_RELOC_TILEPRO_IMM16_X1_HA
7517 BFD_RELOC_TILEPRO_IMM16_X0_PCREL
7519 BFD_RELOC_TILEPRO_IMM16_X1_PCREL
7521 BFD_RELOC_TILEPRO_IMM16_X0_LO_PCREL
7523 BFD_RELOC_TILEPRO_IMM16_X1_LO_PCREL
7525 BFD_RELOC_TILEPRO_IMM16_X0_HI_PCREL
7527 BFD_RELOC_TILEPRO_IMM16_X1_HI_PCREL
7529 BFD_RELOC_TILEPRO_IMM16_X0_HA_PCREL
7531 BFD_RELOC_TILEPRO_IMM16_X1_HA_PCREL
7533 BFD_RELOC_TILEPRO_IMM16_X0_GOT
7535 BFD_RELOC_TILEPRO_IMM16_X1_GOT
7537 BFD_RELOC_TILEPRO_IMM16_X0_GOT_LO
7539 BFD_RELOC_TILEPRO_IMM16_X1_GOT_LO
7541 BFD_RELOC_TILEPRO_IMM16_X0_GOT_HI
7543 BFD_RELOC_TILEPRO_IMM16_X1_GOT_HI
7545 BFD_RELOC_TILEPRO_IMM16_X0_GOT_HA
7547 BFD_RELOC_TILEPRO_IMM16_X1_GOT_HA
7549 BFD_RELOC_TILEPRO_MMSTART_X0
7551 BFD_RELOC_TILEPRO_MMEND_X0
7553 BFD_RELOC_TILEPRO_MMSTART_X1
7555 BFD_RELOC_TILEPRO_MMEND_X1
7557 BFD_RELOC_TILEPRO_SHAMT_X0
7559 BFD_RELOC_TILEPRO_SHAMT_X1
7561 BFD_RELOC_TILEPRO_SHAMT_Y0
7563 BFD_RELOC_TILEPRO_SHAMT_Y1
7565 BFD_RELOC_TILEPRO_TLS_GD_CALL
7567 BFD_RELOC_TILEPRO_IMM8_X0_TLS_GD_ADD
7569 BFD_RELOC_TILEPRO_IMM8_X1_TLS_GD_ADD
7571 BFD_RELOC_TILEPRO_IMM8_Y0_TLS_GD_ADD
7573 BFD_RELOC_TILEPRO_IMM8_Y1_TLS_GD_ADD
7575 BFD_RELOC_TILEPRO_TLS_IE_LOAD
7577 BFD_RELOC_TILEPRO_IMM16_X0_TLS_GD
7579 BFD_RELOC_TILEPRO_IMM16_X1_TLS_GD
7581 BFD_RELOC_TILEPRO_IMM16_X0_TLS_GD_LO
7583 BFD_RELOC_TILEPRO_IMM16_X1_TLS_GD_LO
7585 BFD_RELOC_TILEPRO_IMM16_X0_TLS_GD_HI
7587 BFD_RELOC_TILEPRO_IMM16_X1_TLS_GD_HI
7589 BFD_RELOC_TILEPRO_IMM16_X0_TLS_GD_HA
7591 BFD_RELOC_TILEPRO_IMM16_X1_TLS_GD_HA
7593 BFD_RELOC_TILEPRO_IMM16_X0_TLS_IE
7595 BFD_RELOC_TILEPRO_IMM16_X1_TLS_IE
7597 BFD_RELOC_TILEPRO_IMM16_X0_TLS_IE_LO
7599 BFD_RELOC_TILEPRO_IMM16_X1_TLS_IE_LO
7601 BFD_RELOC_TILEPRO_IMM16_X0_TLS_IE_HI
7603 BFD_RELOC_TILEPRO_IMM16_X1_TLS_IE_HI
7605 BFD_RELOC_TILEPRO_IMM16_X0_TLS_IE_HA
7607 BFD_RELOC_TILEPRO_IMM16_X1_TLS_IE_HA
7609 BFD_RELOC_TILEPRO_TLS_DTPMOD32
7611 BFD_RELOC_TILEPRO_TLS_DTPOFF32
7613 BFD_RELOC_TILEPRO_TLS_TPOFF32
7615 BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE
7617 BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE
7619 BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE_LO
7621 BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE_LO
7623 BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE_HI
7625 BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE_HI
7627 BFD_RELOC_TILEPRO_IMM16_X0_TLS_LE_HA
7629 BFD_RELOC_TILEPRO_IMM16_X1_TLS_LE_HA
7631 Tilera TILEPro Relocations.
7633 BFD_RELOC_TILEGX_HW0
7635 BFD_RELOC_TILEGX_HW1
7637 BFD_RELOC_TILEGX_HW2
7639 BFD_RELOC_TILEGX_HW3
7641 BFD_RELOC_TILEGX_HW0_LAST
7643 BFD_RELOC_TILEGX_HW1_LAST
7645 BFD_RELOC_TILEGX_HW2_LAST
7647 BFD_RELOC_TILEGX_COPY
7649 BFD_RELOC_TILEGX_GLOB_DAT
7651 BFD_RELOC_TILEGX_JMP_SLOT
7653 BFD_RELOC_TILEGX_RELATIVE
7655 BFD_RELOC_TILEGX_BROFF_X1
7657 BFD_RELOC_TILEGX_JUMPOFF_X1
7659 BFD_RELOC_TILEGX_JUMPOFF_X1_PLT
7661 BFD_RELOC_TILEGX_IMM8_X0
7663 BFD_RELOC_TILEGX_IMM8_Y0
7665 BFD_RELOC_TILEGX_IMM8_X1
7667 BFD_RELOC_TILEGX_IMM8_Y1
7669 BFD_RELOC_TILEGX_DEST_IMM8_X1
7671 BFD_RELOC_TILEGX_MT_IMM14_X1
7673 BFD_RELOC_TILEGX_MF_IMM14_X1
7675 BFD_RELOC_TILEGX_MMSTART_X0
7677 BFD_RELOC_TILEGX_MMEND_X0
7679 BFD_RELOC_TILEGX_SHAMT_X0
7681 BFD_RELOC_TILEGX_SHAMT_X1
7683 BFD_RELOC_TILEGX_SHAMT_Y0
7685 BFD_RELOC_TILEGX_SHAMT_Y1
7687 BFD_RELOC_TILEGX_IMM16_X0_HW0
7689 BFD_RELOC_TILEGX_IMM16_X1_HW0
7691 BFD_RELOC_TILEGX_IMM16_X0_HW1
7693 BFD_RELOC_TILEGX_IMM16_X1_HW1
7695 BFD_RELOC_TILEGX_IMM16_X0_HW2
7697 BFD_RELOC_TILEGX_IMM16_X1_HW2
7699 BFD_RELOC_TILEGX_IMM16_X0_HW3
7701 BFD_RELOC_TILEGX_IMM16_X1_HW3
7703 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST
7705 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST
7707 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST
7709 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST
7711 BFD_RELOC_TILEGX_IMM16_X0_HW2_LAST
7713 BFD_RELOC_TILEGX_IMM16_X1_HW2_LAST
7715 BFD_RELOC_TILEGX_IMM16_X0_HW0_PCREL
7717 BFD_RELOC_TILEGX_IMM16_X1_HW0_PCREL
7719 BFD_RELOC_TILEGX_IMM16_X0_HW1_PCREL
7721 BFD_RELOC_TILEGX_IMM16_X1_HW1_PCREL
7723 BFD_RELOC_TILEGX_IMM16_X0_HW2_PCREL
7725 BFD_RELOC_TILEGX_IMM16_X1_HW2_PCREL
7727 BFD_RELOC_TILEGX_IMM16_X0_HW3_PCREL
7729 BFD_RELOC_TILEGX_IMM16_X1_HW3_PCREL
7731 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_PCREL
7733 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_PCREL
7735 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_PCREL
7737 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_PCREL
7739 BFD_RELOC_TILEGX_IMM16_X0_HW2_LAST_PCREL
7741 BFD_RELOC_TILEGX_IMM16_X1_HW2_LAST_PCREL
7743 BFD_RELOC_TILEGX_IMM16_X0_HW0_GOT
7745 BFD_RELOC_TILEGX_IMM16_X1_HW0_GOT
7747 BFD_RELOC_TILEGX_IMM16_X0_HW0_PLT_PCREL
7749 BFD_RELOC_TILEGX_IMM16_X1_HW0_PLT_PCREL
7751 BFD_RELOC_TILEGX_IMM16_X0_HW1_PLT_PCREL
7753 BFD_RELOC_TILEGX_IMM16_X1_HW1_PLT_PCREL
7755 BFD_RELOC_TILEGX_IMM16_X0_HW2_PLT_PCREL
7757 BFD_RELOC_TILEGX_IMM16_X1_HW2_PLT_PCREL
7759 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_GOT
7761 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_GOT
7763 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_GOT
7765 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_GOT
7767 BFD_RELOC_TILEGX_IMM16_X0_HW3_PLT_PCREL
7769 BFD_RELOC_TILEGX_IMM16_X1_HW3_PLT_PCREL
7771 BFD_RELOC_TILEGX_IMM16_X0_HW0_TLS_GD
7773 BFD_RELOC_TILEGX_IMM16_X1_HW0_TLS_GD
7775 BFD_RELOC_TILEGX_IMM16_X0_HW0_TLS_LE
7777 BFD_RELOC_TILEGX_IMM16_X1_HW0_TLS_LE
7779 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_TLS_LE
7781 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_TLS_LE
7783 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_TLS_LE
7785 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_TLS_LE
7787 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_TLS_GD
7789 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_TLS_GD
7791 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_TLS_GD
7793 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_TLS_GD
7795 BFD_RELOC_TILEGX_IMM16_X0_HW0_TLS_IE
7797 BFD_RELOC_TILEGX_IMM16_X1_HW0_TLS_IE
7799 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_PLT_PCREL
7801 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_PLT_PCREL
7803 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_PLT_PCREL
7805 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_PLT_PCREL
7807 BFD_RELOC_TILEGX_IMM16_X0_HW2_LAST_PLT_PCREL
7809 BFD_RELOC_TILEGX_IMM16_X1_HW2_LAST_PLT_PCREL
7811 BFD_RELOC_TILEGX_IMM16_X0_HW0_LAST_TLS_IE
7813 BFD_RELOC_TILEGX_IMM16_X1_HW0_LAST_TLS_IE
7815 BFD_RELOC_TILEGX_IMM16_X0_HW1_LAST_TLS_IE
7817 BFD_RELOC_TILEGX_IMM16_X1_HW1_LAST_TLS_IE
7819 BFD_RELOC_TILEGX_TLS_DTPMOD64
7821 BFD_RELOC_TILEGX_TLS_DTPOFF64
7823 BFD_RELOC_TILEGX_TLS_TPOFF64
7825 BFD_RELOC_TILEGX_TLS_DTPMOD32
7827 BFD_RELOC_TILEGX_TLS_DTPOFF32
7829 BFD_RELOC_TILEGX_TLS_TPOFF32
7831 BFD_RELOC_TILEGX_TLS_GD_CALL
7833 BFD_RELOC_TILEGX_IMM8_X0_TLS_GD_ADD
7835 BFD_RELOC_TILEGX_IMM8_X1_TLS_GD_ADD
7837 BFD_RELOC_TILEGX_IMM8_Y0_TLS_GD_ADD
7839 BFD_RELOC_TILEGX_IMM8_Y1_TLS_GD_ADD
7841 BFD_RELOC_TILEGX_TLS_IE_LOAD
7843 BFD_RELOC_TILEGX_IMM8_X0_TLS_ADD
7845 BFD_RELOC_TILEGX_IMM8_X1_TLS_ADD
7847 BFD_RELOC_TILEGX_IMM8_Y0_TLS_ADD
7849 BFD_RELOC_TILEGX_IMM8_Y1_TLS_ADD
7851 Tilera TILE-Gx Relocations.
7854 BFD_RELOC_EPIPHANY_SIMM8
7856 Adapteva EPIPHANY - 8 bit signed pc-relative displacement
7858 BFD_RELOC_EPIPHANY_SIMM24
7860 Adapteva EPIPHANY - 24 bit signed pc-relative displacement
7862 BFD_RELOC_EPIPHANY_HIGH
7864 Adapteva EPIPHANY - 16 most-significant bits of absolute address
7866 BFD_RELOC_EPIPHANY_LOW
7868 Adapteva EPIPHANY - 16 least-significant bits of absolute address
7870 BFD_RELOC_EPIPHANY_SIMM11
7872 Adapteva EPIPHANY - 11 bit signed number - add/sub immediate
7874 BFD_RELOC_EPIPHANY_IMM11
7876 Adapteva EPIPHANY - 11 bit sign-magnitude number (ld/st displacement)
7878 BFD_RELOC_EPIPHANY_IMM8
7880 Adapteva EPIPHANY - 8 bit immediate for 16 bit mov instruction.
7883 BFD_RELOC_VISIUM_HI16
7885 BFD_RELOC_VISIUM_LO16
7887 BFD_RELOC_VISIUM_IM16
7889 BFD_RELOC_VISIUM_REL16
7891 BFD_RELOC_VISIUM_HI16_PCREL
7893 BFD_RELOC_VISIUM_LO16_PCREL
7895 BFD_RELOC_VISIUM_IM16_PCREL
7900 BFD_RELOC_WASM32_LEB128
7902 BFD_RELOC_WASM32_LEB128_GOT
7904 BFD_RELOC_WASM32_LEB128_GOT_CODE
7906 BFD_RELOC_WASM32_LEB128_PLT
7908 BFD_RELOC_WASM32_PLT_INDEX
7910 BFD_RELOC_WASM32_ABS32_CODE
7912 BFD_RELOC_WASM32_COPY
7914 BFD_RELOC_WASM32_CODE_POINTER
7916 BFD_RELOC_WASM32_INDEX
7918 BFD_RELOC_WASM32_PLT_SIG
7920 WebAssembly relocations.
7923 BFD_RELOC_CKCORE_NONE
7925 BFD_RELOC_CKCORE_ADDR32
7927 BFD_RELOC_CKCORE_PCREL_IMM8BY4
7929 BFD_RELOC_CKCORE_PCREL_IMM11BY2
7931 BFD_RELOC_CKCORE_PCREL_IMM4BY2
7933 BFD_RELOC_CKCORE_PCREL32
7935 BFD_RELOC_CKCORE_PCREL_JSR_IMM11BY2
7937 BFD_RELOC_CKCORE_GNU_VTINHERIT
7939 BFD_RELOC_CKCORE_GNU_VTENTRY
7941 BFD_RELOC_CKCORE_RELATIVE
7943 BFD_RELOC_CKCORE_COPY
7945 BFD_RELOC_CKCORE_GLOB_DAT
7947 BFD_RELOC_CKCORE_JUMP_SLOT
7949 BFD_RELOC_CKCORE_GOTOFF
7951 BFD_RELOC_CKCORE_GOTPC
7953 BFD_RELOC_CKCORE_GOT32
7955 BFD_RELOC_CKCORE_PLT32
7957 BFD_RELOC_CKCORE_ADDRGOT
7959 BFD_RELOC_CKCORE_ADDRPLT
7961 BFD_RELOC_CKCORE_PCREL_IMM26BY2
7963 BFD_RELOC_CKCORE_PCREL_IMM16BY2
7965 BFD_RELOC_CKCORE_PCREL_IMM16BY4
7967 BFD_RELOC_CKCORE_PCREL_IMM10BY2
7969 BFD_RELOC_CKCORE_PCREL_IMM10BY4
7971 BFD_RELOC_CKCORE_ADDR_HI16
7973 BFD_RELOC_CKCORE_ADDR_LO16
7975 BFD_RELOC_CKCORE_GOTPC_HI16
7977 BFD_RELOC_CKCORE_GOTPC_LO16
7979 BFD_RELOC_CKCORE_GOTOFF_HI16
7981 BFD_RELOC_CKCORE_GOTOFF_LO16
7983 BFD_RELOC_CKCORE_GOT12
7985 BFD_RELOC_CKCORE_GOT_HI16
7987 BFD_RELOC_CKCORE_GOT_LO16
7989 BFD_RELOC_CKCORE_PLT12
7991 BFD_RELOC_CKCORE_PLT_HI16
7993 BFD_RELOC_CKCORE_PLT_LO16
7995 BFD_RELOC_CKCORE_ADDRGOT_HI16
7997 BFD_RELOC_CKCORE_ADDRGOT_LO16
7999 BFD_RELOC_CKCORE_ADDRPLT_HI16
8001 BFD_RELOC_CKCORE_ADDRPLT_LO16
8003 BFD_RELOC_CKCORE_PCREL_JSR_IMM26BY2
8005 BFD_RELOC_CKCORE_TOFFSET_LO16
8007 BFD_RELOC_CKCORE_DOFFSET_LO16
8009 BFD_RELOC_CKCORE_PCREL_IMM18BY2
8011 BFD_RELOC_CKCORE_DOFFSET_IMM18
8013 BFD_RELOC_CKCORE_DOFFSET_IMM18BY2
8015 BFD_RELOC_CKCORE_DOFFSET_IMM18BY4
8017 BFD_RELOC_CKCORE_GOTOFF_IMM18
8019 BFD_RELOC_CKCORE_GOT_IMM18BY4
8021 BFD_RELOC_CKCORE_PLT_IMM18BY4
8023 BFD_RELOC_CKCORE_PCREL_IMM7BY4
8025 BFD_RELOC_CKCORE_TLS_LE32
8027 BFD_RELOC_CKCORE_TLS_IE32
8029 BFD_RELOC_CKCORE_TLS_GD32
8031 BFD_RELOC_CKCORE_TLS_LDM32
8033 BFD_RELOC_CKCORE_TLS_LDO32
8035 BFD_RELOC_CKCORE_TLS_DTPMOD32
8037 BFD_RELOC_CKCORE_TLS_DTPOFF32
8039 BFD_RELOC_CKCORE_TLS_TPOFF32
8041 BFD_RELOC_CKCORE_PCREL_FLRW_IMM8BY4
8043 BFD_RELOC_CKCORE_NOJSRI
8045 BFD_RELOC_CKCORE_CALLGRAPH
8047 BFD_RELOC_CKCORE_IRELATIVE
8049 BFD_RELOC_CKCORE_PCREL_BLOOP_IMM4BY4
8051 BFD_RELOC_CKCORE_PCREL_BLOOP_IMM12BY4
8059 .typedef enum bfd_reloc_code_real bfd_reloc_code_real_type;
8064 bfd_reloc_type_lookup
8065 bfd_reloc_name_lookup
8068 reloc_howto_type *bfd_reloc_type_lookup
8069 (bfd *abfd, bfd_reloc_code_real_type code);
8070 reloc_howto_type *bfd_reloc_name_lookup
8071 (bfd *abfd, const char *reloc_name);
8074 Return a pointer to a howto structure which, when
8075 invoked, will perform the relocation @var{code} on data from the
8081 bfd_reloc_type_lookup (bfd
*abfd
, bfd_reloc_code_real_type code
)
8083 return BFD_SEND (abfd
, reloc_type_lookup
, (abfd
, code
));
8087 bfd_reloc_name_lookup (bfd
*abfd
, const char *reloc_name
)
8089 return BFD_SEND (abfd
, reloc_name_lookup
, (abfd
, reloc_name
));
8092 static reloc_howto_type bfd_howto_32
=
8093 HOWTO (0, 00, 2, 32, FALSE
, 0, complain_overflow_dont
, 0, "VRT32", FALSE
, 0xffffffff, 0xffffffff, TRUE
);
8097 bfd_default_reloc_type_lookup
8100 reloc_howto_type *bfd_default_reloc_type_lookup
8101 (bfd *abfd, bfd_reloc_code_real_type code);
8104 Provides a default relocation lookup routine for any architecture.
8109 bfd_default_reloc_type_lookup (bfd
*abfd
, bfd_reloc_code_real_type code
)
8113 case BFD_RELOC_CTOR
:
8114 /* The type of reloc used in a ctor, which will be as wide as the
8115 address - so either a 64, 32, or 16 bitter. */
8116 switch (bfd_arch_bits_per_address (abfd
))
8122 return &bfd_howto_32
;
8138 bfd_get_reloc_code_name
8141 const char *bfd_get_reloc_code_name (bfd_reloc_code_real_type code);
8144 Provides a printable name for the supplied relocation code.
8145 Useful mainly for printing error messages.
8149 bfd_get_reloc_code_name (bfd_reloc_code_real_type code
)
8151 if (code
> BFD_RELOC_UNUSED
)
8153 return bfd_reloc_code_real_names
[code
];
8158 bfd_generic_relax_section
8161 bfd_boolean bfd_generic_relax_section
8164 struct bfd_link_info *,
8168 Provides default handling for relaxing for back ends which
8173 bfd_generic_relax_section (bfd
*abfd ATTRIBUTE_UNUSED
,
8174 asection
*section ATTRIBUTE_UNUSED
,
8175 struct bfd_link_info
*link_info ATTRIBUTE_UNUSED
,
8178 if (bfd_link_relocatable (link_info
))
8179 (*link_info
->callbacks
->einfo
)
8180 (_("%P%F: --relax and -r may not be used together\n"));
8188 bfd_generic_gc_sections
8191 bfd_boolean bfd_generic_gc_sections
8192 (bfd *, struct bfd_link_info *);
8195 Provides default handling for relaxing for back ends which
8196 don't do section gc -- i.e., does nothing.
8200 bfd_generic_gc_sections (bfd
*abfd ATTRIBUTE_UNUSED
,
8201 struct bfd_link_info
*info ATTRIBUTE_UNUSED
)
8208 bfd_generic_lookup_section_flags
8211 bfd_boolean bfd_generic_lookup_section_flags
8212 (struct bfd_link_info *, struct flag_info *, asection *);
8215 Provides default handling for section flags lookup
8216 -- i.e., does nothing.
8217 Returns FALSE if the section should be omitted, otherwise TRUE.
8221 bfd_generic_lookup_section_flags (struct bfd_link_info
*info ATTRIBUTE_UNUSED
,
8222 struct flag_info
*flaginfo
,
8223 asection
*section ATTRIBUTE_UNUSED
)
8225 if (flaginfo
!= NULL
)
8227 _bfd_error_handler (_("INPUT_SECTION_FLAGS are not supported"));
8235 bfd_generic_merge_sections
8238 bfd_boolean bfd_generic_merge_sections
8239 (bfd *, struct bfd_link_info *);
8242 Provides default handling for SEC_MERGE section merging for back ends
8243 which don't have SEC_MERGE support -- i.e., does nothing.
8247 bfd_generic_merge_sections (bfd
*abfd ATTRIBUTE_UNUSED
,
8248 struct bfd_link_info
*link_info ATTRIBUTE_UNUSED
)
8255 bfd_generic_get_relocated_section_contents
8258 bfd_byte *bfd_generic_get_relocated_section_contents
8260 struct bfd_link_info *link_info,
8261 struct bfd_link_order *link_order,
8263 bfd_boolean relocatable,
8267 Provides default handling of relocation effort for back ends
8268 which can't be bothered to do it efficiently.
8273 bfd_generic_get_relocated_section_contents (bfd
*abfd
,
8274 struct bfd_link_info
*link_info
,
8275 struct bfd_link_order
*link_order
,
8277 bfd_boolean relocatable
,
8280 bfd
*input_bfd
= link_order
->u
.indirect
.section
->owner
;
8281 asection
*input_section
= link_order
->u
.indirect
.section
;
8283 arelent
**reloc_vector
;
8286 reloc_size
= bfd_get_reloc_upper_bound (input_bfd
, input_section
);
8290 /* Read in the section. */
8291 if (!bfd_get_full_section_contents (input_bfd
, input_section
, &data
))
8297 if (reloc_size
== 0)
8300 reloc_vector
= (arelent
**) bfd_malloc (reloc_size
);
8301 if (reloc_vector
== NULL
)
8304 reloc_count
= bfd_canonicalize_reloc (input_bfd
,
8308 if (reloc_count
< 0)
8311 if (reloc_count
> 0)
8315 for (parent
= reloc_vector
; *parent
!= NULL
; parent
++)
8317 char *error_message
= NULL
;
8319 bfd_reloc_status_type r
;
8321 symbol
= *(*parent
)->sym_ptr_ptr
;
8322 /* PR ld/19628: A specially crafted input file
8323 can result in a NULL symbol pointer here. */
8326 link_info
->callbacks
->einfo
8327 /* xgettext:c-format */
8328 (_("%X%P: %pB(%pA): error: relocation for offset %V has no value\n"),
8329 abfd
, input_section
, (* parent
)->address
);
8333 /* Zap reloc field when the symbol is from a discarded
8334 section, ignoring any addend. Do the same when called
8335 from bfd_simple_get_relocated_section_contents for
8336 undefined symbols in debug sections. This is to keep
8337 debug info reasonably sane, in particular so that
8338 DW_FORM_ref_addr to another file's .debug_info isn't
8339 confused with an offset into the current file's
8341 if ((symbol
->section
!= NULL
&& discarded_section (symbol
->section
))
8342 || (symbol
->section
== bfd_und_section_ptr
8343 && (input_section
->flags
& SEC_DEBUGGING
) != 0
8344 && link_info
->input_bfds
== link_info
->output_bfd
))
8347 static reloc_howto_type none_howto
8348 = HOWTO (0, 0, 0, 0, FALSE
, 0, complain_overflow_dont
, NULL
,
8349 "unused", FALSE
, 0, 0, FALSE
);
8351 off
= (*parent
)->address
* bfd_octets_per_byte (input_bfd
);
8352 _bfd_clear_contents ((*parent
)->howto
, input_bfd
,
8353 input_section
, data
, off
);
8354 (*parent
)->sym_ptr_ptr
= bfd_abs_section_ptr
->symbol_ptr_ptr
;
8355 (*parent
)->addend
= 0;
8356 (*parent
)->howto
= &none_howto
;
8360 r
= bfd_perform_relocation (input_bfd
,
8364 relocatable
? abfd
: NULL
,
8369 asection
*os
= input_section
->output_section
;
8371 /* A partial link, so keep the relocs. */
8372 os
->orelocation
[os
->reloc_count
] = *parent
;
8376 if (r
!= bfd_reloc_ok
)
8380 case bfd_reloc_undefined
:
8381 (*link_info
->callbacks
->undefined_symbol
)
8382 (link_info
, bfd_asymbol_name (*(*parent
)->sym_ptr_ptr
),
8383 input_bfd
, input_section
, (*parent
)->address
, TRUE
);
8385 case bfd_reloc_dangerous
:
8386 BFD_ASSERT (error_message
!= NULL
);
8387 (*link_info
->callbacks
->reloc_dangerous
)
8388 (link_info
, error_message
,
8389 input_bfd
, input_section
, (*parent
)->address
);
8391 case bfd_reloc_overflow
:
8392 (*link_info
->callbacks
->reloc_overflow
)
8394 bfd_asymbol_name (*(*parent
)->sym_ptr_ptr
),
8395 (*parent
)->howto
->name
, (*parent
)->addend
,
8396 input_bfd
, input_section
, (*parent
)->address
);
8398 case bfd_reloc_outofrange
:
8400 This error can result when processing some partially
8401 complete binaries. Do not abort, but issue an error
8403 link_info
->callbacks
->einfo
8404 /* xgettext:c-format */
8405 (_("%X%P: %pB(%pA): relocation \"%pR\" goes out of range\n"),
8406 abfd
, input_section
, * parent
);
8409 case bfd_reloc_notsupported
:
8411 This error can result when processing a corrupt binary.
8412 Do not abort. Issue an error message instead. */
8413 link_info
->callbacks
->einfo
8414 /* xgettext:c-format */
8415 (_("%X%P: %pB(%pA): relocation \"%pR\" is not supported\n"),
8416 abfd
, input_section
, * parent
);
8420 /* PR 17512; file: 90c2a92e.
8421 Report unexpected results, without aborting. */
8422 link_info
->callbacks
->einfo
8423 /* xgettext:c-format */
8424 (_("%X%P: %pB(%pA): relocation \"%pR\" returns an unrecognized value %x\n"),
8425 abfd
, input_section
, * parent
, r
);
8433 free (reloc_vector
);
8437 free (reloc_vector
);
8443 _bfd_generic_set_reloc
8446 void _bfd_generic_set_reloc
8450 unsigned int count);
8453 Installs a new set of internal relocations in SECTION.
8457 _bfd_generic_set_reloc (bfd
*abfd ATTRIBUTE_UNUSED
,
8462 section
->orelocation
= relptr
;
8463 section
->reloc_count
= count
;
8468 _bfd_unrecognized_reloc
8471 bfd_boolean _bfd_unrecognized_reloc
8474 unsigned int r_type);
8477 Reports an unrecognized reloc.
8478 Written as a function in order to reduce code duplication.
8479 Returns FALSE so that it can be called from a return statement.
8483 _bfd_unrecognized_reloc (bfd
* abfd
, sec_ptr section
, unsigned int r_type
)
8485 /* xgettext:c-format */
8486 _bfd_error_handler (_("%pB: unrecognized relocation type %#x in section `%pA'"),
8487 abfd
, r_type
, section
);
8489 /* PR 21803: Suggest the most likely cause of this error. */
8490 _bfd_error_handler (_("is this version of the linker - %s - out of date ?"),
8491 BFD_VERSION_STRING
);
8493 bfd_set_error (bfd_error_bad_value
);
8498 _bfd_norelocs_bfd_reloc_type_lookup
8500 bfd_reloc_code_real_type code ATTRIBUTE_UNUSED
)
8502 return (reloc_howto_type
*) _bfd_ptr_bfd_null_error (abfd
);
8506 _bfd_norelocs_bfd_reloc_name_lookup (bfd
*abfd
,
8507 const char *reloc_name ATTRIBUTE_UNUSED
)
8509 return (reloc_howto_type
*) _bfd_ptr_bfd_null_error (abfd
);
8513 _bfd_nodynamic_canonicalize_dynamic_reloc (bfd
*abfd
,
8514 arelent
**relp ATTRIBUTE_UNUSED
,
8515 asymbol
**symp ATTRIBUTE_UNUSED
)
8517 return _bfd_long_bfd_n1_error (abfd
);