drm/i915: Sanitize ->lastclose
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include "intel_lrc.h"
39 #include "i915_gem_gtt.h"
40 #include "i915_gem_render_state.h"
41 #include <linux/io-mapping.h>
42 #include <linux/i2c.h>
43 #include <linux/i2c-algo-bit.h>
44 #include <drm/intel-gtt.h>
45 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
46 #include <drm/drm_gem.h>
47 #include <linux/backlight.h>
48 #include <linux/hashtable.h>
49 #include <linux/intel-iommu.h>
50 #include <linux/kref.h>
51 #include <linux/pm_qos.h>
52
53 /* General customization:
54 */
55
56 #define DRIVER_NAME "i915"
57 #define DRIVER_DESC "Intel Graphics"
58 #define DRIVER_DATE "20141107"
59
60 #undef WARN_ON
61 #define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
63 enum pipe {
64 INVALID_PIPE = -1,
65 PIPE_A = 0,
66 PIPE_B,
67 PIPE_C,
68 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
70 };
71 #define pipe_name(p) ((p) + 'A')
72
73 enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
77 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
79 };
80 #define transcoder_name(t) ((t) + 'A')
81
82 /*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88 #define I915_MAX_PLANES 3
89
90 enum plane {
91 PLANE_A = 0,
92 PLANE_B,
93 PLANE_C,
94 };
95 #define plane_name(p) ((p) + 'A')
96
97 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
98
99 enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106 };
107 #define port_name(p) ((p) + 'A')
108
109 #define I915_NUM_PHYS_VLV 2
110
111 enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114 };
115
116 enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119 };
120
121 enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
131 POWER_DOMAIN_TRANSCODER_EDP,
132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
143 POWER_DOMAIN_VGA,
144 POWER_DOMAIN_AUDIO,
145 POWER_DOMAIN_PLLS,
146 POWER_DOMAIN_INIT,
147
148 POWER_DOMAIN_NUM,
149 };
150
151 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
154 #define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
157
158 enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169 };
170
171 #define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
177
178 #define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
180 #define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
182 #define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
183
184 #define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
187 #define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
190 #define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
195 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
199 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
203 #define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
207 struct drm_i915_private;
208 struct i915_mm_struct;
209 struct i915_mmu_object;
210
211 enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
216 /* hsw/bdw */
217 DPLL_ID_WRPLL1 = 0,
218 DPLL_ID_WRPLL2 = 1,
219 /* skl */
220 DPLL_ID_SKL_DPLL1 = 0,
221 DPLL_ID_SKL_DPLL2 = 1,
222 DPLL_ID_SKL_DPLL3 = 2,
223 };
224 #define I915_NUM_PLLS 3
225
226 struct intel_dpll_hw_state {
227 /* i9xx, pch plls */
228 uint32_t dpll;
229 uint32_t dpll_md;
230 uint32_t fp0;
231 uint32_t fp1;
232
233 /* hsw, bdw */
234 uint32_t wrpll;
235
236 /* skl */
237 /*
238 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
239 * lower part of crtl1 and they get shifted into position when writing
240 * the register. This allows us to easily compare the state to share
241 * the DPLL.
242 */
243 uint32_t ctrl1;
244 /* HDMI only, 0 when used for DP */
245 uint32_t cfgcr1, cfgcr2;
246 };
247
248 struct intel_shared_dpll_config {
249 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
250 struct intel_dpll_hw_state hw_state;
251 };
252
253 struct intel_shared_dpll {
254 struct intel_shared_dpll_config config;
255 struct intel_shared_dpll_config *new_config;
256
257 int active; /* count of number of active CRTCs (i.e. DPMS on) */
258 bool on; /* is the PLL actually active? Disabled during modeset */
259 const char *name;
260 /* should match the index in the dev_priv->shared_dplls array */
261 enum intel_dpll_id id;
262 /* The mode_set hook is optional and should be used together with the
263 * intel_prepare_shared_dpll function. */
264 void (*mode_set)(struct drm_i915_private *dev_priv,
265 struct intel_shared_dpll *pll);
266 void (*enable)(struct drm_i915_private *dev_priv,
267 struct intel_shared_dpll *pll);
268 void (*disable)(struct drm_i915_private *dev_priv,
269 struct intel_shared_dpll *pll);
270 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
271 struct intel_shared_dpll *pll,
272 struct intel_dpll_hw_state *hw_state);
273 };
274
275 #define SKL_DPLL0 0
276 #define SKL_DPLL1 1
277 #define SKL_DPLL2 2
278 #define SKL_DPLL3 3
279
280 /* Used by dp and fdi links */
281 struct intel_link_m_n {
282 uint32_t tu;
283 uint32_t gmch_m;
284 uint32_t gmch_n;
285 uint32_t link_m;
286 uint32_t link_n;
287 };
288
289 void intel_link_compute_m_n(int bpp, int nlanes,
290 int pixel_clock, int link_clock,
291 struct intel_link_m_n *m_n);
292
293 /* Interface history:
294 *
295 * 1.1: Original.
296 * 1.2: Add Power Management
297 * 1.3: Add vblank support
298 * 1.4: Fix cmdbuffer path, add heap destroy
299 * 1.5: Add vblank pipe configuration
300 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
301 * - Support vertical blank on secondary display pipe
302 */
303 #define DRIVER_MAJOR 1
304 #define DRIVER_MINOR 6
305 #define DRIVER_PATCHLEVEL 0
306
307 #define WATCH_LISTS 0
308
309 struct opregion_header;
310 struct opregion_acpi;
311 struct opregion_swsci;
312 struct opregion_asle;
313
314 struct intel_opregion {
315 struct opregion_header __iomem *header;
316 struct opregion_acpi __iomem *acpi;
317 struct opregion_swsci __iomem *swsci;
318 u32 swsci_gbda_sub_functions;
319 u32 swsci_sbcb_sub_functions;
320 struct opregion_asle __iomem *asle;
321 void __iomem *vbt;
322 u32 __iomem *lid_state;
323 struct work_struct asle_work;
324 };
325 #define OPREGION_SIZE (8*1024)
326
327 struct intel_overlay;
328 struct intel_overlay_error_state;
329
330 #define I915_FENCE_REG_NONE -1
331 #define I915_MAX_NUM_FENCES 32
332 /* 32 fences + sign bit for FENCE_REG_NONE */
333 #define I915_MAX_NUM_FENCE_BITS 6
334
335 struct drm_i915_fence_reg {
336 struct list_head lru_list;
337 struct drm_i915_gem_object *obj;
338 int pin_count;
339 };
340
341 struct sdvo_device_mapping {
342 u8 initialized;
343 u8 dvo_port;
344 u8 slave_addr;
345 u8 dvo_wiring;
346 u8 i2c_pin;
347 u8 ddc_pin;
348 };
349
350 struct intel_display_error_state;
351
352 struct drm_i915_error_state {
353 struct kref ref;
354 struct timeval time;
355
356 char error_msg[128];
357 u32 reset_count;
358 u32 suspend_count;
359
360 /* Generic register state */
361 u32 eir;
362 u32 pgtbl_er;
363 u32 ier;
364 u32 gtier[4];
365 u32 ccid;
366 u32 derrmr;
367 u32 forcewake;
368 u32 error; /* gen6+ */
369 u32 err_int; /* gen7 */
370 u32 done_reg;
371 u32 gac_eco;
372 u32 gam_ecochk;
373 u32 gab_ctl;
374 u32 gfx_mode;
375 u32 extra_instdone[I915_NUM_INSTDONE_REG];
376 u64 fence[I915_MAX_NUM_FENCES];
377 struct intel_overlay_error_state *overlay;
378 struct intel_display_error_state *display;
379 struct drm_i915_error_object *semaphore_obj;
380
381 struct drm_i915_error_ring {
382 bool valid;
383 /* Software tracked state */
384 bool waiting;
385 int hangcheck_score;
386 enum intel_ring_hangcheck_action hangcheck_action;
387 int num_requests;
388
389 /* our own tracking of ring head and tail */
390 u32 cpu_ring_head;
391 u32 cpu_ring_tail;
392
393 u32 semaphore_seqno[I915_NUM_RINGS - 1];
394
395 /* Register state */
396 u32 tail;
397 u32 head;
398 u32 ctl;
399 u32 hws;
400 u32 ipeir;
401 u32 ipehr;
402 u32 instdone;
403 u32 bbstate;
404 u32 instpm;
405 u32 instps;
406 u32 seqno;
407 u64 bbaddr;
408 u64 acthd;
409 u32 fault_reg;
410 u64 faddr;
411 u32 rc_psmi; /* sleep state */
412 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
413
414 struct drm_i915_error_object {
415 int page_count;
416 u32 gtt_offset;
417 u32 *pages[0];
418 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
419
420 struct drm_i915_error_request {
421 long jiffies;
422 u32 seqno;
423 u32 tail;
424 } *requests;
425
426 struct {
427 u32 gfx_mode;
428 union {
429 u64 pdp[4];
430 u32 pp_dir_base;
431 };
432 } vm_info;
433
434 pid_t pid;
435 char comm[TASK_COMM_LEN];
436 } ring[I915_NUM_RINGS];
437
438 struct drm_i915_error_buffer {
439 u32 size;
440 u32 name;
441 u32 rseqno, wseqno;
442 u32 gtt_offset;
443 u32 read_domains;
444 u32 write_domain;
445 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
446 s32 pinned:2;
447 u32 tiling:2;
448 u32 dirty:1;
449 u32 purgeable:1;
450 u32 userptr:1;
451 s32 ring:4;
452 u32 cache_level:3;
453 } **active_bo, **pinned_bo;
454
455 u32 *active_bo_count, *pinned_bo_count;
456 u32 vm_count;
457 };
458
459 struct intel_connector;
460 struct intel_encoder;
461 struct intel_crtc_config;
462 struct intel_plane_config;
463 struct intel_crtc;
464 struct intel_limit;
465 struct dpll;
466
467 struct drm_i915_display_funcs {
468 bool (*fbc_enabled)(struct drm_device *dev);
469 void (*enable_fbc)(struct drm_crtc *crtc);
470 void (*disable_fbc)(struct drm_device *dev);
471 int (*get_display_clock_speed)(struct drm_device *dev);
472 int (*get_fifo_size)(struct drm_device *dev, int plane);
473 /**
474 * find_dpll() - Find the best values for the PLL
475 * @limit: limits for the PLL
476 * @crtc: current CRTC
477 * @target: target frequency in kHz
478 * @refclk: reference clock frequency in kHz
479 * @match_clock: if provided, @best_clock P divider must
480 * match the P divider from @match_clock
481 * used for LVDS downclocking
482 * @best_clock: best PLL values found
483 *
484 * Returns true on success, false on failure.
485 */
486 bool (*find_dpll)(const struct intel_limit *limit,
487 struct intel_crtc *crtc,
488 int target, int refclk,
489 struct dpll *match_clock,
490 struct dpll *best_clock);
491 void (*update_wm)(struct drm_crtc *crtc);
492 void (*update_sprite_wm)(struct drm_plane *plane,
493 struct drm_crtc *crtc,
494 uint32_t sprite_width, uint32_t sprite_height,
495 int pixel_size, bool enable, bool scaled);
496 void (*modeset_global_resources)(struct drm_device *dev);
497 /* Returns the active state of the crtc, and if the crtc is active,
498 * fills out the pipe-config with the hw state. */
499 bool (*get_pipe_config)(struct intel_crtc *,
500 struct intel_crtc_config *);
501 void (*get_plane_config)(struct intel_crtc *,
502 struct intel_plane_config *);
503 int (*crtc_compute_clock)(struct intel_crtc *crtc);
504 void (*crtc_enable)(struct drm_crtc *crtc);
505 void (*crtc_disable)(struct drm_crtc *crtc);
506 void (*off)(struct drm_crtc *crtc);
507 void (*audio_codec_enable)(struct drm_connector *connector,
508 struct intel_encoder *encoder,
509 struct drm_display_mode *mode);
510 void (*audio_codec_disable)(struct intel_encoder *encoder);
511 void (*fdi_link_train)(struct drm_crtc *crtc);
512 void (*init_clock_gating)(struct drm_device *dev);
513 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
514 struct drm_framebuffer *fb,
515 struct drm_i915_gem_object *obj,
516 struct intel_engine_cs *ring,
517 uint32_t flags);
518 void (*update_primary_plane)(struct drm_crtc *crtc,
519 struct drm_framebuffer *fb,
520 int x, int y);
521 void (*hpd_irq_setup)(struct drm_device *dev);
522 /* clock updates for mode set */
523 /* cursor updates */
524 /* render clock increase/decrease */
525 /* display clock increase/decrease */
526 /* pll clock increase/decrease */
527
528 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
529 uint32_t (*get_backlight)(struct intel_connector *connector);
530 void (*set_backlight)(struct intel_connector *connector,
531 uint32_t level);
532 void (*disable_backlight)(struct intel_connector *connector);
533 void (*enable_backlight)(struct intel_connector *connector);
534 };
535
536 struct intel_uncore_funcs {
537 void (*force_wake_get)(struct drm_i915_private *dev_priv,
538 int fw_engine);
539 void (*force_wake_put)(struct drm_i915_private *dev_priv,
540 int fw_engine);
541
542 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
543 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
544 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
545 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
546
547 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
548 uint8_t val, bool trace);
549 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
550 uint16_t val, bool trace);
551 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
552 uint32_t val, bool trace);
553 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
554 uint64_t val, bool trace);
555 };
556
557 struct intel_uncore {
558 spinlock_t lock; /** lock is also taken in irq contexts. */
559
560 struct intel_uncore_funcs funcs;
561
562 unsigned fifo_count;
563 unsigned forcewake_count;
564
565 unsigned fw_rendercount;
566 unsigned fw_mediacount;
567 unsigned fw_blittercount;
568
569 struct timer_list force_wake_timer;
570 };
571
572 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
573 func(is_mobile) sep \
574 func(is_i85x) sep \
575 func(is_i915g) sep \
576 func(is_i945gm) sep \
577 func(is_g33) sep \
578 func(need_gfx_hws) sep \
579 func(is_g4x) sep \
580 func(is_pineview) sep \
581 func(is_broadwater) sep \
582 func(is_crestline) sep \
583 func(is_ivybridge) sep \
584 func(is_valleyview) sep \
585 func(is_haswell) sep \
586 func(is_skylake) sep \
587 func(is_preliminary) sep \
588 func(has_fbc) sep \
589 func(has_pipe_cxsr) sep \
590 func(has_hotplug) sep \
591 func(cursor_needs_physical) sep \
592 func(has_overlay) sep \
593 func(overlay_needs_physical) sep \
594 func(supports_tv) sep \
595 func(has_llc) sep \
596 func(has_ddi) sep \
597 func(has_fpga_dbg)
598
599 #define DEFINE_FLAG(name) u8 name:1
600 #define SEP_SEMICOLON ;
601
602 struct intel_device_info {
603 u32 display_mmio_offset;
604 u16 device_id;
605 u8 num_pipes:3;
606 u8 num_sprites[I915_MAX_PIPES];
607 u8 gen;
608 u8 ring_mask; /* Rings supported by the HW */
609 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
610 /* Register offsets for the various display pipes and transcoders */
611 int pipe_offsets[I915_MAX_TRANSCODERS];
612 int trans_offsets[I915_MAX_TRANSCODERS];
613 int palette_offsets[I915_MAX_PIPES];
614 int cursor_offsets[I915_MAX_PIPES];
615 };
616
617 #undef DEFINE_FLAG
618 #undef SEP_SEMICOLON
619
620 enum i915_cache_level {
621 I915_CACHE_NONE = 0,
622 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
623 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
624 caches, eg sampler/render caches, and the
625 large Last-Level-Cache. LLC is coherent with
626 the CPU, but L3 is only visible to the GPU. */
627 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
628 };
629
630 struct i915_ctx_hang_stats {
631 /* This context had batch pending when hang was declared */
632 unsigned batch_pending;
633
634 /* This context had batch active when hang was declared */
635 unsigned batch_active;
636
637 /* Time when this context was last blamed for a GPU reset */
638 unsigned long guilty_ts;
639
640 /* This context is banned to submit more work */
641 bool banned;
642 };
643
644 /* This must match up with the value previously used for execbuf2.rsvd1. */
645 #define DEFAULT_CONTEXT_HANDLE 0
646 /**
647 * struct intel_context - as the name implies, represents a context.
648 * @ref: reference count.
649 * @user_handle: userspace tracking identity for this context.
650 * @remap_slice: l3 row remapping information.
651 * @file_priv: filp associated with this context (NULL for global default
652 * context).
653 * @hang_stats: information about the role of this context in possible GPU
654 * hangs.
655 * @vm: virtual memory space used by this context.
656 * @legacy_hw_ctx: render context backing object and whether it is correctly
657 * initialized (legacy ring submission mechanism only).
658 * @link: link in the global list of contexts.
659 *
660 * Contexts are memory images used by the hardware to store copies of their
661 * internal state.
662 */
663 struct intel_context {
664 struct kref ref;
665 int user_handle;
666 uint8_t remap_slice;
667 struct drm_i915_file_private *file_priv;
668 struct i915_ctx_hang_stats hang_stats;
669 struct i915_hw_ppgtt *ppgtt;
670
671 /* Legacy ring buffer submission */
672 struct {
673 struct drm_i915_gem_object *rcs_state;
674 bool initialized;
675 } legacy_hw_ctx;
676
677 /* Execlists */
678 bool rcs_initialized;
679 struct {
680 struct drm_i915_gem_object *state;
681 struct intel_ringbuffer *ringbuf;
682 int unpin_count;
683 } engine[I915_NUM_RINGS];
684
685 struct list_head link;
686 };
687
688 struct i915_fbc {
689 unsigned long size;
690 unsigned threshold;
691 unsigned int fb_id;
692 enum plane plane;
693 int y;
694
695 struct drm_mm_node compressed_fb;
696 struct drm_mm_node *compressed_llb;
697
698 bool false_color;
699
700 /* Tracks whether the HW is actually enabled, not whether the feature is
701 * possible. */
702 bool enabled;
703
704 /* On gen8 some rings cannont perform fbc clean operation so for now
705 * we are doing this on SW with mmio.
706 * This variable works in the opposite information direction
707 * of ring->fbc_dirty telling software on frontbuffer tracking
708 * to perform the cache clean on sw side.
709 */
710 bool need_sw_cache_clean;
711
712 struct intel_fbc_work {
713 struct delayed_work work;
714 struct drm_crtc *crtc;
715 struct drm_framebuffer *fb;
716 } *fbc_work;
717
718 enum no_fbc_reason {
719 FBC_OK, /* FBC is enabled */
720 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
721 FBC_NO_OUTPUT, /* no outputs enabled to compress */
722 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
723 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
724 FBC_MODE_TOO_LARGE, /* mode too large for compression */
725 FBC_BAD_PLANE, /* fbc not supported on plane */
726 FBC_NOT_TILED, /* buffer not tiled */
727 FBC_MULTIPLE_PIPES, /* more than one pipe active */
728 FBC_MODULE_PARAM,
729 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
730 } no_fbc_reason;
731 };
732
733 struct i915_drrs {
734 struct intel_connector *connector;
735 };
736
737 struct intel_dp;
738 struct i915_psr {
739 struct mutex lock;
740 bool sink_support;
741 bool source_ok;
742 struct intel_dp *enabled;
743 bool active;
744 struct delayed_work work;
745 unsigned busy_frontbuffer_bits;
746 };
747
748 enum intel_pch {
749 PCH_NONE = 0, /* No PCH present */
750 PCH_IBX, /* Ibexpeak PCH */
751 PCH_CPT, /* Cougarpoint PCH */
752 PCH_LPT, /* Lynxpoint PCH */
753 PCH_SPT, /* Sunrisepoint PCH */
754 PCH_NOP,
755 };
756
757 enum intel_sbi_destination {
758 SBI_ICLK,
759 SBI_MPHY,
760 };
761
762 #define QUIRK_PIPEA_FORCE (1<<0)
763 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
764 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
765 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
766 #define QUIRK_PIPEB_FORCE (1<<4)
767
768 struct intel_fbdev;
769 struct intel_fbc_work;
770
771 struct intel_gmbus {
772 struct i2c_adapter adapter;
773 u32 force_bit;
774 u32 reg0;
775 u32 gpio_reg;
776 struct i2c_algo_bit_data bit_algo;
777 struct drm_i915_private *dev_priv;
778 };
779
780 struct i915_suspend_saved_registers {
781 u8 saveLBB;
782 u32 saveDSPACNTR;
783 u32 saveDSPBCNTR;
784 u32 saveDSPARB;
785 u32 savePIPEACONF;
786 u32 savePIPEBCONF;
787 u32 savePIPEASRC;
788 u32 savePIPEBSRC;
789 u32 saveFPA0;
790 u32 saveFPA1;
791 u32 saveDPLL_A;
792 u32 saveDPLL_A_MD;
793 u32 saveHTOTAL_A;
794 u32 saveHBLANK_A;
795 u32 saveHSYNC_A;
796 u32 saveVTOTAL_A;
797 u32 saveVBLANK_A;
798 u32 saveVSYNC_A;
799 u32 saveBCLRPAT_A;
800 u32 saveTRANSACONF;
801 u32 saveTRANS_HTOTAL_A;
802 u32 saveTRANS_HBLANK_A;
803 u32 saveTRANS_HSYNC_A;
804 u32 saveTRANS_VTOTAL_A;
805 u32 saveTRANS_VBLANK_A;
806 u32 saveTRANS_VSYNC_A;
807 u32 savePIPEASTAT;
808 u32 saveDSPASTRIDE;
809 u32 saveDSPASIZE;
810 u32 saveDSPAPOS;
811 u32 saveDSPAADDR;
812 u32 saveDSPASURF;
813 u32 saveDSPATILEOFF;
814 u32 savePFIT_PGM_RATIOS;
815 u32 saveBLC_HIST_CTL;
816 u32 saveBLC_PWM_CTL;
817 u32 saveBLC_PWM_CTL2;
818 u32 saveBLC_CPU_PWM_CTL;
819 u32 saveBLC_CPU_PWM_CTL2;
820 u32 saveFPB0;
821 u32 saveFPB1;
822 u32 saveDPLL_B;
823 u32 saveDPLL_B_MD;
824 u32 saveHTOTAL_B;
825 u32 saveHBLANK_B;
826 u32 saveHSYNC_B;
827 u32 saveVTOTAL_B;
828 u32 saveVBLANK_B;
829 u32 saveVSYNC_B;
830 u32 saveBCLRPAT_B;
831 u32 saveTRANSBCONF;
832 u32 saveTRANS_HTOTAL_B;
833 u32 saveTRANS_HBLANK_B;
834 u32 saveTRANS_HSYNC_B;
835 u32 saveTRANS_VTOTAL_B;
836 u32 saveTRANS_VBLANK_B;
837 u32 saveTRANS_VSYNC_B;
838 u32 savePIPEBSTAT;
839 u32 saveDSPBSTRIDE;
840 u32 saveDSPBSIZE;
841 u32 saveDSPBPOS;
842 u32 saveDSPBADDR;
843 u32 saveDSPBSURF;
844 u32 saveDSPBTILEOFF;
845 u32 saveVGA0;
846 u32 saveVGA1;
847 u32 saveVGA_PD;
848 u32 saveVGACNTRL;
849 u32 saveADPA;
850 u32 saveLVDS;
851 u32 savePP_ON_DELAYS;
852 u32 savePP_OFF_DELAYS;
853 u32 saveDVOA;
854 u32 saveDVOB;
855 u32 saveDVOC;
856 u32 savePP_ON;
857 u32 savePP_OFF;
858 u32 savePP_CONTROL;
859 u32 savePP_DIVISOR;
860 u32 savePFIT_CONTROL;
861 u32 save_palette_a[256];
862 u32 save_palette_b[256];
863 u32 saveFBC_CONTROL;
864 u32 saveIER;
865 u32 saveIIR;
866 u32 saveIMR;
867 u32 saveDEIER;
868 u32 saveDEIMR;
869 u32 saveGTIER;
870 u32 saveGTIMR;
871 u32 saveFDI_RXA_IMR;
872 u32 saveFDI_RXB_IMR;
873 u32 saveCACHE_MODE_0;
874 u32 saveMI_ARB_STATE;
875 u32 saveSWF0[16];
876 u32 saveSWF1[16];
877 u32 saveSWF2[3];
878 u8 saveMSR;
879 u8 saveSR[8];
880 u8 saveGR[25];
881 u8 saveAR_INDEX;
882 u8 saveAR[21];
883 u8 saveDACMASK;
884 u8 saveCR[37];
885 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
886 u32 saveCURACNTR;
887 u32 saveCURAPOS;
888 u32 saveCURABASE;
889 u32 saveCURBCNTR;
890 u32 saveCURBPOS;
891 u32 saveCURBBASE;
892 u32 saveCURSIZE;
893 u32 saveDP_B;
894 u32 saveDP_C;
895 u32 saveDP_D;
896 u32 savePIPEA_GMCH_DATA_M;
897 u32 savePIPEB_GMCH_DATA_M;
898 u32 savePIPEA_GMCH_DATA_N;
899 u32 savePIPEB_GMCH_DATA_N;
900 u32 savePIPEA_DP_LINK_M;
901 u32 savePIPEB_DP_LINK_M;
902 u32 savePIPEA_DP_LINK_N;
903 u32 savePIPEB_DP_LINK_N;
904 u32 saveFDI_RXA_CTL;
905 u32 saveFDI_TXA_CTL;
906 u32 saveFDI_RXB_CTL;
907 u32 saveFDI_TXB_CTL;
908 u32 savePFA_CTL_1;
909 u32 savePFB_CTL_1;
910 u32 savePFA_WIN_SZ;
911 u32 savePFB_WIN_SZ;
912 u32 savePFA_WIN_POS;
913 u32 savePFB_WIN_POS;
914 u32 savePCH_DREF_CONTROL;
915 u32 saveDISP_ARB_CTL;
916 u32 savePIPEA_DATA_M1;
917 u32 savePIPEA_DATA_N1;
918 u32 savePIPEA_LINK_M1;
919 u32 savePIPEA_LINK_N1;
920 u32 savePIPEB_DATA_M1;
921 u32 savePIPEB_DATA_N1;
922 u32 savePIPEB_LINK_M1;
923 u32 savePIPEB_LINK_N1;
924 u32 saveMCHBAR_RENDER_STANDBY;
925 u32 savePCH_PORT_HOTPLUG;
926 };
927
928 struct vlv_s0ix_state {
929 /* GAM */
930 u32 wr_watermark;
931 u32 gfx_prio_ctrl;
932 u32 arb_mode;
933 u32 gfx_pend_tlb0;
934 u32 gfx_pend_tlb1;
935 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
936 u32 media_max_req_count;
937 u32 gfx_max_req_count;
938 u32 render_hwsp;
939 u32 ecochk;
940 u32 bsd_hwsp;
941 u32 blt_hwsp;
942 u32 tlb_rd_addr;
943
944 /* MBC */
945 u32 g3dctl;
946 u32 gsckgctl;
947 u32 mbctl;
948
949 /* GCP */
950 u32 ucgctl1;
951 u32 ucgctl3;
952 u32 rcgctl1;
953 u32 rcgctl2;
954 u32 rstctl;
955 u32 misccpctl;
956
957 /* GPM */
958 u32 gfxpause;
959 u32 rpdeuhwtc;
960 u32 rpdeuc;
961 u32 ecobus;
962 u32 pwrdwnupctl;
963 u32 rp_down_timeout;
964 u32 rp_deucsw;
965 u32 rcubmabdtmr;
966 u32 rcedata;
967 u32 spare2gh;
968
969 /* Display 1 CZ domain */
970 u32 gt_imr;
971 u32 gt_ier;
972 u32 pm_imr;
973 u32 pm_ier;
974 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
975
976 /* GT SA CZ domain */
977 u32 tilectl;
978 u32 gt_fifoctl;
979 u32 gtlc_wake_ctrl;
980 u32 gtlc_survive;
981 u32 pmwgicz;
982
983 /* Display 2 CZ domain */
984 u32 gu_ctl0;
985 u32 gu_ctl1;
986 u32 clock_gate_dis2;
987 };
988
989 struct intel_rps_ei {
990 u32 cz_clock;
991 u32 render_c0;
992 u32 media_c0;
993 };
994
995 struct intel_gen6_power_mgmt {
996 /*
997 * work, interrupts_enabled and pm_iir are protected by
998 * dev_priv->irq_lock
999 */
1000 struct work_struct work;
1001 bool interrupts_enabled;
1002 u32 pm_iir;
1003
1004 /* Frequencies are stored in potentially platform dependent multiples.
1005 * In other words, *_freq needs to be multiplied by X to be interesting.
1006 * Soft limits are those which are used for the dynamic reclocking done
1007 * by the driver (raise frequencies under heavy loads, and lower for
1008 * lighter loads). Hard limits are those imposed by the hardware.
1009 *
1010 * A distinction is made for overclocking, which is never enabled by
1011 * default, and is considered to be above the hard limit if it's
1012 * possible at all.
1013 */
1014 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1015 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1016 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1017 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1018 u8 min_freq; /* AKA RPn. Minimum frequency */
1019 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1020 u8 rp1_freq; /* "less than" RP0 power/freqency */
1021 u8 rp0_freq; /* Non-overclocked max frequency. */
1022 u32 cz_freq;
1023
1024 u32 ei_interrupt_count;
1025
1026 int last_adj;
1027 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1028
1029 bool enabled;
1030 struct delayed_work delayed_resume_work;
1031
1032 /* manual wa residency calculations */
1033 struct intel_rps_ei up_ei, down_ei;
1034
1035 /*
1036 * Protects RPS/RC6 register access and PCU communication.
1037 * Must be taken after struct_mutex if nested.
1038 */
1039 struct mutex hw_lock;
1040 };
1041
1042 /* defined intel_pm.c */
1043 extern spinlock_t mchdev_lock;
1044
1045 struct intel_ilk_power_mgmt {
1046 u8 cur_delay;
1047 u8 min_delay;
1048 u8 max_delay;
1049 u8 fmax;
1050 u8 fstart;
1051
1052 u64 last_count1;
1053 unsigned long last_time1;
1054 unsigned long chipset_power;
1055 u64 last_count2;
1056 u64 last_time2;
1057 unsigned long gfx_power;
1058 u8 corr;
1059
1060 int c_m;
1061 int r_t;
1062
1063 struct drm_i915_gem_object *pwrctx;
1064 struct drm_i915_gem_object *renderctx;
1065 };
1066
1067 struct drm_i915_private;
1068 struct i915_power_well;
1069
1070 struct i915_power_well_ops {
1071 /*
1072 * Synchronize the well's hw state to match the current sw state, for
1073 * example enable/disable it based on the current refcount. Called
1074 * during driver init and resume time, possibly after first calling
1075 * the enable/disable handlers.
1076 */
1077 void (*sync_hw)(struct drm_i915_private *dev_priv,
1078 struct i915_power_well *power_well);
1079 /*
1080 * Enable the well and resources that depend on it (for example
1081 * interrupts located on the well). Called after the 0->1 refcount
1082 * transition.
1083 */
1084 void (*enable)(struct drm_i915_private *dev_priv,
1085 struct i915_power_well *power_well);
1086 /*
1087 * Disable the well and resources that depend on it. Called after
1088 * the 1->0 refcount transition.
1089 */
1090 void (*disable)(struct drm_i915_private *dev_priv,
1091 struct i915_power_well *power_well);
1092 /* Returns the hw enabled state. */
1093 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1094 struct i915_power_well *power_well);
1095 };
1096
1097 /* Power well structure for haswell */
1098 struct i915_power_well {
1099 const char *name;
1100 bool always_on;
1101 /* power well enable/disable usage count */
1102 int count;
1103 /* cached hw enabled state */
1104 bool hw_enabled;
1105 unsigned long domains;
1106 unsigned long data;
1107 const struct i915_power_well_ops *ops;
1108 };
1109
1110 struct i915_power_domains {
1111 /*
1112 * Power wells needed for initialization at driver init and suspend
1113 * time are on. They are kept on until after the first modeset.
1114 */
1115 bool init_power_on;
1116 bool initializing;
1117 int power_well_count;
1118
1119 struct mutex lock;
1120 int domain_use_count[POWER_DOMAIN_NUM];
1121 struct i915_power_well *power_wells;
1122 };
1123
1124 #define MAX_L3_SLICES 2
1125 struct intel_l3_parity {
1126 u32 *remap_info[MAX_L3_SLICES];
1127 struct work_struct error_work;
1128 int which_slice;
1129 };
1130
1131 struct i915_gem_mm {
1132 /** Memory allocator for GTT stolen memory */
1133 struct drm_mm stolen;
1134 /** List of all objects in gtt_space. Used to restore gtt
1135 * mappings on resume */
1136 struct list_head bound_list;
1137 /**
1138 * List of objects which are not bound to the GTT (thus
1139 * are idle and not used by the GPU) but still have
1140 * (presumably uncached) pages still attached.
1141 */
1142 struct list_head unbound_list;
1143
1144 /** Usable portion of the GTT for GEM */
1145 unsigned long stolen_base; /* limited to low memory (32-bit) */
1146
1147 /** PPGTT used for aliasing the PPGTT with the GTT */
1148 struct i915_hw_ppgtt *aliasing_ppgtt;
1149
1150 struct notifier_block oom_notifier;
1151 struct shrinker shrinker;
1152 bool shrinker_no_lock_stealing;
1153
1154 /** LRU list of objects with fence regs on them. */
1155 struct list_head fence_list;
1156
1157 /**
1158 * We leave the user IRQ off as much as possible,
1159 * but this means that requests will finish and never
1160 * be retired once the system goes idle. Set a timer to
1161 * fire periodically while the ring is running. When it
1162 * fires, go retire requests.
1163 */
1164 struct delayed_work retire_work;
1165
1166 /**
1167 * When we detect an idle GPU, we want to turn on
1168 * powersaving features. So once we see that there
1169 * are no more requests outstanding and no more
1170 * arrive within a small period of time, we fire
1171 * off the idle_work.
1172 */
1173 struct delayed_work idle_work;
1174
1175 /**
1176 * Are we in a non-interruptible section of code like
1177 * modesetting?
1178 */
1179 bool interruptible;
1180
1181 /**
1182 * Is the GPU currently considered idle, or busy executing userspace
1183 * requests? Whilst idle, we attempt to power down the hardware and
1184 * display clocks. In order to reduce the effect on performance, there
1185 * is a slight delay before we do so.
1186 */
1187 bool busy;
1188
1189 /* the indicator for dispatch video commands on two BSD rings */
1190 int bsd_ring_dispatch_index;
1191
1192 /** Bit 6 swizzling required for X tiling */
1193 uint32_t bit_6_swizzle_x;
1194 /** Bit 6 swizzling required for Y tiling */
1195 uint32_t bit_6_swizzle_y;
1196
1197 /* accounting, useful for userland debugging */
1198 spinlock_t object_stat_lock;
1199 size_t object_memory;
1200 u32 object_count;
1201 };
1202
1203 struct drm_i915_error_state_buf {
1204 struct drm_i915_private *i915;
1205 unsigned bytes;
1206 unsigned size;
1207 int err;
1208 u8 *buf;
1209 loff_t start;
1210 loff_t pos;
1211 };
1212
1213 struct i915_error_state_file_priv {
1214 struct drm_device *dev;
1215 struct drm_i915_error_state *error;
1216 };
1217
1218 struct i915_gpu_error {
1219 /* For hangcheck timer */
1220 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1221 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1222 /* Hang gpu twice in this window and your context gets banned */
1223 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1224
1225 struct timer_list hangcheck_timer;
1226
1227 /* For reset and error_state handling. */
1228 spinlock_t lock;
1229 /* Protected by the above dev->gpu_error.lock. */
1230 struct drm_i915_error_state *first_error;
1231 struct work_struct work;
1232
1233
1234 unsigned long missed_irq_rings;
1235
1236 /**
1237 * State variable controlling the reset flow and count
1238 *
1239 * This is a counter which gets incremented when reset is triggered,
1240 * and again when reset has been handled. So odd values (lowest bit set)
1241 * means that reset is in progress and even values that
1242 * (reset_counter >> 1):th reset was successfully completed.
1243 *
1244 * If reset is not completed succesfully, the I915_WEDGE bit is
1245 * set meaning that hardware is terminally sour and there is no
1246 * recovery. All waiters on the reset_queue will be woken when
1247 * that happens.
1248 *
1249 * This counter is used by the wait_seqno code to notice that reset
1250 * event happened and it needs to restart the entire ioctl (since most
1251 * likely the seqno it waited for won't ever signal anytime soon).
1252 *
1253 * This is important for lock-free wait paths, where no contended lock
1254 * naturally enforces the correct ordering between the bail-out of the
1255 * waiter and the gpu reset work code.
1256 */
1257 atomic_t reset_counter;
1258
1259 #define I915_RESET_IN_PROGRESS_FLAG 1
1260 #define I915_WEDGED (1 << 31)
1261
1262 /**
1263 * Waitqueue to signal when the reset has completed. Used by clients
1264 * that wait for dev_priv->mm.wedged to settle.
1265 */
1266 wait_queue_head_t reset_queue;
1267
1268 /* Userspace knobs for gpu hang simulation;
1269 * combines both a ring mask, and extra flags
1270 */
1271 u32 stop_rings;
1272 #define I915_STOP_RING_ALLOW_BAN (1 << 31)
1273 #define I915_STOP_RING_ALLOW_WARN (1 << 30)
1274
1275 /* For missed irq/seqno simulation. */
1276 unsigned int test_irq_rings;
1277
1278 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1279 bool reload_in_reset;
1280 };
1281
1282 enum modeset_restore {
1283 MODESET_ON_LID_OPEN,
1284 MODESET_DONE,
1285 MODESET_SUSPENDED,
1286 };
1287
1288 struct ddi_vbt_port_info {
1289 /*
1290 * This is an index in the HDMI/DVI DDI buffer translation table.
1291 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1292 * populate this field.
1293 */
1294 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1295 uint8_t hdmi_level_shift;
1296
1297 uint8_t supports_dvi:1;
1298 uint8_t supports_hdmi:1;
1299 uint8_t supports_dp:1;
1300 };
1301
1302 enum drrs_support_type {
1303 DRRS_NOT_SUPPORTED = 0,
1304 STATIC_DRRS_SUPPORT = 1,
1305 SEAMLESS_DRRS_SUPPORT = 2
1306 };
1307
1308 struct intel_vbt_data {
1309 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1310 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1311
1312 /* Feature bits */
1313 unsigned int int_tv_support:1;
1314 unsigned int lvds_dither:1;
1315 unsigned int lvds_vbt:1;
1316 unsigned int int_crt_support:1;
1317 unsigned int lvds_use_ssc:1;
1318 unsigned int display_clock_mode:1;
1319 unsigned int fdi_rx_polarity_inverted:1;
1320 unsigned int has_mipi:1;
1321 int lvds_ssc_freq;
1322 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1323
1324 enum drrs_support_type drrs_type;
1325
1326 /* eDP */
1327 int edp_rate;
1328 int edp_lanes;
1329 int edp_preemphasis;
1330 int edp_vswing;
1331 bool edp_initialized;
1332 bool edp_support;
1333 int edp_bpp;
1334 struct edp_power_seq edp_pps;
1335
1336 struct {
1337 u16 pwm_freq_hz;
1338 bool present;
1339 bool active_low_pwm;
1340 u8 min_brightness; /* min_brightness/255 of max */
1341 } backlight;
1342
1343 /* MIPI DSI */
1344 struct {
1345 u16 port;
1346 u16 panel_id;
1347 struct mipi_config *config;
1348 struct mipi_pps_data *pps;
1349 u8 seq_version;
1350 u32 size;
1351 u8 *data;
1352 u8 *sequence[MIPI_SEQ_MAX];
1353 } dsi;
1354
1355 int crt_ddc_pin;
1356
1357 int child_dev_num;
1358 union child_device_config *child_dev;
1359
1360 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1361 };
1362
1363 enum intel_ddb_partitioning {
1364 INTEL_DDB_PART_1_2,
1365 INTEL_DDB_PART_5_6, /* IVB+ */
1366 };
1367
1368 struct intel_wm_level {
1369 bool enable;
1370 uint32_t pri_val;
1371 uint32_t spr_val;
1372 uint32_t cur_val;
1373 uint32_t fbc_val;
1374 };
1375
1376 struct ilk_wm_values {
1377 uint32_t wm_pipe[3];
1378 uint32_t wm_lp[3];
1379 uint32_t wm_lp_spr[3];
1380 uint32_t wm_linetime[3];
1381 bool enable_fbc_wm;
1382 enum intel_ddb_partitioning partitioning;
1383 };
1384
1385 struct skl_ddb_entry {
1386 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1387 };
1388
1389 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1390 {
1391 return entry->end - entry->start;
1392 }
1393
1394 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1395 const struct skl_ddb_entry *e2)
1396 {
1397 if (e1->start == e2->start && e1->end == e2->end)
1398 return true;
1399
1400 return false;
1401 }
1402
1403 struct skl_ddb_allocation {
1404 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1405 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1406 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1407 };
1408
1409 struct skl_wm_values {
1410 bool dirty[I915_MAX_PIPES];
1411 struct skl_ddb_allocation ddb;
1412 uint32_t wm_linetime[I915_MAX_PIPES];
1413 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1414 uint32_t cursor[I915_MAX_PIPES][8];
1415 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1416 uint32_t cursor_trans[I915_MAX_PIPES];
1417 };
1418
1419 struct skl_wm_level {
1420 bool plane_en[I915_MAX_PLANES];
1421 bool cursor_en;
1422 uint16_t plane_res_b[I915_MAX_PLANES];
1423 uint8_t plane_res_l[I915_MAX_PLANES];
1424 uint16_t cursor_res_b;
1425 uint8_t cursor_res_l;
1426 };
1427
1428 /*
1429 * This struct helps tracking the state needed for runtime PM, which puts the
1430 * device in PCI D3 state. Notice that when this happens, nothing on the
1431 * graphics device works, even register access, so we don't get interrupts nor
1432 * anything else.
1433 *
1434 * Every piece of our code that needs to actually touch the hardware needs to
1435 * either call intel_runtime_pm_get or call intel_display_power_get with the
1436 * appropriate power domain.
1437 *
1438 * Our driver uses the autosuspend delay feature, which means we'll only really
1439 * suspend if we stay with zero refcount for a certain amount of time. The
1440 * default value is currently very conservative (see intel_runtime_pm_enable), but
1441 * it can be changed with the standard runtime PM files from sysfs.
1442 *
1443 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1444 * goes back to false exactly before we reenable the IRQs. We use this variable
1445 * to check if someone is trying to enable/disable IRQs while they're supposed
1446 * to be disabled. This shouldn't happen and we'll print some error messages in
1447 * case it happens.
1448 *
1449 * For more, read the Documentation/power/runtime_pm.txt.
1450 */
1451 struct i915_runtime_pm {
1452 bool suspended;
1453 bool irqs_enabled;
1454 };
1455
1456 enum intel_pipe_crc_source {
1457 INTEL_PIPE_CRC_SOURCE_NONE,
1458 INTEL_PIPE_CRC_SOURCE_PLANE1,
1459 INTEL_PIPE_CRC_SOURCE_PLANE2,
1460 INTEL_PIPE_CRC_SOURCE_PF,
1461 INTEL_PIPE_CRC_SOURCE_PIPE,
1462 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1463 INTEL_PIPE_CRC_SOURCE_TV,
1464 INTEL_PIPE_CRC_SOURCE_DP_B,
1465 INTEL_PIPE_CRC_SOURCE_DP_C,
1466 INTEL_PIPE_CRC_SOURCE_DP_D,
1467 INTEL_PIPE_CRC_SOURCE_AUTO,
1468 INTEL_PIPE_CRC_SOURCE_MAX,
1469 };
1470
1471 struct intel_pipe_crc_entry {
1472 uint32_t frame;
1473 uint32_t crc[5];
1474 };
1475
1476 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1477 struct intel_pipe_crc {
1478 spinlock_t lock;
1479 bool opened; /* exclusive access to the result file */
1480 struct intel_pipe_crc_entry *entries;
1481 enum intel_pipe_crc_source source;
1482 int head, tail;
1483 wait_queue_head_t wq;
1484 };
1485
1486 struct i915_frontbuffer_tracking {
1487 struct mutex lock;
1488
1489 /*
1490 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1491 * scheduled flips.
1492 */
1493 unsigned busy_bits;
1494 unsigned flip_bits;
1495 };
1496
1497 struct i915_wa_reg {
1498 u32 addr;
1499 u32 value;
1500 /* bitmask representing WA bits */
1501 u32 mask;
1502 };
1503
1504 #define I915_MAX_WA_REGS 16
1505
1506 struct i915_workarounds {
1507 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1508 u32 count;
1509 };
1510
1511 struct drm_i915_private {
1512 struct drm_device *dev;
1513 struct kmem_cache *slab;
1514
1515 const struct intel_device_info info;
1516
1517 int relative_constants_mode;
1518
1519 void __iomem *regs;
1520
1521 struct intel_uncore uncore;
1522
1523 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1524
1525
1526 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1527 * controller on different i2c buses. */
1528 struct mutex gmbus_mutex;
1529
1530 /**
1531 * Base address of the gmbus and gpio block.
1532 */
1533 uint32_t gpio_mmio_base;
1534
1535 /* MMIO base address for MIPI regs */
1536 uint32_t mipi_mmio_base;
1537
1538 wait_queue_head_t gmbus_wait_queue;
1539
1540 struct pci_dev *bridge_dev;
1541 struct intel_engine_cs ring[I915_NUM_RINGS];
1542 struct drm_i915_gem_object *semaphore_obj;
1543 uint32_t last_seqno, next_seqno;
1544
1545 struct drm_dma_handle *status_page_dmah;
1546 struct resource mch_res;
1547
1548 /* protects the irq masks */
1549 spinlock_t irq_lock;
1550
1551 /* protects the mmio flip data */
1552 spinlock_t mmio_flip_lock;
1553
1554 bool display_irqs_enabled;
1555
1556 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1557 struct pm_qos_request pm_qos;
1558
1559 /* DPIO indirect register protection */
1560 struct mutex dpio_lock;
1561
1562 /** Cached value of IMR to avoid reads in updating the bitfield */
1563 union {
1564 u32 irq_mask;
1565 u32 de_irq_mask[I915_MAX_PIPES];
1566 };
1567 u32 gt_irq_mask;
1568 u32 pm_irq_mask;
1569 u32 pm_rps_events;
1570 u32 pipestat_irq_mask[I915_MAX_PIPES];
1571
1572 struct work_struct hotplug_work;
1573 struct {
1574 unsigned long hpd_last_jiffies;
1575 int hpd_cnt;
1576 enum {
1577 HPD_ENABLED = 0,
1578 HPD_DISABLED = 1,
1579 HPD_MARK_DISABLED = 2
1580 } hpd_mark;
1581 } hpd_stats[HPD_NUM_PINS];
1582 u32 hpd_event_bits;
1583 struct delayed_work hotplug_reenable_work;
1584
1585 struct i915_fbc fbc;
1586 struct i915_drrs drrs;
1587 struct intel_opregion opregion;
1588 struct intel_vbt_data vbt;
1589
1590 bool preserve_bios_swizzle;
1591
1592 /* overlay */
1593 struct intel_overlay *overlay;
1594
1595 /* backlight registers and fields in struct intel_panel */
1596 struct mutex backlight_lock;
1597
1598 /* LVDS info */
1599 bool no_aux_handshake;
1600
1601 /* protects panel power sequencer state */
1602 struct mutex pps_mutex;
1603
1604 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1605 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1606 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1607
1608 unsigned int fsb_freq, mem_freq, is_ddr3;
1609 unsigned int vlv_cdclk_freq;
1610 unsigned int hpll_freq;
1611
1612 /**
1613 * wq - Driver workqueue for GEM.
1614 *
1615 * NOTE: Work items scheduled here are not allowed to grab any modeset
1616 * locks, for otherwise the flushing done in the pageflip code will
1617 * result in deadlocks.
1618 */
1619 struct workqueue_struct *wq;
1620
1621 /* Display functions */
1622 struct drm_i915_display_funcs display;
1623
1624 /* PCH chipset type */
1625 enum intel_pch pch_type;
1626 unsigned short pch_id;
1627
1628 unsigned long quirks;
1629
1630 enum modeset_restore modeset_restore;
1631 struct mutex modeset_restore_lock;
1632
1633 struct list_head vm_list; /* Global list of all address spaces */
1634 struct i915_gtt gtt; /* VM representing the global address space */
1635
1636 struct i915_gem_mm mm;
1637 DECLARE_HASHTABLE(mm_structs, 7);
1638 struct mutex mm_lock;
1639
1640 /* Kernel Modesetting */
1641
1642 struct sdvo_device_mapping sdvo_mappings[2];
1643
1644 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1645 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1646 wait_queue_head_t pending_flip_queue;
1647
1648 #ifdef CONFIG_DEBUG_FS
1649 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1650 #endif
1651
1652 int num_shared_dpll;
1653 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1654 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1655
1656 struct i915_workarounds workarounds;
1657
1658 /* Reclocking support */
1659 bool render_reclock_avail;
1660 bool lvds_downclock_avail;
1661 /* indicates the reduced downclock for LVDS*/
1662 int lvds_downclock;
1663
1664 struct i915_frontbuffer_tracking fb_tracking;
1665
1666 u16 orig_clock;
1667
1668 bool mchbar_need_disable;
1669
1670 struct intel_l3_parity l3_parity;
1671
1672 /* Cannot be determined by PCIID. You must always read a register. */
1673 size_t ellc_size;
1674
1675 /* gen6+ rps state */
1676 struct intel_gen6_power_mgmt rps;
1677
1678 /* ilk-only ips/rps state. Everything in here is protected by the global
1679 * mchdev_lock in intel_pm.c */
1680 struct intel_ilk_power_mgmt ips;
1681
1682 struct i915_power_domains power_domains;
1683
1684 struct i915_psr psr;
1685
1686 struct i915_gpu_error gpu_error;
1687
1688 struct drm_i915_gem_object *vlv_pctx;
1689
1690 #ifdef CONFIG_DRM_I915_FBDEV
1691 /* list of fbdev register on this device */
1692 struct intel_fbdev *fbdev;
1693 struct work_struct fbdev_suspend_work;
1694 #endif
1695
1696 struct drm_property *broadcast_rgb_property;
1697 struct drm_property *force_audio_property;
1698
1699 uint32_t hw_context_size;
1700 struct list_head context_list;
1701
1702 u32 fdi_rx_config;
1703
1704 u32 suspend_count;
1705 struct i915_suspend_saved_registers regfile;
1706 struct vlv_s0ix_state vlv_s0ix_state;
1707
1708 struct {
1709 /*
1710 * Raw watermark latency values:
1711 * in 0.1us units for WM0,
1712 * in 0.5us units for WM1+.
1713 */
1714 /* primary */
1715 uint16_t pri_latency[5];
1716 /* sprite */
1717 uint16_t spr_latency[5];
1718 /* cursor */
1719 uint16_t cur_latency[5];
1720 /*
1721 * Raw watermark memory latency values
1722 * for SKL for all 8 levels
1723 * in 1us units.
1724 */
1725 uint16_t skl_latency[8];
1726
1727 /*
1728 * The skl_wm_values structure is a bit too big for stack
1729 * allocation, so we keep the staging struct where we store
1730 * intermediate results here instead.
1731 */
1732 struct skl_wm_values skl_results;
1733
1734 /* current hardware state */
1735 union {
1736 struct ilk_wm_values hw;
1737 struct skl_wm_values skl_hw;
1738 };
1739 } wm;
1740
1741 struct i915_runtime_pm pm;
1742
1743 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1744 u32 long_hpd_port_mask;
1745 u32 short_hpd_port_mask;
1746 struct work_struct dig_port_work;
1747
1748 /*
1749 * if we get a HPD irq from DP and a HPD irq from non-DP
1750 * the non-DP HPD could block the workqueue on a mode config
1751 * mutex getting, that userspace may have taken. However
1752 * userspace is waiting on the DP workqueue to run which is
1753 * blocked behind the non-DP one.
1754 */
1755 struct workqueue_struct *dp_wq;
1756
1757 uint32_t bios_vgacntr;
1758
1759 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1760 struct {
1761 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1762 struct intel_engine_cs *ring,
1763 struct intel_context *ctx,
1764 struct drm_i915_gem_execbuffer2 *args,
1765 struct list_head *vmas,
1766 struct drm_i915_gem_object *batch_obj,
1767 u64 exec_start, u32 flags);
1768 int (*init_rings)(struct drm_device *dev);
1769 void (*cleanup_ring)(struct intel_engine_cs *ring);
1770 void (*stop_ring)(struct intel_engine_cs *ring);
1771 } gt;
1772
1773 /*
1774 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1775 * will be rejected. Instead look for a better place.
1776 */
1777 };
1778
1779 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1780 {
1781 return dev->dev_private;
1782 }
1783
1784 /* Iterate over initialised rings */
1785 #define for_each_ring(ring__, dev_priv__, i__) \
1786 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1787 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1788
1789 enum hdmi_force_audio {
1790 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1791 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1792 HDMI_AUDIO_AUTO, /* trust EDID */
1793 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1794 };
1795
1796 #define I915_GTT_OFFSET_NONE ((u32)-1)
1797
1798 struct drm_i915_gem_object_ops {
1799 /* Interface between the GEM object and its backing storage.
1800 * get_pages() is called once prior to the use of the associated set
1801 * of pages before to binding them into the GTT, and put_pages() is
1802 * called after we no longer need them. As we expect there to be
1803 * associated cost with migrating pages between the backing storage
1804 * and making them available for the GPU (e.g. clflush), we may hold
1805 * onto the pages after they are no longer referenced by the GPU
1806 * in case they may be used again shortly (for example migrating the
1807 * pages to a different memory domain within the GTT). put_pages()
1808 * will therefore most likely be called when the object itself is
1809 * being released or under memory pressure (where we attempt to
1810 * reap pages for the shrinker).
1811 */
1812 int (*get_pages)(struct drm_i915_gem_object *);
1813 void (*put_pages)(struct drm_i915_gem_object *);
1814 int (*dmabuf_export)(struct drm_i915_gem_object *);
1815 void (*release)(struct drm_i915_gem_object *);
1816 };
1817
1818 /*
1819 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1820 * considered to be the frontbuffer for the given plane interface-vise. This
1821 * doesn't mean that the hw necessarily already scans it out, but that any
1822 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1823 *
1824 * We have one bit per pipe and per scanout plane type.
1825 */
1826 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1827 #define INTEL_FRONTBUFFER_BITS \
1828 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1829 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1830 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1831 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
1832 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1833 #define INTEL_FRONTBUFFER_SPRITE(pipe) \
1834 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1835 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1836 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1837 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1838 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1839
1840 struct drm_i915_gem_object {
1841 struct drm_gem_object base;
1842
1843 const struct drm_i915_gem_object_ops *ops;
1844
1845 /** List of VMAs backed by this object */
1846 struct list_head vma_list;
1847
1848 /** Stolen memory for this object, instead of being backed by shmem. */
1849 struct drm_mm_node *stolen;
1850 struct list_head global_list;
1851
1852 struct list_head ring_list;
1853 /** Used in execbuf to temporarily hold a ref */
1854 struct list_head obj_exec_link;
1855
1856 /**
1857 * This is set if the object is on the active lists (has pending
1858 * rendering and so a non-zero seqno), and is not set if it i s on
1859 * inactive (ready to be unbound) list.
1860 */
1861 unsigned int active:1;
1862
1863 /**
1864 * This is set if the object has been written to since last bound
1865 * to the GTT
1866 */
1867 unsigned int dirty:1;
1868
1869 /**
1870 * Fence register bits (if any) for this object. Will be set
1871 * as needed when mapped into the GTT.
1872 * Protected by dev->struct_mutex.
1873 */
1874 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1875
1876 /**
1877 * Advice: are the backing pages purgeable?
1878 */
1879 unsigned int madv:2;
1880
1881 /**
1882 * Current tiling mode for the object.
1883 */
1884 unsigned int tiling_mode:2;
1885 /**
1886 * Whether the tiling parameters for the currently associated fence
1887 * register have changed. Note that for the purposes of tracking
1888 * tiling changes we also treat the unfenced register, the register
1889 * slot that the object occupies whilst it executes a fenced
1890 * command (such as BLT on gen2/3), as a "fence".
1891 */
1892 unsigned int fence_dirty:1;
1893
1894 /**
1895 * Is the object at the current location in the gtt mappable and
1896 * fenceable? Used to avoid costly recalculations.
1897 */
1898 unsigned int map_and_fenceable:1;
1899
1900 /**
1901 * Whether the current gtt mapping needs to be mappable (and isn't just
1902 * mappable by accident). Track pin and fault separate for a more
1903 * accurate mappable working set.
1904 */
1905 unsigned int fault_mappable:1;
1906 unsigned int pin_mappable:1;
1907 unsigned int pin_display:1;
1908
1909 /*
1910 * Is the object to be mapped as read-only to the GPU
1911 * Only honoured if hardware has relevant pte bit
1912 */
1913 unsigned long gt_ro:1;
1914 unsigned int cache_level:3;
1915
1916 unsigned int has_dma_mapping:1;
1917
1918 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1919
1920 struct sg_table *pages;
1921 int pages_pin_count;
1922
1923 /* prime dma-buf support */
1924 void *dma_buf_vmapping;
1925 int vmapping_count;
1926
1927 struct intel_engine_cs *ring;
1928
1929 /** Breadcrumb of last rendering to the buffer. */
1930 uint32_t last_read_seqno;
1931 uint32_t last_write_seqno;
1932 /** Breadcrumb of last fenced GPU access to the buffer. */
1933 uint32_t last_fenced_seqno;
1934
1935 /** Current tiling stride for the object, if it's tiled. */
1936 uint32_t stride;
1937
1938 /** References from framebuffers, locks out tiling changes. */
1939 unsigned long framebuffer_references;
1940
1941 /** Record of address bit 17 of each page at last unbind. */
1942 unsigned long *bit_17;
1943
1944 /** User space pin count and filp owning the pin */
1945 unsigned long user_pin_count;
1946 struct drm_file *pin_filp;
1947
1948 union {
1949 /** for phy allocated objects */
1950 struct drm_dma_handle *phys_handle;
1951
1952 struct i915_gem_userptr {
1953 uintptr_t ptr;
1954 unsigned read_only :1;
1955 unsigned workers :4;
1956 #define I915_GEM_USERPTR_MAX_WORKERS 15
1957
1958 struct i915_mm_struct *mm;
1959 struct i915_mmu_object *mmu_object;
1960 struct work_struct *work;
1961 } userptr;
1962 };
1963 };
1964 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1965
1966 void i915_gem_track_fb(struct drm_i915_gem_object *old,
1967 struct drm_i915_gem_object *new,
1968 unsigned frontbuffer_bits);
1969
1970 /**
1971 * Request queue structure.
1972 *
1973 * The request queue allows us to note sequence numbers that have been emitted
1974 * and may be associated with active buffers to be retired.
1975 *
1976 * By keeping this list, we can avoid having to do questionable
1977 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1978 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1979 */
1980 struct drm_i915_gem_request {
1981 /** On Which ring this request was generated */
1982 struct intel_engine_cs *ring;
1983
1984 /** GEM sequence number associated with this request. */
1985 uint32_t seqno;
1986
1987 /** Position in the ringbuffer of the start of the request */
1988 u32 head;
1989
1990 /** Position in the ringbuffer of the end of the request */
1991 u32 tail;
1992
1993 /** Context related to this request */
1994 struct intel_context *ctx;
1995
1996 /** Batch buffer related to this request if any */
1997 struct drm_i915_gem_object *batch_obj;
1998
1999 /** Time at which this request was emitted, in jiffies. */
2000 unsigned long emitted_jiffies;
2001
2002 /** global list entry for this request */
2003 struct list_head list;
2004
2005 struct drm_i915_file_private *file_priv;
2006 /** file_priv list entry for this request */
2007 struct list_head client_list;
2008 };
2009
2010 struct drm_i915_file_private {
2011 struct drm_i915_private *dev_priv;
2012 struct drm_file *file;
2013
2014 struct {
2015 spinlock_t lock;
2016 struct list_head request_list;
2017 struct delayed_work idle_work;
2018 } mm;
2019 struct idr context_idr;
2020
2021 atomic_t rps_wait_boost;
2022 struct intel_engine_cs *bsd_ring;
2023 };
2024
2025 /*
2026 * A command that requires special handling by the command parser.
2027 */
2028 struct drm_i915_cmd_descriptor {
2029 /*
2030 * Flags describing how the command parser processes the command.
2031 *
2032 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2033 * a length mask if not set
2034 * CMD_DESC_SKIP: The command is allowed but does not follow the
2035 * standard length encoding for the opcode range in
2036 * which it falls
2037 * CMD_DESC_REJECT: The command is never allowed
2038 * CMD_DESC_REGISTER: The command should be checked against the
2039 * register whitelist for the appropriate ring
2040 * CMD_DESC_MASTER: The command is allowed if the submitting process
2041 * is the DRM master
2042 */
2043 u32 flags;
2044 #define CMD_DESC_FIXED (1<<0)
2045 #define CMD_DESC_SKIP (1<<1)
2046 #define CMD_DESC_REJECT (1<<2)
2047 #define CMD_DESC_REGISTER (1<<3)
2048 #define CMD_DESC_BITMASK (1<<4)
2049 #define CMD_DESC_MASTER (1<<5)
2050
2051 /*
2052 * The command's unique identification bits and the bitmask to get them.
2053 * This isn't strictly the opcode field as defined in the spec and may
2054 * also include type, subtype, and/or subop fields.
2055 */
2056 struct {
2057 u32 value;
2058 u32 mask;
2059 } cmd;
2060
2061 /*
2062 * The command's length. The command is either fixed length (i.e. does
2063 * not include a length field) or has a length field mask. The flag
2064 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2065 * a length mask. All command entries in a command table must include
2066 * length information.
2067 */
2068 union {
2069 u32 fixed;
2070 u32 mask;
2071 } length;
2072
2073 /*
2074 * Describes where to find a register address in the command to check
2075 * against the ring's register whitelist. Only valid if flags has the
2076 * CMD_DESC_REGISTER bit set.
2077 */
2078 struct {
2079 u32 offset;
2080 u32 mask;
2081 } reg;
2082
2083 #define MAX_CMD_DESC_BITMASKS 3
2084 /*
2085 * Describes command checks where a particular dword is masked and
2086 * compared against an expected value. If the command does not match
2087 * the expected value, the parser rejects it. Only valid if flags has
2088 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2089 * are valid.
2090 *
2091 * If the check specifies a non-zero condition_mask then the parser
2092 * only performs the check when the bits specified by condition_mask
2093 * are non-zero.
2094 */
2095 struct {
2096 u32 offset;
2097 u32 mask;
2098 u32 expected;
2099 u32 condition_offset;
2100 u32 condition_mask;
2101 } bits[MAX_CMD_DESC_BITMASKS];
2102 };
2103
2104 /*
2105 * A table of commands requiring special handling by the command parser.
2106 *
2107 * Each ring has an array of tables. Each table consists of an array of command
2108 * descriptors, which must be sorted with command opcodes in ascending order.
2109 */
2110 struct drm_i915_cmd_table {
2111 const struct drm_i915_cmd_descriptor *table;
2112 int count;
2113 };
2114
2115 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2116 #define __I915__(p) ({ \
2117 struct drm_i915_private *__p; \
2118 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2119 __p = (struct drm_i915_private *)p; \
2120 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2121 __p = to_i915((struct drm_device *)p); \
2122 else \
2123 BUILD_BUG(); \
2124 __p; \
2125 })
2126 #define INTEL_INFO(p) (&__I915__(p)->info)
2127 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2128
2129 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2130 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2131 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2132 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2133 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2134 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2135 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2136 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2137 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2138 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2139 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2140 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2141 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2142 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2143 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2144 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2145 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2146 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2147 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2148 INTEL_DEVID(dev) == 0x0152 || \
2149 INTEL_DEVID(dev) == 0x015a)
2150 #define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2151 INTEL_DEVID(dev) == 0x0106 || \
2152 INTEL_DEVID(dev) == 0x010A)
2153 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2154 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2155 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2156 #define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
2157 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2158 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2159 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2160 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2161 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2162 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2163 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2164 (INTEL_DEVID(dev) & 0xf) == 0xe))
2165 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2166 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2167 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2168 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2169 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2170 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2171 /* ULX machines are also considered ULT. */
2172 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2173 INTEL_DEVID(dev) == 0x0A1E)
2174 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2175
2176 /*
2177 * The genX designation typically refers to the render engine, so render
2178 * capability related checks should use IS_GEN, while display and other checks
2179 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2180 * chips, etc.).
2181 */
2182 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2183 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2184 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2185 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2186 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
2187 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
2188 #define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
2189 #define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
2190
2191 #define RENDER_RING (1<<RCS)
2192 #define BSD_RING (1<<VCS)
2193 #define BLT_RING (1<<BCS)
2194 #define VEBOX_RING (1<<VECS)
2195 #define BSD2_RING (1<<VCS2)
2196 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2197 #define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
2198 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2199 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2200 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2201 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2202 __I915__(dev)->ellc_size)
2203 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2204
2205 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2206 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2207 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2208 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
2209
2210 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2211 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2212
2213 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2214 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2215 /*
2216 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2217 * even when in MSI mode. This results in spurious interrupt warnings if the
2218 * legacy irq no. is shared with another device. The kernel then disables that
2219 * interrupt source and so prevents the other device from working properly.
2220 */
2221 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2222 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2223
2224 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2225 * rows, which changed the alignment requirements and fence programming.
2226 */
2227 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2228 IS_I915GM(dev)))
2229 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2230 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2231 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
2232 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2233 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2234
2235 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2236 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2237 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2238
2239 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2240
2241 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2242 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2243 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
2244 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2245 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
2246 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2247 #define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
2248
2249 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2250 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2251 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2252 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2253 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2254 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2255 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2256 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2257
2258 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2259 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2260 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2261 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2262 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2263 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2264 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2265
2266 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2267
2268 /* DPF == dynamic parity feature */
2269 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2270 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2271
2272 #define GT_FREQUENCY_MULTIPLIER 50
2273
2274 #include "i915_trace.h"
2275
2276 extern const struct drm_ioctl_desc i915_ioctls[];
2277 extern int i915_max_ioctl;
2278
2279 extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2280 extern int i915_resume_legacy(struct drm_device *dev);
2281 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2282 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2283
2284 /* i915_params.c */
2285 struct i915_params {
2286 int modeset;
2287 int panel_ignore_lid;
2288 unsigned int powersave;
2289 int semaphores;
2290 unsigned int lvds_downclock;
2291 int lvds_channel_mode;
2292 int panel_use_ssc;
2293 int vbt_sdvo_panel_type;
2294 int enable_rc6;
2295 int enable_fbc;
2296 int enable_ppgtt;
2297 int enable_execlists;
2298 int enable_psr;
2299 unsigned int preliminary_hw_support;
2300 int disable_power_well;
2301 int enable_ips;
2302 int invert_brightness;
2303 int enable_cmd_parser;
2304 /* leave bools at the end to not create holes */
2305 bool enable_hangcheck;
2306 bool fastboot;
2307 bool prefault_disable;
2308 bool reset;
2309 bool disable_display;
2310 bool disable_vtd_wa;
2311 int use_mmio_flip;
2312 bool mmio_debug;
2313 };
2314 extern struct i915_params i915 __read_mostly;
2315
2316 /* i915_dma.c */
2317 extern int i915_driver_load(struct drm_device *, unsigned long flags);
2318 extern int i915_driver_unload(struct drm_device *);
2319 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
2320 extern void i915_driver_lastclose(struct drm_device * dev);
2321 extern void i915_driver_preclose(struct drm_device *dev,
2322 struct drm_file *file);
2323 extern void i915_driver_postclose(struct drm_device *dev,
2324 struct drm_file *file);
2325 extern int i915_driver_device_is_agp(struct drm_device * dev);
2326 #ifdef CONFIG_COMPAT
2327 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2328 unsigned long arg);
2329 #endif
2330 extern int intel_gpu_reset(struct drm_device *dev);
2331 extern int i915_reset(struct drm_device *dev);
2332 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2333 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2334 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2335 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2336 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2337 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2338
2339 /* i915_irq.c */
2340 void i915_queue_hangcheck(struct drm_device *dev);
2341 __printf(3, 4)
2342 void i915_handle_error(struct drm_device *dev, bool wedged,
2343 const char *fmt, ...);
2344
2345 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2346 extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2347 int intel_irq_install(struct drm_i915_private *dev_priv);
2348 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2349
2350 extern void intel_uncore_sanitize(struct drm_device *dev);
2351 extern void intel_uncore_early_sanitize(struct drm_device *dev,
2352 bool restore_forcewake);
2353 extern void intel_uncore_init(struct drm_device *dev);
2354 extern void intel_uncore_check_errors(struct drm_device *dev);
2355 extern void intel_uncore_fini(struct drm_device *dev);
2356 extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
2357
2358 void
2359 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2360 u32 status_mask);
2361
2362 void
2363 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2364 u32 status_mask);
2365
2366 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2367 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2368 void
2369 ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2370 void
2371 ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2372 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2373 uint32_t interrupt_mask,
2374 uint32_t enabled_irq_mask);
2375 #define ibx_enable_display_interrupt(dev_priv, bits) \
2376 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2377 #define ibx_disable_display_interrupt(dev_priv, bits) \
2378 ibx_display_interrupt_update((dev_priv), (bits), 0)
2379
2380 /* i915_gem.c */
2381 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2382 struct drm_file *file_priv);
2383 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2384 struct drm_file *file_priv);
2385 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2386 struct drm_file *file_priv);
2387 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2388 struct drm_file *file_priv);
2389 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2390 struct drm_file *file_priv);
2391 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2392 struct drm_file *file_priv);
2393 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2394 struct drm_file *file_priv);
2395 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2396 struct drm_file *file_priv);
2397 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2398 struct intel_engine_cs *ring);
2399 void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2400 struct drm_file *file,
2401 struct intel_engine_cs *ring,
2402 struct drm_i915_gem_object *obj);
2403 int i915_gem_ringbuffer_submission(struct drm_device *dev,
2404 struct drm_file *file,
2405 struct intel_engine_cs *ring,
2406 struct intel_context *ctx,
2407 struct drm_i915_gem_execbuffer2 *args,
2408 struct list_head *vmas,
2409 struct drm_i915_gem_object *batch_obj,
2410 u64 exec_start, u32 flags);
2411 int i915_gem_execbuffer(struct drm_device *dev, void *data,
2412 struct drm_file *file_priv);
2413 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2414 struct drm_file *file_priv);
2415 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2416 struct drm_file *file_priv);
2417 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2418 struct drm_file *file_priv);
2419 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2420 struct drm_file *file_priv);
2421 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2422 struct drm_file *file);
2423 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2424 struct drm_file *file);
2425 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2426 struct drm_file *file_priv);
2427 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2428 struct drm_file *file_priv);
2429 int i915_gem_set_tiling(struct drm_device *dev, void *data,
2430 struct drm_file *file_priv);
2431 int i915_gem_get_tiling(struct drm_device *dev, void *data,
2432 struct drm_file *file_priv);
2433 int i915_gem_init_userptr(struct drm_device *dev);
2434 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2435 struct drm_file *file);
2436 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2437 struct drm_file *file_priv);
2438 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2439 struct drm_file *file_priv);
2440 void i915_gem_load(struct drm_device *dev);
2441 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2442 long target,
2443 unsigned flags);
2444 #define I915_SHRINK_PURGEABLE 0x1
2445 #define I915_SHRINK_UNBOUND 0x2
2446 #define I915_SHRINK_BOUND 0x4
2447 void *i915_gem_object_alloc(struct drm_device *dev);
2448 void i915_gem_object_free(struct drm_i915_gem_object *obj);
2449 void i915_gem_object_init(struct drm_i915_gem_object *obj,
2450 const struct drm_i915_gem_object_ops *ops);
2451 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2452 size_t size);
2453 void i915_init_vm(struct drm_i915_private *dev_priv,
2454 struct i915_address_space *vm);
2455 void i915_gem_free_object(struct drm_gem_object *obj);
2456 void i915_gem_vma_destroy(struct i915_vma *vma);
2457
2458 #define PIN_MAPPABLE 0x1
2459 #define PIN_NONBLOCK 0x2
2460 #define PIN_GLOBAL 0x4
2461 #define PIN_OFFSET_BIAS 0x8
2462 #define PIN_OFFSET_MASK (~4095)
2463 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
2464 struct i915_address_space *vm,
2465 uint32_t alignment,
2466 uint64_t flags);
2467 int __must_check i915_vma_unbind(struct i915_vma *vma);
2468 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
2469 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
2470 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
2471
2472 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2473 int *needs_clflush);
2474
2475 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2476 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2477 {
2478 struct sg_page_iter sg_iter;
2479
2480 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2481 return sg_page_iter_page(&sg_iter);
2482
2483 return NULL;
2484 }
2485 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2486 {
2487 BUG_ON(obj->pages == NULL);
2488 obj->pages_pin_count++;
2489 }
2490 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2491 {
2492 BUG_ON(obj->pages_pin_count == 0);
2493 obj->pages_pin_count--;
2494 }
2495
2496 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2497 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2498 struct intel_engine_cs *to);
2499 void i915_vma_move_to_active(struct i915_vma *vma,
2500 struct intel_engine_cs *ring);
2501 int i915_gem_dumb_create(struct drm_file *file_priv,
2502 struct drm_device *dev,
2503 struct drm_mode_create_dumb *args);
2504 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2505 uint32_t handle, uint64_t *offset);
2506 /**
2507 * Returns true if seq1 is later than seq2.
2508 */
2509 static inline bool
2510 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2511 {
2512 return (int32_t)(seq1 - seq2) >= 0;
2513 }
2514
2515 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2516 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
2517 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
2518 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2519
2520 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2521 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
2522
2523 struct drm_i915_gem_request *
2524 i915_gem_find_active_request(struct intel_engine_cs *ring);
2525
2526 bool i915_gem_retire_requests(struct drm_device *dev);
2527 void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
2528 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2529 bool interruptible);
2530 int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2531
2532 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2533 {
2534 return unlikely(atomic_read(&error->reset_counter)
2535 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
2536 }
2537
2538 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2539 {
2540 return atomic_read(&error->reset_counter) & I915_WEDGED;
2541 }
2542
2543 static inline u32 i915_reset_count(struct i915_gpu_error *error)
2544 {
2545 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
2546 }
2547
2548 static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2549 {
2550 return dev_priv->gpu_error.stop_rings == 0 ||
2551 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2552 }
2553
2554 static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2555 {
2556 return dev_priv->gpu_error.stop_rings == 0 ||
2557 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2558 }
2559
2560 void i915_gem_reset(struct drm_device *dev);
2561 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2562 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2563 int __must_check i915_gem_init(struct drm_device *dev);
2564 int i915_gem_init_rings(struct drm_device *dev);
2565 int __must_check i915_gem_init_hw(struct drm_device *dev);
2566 int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
2567 void i915_gem_init_swizzling(struct drm_device *dev);
2568 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2569 int __must_check i915_gpu_idle(struct drm_device *dev);
2570 int __must_check i915_gem_suspend(struct drm_device *dev);
2571 int __i915_add_request(struct intel_engine_cs *ring,
2572 struct drm_file *file,
2573 struct drm_i915_gem_object *batch_obj,
2574 u32 *seqno);
2575 #define i915_add_request(ring, seqno) \
2576 __i915_add_request(ring, NULL, NULL, seqno)
2577 int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
2578 unsigned reset_counter,
2579 bool interruptible,
2580 s64 *timeout,
2581 struct drm_i915_file_private *file_priv);
2582 int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
2583 uint32_t seqno);
2584 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2585 int __must_check
2586 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2587 bool write);
2588 int __must_check
2589 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2590 int __must_check
2591 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2592 u32 alignment,
2593 struct intel_engine_cs *pipelined);
2594 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2595 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
2596 int align);
2597 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2598 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2599
2600 uint32_t
2601 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2602 uint32_t
2603 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2604 int tiling_mode, bool fenced);
2605
2606 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2607 enum i915_cache_level cache_level);
2608
2609 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2610 struct dma_buf *dma_buf);
2611
2612 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2613 struct drm_gem_object *gem_obj, int flags);
2614
2615 void i915_gem_restore_fences(struct drm_device *dev);
2616
2617 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2618 struct i915_address_space *vm);
2619 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2620 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2621 struct i915_address_space *vm);
2622 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2623 struct i915_address_space *vm);
2624 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2625 struct i915_address_space *vm);
2626 struct i915_vma *
2627 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2628 struct i915_address_space *vm);
2629
2630 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2631 static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2632 struct i915_vma *vma;
2633 list_for_each_entry(vma, &obj->vma_list, vma_link)
2634 if (vma->pin_count > 0)
2635 return true;
2636 return false;
2637 }
2638
2639 /* Some GGTT VM helpers */
2640 #define i915_obj_to_ggtt(obj) \
2641 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2642 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2643 {
2644 struct i915_address_space *ggtt =
2645 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2646 return vm == ggtt;
2647 }
2648
2649 static inline struct i915_hw_ppgtt *
2650 i915_vm_to_ppgtt(struct i915_address_space *vm)
2651 {
2652 WARN_ON(i915_is_ggtt(vm));
2653
2654 return container_of(vm, struct i915_hw_ppgtt, base);
2655 }
2656
2657
2658 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2659 {
2660 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
2661 }
2662
2663 static inline unsigned long
2664 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2665 {
2666 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
2667 }
2668
2669 static inline unsigned long
2670 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2671 {
2672 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
2673 }
2674
2675 static inline int __must_check
2676 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2677 uint32_t alignment,
2678 unsigned flags)
2679 {
2680 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2681 alignment, flags | PIN_GLOBAL);
2682 }
2683
2684 static inline int
2685 i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2686 {
2687 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2688 }
2689
2690 void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2691
2692 /* i915_gem_context.c */
2693 int __must_check i915_gem_context_init(struct drm_device *dev);
2694 void i915_gem_context_fini(struct drm_device *dev);
2695 void i915_gem_context_reset(struct drm_device *dev);
2696 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2697 int i915_gem_context_enable(struct drm_i915_private *dev_priv);
2698 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2699 int i915_switch_context(struct intel_engine_cs *ring,
2700 struct intel_context *to);
2701 struct intel_context *
2702 i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
2703 void i915_gem_context_free(struct kref *ctx_ref);
2704 struct drm_i915_gem_object *
2705 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
2706 static inline void i915_gem_context_reference(struct intel_context *ctx)
2707 {
2708 kref_get(&ctx->ref);
2709 }
2710
2711 static inline void i915_gem_context_unreference(struct intel_context *ctx)
2712 {
2713 kref_put(&ctx->ref, i915_gem_context_free);
2714 }
2715
2716 static inline bool i915_gem_context_is_default(const struct intel_context *c)
2717 {
2718 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
2719 }
2720
2721 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2722 struct drm_file *file);
2723 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2724 struct drm_file *file);
2725
2726 /* i915_gem_evict.c */
2727 int __must_check i915_gem_evict_something(struct drm_device *dev,
2728 struct i915_address_space *vm,
2729 int min_size,
2730 unsigned alignment,
2731 unsigned cache_level,
2732 unsigned long start,
2733 unsigned long end,
2734 unsigned flags);
2735 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2736 int i915_gem_evict_everything(struct drm_device *dev);
2737
2738 /* belongs in i915_gem_gtt.h */
2739 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2740 {
2741 if (INTEL_INFO(dev)->gen < 6)
2742 intel_gtt_chipset_flush();
2743 }
2744
2745 /* i915_gem_stolen.c */
2746 int i915_gem_init_stolen(struct drm_device *dev);
2747 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
2748 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2749 void i915_gem_cleanup_stolen(struct drm_device *dev);
2750 struct drm_i915_gem_object *
2751 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2752 struct drm_i915_gem_object *
2753 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2754 u32 stolen_offset,
2755 u32 gtt_offset,
2756 u32 size);
2757
2758 /* i915_gem_tiling.c */
2759 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2760 {
2761 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2762
2763 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2764 obj->tiling_mode != I915_TILING_NONE;
2765 }
2766
2767 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2768 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2769 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2770
2771 /* i915_gem_debug.c */
2772 #if WATCH_LISTS
2773 int i915_verify_lists(struct drm_device *dev);
2774 #else
2775 #define i915_verify_lists(dev) 0
2776 #endif
2777
2778 /* i915_debugfs.c */
2779 int i915_debugfs_init(struct drm_minor *minor);
2780 void i915_debugfs_cleanup(struct drm_minor *minor);
2781 #ifdef CONFIG_DEBUG_FS
2782 void intel_display_crc_init(struct drm_device *dev);
2783 #else
2784 static inline void intel_display_crc_init(struct drm_device *dev) {}
2785 #endif
2786
2787 /* i915_gpu_error.c */
2788 __printf(2, 3)
2789 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2790 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2791 const struct i915_error_state_file_priv *error);
2792 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2793 struct drm_i915_private *i915,
2794 size_t count, loff_t pos);
2795 static inline void i915_error_state_buf_release(
2796 struct drm_i915_error_state_buf *eb)
2797 {
2798 kfree(eb->buf);
2799 }
2800 void i915_capture_error_state(struct drm_device *dev, bool wedge,
2801 const char *error_msg);
2802 void i915_error_state_get(struct drm_device *dev,
2803 struct i915_error_state_file_priv *error_priv);
2804 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2805 void i915_destroy_error_state(struct drm_device *dev);
2806
2807 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2808 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2809
2810 /* i915_cmd_parser.c */
2811 int i915_cmd_parser_get_version(void);
2812 int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2813 void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2814 bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2815 int i915_parse_cmds(struct intel_engine_cs *ring,
2816 struct drm_i915_gem_object *batch_obj,
2817 u32 batch_start_offset,
2818 bool is_master);
2819
2820 /* i915_suspend.c */
2821 extern int i915_save_state(struct drm_device *dev);
2822 extern int i915_restore_state(struct drm_device *dev);
2823
2824 /* i915_ums.c */
2825 void i915_save_display_reg(struct drm_device *dev);
2826 void i915_restore_display_reg(struct drm_device *dev);
2827
2828 /* i915_sysfs.c */
2829 void i915_setup_sysfs(struct drm_device *dev_priv);
2830 void i915_teardown_sysfs(struct drm_device *dev_priv);
2831
2832 /* intel_i2c.c */
2833 extern int intel_setup_gmbus(struct drm_device *dev);
2834 extern void intel_teardown_gmbus(struct drm_device *dev);
2835 static inline bool intel_gmbus_is_port_valid(unsigned port)
2836 {
2837 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2838 }
2839
2840 extern struct i2c_adapter *intel_gmbus_get_adapter(
2841 struct drm_i915_private *dev_priv, unsigned port);
2842 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2843 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2844 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2845 {
2846 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2847 }
2848 extern void intel_i2c_reset(struct drm_device *dev);
2849
2850 /* intel_opregion.c */
2851 #ifdef CONFIG_ACPI
2852 extern int intel_opregion_setup(struct drm_device *dev);
2853 extern void intel_opregion_init(struct drm_device *dev);
2854 extern void intel_opregion_fini(struct drm_device *dev);
2855 extern void intel_opregion_asle_intr(struct drm_device *dev);
2856 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2857 bool enable);
2858 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2859 pci_power_t state);
2860 #else
2861 static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
2862 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2863 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2864 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2865 static inline int
2866 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2867 {
2868 return 0;
2869 }
2870 static inline int
2871 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2872 {
2873 return 0;
2874 }
2875 #endif
2876
2877 /* intel_acpi.c */
2878 #ifdef CONFIG_ACPI
2879 extern void intel_register_dsm_handler(void);
2880 extern void intel_unregister_dsm_handler(void);
2881 #else
2882 static inline void intel_register_dsm_handler(void) { return; }
2883 static inline void intel_unregister_dsm_handler(void) { return; }
2884 #endif /* CONFIG_ACPI */
2885
2886 /* modesetting */
2887 extern void intel_modeset_init_hw(struct drm_device *dev);
2888 extern void intel_modeset_init(struct drm_device *dev);
2889 extern void intel_modeset_gem_init(struct drm_device *dev);
2890 extern void intel_modeset_cleanup(struct drm_device *dev);
2891 extern void intel_connector_unregister(struct intel_connector *);
2892 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2893 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2894 bool force_restore);
2895 extern void i915_redisable_vga(struct drm_device *dev);
2896 extern void i915_redisable_vga_power_on(struct drm_device *dev);
2897 extern bool intel_fbc_enabled(struct drm_device *dev);
2898 extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
2899 extern void intel_disable_fbc(struct drm_device *dev);
2900 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2901 extern void intel_init_pch_refclk(struct drm_device *dev);
2902 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2903 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2904 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2905 bool enable);
2906 extern void intel_detect_pch(struct drm_device *dev);
2907 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2908 extern int intel_enable_rc6(const struct drm_device *dev);
2909
2910 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2911 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2912 struct drm_file *file);
2913 int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2914 struct drm_file *file);
2915
2916 void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2917
2918 /* overlay */
2919 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2920 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2921 struct intel_overlay_error_state *error);
2922
2923 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2924 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2925 struct drm_device *dev,
2926 struct intel_display_error_state *error);
2927
2928 /* On SNB platform, before reading ring registers forcewake bit
2929 * must be set to prevent GT core from power down and stale values being
2930 * returned.
2931 */
2932 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2933 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2934 void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
2935
2936 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
2937 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
2938
2939 /* intel_sideband.c */
2940 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2941 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2942 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2943 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2944 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2945 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2946 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2947 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2948 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2949 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2950 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2951 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2952 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2953 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2954 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2955 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2956 enum intel_sbi_destination destination);
2957 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2958 enum intel_sbi_destination destination);
2959 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2960 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2961
2962 int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2963 int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
2964
2965 #define FORCEWAKE_RENDER (1 << 0)
2966 #define FORCEWAKE_MEDIA (1 << 1)
2967 #define FORCEWAKE_BLITTER (1 << 2)
2968 #define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
2969 FORCEWAKE_BLITTER)
2970
2971
2972 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2973 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2974
2975 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2976 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2977 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2978 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2979
2980 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2981 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2982 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2983 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2984
2985 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
2986 * will be implemented using 2 32-bit writes in an arbitrary order with
2987 * an arbitrary delay between them. This can cause the hardware to
2988 * act upon the intermediate value, possibly leading to corruption and
2989 * machine death. You have been warned.
2990 */
2991 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2992 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2993
2994 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
2995 u32 upper = I915_READ(upper_reg); \
2996 u32 lower = I915_READ(lower_reg); \
2997 u32 tmp = I915_READ(upper_reg); \
2998 if (upper != tmp) { \
2999 upper = tmp; \
3000 lower = I915_READ(lower_reg); \
3001 WARN_ON(I915_READ(upper_reg) != upper); \
3002 } \
3003 (u64)upper << 32 | lower; })
3004
3005 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3006 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3007
3008 /* "Broadcast RGB" property */
3009 #define INTEL_BROADCAST_RGB_AUTO 0
3010 #define INTEL_BROADCAST_RGB_FULL 1
3011 #define INTEL_BROADCAST_RGB_LIMITED 2
3012
3013 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3014 {
3015 if (IS_VALLEYVIEW(dev))
3016 return VLV_VGACNTRL;
3017 else if (INTEL_INFO(dev)->gen >= 5)
3018 return CPU_VGACNTRL;
3019 else
3020 return VGACNTRL;
3021 }
3022
3023 static inline void __user *to_user_ptr(u64 address)
3024 {
3025 return (void __user *)(uintptr_t)address;
3026 }
3027
3028 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3029 {
3030 unsigned long j = msecs_to_jiffies(m);
3031
3032 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3033 }
3034
3035 static inline unsigned long
3036 timespec_to_jiffies_timeout(const struct timespec *value)
3037 {
3038 unsigned long j = timespec_to_jiffies(value);
3039
3040 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3041 }
3042
3043 /*
3044 * If you need to wait X milliseconds between events A and B, but event B
3045 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3046 * when event A happened, then just before event B you call this function and
3047 * pass the timestamp as the first argument, and X as the second argument.
3048 */
3049 static inline void
3050 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3051 {
3052 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3053
3054 /*
3055 * Don't re-read the value of "jiffies" every time since it may change
3056 * behind our back and break the math.
3057 */
3058 tmp_jiffies = jiffies;
3059 target_jiffies = timestamp_jiffies +
3060 msecs_to_jiffies_timeout(to_wait_ms);
3061
3062 if (time_after(target_jiffies, tmp_jiffies)) {
3063 remaining_jiffies = target_jiffies - tmp_jiffies;
3064 while (remaining_jiffies)
3065 remaining_jiffies =
3066 schedule_timeout_uninterruptible(remaining_jiffies);
3067 }
3068 }
3069
3070 #endif
This page took 0.105446 seconds and 5 git commands to generate.