drm/i915: make the intel_display_power_domain enum compact
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34
35 #include "i915_reg.h"
36 #include "intel_bios.h"
37 #include "intel_ringbuffer.h"
38 #include <linux/io-mapping.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41 #include <drm/intel-gtt.h>
42 #include <linux/backlight.h>
43 #include <linux/intel-iommu.h>
44 #include <linux/kref.h>
45 #include <linux/pm_qos.h>
46
47 /* General customization:
48 */
49
50 #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52 #define DRIVER_NAME "i915"
53 #define DRIVER_DESC "Intel Graphics"
54 #define DRIVER_DATE "20080730"
55
56 enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
59 PIPE_C,
60 I915_MAX_PIPES
61 };
62 #define pipe_name(p) ((p) + 'A')
63
64 enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69 };
70 #define transcoder_name(t) ((t) + 'A')
71
72 enum plane {
73 PLANE_A = 0,
74 PLANE_B,
75 PLANE_C,
76 };
77 #define plane_name(p) ((p) + 'A')
78
79 #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
81 enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88 };
89 #define port_name(p) ((p) + 'A')
90
91 enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
101 POWER_DOMAIN_TRANSCODER_EDP,
102 POWER_DOMAIN_VGA,
103 };
104
105 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
106 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
107 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
108 #define POWER_DOMAIN_TRANSCODER(tran) \
109 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
110 (tran) + POWER_DOMAIN_TRANSCODER_A)
111
112 enum hpd_pin {
113 HPD_NONE = 0,
114 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
115 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
116 HPD_CRT,
117 HPD_SDVO_B,
118 HPD_SDVO_C,
119 HPD_PORT_B,
120 HPD_PORT_C,
121 HPD_PORT_D,
122 HPD_NUM_PINS
123 };
124
125 #define I915_GEM_GPU_DOMAINS \
126 (I915_GEM_DOMAIN_RENDER | \
127 I915_GEM_DOMAIN_SAMPLER | \
128 I915_GEM_DOMAIN_COMMAND | \
129 I915_GEM_DOMAIN_INSTRUCTION | \
130 I915_GEM_DOMAIN_VERTEX)
131
132 #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
133
134 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
135 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
136 if ((intel_encoder)->base.crtc == (__crtc))
137
138 struct drm_i915_private;
139
140 enum intel_dpll_id {
141 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
142 /* real shared dpll ids must be >= 0 */
143 DPLL_ID_PCH_PLL_A,
144 DPLL_ID_PCH_PLL_B,
145 };
146 #define I915_NUM_PLLS 2
147
148 struct intel_dpll_hw_state {
149 uint32_t dpll;
150 uint32_t dpll_md;
151 uint32_t fp0;
152 uint32_t fp1;
153 };
154
155 struct intel_shared_dpll {
156 int refcount; /* count of number of CRTCs sharing this PLL */
157 int active; /* count of number of active CRTCs (i.e. DPMS on) */
158 bool on; /* is the PLL actually active? Disabled during modeset */
159 const char *name;
160 /* should match the index in the dev_priv->shared_dplls array */
161 enum intel_dpll_id id;
162 struct intel_dpll_hw_state hw_state;
163 void (*mode_set)(struct drm_i915_private *dev_priv,
164 struct intel_shared_dpll *pll);
165 void (*enable)(struct drm_i915_private *dev_priv,
166 struct intel_shared_dpll *pll);
167 void (*disable)(struct drm_i915_private *dev_priv,
168 struct intel_shared_dpll *pll);
169 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
170 struct intel_shared_dpll *pll,
171 struct intel_dpll_hw_state *hw_state);
172 };
173
174 /* Used by dp and fdi links */
175 struct intel_link_m_n {
176 uint32_t tu;
177 uint32_t gmch_m;
178 uint32_t gmch_n;
179 uint32_t link_m;
180 uint32_t link_n;
181 };
182
183 void intel_link_compute_m_n(int bpp, int nlanes,
184 int pixel_clock, int link_clock,
185 struct intel_link_m_n *m_n);
186
187 struct intel_ddi_plls {
188 int spll_refcount;
189 int wrpll1_refcount;
190 int wrpll2_refcount;
191 };
192
193 /* Interface history:
194 *
195 * 1.1: Original.
196 * 1.2: Add Power Management
197 * 1.3: Add vblank support
198 * 1.4: Fix cmdbuffer path, add heap destroy
199 * 1.5: Add vblank pipe configuration
200 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
201 * - Support vertical blank on secondary display pipe
202 */
203 #define DRIVER_MAJOR 1
204 #define DRIVER_MINOR 6
205 #define DRIVER_PATCHLEVEL 0
206
207 #define WATCH_LISTS 0
208 #define WATCH_GTT 0
209
210 #define I915_GEM_PHYS_CURSOR_0 1
211 #define I915_GEM_PHYS_CURSOR_1 2
212 #define I915_GEM_PHYS_OVERLAY_REGS 3
213 #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
214
215 struct drm_i915_gem_phys_object {
216 int id;
217 struct page **page_list;
218 drm_dma_handle_t *handle;
219 struct drm_i915_gem_object *cur_obj;
220 };
221
222 struct opregion_header;
223 struct opregion_acpi;
224 struct opregion_swsci;
225 struct opregion_asle;
226
227 struct intel_opregion {
228 struct opregion_header __iomem *header;
229 struct opregion_acpi __iomem *acpi;
230 struct opregion_swsci __iomem *swsci;
231 u32 swsci_gbda_sub_functions;
232 u32 swsci_sbcb_sub_functions;
233 struct opregion_asle __iomem *asle;
234 void __iomem *vbt;
235 u32 __iomem *lid_state;
236 };
237 #define OPREGION_SIZE (8*1024)
238
239 struct intel_overlay;
240 struct intel_overlay_error_state;
241
242 struct drm_i915_master_private {
243 drm_local_map_t *sarea;
244 struct _drm_i915_sarea *sarea_priv;
245 };
246 #define I915_FENCE_REG_NONE -1
247 #define I915_MAX_NUM_FENCES 32
248 /* 32 fences + sign bit for FENCE_REG_NONE */
249 #define I915_MAX_NUM_FENCE_BITS 6
250
251 struct drm_i915_fence_reg {
252 struct list_head lru_list;
253 struct drm_i915_gem_object *obj;
254 int pin_count;
255 };
256
257 struct sdvo_device_mapping {
258 u8 initialized;
259 u8 dvo_port;
260 u8 slave_addr;
261 u8 dvo_wiring;
262 u8 i2c_pin;
263 u8 ddc_pin;
264 };
265
266 struct intel_display_error_state;
267
268 struct drm_i915_error_state {
269 struct kref ref;
270 u32 eir;
271 u32 pgtbl_er;
272 u32 ier;
273 u32 ccid;
274 u32 derrmr;
275 u32 forcewake;
276 bool waiting[I915_NUM_RINGS];
277 u32 pipestat[I915_MAX_PIPES];
278 u32 tail[I915_NUM_RINGS];
279 u32 head[I915_NUM_RINGS];
280 u32 ctl[I915_NUM_RINGS];
281 u32 ipeir[I915_NUM_RINGS];
282 u32 ipehr[I915_NUM_RINGS];
283 u32 instdone[I915_NUM_RINGS];
284 u32 acthd[I915_NUM_RINGS];
285 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
286 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
287 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
288 /* our own tracking of ring head and tail */
289 u32 cpu_ring_head[I915_NUM_RINGS];
290 u32 cpu_ring_tail[I915_NUM_RINGS];
291 u32 error; /* gen6+ */
292 u32 err_int; /* gen7 */
293 u32 instpm[I915_NUM_RINGS];
294 u32 instps[I915_NUM_RINGS];
295 u32 extra_instdone[I915_NUM_INSTDONE_REG];
296 u32 seqno[I915_NUM_RINGS];
297 u64 bbaddr;
298 u32 fault_reg[I915_NUM_RINGS];
299 u32 done_reg;
300 u32 faddr[I915_NUM_RINGS];
301 u64 fence[I915_MAX_NUM_FENCES];
302 struct timeval time;
303 struct drm_i915_error_ring {
304 struct drm_i915_error_object {
305 int page_count;
306 u32 gtt_offset;
307 u32 *pages[0];
308 } *ringbuffer, *batchbuffer, *ctx;
309 struct drm_i915_error_request {
310 long jiffies;
311 u32 seqno;
312 u32 tail;
313 } *requests;
314 int num_requests;
315 } ring[I915_NUM_RINGS];
316 struct drm_i915_error_buffer {
317 u32 size;
318 u32 name;
319 u32 rseqno, wseqno;
320 u32 gtt_offset;
321 u32 read_domains;
322 u32 write_domain;
323 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
324 s32 pinned:2;
325 u32 tiling:2;
326 u32 dirty:1;
327 u32 purgeable:1;
328 s32 ring:4;
329 u32 cache_level:3;
330 } **active_bo, **pinned_bo;
331 u32 *active_bo_count, *pinned_bo_count;
332 struct intel_overlay_error_state *overlay;
333 struct intel_display_error_state *display;
334 int hangcheck_score[I915_NUM_RINGS];
335 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
336 };
337
338 struct intel_crtc_config;
339 struct intel_crtc;
340 struct intel_limit;
341 struct dpll;
342
343 struct drm_i915_display_funcs {
344 bool (*fbc_enabled)(struct drm_device *dev);
345 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
346 void (*disable_fbc)(struct drm_device *dev);
347 int (*get_display_clock_speed)(struct drm_device *dev);
348 int (*get_fifo_size)(struct drm_device *dev, int plane);
349 /**
350 * find_dpll() - Find the best values for the PLL
351 * @limit: limits for the PLL
352 * @crtc: current CRTC
353 * @target: target frequency in kHz
354 * @refclk: reference clock frequency in kHz
355 * @match_clock: if provided, @best_clock P divider must
356 * match the P divider from @match_clock
357 * used for LVDS downclocking
358 * @best_clock: best PLL values found
359 *
360 * Returns true on success, false on failure.
361 */
362 bool (*find_dpll)(const struct intel_limit *limit,
363 struct drm_crtc *crtc,
364 int target, int refclk,
365 struct dpll *match_clock,
366 struct dpll *best_clock);
367 void (*update_wm)(struct drm_crtc *crtc);
368 void (*update_sprite_wm)(struct drm_plane *plane,
369 struct drm_crtc *crtc,
370 uint32_t sprite_width, int pixel_size,
371 bool enable, bool scaled);
372 void (*modeset_global_resources)(struct drm_device *dev);
373 /* Returns the active state of the crtc, and if the crtc is active,
374 * fills out the pipe-config with the hw state. */
375 bool (*get_pipe_config)(struct intel_crtc *,
376 struct intel_crtc_config *);
377 int (*crtc_mode_set)(struct drm_crtc *crtc,
378 int x, int y,
379 struct drm_framebuffer *old_fb);
380 void (*crtc_enable)(struct drm_crtc *crtc);
381 void (*crtc_disable)(struct drm_crtc *crtc);
382 void (*off)(struct drm_crtc *crtc);
383 void (*write_eld)(struct drm_connector *connector,
384 struct drm_crtc *crtc,
385 struct drm_display_mode *mode);
386 void (*fdi_link_train)(struct drm_crtc *crtc);
387 void (*init_clock_gating)(struct drm_device *dev);
388 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
389 struct drm_framebuffer *fb,
390 struct drm_i915_gem_object *obj,
391 uint32_t flags);
392 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
393 int x, int y);
394 void (*hpd_irq_setup)(struct drm_device *dev);
395 /* clock updates for mode set */
396 /* cursor updates */
397 /* render clock increase/decrease */
398 /* display clock increase/decrease */
399 /* pll clock increase/decrease */
400 };
401
402 struct intel_uncore_funcs {
403 void (*force_wake_get)(struct drm_i915_private *dev_priv);
404 void (*force_wake_put)(struct drm_i915_private *dev_priv);
405
406 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
407 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
408 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
409 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
410
411 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
412 uint8_t val, bool trace);
413 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
414 uint16_t val, bool trace);
415 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
416 uint32_t val, bool trace);
417 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
418 uint64_t val, bool trace);
419 };
420
421 struct intel_uncore {
422 spinlock_t lock; /** lock is also taken in irq contexts. */
423
424 struct intel_uncore_funcs funcs;
425
426 unsigned fifo_count;
427 unsigned forcewake_count;
428
429 struct delayed_work force_wake_work;
430 };
431
432 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
433 func(is_mobile) sep \
434 func(is_i85x) sep \
435 func(is_i915g) sep \
436 func(is_i945gm) sep \
437 func(is_g33) sep \
438 func(need_gfx_hws) sep \
439 func(is_g4x) sep \
440 func(is_pineview) sep \
441 func(is_broadwater) sep \
442 func(is_crestline) sep \
443 func(is_ivybridge) sep \
444 func(is_valleyview) sep \
445 func(is_haswell) sep \
446 func(is_preliminary) sep \
447 func(has_fbc) sep \
448 func(has_pipe_cxsr) sep \
449 func(has_hotplug) sep \
450 func(cursor_needs_physical) sep \
451 func(has_overlay) sep \
452 func(overlay_needs_physical) sep \
453 func(supports_tv) sep \
454 func(has_llc) sep \
455 func(has_ddi) sep \
456 func(has_fpga_dbg)
457
458 #define DEFINE_FLAG(name) u8 name:1
459 #define SEP_SEMICOLON ;
460
461 struct intel_device_info {
462 u32 display_mmio_offset;
463 u8 num_pipes:3;
464 u8 gen;
465 u8 ring_mask; /* Rings supported by the HW */
466 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
467 };
468
469 #undef DEFINE_FLAG
470 #undef SEP_SEMICOLON
471
472 enum i915_cache_level {
473 I915_CACHE_NONE = 0,
474 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
475 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
476 caches, eg sampler/render caches, and the
477 large Last-Level-Cache. LLC is coherent with
478 the CPU, but L3 is only visible to the GPU. */
479 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
480 };
481
482 typedef uint32_t gen6_gtt_pte_t;
483
484 struct i915_address_space {
485 struct drm_mm mm;
486 struct drm_device *dev;
487 struct list_head global_link;
488 unsigned long start; /* Start offset always 0 for dri2 */
489 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
490
491 struct {
492 dma_addr_t addr;
493 struct page *page;
494 } scratch;
495
496 /**
497 * List of objects currently involved in rendering.
498 *
499 * Includes buffers having the contents of their GPU caches
500 * flushed, not necessarily primitives. last_rendering_seqno
501 * represents when the rendering involved will be completed.
502 *
503 * A reference is held on the buffer while on this list.
504 */
505 struct list_head active_list;
506
507 /**
508 * LRU list of objects which are not in the ringbuffer and
509 * are ready to unbind, but are still in the GTT.
510 *
511 * last_rendering_seqno is 0 while an object is in this list.
512 *
513 * A reference is not held on the buffer while on this list,
514 * as merely being GTT-bound shouldn't prevent its being
515 * freed, and we'll pull it off the list in the free path.
516 */
517 struct list_head inactive_list;
518
519 /* FIXME: Need a more generic return type */
520 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
521 enum i915_cache_level level);
522 void (*clear_range)(struct i915_address_space *vm,
523 unsigned int first_entry,
524 unsigned int num_entries);
525 void (*insert_entries)(struct i915_address_space *vm,
526 struct sg_table *st,
527 unsigned int first_entry,
528 enum i915_cache_level cache_level);
529 void (*cleanup)(struct i915_address_space *vm);
530 };
531
532 /* The Graphics Translation Table is the way in which GEN hardware translates a
533 * Graphics Virtual Address into a Physical Address. In addition to the normal
534 * collateral associated with any va->pa translations GEN hardware also has a
535 * portion of the GTT which can be mapped by the CPU and remain both coherent
536 * and correct (in cases like swizzling). That region is referred to as GMADR in
537 * the spec.
538 */
539 struct i915_gtt {
540 struct i915_address_space base;
541 size_t stolen_size; /* Total size of stolen memory */
542
543 unsigned long mappable_end; /* End offset that we can CPU map */
544 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
545 phys_addr_t mappable_base; /* PA of our GMADR */
546
547 /** "Graphics Stolen Memory" holds the global PTEs */
548 void __iomem *gsm;
549
550 bool do_idle_maps;
551
552 int mtrr;
553
554 /* global gtt ops */
555 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
556 size_t *stolen, phys_addr_t *mappable_base,
557 unsigned long *mappable_end);
558 };
559 #define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
560
561 struct i915_hw_ppgtt {
562 struct i915_address_space base;
563 unsigned num_pd_entries;
564 struct page **pt_pages;
565 uint32_t pd_offset;
566 dma_addr_t *pt_dma_addr;
567
568 int (*enable)(struct drm_device *dev);
569 };
570
571 /**
572 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
573 * VMA's presence cannot be guaranteed before binding, or after unbinding the
574 * object into/from the address space.
575 *
576 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
577 * will always be <= an objects lifetime. So object refcounting should cover us.
578 */
579 struct i915_vma {
580 struct drm_mm_node node;
581 struct drm_i915_gem_object *obj;
582 struct i915_address_space *vm;
583
584 /** This object's place on the active/inactive lists */
585 struct list_head mm_list;
586
587 struct list_head vma_link; /* Link in the object's VMA list */
588
589 /** This vma's place in the batchbuffer or on the eviction list */
590 struct list_head exec_list;
591
592 /**
593 * Used for performing relocations during execbuffer insertion.
594 */
595 struct hlist_node exec_node;
596 unsigned long exec_handle;
597 struct drm_i915_gem_exec_object2 *exec_entry;
598
599 };
600
601 struct i915_ctx_hang_stats {
602 /* This context had batch pending when hang was declared */
603 unsigned batch_pending;
604
605 /* This context had batch active when hang was declared */
606 unsigned batch_active;
607
608 /* Time when this context was last blamed for a GPU reset */
609 unsigned long guilty_ts;
610
611 /* This context is banned to submit more work */
612 bool banned;
613 };
614
615 /* This must match up with the value previously used for execbuf2.rsvd1. */
616 #define DEFAULT_CONTEXT_ID 0
617 struct i915_hw_context {
618 struct kref ref;
619 int id;
620 bool is_initialized;
621 uint8_t remap_slice;
622 struct drm_i915_file_private *file_priv;
623 struct intel_ring_buffer *ring;
624 struct drm_i915_gem_object *obj;
625 struct i915_ctx_hang_stats hang_stats;
626
627 struct list_head link;
628 };
629
630 struct i915_fbc {
631 unsigned long size;
632 unsigned int fb_id;
633 enum plane plane;
634 int y;
635
636 struct drm_mm_node *compressed_fb;
637 struct drm_mm_node *compressed_llb;
638
639 struct intel_fbc_work {
640 struct delayed_work work;
641 struct drm_crtc *crtc;
642 struct drm_framebuffer *fb;
643 int interval;
644 } *fbc_work;
645
646 enum no_fbc_reason {
647 FBC_OK, /* FBC is enabled */
648 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
649 FBC_NO_OUTPUT, /* no outputs enabled to compress */
650 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
651 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
652 FBC_MODE_TOO_LARGE, /* mode too large for compression */
653 FBC_BAD_PLANE, /* fbc not supported on plane */
654 FBC_NOT_TILED, /* buffer not tiled */
655 FBC_MULTIPLE_PIPES, /* more than one pipe active */
656 FBC_MODULE_PARAM,
657 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
658 } no_fbc_reason;
659 };
660
661 struct i915_psr {
662 bool sink_support;
663 bool source_ok;
664 };
665
666 enum intel_pch {
667 PCH_NONE = 0, /* No PCH present */
668 PCH_IBX, /* Ibexpeak PCH */
669 PCH_CPT, /* Cougarpoint PCH */
670 PCH_LPT, /* Lynxpoint PCH */
671 PCH_NOP,
672 };
673
674 enum intel_sbi_destination {
675 SBI_ICLK,
676 SBI_MPHY,
677 };
678
679 #define QUIRK_PIPEA_FORCE (1<<0)
680 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
681 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
682 #define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
683
684 struct intel_fbdev;
685 struct intel_fbc_work;
686
687 struct intel_gmbus {
688 struct i2c_adapter adapter;
689 u32 force_bit;
690 u32 reg0;
691 u32 gpio_reg;
692 struct i2c_algo_bit_data bit_algo;
693 struct drm_i915_private *dev_priv;
694 };
695
696 struct i915_suspend_saved_registers {
697 u8 saveLBB;
698 u32 saveDSPACNTR;
699 u32 saveDSPBCNTR;
700 u32 saveDSPARB;
701 u32 savePIPEACONF;
702 u32 savePIPEBCONF;
703 u32 savePIPEASRC;
704 u32 savePIPEBSRC;
705 u32 saveFPA0;
706 u32 saveFPA1;
707 u32 saveDPLL_A;
708 u32 saveDPLL_A_MD;
709 u32 saveHTOTAL_A;
710 u32 saveHBLANK_A;
711 u32 saveHSYNC_A;
712 u32 saveVTOTAL_A;
713 u32 saveVBLANK_A;
714 u32 saveVSYNC_A;
715 u32 saveBCLRPAT_A;
716 u32 saveTRANSACONF;
717 u32 saveTRANS_HTOTAL_A;
718 u32 saveTRANS_HBLANK_A;
719 u32 saveTRANS_HSYNC_A;
720 u32 saveTRANS_VTOTAL_A;
721 u32 saveTRANS_VBLANK_A;
722 u32 saveTRANS_VSYNC_A;
723 u32 savePIPEASTAT;
724 u32 saveDSPASTRIDE;
725 u32 saveDSPASIZE;
726 u32 saveDSPAPOS;
727 u32 saveDSPAADDR;
728 u32 saveDSPASURF;
729 u32 saveDSPATILEOFF;
730 u32 savePFIT_PGM_RATIOS;
731 u32 saveBLC_HIST_CTL;
732 u32 saveBLC_PWM_CTL;
733 u32 saveBLC_PWM_CTL2;
734 u32 saveBLC_CPU_PWM_CTL;
735 u32 saveBLC_CPU_PWM_CTL2;
736 u32 saveFPB0;
737 u32 saveFPB1;
738 u32 saveDPLL_B;
739 u32 saveDPLL_B_MD;
740 u32 saveHTOTAL_B;
741 u32 saveHBLANK_B;
742 u32 saveHSYNC_B;
743 u32 saveVTOTAL_B;
744 u32 saveVBLANK_B;
745 u32 saveVSYNC_B;
746 u32 saveBCLRPAT_B;
747 u32 saveTRANSBCONF;
748 u32 saveTRANS_HTOTAL_B;
749 u32 saveTRANS_HBLANK_B;
750 u32 saveTRANS_HSYNC_B;
751 u32 saveTRANS_VTOTAL_B;
752 u32 saveTRANS_VBLANK_B;
753 u32 saveTRANS_VSYNC_B;
754 u32 savePIPEBSTAT;
755 u32 saveDSPBSTRIDE;
756 u32 saveDSPBSIZE;
757 u32 saveDSPBPOS;
758 u32 saveDSPBADDR;
759 u32 saveDSPBSURF;
760 u32 saveDSPBTILEOFF;
761 u32 saveVGA0;
762 u32 saveVGA1;
763 u32 saveVGA_PD;
764 u32 saveVGACNTRL;
765 u32 saveADPA;
766 u32 saveLVDS;
767 u32 savePP_ON_DELAYS;
768 u32 savePP_OFF_DELAYS;
769 u32 saveDVOA;
770 u32 saveDVOB;
771 u32 saveDVOC;
772 u32 savePP_ON;
773 u32 savePP_OFF;
774 u32 savePP_CONTROL;
775 u32 savePP_DIVISOR;
776 u32 savePFIT_CONTROL;
777 u32 save_palette_a[256];
778 u32 save_palette_b[256];
779 u32 saveDPFC_CB_BASE;
780 u32 saveFBC_CFB_BASE;
781 u32 saveFBC_LL_BASE;
782 u32 saveFBC_CONTROL;
783 u32 saveFBC_CONTROL2;
784 u32 saveIER;
785 u32 saveIIR;
786 u32 saveIMR;
787 u32 saveDEIER;
788 u32 saveDEIMR;
789 u32 saveGTIER;
790 u32 saveGTIMR;
791 u32 saveFDI_RXA_IMR;
792 u32 saveFDI_RXB_IMR;
793 u32 saveCACHE_MODE_0;
794 u32 saveMI_ARB_STATE;
795 u32 saveSWF0[16];
796 u32 saveSWF1[16];
797 u32 saveSWF2[3];
798 u8 saveMSR;
799 u8 saveSR[8];
800 u8 saveGR[25];
801 u8 saveAR_INDEX;
802 u8 saveAR[21];
803 u8 saveDACMASK;
804 u8 saveCR[37];
805 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
806 u32 saveCURACNTR;
807 u32 saveCURAPOS;
808 u32 saveCURABASE;
809 u32 saveCURBCNTR;
810 u32 saveCURBPOS;
811 u32 saveCURBBASE;
812 u32 saveCURSIZE;
813 u32 saveDP_B;
814 u32 saveDP_C;
815 u32 saveDP_D;
816 u32 savePIPEA_GMCH_DATA_M;
817 u32 savePIPEB_GMCH_DATA_M;
818 u32 savePIPEA_GMCH_DATA_N;
819 u32 savePIPEB_GMCH_DATA_N;
820 u32 savePIPEA_DP_LINK_M;
821 u32 savePIPEB_DP_LINK_M;
822 u32 savePIPEA_DP_LINK_N;
823 u32 savePIPEB_DP_LINK_N;
824 u32 saveFDI_RXA_CTL;
825 u32 saveFDI_TXA_CTL;
826 u32 saveFDI_RXB_CTL;
827 u32 saveFDI_TXB_CTL;
828 u32 savePFA_CTL_1;
829 u32 savePFB_CTL_1;
830 u32 savePFA_WIN_SZ;
831 u32 savePFB_WIN_SZ;
832 u32 savePFA_WIN_POS;
833 u32 savePFB_WIN_POS;
834 u32 savePCH_DREF_CONTROL;
835 u32 saveDISP_ARB_CTL;
836 u32 savePIPEA_DATA_M1;
837 u32 savePIPEA_DATA_N1;
838 u32 savePIPEA_LINK_M1;
839 u32 savePIPEA_LINK_N1;
840 u32 savePIPEB_DATA_M1;
841 u32 savePIPEB_DATA_N1;
842 u32 savePIPEB_LINK_M1;
843 u32 savePIPEB_LINK_N1;
844 u32 saveMCHBAR_RENDER_STANDBY;
845 u32 savePCH_PORT_HOTPLUG;
846 };
847
848 struct intel_gen6_power_mgmt {
849 /* work and pm_iir are protected by dev_priv->irq_lock */
850 struct work_struct work;
851 u32 pm_iir;
852
853 /* The below variables an all the rps hw state are protected by
854 * dev->struct mutext. */
855 u8 cur_delay;
856 u8 min_delay;
857 u8 max_delay;
858 u8 rpe_delay;
859 u8 rp1_delay;
860 u8 rp0_delay;
861 u8 hw_max;
862
863 int last_adj;
864 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
865
866 bool enabled;
867 struct delayed_work delayed_resume_work;
868
869 /*
870 * Protects RPS/RC6 register access and PCU communication.
871 * Must be taken after struct_mutex if nested.
872 */
873 struct mutex hw_lock;
874 };
875
876 /* defined intel_pm.c */
877 extern spinlock_t mchdev_lock;
878
879 struct intel_ilk_power_mgmt {
880 u8 cur_delay;
881 u8 min_delay;
882 u8 max_delay;
883 u8 fmax;
884 u8 fstart;
885
886 u64 last_count1;
887 unsigned long last_time1;
888 unsigned long chipset_power;
889 u64 last_count2;
890 struct timespec last_time2;
891 unsigned long gfx_power;
892 u8 corr;
893
894 int c_m;
895 int r_t;
896
897 struct drm_i915_gem_object *pwrctx;
898 struct drm_i915_gem_object *renderctx;
899 };
900
901 /* Power well structure for haswell */
902 struct i915_power_well {
903 struct drm_device *device;
904 spinlock_t lock;
905 /* power well enable/disable usage count */
906 int count;
907 int i915_request;
908 };
909
910 struct i915_dri1_state {
911 unsigned allow_batchbuffer : 1;
912 u32 __iomem *gfx_hws_cpu_addr;
913
914 unsigned int cpp;
915 int back_offset;
916 int front_offset;
917 int current_page;
918 int page_flipping;
919
920 uint32_t counter;
921 };
922
923 struct i915_ums_state {
924 /**
925 * Flag if the X Server, and thus DRM, is not currently in
926 * control of the device.
927 *
928 * This is set between LeaveVT and EnterVT. It needs to be
929 * replaced with a semaphore. It also needs to be
930 * transitioned away from for kernel modesetting.
931 */
932 int mm_suspended;
933 };
934
935 #define MAX_L3_SLICES 2
936 struct intel_l3_parity {
937 u32 *remap_info[MAX_L3_SLICES];
938 struct work_struct error_work;
939 int which_slice;
940 };
941
942 struct i915_gem_mm {
943 /** Memory allocator for GTT stolen memory */
944 struct drm_mm stolen;
945 /** List of all objects in gtt_space. Used to restore gtt
946 * mappings on resume */
947 struct list_head bound_list;
948 /**
949 * List of objects which are not bound to the GTT (thus
950 * are idle and not used by the GPU) but still have
951 * (presumably uncached) pages still attached.
952 */
953 struct list_head unbound_list;
954
955 /** Usable portion of the GTT for GEM */
956 unsigned long stolen_base; /* limited to low memory (32-bit) */
957
958 /** PPGTT used for aliasing the PPGTT with the GTT */
959 struct i915_hw_ppgtt *aliasing_ppgtt;
960
961 struct shrinker inactive_shrinker;
962 bool shrinker_no_lock_stealing;
963
964 /** LRU list of objects with fence regs on them. */
965 struct list_head fence_list;
966
967 /**
968 * We leave the user IRQ off as much as possible,
969 * but this means that requests will finish and never
970 * be retired once the system goes idle. Set a timer to
971 * fire periodically while the ring is running. When it
972 * fires, go retire requests.
973 */
974 struct delayed_work retire_work;
975
976 /**
977 * When we detect an idle GPU, we want to turn on
978 * powersaving features. So once we see that there
979 * are no more requests outstanding and no more
980 * arrive within a small period of time, we fire
981 * off the idle_work.
982 */
983 struct delayed_work idle_work;
984
985 /**
986 * Are we in a non-interruptible section of code like
987 * modesetting?
988 */
989 bool interruptible;
990
991 /** Bit 6 swizzling required for X tiling */
992 uint32_t bit_6_swizzle_x;
993 /** Bit 6 swizzling required for Y tiling */
994 uint32_t bit_6_swizzle_y;
995
996 /* storage for physical objects */
997 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
998
999 /* accounting, useful for userland debugging */
1000 spinlock_t object_stat_lock;
1001 size_t object_memory;
1002 u32 object_count;
1003 };
1004
1005 struct drm_i915_error_state_buf {
1006 unsigned bytes;
1007 unsigned size;
1008 int err;
1009 u8 *buf;
1010 loff_t start;
1011 loff_t pos;
1012 };
1013
1014 struct i915_error_state_file_priv {
1015 struct drm_device *dev;
1016 struct drm_i915_error_state *error;
1017 };
1018
1019 struct i915_gpu_error {
1020 /* For hangcheck timer */
1021 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1022 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1023 /* Hang gpu twice in this window and your context gets banned */
1024 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1025
1026 struct timer_list hangcheck_timer;
1027
1028 /* For reset and error_state handling. */
1029 spinlock_t lock;
1030 /* Protected by the above dev->gpu_error.lock. */
1031 struct drm_i915_error_state *first_error;
1032 struct work_struct work;
1033
1034
1035 unsigned long missed_irq_rings;
1036
1037 /**
1038 * State variable and reset counter controlling the reset flow
1039 *
1040 * Upper bits are for the reset counter. This counter is used by the
1041 * wait_seqno code to race-free noticed that a reset event happened and
1042 * that it needs to restart the entire ioctl (since most likely the
1043 * seqno it waited for won't ever signal anytime soon).
1044 *
1045 * This is important for lock-free wait paths, where no contended lock
1046 * naturally enforces the correct ordering between the bail-out of the
1047 * waiter and the gpu reset work code.
1048 *
1049 * Lowest bit controls the reset state machine: Set means a reset is in
1050 * progress. This state will (presuming we don't have any bugs) decay
1051 * into either unset (successful reset) or the special WEDGED value (hw
1052 * terminally sour). All waiters on the reset_queue will be woken when
1053 * that happens.
1054 */
1055 atomic_t reset_counter;
1056
1057 /**
1058 * Special values/flags for reset_counter
1059 *
1060 * Note that the code relies on
1061 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1062 * being true.
1063 */
1064 #define I915_RESET_IN_PROGRESS_FLAG 1
1065 #define I915_WEDGED 0xffffffff
1066
1067 /**
1068 * Waitqueue to signal when the reset has completed. Used by clients
1069 * that wait for dev_priv->mm.wedged to settle.
1070 */
1071 wait_queue_head_t reset_queue;
1072
1073 /* For gpu hang simulation. */
1074 unsigned int stop_rings;
1075
1076 /* For missed irq/seqno simulation. */
1077 unsigned int test_irq_rings;
1078 };
1079
1080 enum modeset_restore {
1081 MODESET_ON_LID_OPEN,
1082 MODESET_DONE,
1083 MODESET_SUSPENDED,
1084 };
1085
1086 struct ddi_vbt_port_info {
1087 uint8_t hdmi_level_shift;
1088
1089 uint8_t supports_dvi:1;
1090 uint8_t supports_hdmi:1;
1091 uint8_t supports_dp:1;
1092 };
1093
1094 struct intel_vbt_data {
1095 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1096 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1097
1098 /* Feature bits */
1099 unsigned int int_tv_support:1;
1100 unsigned int lvds_dither:1;
1101 unsigned int lvds_vbt:1;
1102 unsigned int int_crt_support:1;
1103 unsigned int lvds_use_ssc:1;
1104 unsigned int display_clock_mode:1;
1105 unsigned int fdi_rx_polarity_inverted:1;
1106 int lvds_ssc_freq;
1107 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1108
1109 /* eDP */
1110 int edp_rate;
1111 int edp_lanes;
1112 int edp_preemphasis;
1113 int edp_vswing;
1114 bool edp_initialized;
1115 bool edp_support;
1116 int edp_bpp;
1117 struct edp_power_seq edp_pps;
1118
1119 /* MIPI DSI */
1120 struct {
1121 u16 panel_id;
1122 } dsi;
1123
1124 int crt_ddc_pin;
1125
1126 int child_dev_num;
1127 union child_device_config *child_dev;
1128
1129 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1130 };
1131
1132 enum intel_ddb_partitioning {
1133 INTEL_DDB_PART_1_2,
1134 INTEL_DDB_PART_5_6, /* IVB+ */
1135 };
1136
1137 struct intel_wm_level {
1138 bool enable;
1139 uint32_t pri_val;
1140 uint32_t spr_val;
1141 uint32_t cur_val;
1142 uint32_t fbc_val;
1143 };
1144
1145 struct hsw_wm_values {
1146 uint32_t wm_pipe[3];
1147 uint32_t wm_lp[3];
1148 uint32_t wm_lp_spr[3];
1149 uint32_t wm_linetime[3];
1150 bool enable_fbc_wm;
1151 enum intel_ddb_partitioning partitioning;
1152 };
1153
1154 /*
1155 * This struct tracks the state needed for the Package C8+ feature.
1156 *
1157 * Package states C8 and deeper are really deep PC states that can only be
1158 * reached when all the devices on the system allow it, so even if the graphics
1159 * device allows PC8+, it doesn't mean the system will actually get to these
1160 * states.
1161 *
1162 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1163 * is disabled and the GPU is idle. When these conditions are met, we manually
1164 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1165 * refclk to Fclk.
1166 *
1167 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1168 * the state of some registers, so when we come back from PC8+ we need to
1169 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1170 * need to take care of the registers kept by RC6.
1171 *
1172 * The interrupt disabling is part of the requirements. We can only leave the
1173 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1174 * can lock the machine.
1175 *
1176 * Ideally every piece of our code that needs PC8+ disabled would call
1177 * hsw_disable_package_c8, which would increment disable_count and prevent the
1178 * system from reaching PC8+. But we don't have a symmetric way to do this for
1179 * everything, so we have the requirements_met and gpu_idle variables. When we
1180 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1181 * increase it in the opposite case. The requirements_met variable is true when
1182 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1183 * variable is true when the GPU is idle.
1184 *
1185 * In addition to everything, we only actually enable PC8+ if disable_count
1186 * stays at zero for at least some seconds. This is implemented with the
1187 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1188 * consecutive times when all screens are disabled and some background app
1189 * queries the state of our connectors, or we have some application constantly
1190 * waking up to use the GPU. Only after the enable_work function actually
1191 * enables PC8+ the "enable" variable will become true, which means that it can
1192 * be false even if disable_count is 0.
1193 *
1194 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1195 * goes back to false exactly before we reenable the IRQs. We use this variable
1196 * to check if someone is trying to enable/disable IRQs while they're supposed
1197 * to be disabled. This shouldn't happen and we'll print some error messages in
1198 * case it happens, but if it actually happens we'll also update the variables
1199 * inside struct regsave so when we restore the IRQs they will contain the
1200 * latest expected values.
1201 *
1202 * For more, read "Display Sequences for Package C8" on our documentation.
1203 */
1204 struct i915_package_c8 {
1205 bool requirements_met;
1206 bool gpu_idle;
1207 bool irqs_disabled;
1208 /* Only true after the delayed work task actually enables it. */
1209 bool enabled;
1210 int disable_count;
1211 struct mutex lock;
1212 struct delayed_work enable_work;
1213
1214 struct {
1215 uint32_t deimr;
1216 uint32_t sdeimr;
1217 uint32_t gtimr;
1218 uint32_t gtier;
1219 uint32_t gen6_pmimr;
1220 } regsave;
1221 };
1222
1223 enum intel_pipe_crc_source {
1224 INTEL_PIPE_CRC_SOURCE_NONE,
1225 INTEL_PIPE_CRC_SOURCE_PLANE1,
1226 INTEL_PIPE_CRC_SOURCE_PLANE2,
1227 INTEL_PIPE_CRC_SOURCE_PF,
1228 INTEL_PIPE_CRC_SOURCE_PIPE,
1229 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1230 INTEL_PIPE_CRC_SOURCE_TV,
1231 INTEL_PIPE_CRC_SOURCE_DP_B,
1232 INTEL_PIPE_CRC_SOURCE_DP_C,
1233 INTEL_PIPE_CRC_SOURCE_DP_D,
1234 INTEL_PIPE_CRC_SOURCE_MAX,
1235 };
1236
1237 struct intel_pipe_crc_entry {
1238 uint32_t frame;
1239 uint32_t crc[5];
1240 };
1241
1242 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1243 struct intel_pipe_crc {
1244 atomic_t available; /* exclusive access to the device */
1245 struct intel_pipe_crc_entry *entries;
1246 enum intel_pipe_crc_source source;
1247 atomic_t head, tail;
1248 wait_queue_head_t wq;
1249 };
1250
1251 typedef struct drm_i915_private {
1252 struct drm_device *dev;
1253 struct kmem_cache *slab;
1254
1255 const struct intel_device_info *info;
1256
1257 int relative_constants_mode;
1258
1259 void __iomem *regs;
1260
1261 struct intel_uncore uncore;
1262
1263 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1264
1265
1266 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1267 * controller on different i2c buses. */
1268 struct mutex gmbus_mutex;
1269
1270 /**
1271 * Base address of the gmbus and gpio block.
1272 */
1273 uint32_t gpio_mmio_base;
1274
1275 wait_queue_head_t gmbus_wait_queue;
1276
1277 struct pci_dev *bridge_dev;
1278 struct intel_ring_buffer ring[I915_NUM_RINGS];
1279 uint32_t last_seqno, next_seqno;
1280
1281 drm_dma_handle_t *status_page_dmah;
1282 struct resource mch_res;
1283
1284 atomic_t irq_received;
1285
1286 /* protects the irq masks */
1287 spinlock_t irq_lock;
1288
1289 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1290 struct pm_qos_request pm_qos;
1291
1292 /* DPIO indirect register protection */
1293 struct mutex dpio_lock;
1294
1295 /** Cached value of IMR to avoid reads in updating the bitfield */
1296 u32 irq_mask;
1297 u32 gt_irq_mask;
1298 u32 pm_irq_mask;
1299
1300 struct work_struct hotplug_work;
1301 bool enable_hotplug_processing;
1302 struct {
1303 unsigned long hpd_last_jiffies;
1304 int hpd_cnt;
1305 enum {
1306 HPD_ENABLED = 0,
1307 HPD_DISABLED = 1,
1308 HPD_MARK_DISABLED = 2
1309 } hpd_mark;
1310 } hpd_stats[HPD_NUM_PINS];
1311 u32 hpd_event_bits;
1312 struct timer_list hotplug_reenable_timer;
1313
1314 int num_plane;
1315
1316 struct i915_fbc fbc;
1317 struct intel_opregion opregion;
1318 struct intel_vbt_data vbt;
1319
1320 /* overlay */
1321 struct intel_overlay *overlay;
1322 unsigned int sprite_scaling_enabled;
1323
1324 /* backlight */
1325 struct {
1326 int level;
1327 bool enabled;
1328 spinlock_t lock; /* bl registers and the above bl fields */
1329 struct backlight_device *device;
1330 } backlight;
1331
1332 /* LVDS info */
1333 bool no_aux_handshake;
1334
1335 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1336 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1337 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1338
1339 unsigned int fsb_freq, mem_freq, is_ddr3;
1340
1341 /**
1342 * wq - Driver workqueue for GEM.
1343 *
1344 * NOTE: Work items scheduled here are not allowed to grab any modeset
1345 * locks, for otherwise the flushing done in the pageflip code will
1346 * result in deadlocks.
1347 */
1348 struct workqueue_struct *wq;
1349
1350 /* Display functions */
1351 struct drm_i915_display_funcs display;
1352
1353 /* PCH chipset type */
1354 enum intel_pch pch_type;
1355 unsigned short pch_id;
1356
1357 unsigned long quirks;
1358
1359 enum modeset_restore modeset_restore;
1360 struct mutex modeset_restore_lock;
1361
1362 struct list_head vm_list; /* Global list of all address spaces */
1363 struct i915_gtt gtt; /* VMA representing the global address space */
1364
1365 struct i915_gem_mm mm;
1366
1367 /* Kernel Modesetting */
1368
1369 struct sdvo_device_mapping sdvo_mappings[2];
1370
1371 struct drm_crtc *plane_to_crtc_mapping[3];
1372 struct drm_crtc *pipe_to_crtc_mapping[3];
1373 wait_queue_head_t pending_flip_queue;
1374
1375 int num_shared_dpll;
1376 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1377 struct intel_ddi_plls ddi_plls;
1378
1379 /* Reclocking support */
1380 bool render_reclock_avail;
1381 bool lvds_downclock_avail;
1382 /* indicates the reduced downclock for LVDS*/
1383 int lvds_downclock;
1384 u16 orig_clock;
1385
1386 bool mchbar_need_disable;
1387
1388 struct intel_l3_parity l3_parity;
1389
1390 /* Cannot be determined by PCIID. You must always read a register. */
1391 size_t ellc_size;
1392
1393 /* gen6+ rps state */
1394 struct intel_gen6_power_mgmt rps;
1395
1396 /* ilk-only ips/rps state. Everything in here is protected by the global
1397 * mchdev_lock in intel_pm.c */
1398 struct intel_ilk_power_mgmt ips;
1399
1400 /* Haswell power well */
1401 struct i915_power_well power_well;
1402
1403 struct i915_psr psr;
1404
1405 struct i915_gpu_error gpu_error;
1406
1407 struct drm_i915_gem_object *vlv_pctx;
1408
1409 #ifdef CONFIG_DRM_I915_FBDEV
1410 /* list of fbdev register on this device */
1411 struct intel_fbdev *fbdev;
1412 #endif
1413
1414 /*
1415 * The console may be contended at resume, but we don't
1416 * want it to block on it.
1417 */
1418 struct work_struct console_resume_work;
1419
1420 struct drm_property *broadcast_rgb_property;
1421 struct drm_property *force_audio_property;
1422
1423 bool hw_contexts_disabled;
1424 uint32_t hw_context_size;
1425 struct list_head context_list;
1426
1427 u32 fdi_rx_config;
1428
1429 struct i915_suspend_saved_registers regfile;
1430
1431 struct {
1432 /*
1433 * Raw watermark latency values:
1434 * in 0.1us units for WM0,
1435 * in 0.5us units for WM1+.
1436 */
1437 /* primary */
1438 uint16_t pri_latency[5];
1439 /* sprite */
1440 uint16_t spr_latency[5];
1441 /* cursor */
1442 uint16_t cur_latency[5];
1443
1444 /* current hardware state */
1445 struct hsw_wm_values hw;
1446 } wm;
1447
1448 struct i915_package_c8 pc8;
1449
1450 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1451 * here! */
1452 struct i915_dri1_state dri1;
1453 /* Old ums support infrastructure, same warning applies. */
1454 struct i915_ums_state ums;
1455
1456 #ifdef CONFIG_DEBUG_FS
1457 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1458 #endif
1459 } drm_i915_private_t;
1460
1461 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1462 {
1463 return dev->dev_private;
1464 }
1465
1466 /* Iterate over initialised rings */
1467 #define for_each_ring(ring__, dev_priv__, i__) \
1468 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1469 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1470
1471 enum hdmi_force_audio {
1472 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1473 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1474 HDMI_AUDIO_AUTO, /* trust EDID */
1475 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1476 };
1477
1478 #define I915_GTT_OFFSET_NONE ((u32)-1)
1479
1480 struct drm_i915_gem_object_ops {
1481 /* Interface between the GEM object and its backing storage.
1482 * get_pages() is called once prior to the use of the associated set
1483 * of pages before to binding them into the GTT, and put_pages() is
1484 * called after we no longer need them. As we expect there to be
1485 * associated cost with migrating pages between the backing storage
1486 * and making them available for the GPU (e.g. clflush), we may hold
1487 * onto the pages after they are no longer referenced by the GPU
1488 * in case they may be used again shortly (for example migrating the
1489 * pages to a different memory domain within the GTT). put_pages()
1490 * will therefore most likely be called when the object itself is
1491 * being released or under memory pressure (where we attempt to
1492 * reap pages for the shrinker).
1493 */
1494 int (*get_pages)(struct drm_i915_gem_object *);
1495 void (*put_pages)(struct drm_i915_gem_object *);
1496 };
1497
1498 struct drm_i915_gem_object {
1499 struct drm_gem_object base;
1500
1501 const struct drm_i915_gem_object_ops *ops;
1502
1503 /** List of VMAs backed by this object */
1504 struct list_head vma_list;
1505
1506 /** Stolen memory for this object, instead of being backed by shmem. */
1507 struct drm_mm_node *stolen;
1508 struct list_head global_list;
1509
1510 struct list_head ring_list;
1511 /** Used in execbuf to temporarily hold a ref */
1512 struct list_head obj_exec_link;
1513
1514 /**
1515 * This is set if the object is on the active lists (has pending
1516 * rendering and so a non-zero seqno), and is not set if it i s on
1517 * inactive (ready to be unbound) list.
1518 */
1519 unsigned int active:1;
1520
1521 /**
1522 * This is set if the object has been written to since last bound
1523 * to the GTT
1524 */
1525 unsigned int dirty:1;
1526
1527 /**
1528 * Fence register bits (if any) for this object. Will be set
1529 * as needed when mapped into the GTT.
1530 * Protected by dev->struct_mutex.
1531 */
1532 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
1533
1534 /**
1535 * Advice: are the backing pages purgeable?
1536 */
1537 unsigned int madv:2;
1538
1539 /**
1540 * Current tiling mode for the object.
1541 */
1542 unsigned int tiling_mode:2;
1543 /**
1544 * Whether the tiling parameters for the currently associated fence
1545 * register have changed. Note that for the purposes of tracking
1546 * tiling changes we also treat the unfenced register, the register
1547 * slot that the object occupies whilst it executes a fenced
1548 * command (such as BLT on gen2/3), as a "fence".
1549 */
1550 unsigned int fence_dirty:1;
1551
1552 /** How many users have pinned this object in GTT space. The following
1553 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1554 * (via user_pin_count), execbuffer (objects are not allowed multiple
1555 * times for the same batchbuffer), and the framebuffer code. When
1556 * switching/pageflipping, the framebuffer code has at most two buffers
1557 * pinned per crtc.
1558 *
1559 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1560 * bits with absolutely no headroom. So use 4 bits. */
1561 unsigned int pin_count:4;
1562 #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
1563
1564 /**
1565 * Is the object at the current location in the gtt mappable and
1566 * fenceable? Used to avoid costly recalculations.
1567 */
1568 unsigned int map_and_fenceable:1;
1569
1570 /**
1571 * Whether the current gtt mapping needs to be mappable (and isn't just
1572 * mappable by accident). Track pin and fault separate for a more
1573 * accurate mappable working set.
1574 */
1575 unsigned int fault_mappable:1;
1576 unsigned int pin_mappable:1;
1577 unsigned int pin_display:1;
1578
1579 /*
1580 * Is the GPU currently using a fence to access this buffer,
1581 */
1582 unsigned int pending_fenced_gpu_access:1;
1583 unsigned int fenced_gpu_access:1;
1584
1585 unsigned int cache_level:3;
1586
1587 unsigned int has_aliasing_ppgtt_mapping:1;
1588 unsigned int has_global_gtt_mapping:1;
1589 unsigned int has_dma_mapping:1;
1590
1591 struct sg_table *pages;
1592 int pages_pin_count;
1593
1594 /* prime dma-buf support */
1595 void *dma_buf_vmapping;
1596 int vmapping_count;
1597
1598 struct intel_ring_buffer *ring;
1599
1600 /** Breadcrumb of last rendering to the buffer. */
1601 uint32_t last_read_seqno;
1602 uint32_t last_write_seqno;
1603 /** Breadcrumb of last fenced GPU access to the buffer. */
1604 uint32_t last_fenced_seqno;
1605
1606 /** Current tiling stride for the object, if it's tiled. */
1607 uint32_t stride;
1608
1609 /** References from framebuffers, locks out tiling changes. */
1610 unsigned long framebuffer_references;
1611
1612 /** Record of address bit 17 of each page at last unbind. */
1613 unsigned long *bit_17;
1614
1615 /** User space pin count and filp owning the pin */
1616 unsigned long user_pin_count;
1617 struct drm_file *pin_filp;
1618
1619 /** for phy allocated objects */
1620 struct drm_i915_gem_phys_object *phys_obj;
1621 };
1622 #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
1623
1624 #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
1625
1626 /**
1627 * Request queue structure.
1628 *
1629 * The request queue allows us to note sequence numbers that have been emitted
1630 * and may be associated with active buffers to be retired.
1631 *
1632 * By keeping this list, we can avoid having to do questionable
1633 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1634 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1635 */
1636 struct drm_i915_gem_request {
1637 /** On Which ring this request was generated */
1638 struct intel_ring_buffer *ring;
1639
1640 /** GEM sequence number associated with this request. */
1641 uint32_t seqno;
1642
1643 /** Position in the ringbuffer of the start of the request */
1644 u32 head;
1645
1646 /** Position in the ringbuffer of the end of the request */
1647 u32 tail;
1648
1649 /** Context related to this request */
1650 struct i915_hw_context *ctx;
1651
1652 /** Batch buffer related to this request if any */
1653 struct drm_i915_gem_object *batch_obj;
1654
1655 /** Time at which this request was emitted, in jiffies. */
1656 unsigned long emitted_jiffies;
1657
1658 /** global list entry for this request */
1659 struct list_head list;
1660
1661 struct drm_i915_file_private *file_priv;
1662 /** file_priv list entry for this request */
1663 struct list_head client_list;
1664 };
1665
1666 struct drm_i915_file_private {
1667 struct drm_i915_private *dev_priv;
1668
1669 struct {
1670 spinlock_t lock;
1671 struct list_head request_list;
1672 struct delayed_work idle_work;
1673 } mm;
1674 struct idr context_idr;
1675
1676 struct i915_ctx_hang_stats hang_stats;
1677 atomic_t rps_wait_boost;
1678 };
1679
1680 #define INTEL_INFO(dev) (to_i915(dev)->info)
1681
1682 #define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1683 #define IS_845G(dev) ((dev)->pdev->device == 0x2562)
1684 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1685 #define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
1686 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1687 #define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1688 #define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
1689 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1690 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1691 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1692 #define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
1693 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1694 #define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1695 #define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
1696 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1697 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1698 #define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
1699 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
1700 #define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1701 (dev)->pdev->device == 0x0152 || \
1702 (dev)->pdev->device == 0x015a)
1703 #define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1704 (dev)->pdev->device == 0x0106 || \
1705 (dev)->pdev->device == 0x010A)
1706 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
1707 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
1708 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1709 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
1710 ((dev)->pdev->device & 0xFF00) == 0x0C00)
1711 #define IS_ULT(dev) (IS_HASWELL(dev) && \
1712 ((dev)->pdev->device & 0xFF00) == 0x0A00)
1713 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
1714 ((dev)->pdev->device & 0x00F0) == 0x0020)
1715 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
1716
1717 /*
1718 * The genX designation typically refers to the render engine, so render
1719 * capability related checks should use IS_GEN, while display and other checks
1720 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1721 * chips, etc.).
1722 */
1723 #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1724 #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1725 #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1726 #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1727 #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
1728 #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
1729
1730 #define RENDER_RING (1<<RCS)
1731 #define BSD_RING (1<<VCS)
1732 #define BLT_RING (1<<BCS)
1733 #define VEBOX_RING (1<<VECS)
1734 #define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1735 #define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1736 #define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
1737 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
1738 #define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
1739 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1740
1741 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
1742 #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1743
1744 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
1745 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1746
1747 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
1748 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1749
1750 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1751 * rows, which changed the alignment requirements and fence programming.
1752 */
1753 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1754 IS_I915GM(dev)))
1755 #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1756 #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1757 #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1758 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1759 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1760
1761 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1762 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1763 #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1764
1765 #define HAS_IPS(dev) (IS_ULT(dev))
1766
1767 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
1768 #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
1769 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
1770 #define HAS_PSR(dev) (IS_HASWELL(dev))
1771
1772 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
1773 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1774 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1775 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1776 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1777 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1778
1779 #define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
1780 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
1781 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1782 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
1783 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
1784 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
1785
1786 /* DPF == dynamic parity feature */
1787 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1788 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
1789
1790 #define GT_FREQUENCY_MULTIPLIER 50
1791
1792 #include "i915_trace.h"
1793
1794 extern const struct drm_ioctl_desc i915_ioctls[];
1795 extern int i915_max_ioctl;
1796 extern unsigned int i915_fbpercrtc __always_unused;
1797 extern int i915_panel_ignore_lid __read_mostly;
1798 extern unsigned int i915_powersave __read_mostly;
1799 extern int i915_semaphores __read_mostly;
1800 extern unsigned int i915_lvds_downclock __read_mostly;
1801 extern int i915_lvds_channel_mode __read_mostly;
1802 extern int i915_panel_use_ssc __read_mostly;
1803 extern int i915_vbt_sdvo_panel_type __read_mostly;
1804 extern int i915_enable_rc6 __read_mostly;
1805 extern int i915_enable_fbc __read_mostly;
1806 extern bool i915_enable_hangcheck __read_mostly;
1807 extern int i915_enable_ppgtt __read_mostly;
1808 extern int i915_enable_psr __read_mostly;
1809 extern unsigned int i915_preliminary_hw_support __read_mostly;
1810 extern int i915_disable_power_well __read_mostly;
1811 extern int i915_enable_ips __read_mostly;
1812 extern bool i915_fastboot __read_mostly;
1813 extern int i915_enable_pc8 __read_mostly;
1814 extern int i915_pc8_timeout __read_mostly;
1815 extern bool i915_prefault_disable __read_mostly;
1816
1817 extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1818 extern int i915_resume(struct drm_device *dev);
1819 extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1820 extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1821
1822 /* i915_dma.c */
1823 void i915_update_dri1_breadcrumb(struct drm_device *dev);
1824 extern void i915_kernel_lost_context(struct drm_device * dev);
1825 extern int i915_driver_load(struct drm_device *, unsigned long flags);
1826 extern int i915_driver_unload(struct drm_device *);
1827 extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
1828 extern void i915_driver_lastclose(struct drm_device * dev);
1829 extern void i915_driver_preclose(struct drm_device *dev,
1830 struct drm_file *file_priv);
1831 extern void i915_driver_postclose(struct drm_device *dev,
1832 struct drm_file *file_priv);
1833 extern int i915_driver_device_is_agp(struct drm_device * dev);
1834 #ifdef CONFIG_COMPAT
1835 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1836 unsigned long arg);
1837 #endif
1838 extern int i915_emit_box(struct drm_device *dev,
1839 struct drm_clip_rect *box,
1840 int DR1, int DR4);
1841 extern int intel_gpu_reset(struct drm_device *dev);
1842 extern int i915_reset(struct drm_device *dev);
1843 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1844 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1845 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1846 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1847
1848 extern void intel_console_resume(struct work_struct *work);
1849
1850 /* i915_irq.c */
1851 void i915_queue_hangcheck(struct drm_device *dev);
1852 void i915_handle_error(struct drm_device *dev, bool wedged);
1853
1854 extern void intel_irq_init(struct drm_device *dev);
1855 extern void intel_pm_init(struct drm_device *dev);
1856 extern void intel_hpd_init(struct drm_device *dev);
1857 extern void intel_pm_init(struct drm_device *dev);
1858
1859 extern void intel_uncore_sanitize(struct drm_device *dev);
1860 extern void intel_uncore_early_sanitize(struct drm_device *dev);
1861 extern void intel_uncore_init(struct drm_device *dev);
1862 extern void intel_uncore_clear_errors(struct drm_device *dev);
1863 extern void intel_uncore_check_errors(struct drm_device *dev);
1864 extern void intel_uncore_fini(struct drm_device *dev);
1865
1866 void
1867 i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1868
1869 void
1870 i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1871
1872 /* i915_gem.c */
1873 int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1874 struct drm_file *file_priv);
1875 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1876 struct drm_file *file_priv);
1877 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1878 struct drm_file *file_priv);
1879 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1880 struct drm_file *file_priv);
1881 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1882 struct drm_file *file_priv);
1883 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1884 struct drm_file *file_priv);
1885 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1886 struct drm_file *file_priv);
1887 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1888 struct drm_file *file_priv);
1889 int i915_gem_execbuffer(struct drm_device *dev, void *data,
1890 struct drm_file *file_priv);
1891 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1892 struct drm_file *file_priv);
1893 int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1894 struct drm_file *file_priv);
1895 int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1896 struct drm_file *file_priv);
1897 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1898 struct drm_file *file_priv);
1899 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1900 struct drm_file *file);
1901 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1902 struct drm_file *file);
1903 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1904 struct drm_file *file_priv);
1905 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1906 struct drm_file *file_priv);
1907 int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1908 struct drm_file *file_priv);
1909 int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1910 struct drm_file *file_priv);
1911 int i915_gem_set_tiling(struct drm_device *dev, void *data,
1912 struct drm_file *file_priv);
1913 int i915_gem_get_tiling(struct drm_device *dev, void *data,
1914 struct drm_file *file_priv);
1915 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1916 struct drm_file *file_priv);
1917 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1918 struct drm_file *file_priv);
1919 void i915_gem_load(struct drm_device *dev);
1920 void *i915_gem_object_alloc(struct drm_device *dev);
1921 void i915_gem_object_free(struct drm_i915_gem_object *obj);
1922 void i915_gem_object_init(struct drm_i915_gem_object *obj,
1923 const struct drm_i915_gem_object_ops *ops);
1924 struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1925 size_t size);
1926 void i915_gem_free_object(struct drm_gem_object *obj);
1927 void i915_gem_vma_destroy(struct i915_vma *vma);
1928
1929 int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1930 struct i915_address_space *vm,
1931 uint32_t alignment,
1932 bool map_and_fenceable,
1933 bool nonblocking);
1934 void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
1935 int __must_check i915_vma_unbind(struct i915_vma *vma);
1936 int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
1937 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
1938 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
1939 void i915_gem_lastclose(struct drm_device *dev);
1940
1941 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
1942 static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1943 {
1944 struct sg_page_iter sg_iter;
1945
1946 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
1947 return sg_page_iter_page(&sg_iter);
1948
1949 return NULL;
1950 }
1951 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1952 {
1953 BUG_ON(obj->pages == NULL);
1954 obj->pages_pin_count++;
1955 }
1956 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1957 {
1958 BUG_ON(obj->pages_pin_count == 0);
1959 obj->pages_pin_count--;
1960 }
1961
1962 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1963 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1964 struct intel_ring_buffer *to);
1965 void i915_vma_move_to_active(struct i915_vma *vma,
1966 struct intel_ring_buffer *ring);
1967 int i915_gem_dumb_create(struct drm_file *file_priv,
1968 struct drm_device *dev,
1969 struct drm_mode_create_dumb *args);
1970 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1971 uint32_t handle, uint64_t *offset);
1972 /**
1973 * Returns true if seq1 is later than seq2.
1974 */
1975 static inline bool
1976 i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1977 {
1978 return (int32_t)(seq1 - seq2) >= 0;
1979 }
1980
1981 int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1982 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1983 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
1984 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
1985
1986 static inline bool
1987 i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1988 {
1989 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1990 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1991 dev_priv->fence_regs[obj->fence_reg].pin_count++;
1992 return true;
1993 } else
1994 return false;
1995 }
1996
1997 static inline void
1998 i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1999 {
2000 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2001 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2002 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
2003 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2004 }
2005 }
2006
2007 bool i915_gem_retire_requests(struct drm_device *dev);
2008 void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
2009 int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
2010 bool interruptible);
2011 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2012 {
2013 return unlikely(atomic_read(&error->reset_counter)
2014 & I915_RESET_IN_PROGRESS_FLAG);
2015 }
2016
2017 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2018 {
2019 return atomic_read(&error->reset_counter) == I915_WEDGED;
2020 }
2021
2022 void i915_gem_reset(struct drm_device *dev);
2023 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
2024 int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
2025 int __must_check i915_gem_init(struct drm_device *dev);
2026 int __must_check i915_gem_init_hw(struct drm_device *dev);
2027 int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
2028 void i915_gem_init_swizzling(struct drm_device *dev);
2029 void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2030 int __must_check i915_gpu_idle(struct drm_device *dev);
2031 int __must_check i915_gem_suspend(struct drm_device *dev);
2032 int __i915_add_request(struct intel_ring_buffer *ring,
2033 struct drm_file *file,
2034 struct drm_i915_gem_object *batch_obj,
2035 u32 *seqno);
2036 #define i915_add_request(ring, seqno) \
2037 __i915_add_request(ring, NULL, NULL, seqno)
2038 int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2039 uint32_t seqno);
2040 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2041 int __must_check
2042 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2043 bool write);
2044 int __must_check
2045 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2046 int __must_check
2047 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2048 u32 alignment,
2049 struct intel_ring_buffer *pipelined);
2050 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
2051 int i915_gem_attach_phys_object(struct drm_device *dev,
2052 struct drm_i915_gem_object *obj,
2053 int id,
2054 int align);
2055 void i915_gem_detach_phys_object(struct drm_device *dev,
2056 struct drm_i915_gem_object *obj);
2057 void i915_gem_free_all_phys_object(struct drm_device *dev);
2058 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
2059 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
2060
2061 uint32_t
2062 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
2063 uint32_t
2064 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2065 int tiling_mode, bool fenced);
2066
2067 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2068 enum i915_cache_level cache_level);
2069
2070 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2071 struct dma_buf *dma_buf);
2072
2073 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2074 struct drm_gem_object *gem_obj, int flags);
2075
2076 void i915_gem_restore_fences(struct drm_device *dev);
2077
2078 unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2079 struct i915_address_space *vm);
2080 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2081 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2082 struct i915_address_space *vm);
2083 unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2084 struct i915_address_space *vm);
2085 struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2086 struct i915_address_space *vm);
2087 struct i915_vma *
2088 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2089 struct i915_address_space *vm);
2090
2091 struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2092
2093 /* Some GGTT VM helpers */
2094 #define obj_to_ggtt(obj) \
2095 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2096 static inline bool i915_is_ggtt(struct i915_address_space *vm)
2097 {
2098 struct i915_address_space *ggtt =
2099 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2100 return vm == ggtt;
2101 }
2102
2103 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2104 {
2105 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2106 }
2107
2108 static inline unsigned long
2109 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2110 {
2111 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2112 }
2113
2114 static inline unsigned long
2115 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2116 {
2117 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2118 }
2119
2120 static inline int __must_check
2121 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2122 uint32_t alignment,
2123 bool map_and_fenceable,
2124 bool nonblocking)
2125 {
2126 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2127 map_and_fenceable, nonblocking);
2128 }
2129
2130 /* i915_gem_context.c */
2131 void i915_gem_context_init(struct drm_device *dev);
2132 void i915_gem_context_fini(struct drm_device *dev);
2133 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
2134 int i915_switch_context(struct intel_ring_buffer *ring,
2135 struct drm_file *file, int to_id);
2136 void i915_gem_context_free(struct kref *ctx_ref);
2137 static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2138 {
2139 kref_get(&ctx->ref);
2140 }
2141
2142 static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2143 {
2144 kref_put(&ctx->ref, i915_gem_context_free);
2145 }
2146
2147 struct i915_ctx_hang_stats * __must_check
2148 i915_gem_context_get_hang_stats(struct drm_device *dev,
2149 struct drm_file *file,
2150 u32 id);
2151 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2152 struct drm_file *file);
2153 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2154 struct drm_file *file);
2155
2156 /* i915_gem_gtt.c */
2157 void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
2158 void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2159 struct drm_i915_gem_object *obj,
2160 enum i915_cache_level cache_level);
2161 void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2162 struct drm_i915_gem_object *obj);
2163
2164 void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2165 int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2166 void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
2167 enum i915_cache_level cache_level);
2168 void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
2169 void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
2170 void i915_gem_init_global_gtt(struct drm_device *dev);
2171 void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2172 unsigned long mappable_end, unsigned long end);
2173 int i915_gem_gtt_init(struct drm_device *dev);
2174 static inline void i915_gem_chipset_flush(struct drm_device *dev)
2175 {
2176 if (INTEL_INFO(dev)->gen < 6)
2177 intel_gtt_chipset_flush();
2178 }
2179
2180
2181 /* i915_gem_evict.c */
2182 int __must_check i915_gem_evict_something(struct drm_device *dev,
2183 struct i915_address_space *vm,
2184 int min_size,
2185 unsigned alignment,
2186 unsigned cache_level,
2187 bool mappable,
2188 bool nonblock);
2189 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2190 int i915_gem_evict_everything(struct drm_device *dev);
2191
2192 /* i915_gem_stolen.c */
2193 int i915_gem_init_stolen(struct drm_device *dev);
2194 int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2195 void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
2196 void i915_gem_cleanup_stolen(struct drm_device *dev);
2197 struct drm_i915_gem_object *
2198 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
2199 struct drm_i915_gem_object *
2200 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2201 u32 stolen_offset,
2202 u32 gtt_offset,
2203 u32 size);
2204 void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
2205
2206 /* i915_gem_tiling.c */
2207 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
2208 {
2209 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2210
2211 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2212 obj->tiling_mode != I915_TILING_NONE;
2213 }
2214
2215 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
2216 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2217 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
2218
2219 /* i915_gem_debug.c */
2220 #if WATCH_LISTS
2221 int i915_verify_lists(struct drm_device *dev);
2222 #else
2223 #define i915_verify_lists(dev) 0
2224 #endif
2225
2226 /* i915_debugfs.c */
2227 int i915_debugfs_init(struct drm_minor *minor);
2228 void i915_debugfs_cleanup(struct drm_minor *minor);
2229 #ifdef CONFIG_DEBUG_FS
2230 void intel_display_crc_init(struct drm_device *dev);
2231 #else
2232 static inline void intel_display_crc_init(struct drm_device *dev) {}
2233 #endif
2234
2235 /* i915_gpu_error.c */
2236 __printf(2, 3)
2237 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
2238 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2239 const struct i915_error_state_file_priv *error);
2240 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2241 size_t count, loff_t pos);
2242 static inline void i915_error_state_buf_release(
2243 struct drm_i915_error_state_buf *eb)
2244 {
2245 kfree(eb->buf);
2246 }
2247 void i915_capture_error_state(struct drm_device *dev);
2248 void i915_error_state_get(struct drm_device *dev,
2249 struct i915_error_state_file_priv *error_priv);
2250 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2251 void i915_destroy_error_state(struct drm_device *dev);
2252
2253 void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2254 const char *i915_cache_level_str(int type);
2255
2256 /* i915_suspend.c */
2257 extern int i915_save_state(struct drm_device *dev);
2258 extern int i915_restore_state(struct drm_device *dev);
2259
2260 /* i915_ums.c */
2261 void i915_save_display_reg(struct drm_device *dev);
2262 void i915_restore_display_reg(struct drm_device *dev);
2263
2264 /* i915_sysfs.c */
2265 void i915_setup_sysfs(struct drm_device *dev_priv);
2266 void i915_teardown_sysfs(struct drm_device *dev_priv);
2267
2268 /* intel_i2c.c */
2269 extern int intel_setup_gmbus(struct drm_device *dev);
2270 extern void intel_teardown_gmbus(struct drm_device *dev);
2271 static inline bool intel_gmbus_is_port_valid(unsigned port)
2272 {
2273 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
2274 }
2275
2276 extern struct i2c_adapter *intel_gmbus_get_adapter(
2277 struct drm_i915_private *dev_priv, unsigned port);
2278 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2279 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
2280 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
2281 {
2282 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2283 }
2284 extern void intel_i2c_reset(struct drm_device *dev);
2285
2286 /* intel_opregion.c */
2287 struct intel_encoder;
2288 extern int intel_opregion_setup(struct drm_device *dev);
2289 #ifdef CONFIG_ACPI
2290 extern void intel_opregion_init(struct drm_device *dev);
2291 extern void intel_opregion_fini(struct drm_device *dev);
2292 extern void intel_opregion_asle_intr(struct drm_device *dev);
2293 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2294 bool enable);
2295 extern int intel_opregion_notify_adapter(struct drm_device *dev,
2296 pci_power_t state);
2297 #else
2298 static inline void intel_opregion_init(struct drm_device *dev) { return; }
2299 static inline void intel_opregion_fini(struct drm_device *dev) { return; }
2300 static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
2301 static inline int
2302 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2303 {
2304 return 0;
2305 }
2306 static inline int
2307 intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2308 {
2309 return 0;
2310 }
2311 #endif
2312
2313 /* intel_acpi.c */
2314 #ifdef CONFIG_ACPI
2315 extern void intel_register_dsm_handler(void);
2316 extern void intel_unregister_dsm_handler(void);
2317 #else
2318 static inline void intel_register_dsm_handler(void) { return; }
2319 static inline void intel_unregister_dsm_handler(void) { return; }
2320 #endif /* CONFIG_ACPI */
2321
2322 /* modesetting */
2323 extern void intel_modeset_init_hw(struct drm_device *dev);
2324 extern void intel_modeset_suspend_hw(struct drm_device *dev);
2325 extern void intel_modeset_init(struct drm_device *dev);
2326 extern void intel_modeset_gem_init(struct drm_device *dev);
2327 extern void intel_modeset_cleanup(struct drm_device *dev);
2328 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
2329 extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2330 bool force_restore);
2331 extern void i915_redisable_vga(struct drm_device *dev);
2332 extern bool intel_fbc_enabled(struct drm_device *dev);
2333 extern void intel_disable_fbc(struct drm_device *dev);
2334 extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
2335 extern void intel_init_pch_refclk(struct drm_device *dev);
2336 extern void gen6_set_rps(struct drm_device *dev, u8 val);
2337 extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2338 extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2339 extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
2340 extern void intel_detect_pch(struct drm_device *dev);
2341 extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
2342 extern int intel_enable_rc6(const struct drm_device *dev);
2343
2344 extern bool i915_semaphore_is_enabled(struct drm_device *dev);
2345 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2346 struct drm_file *file);
2347
2348 /* overlay */
2349 extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
2350 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2351 struct intel_overlay_error_state *error);
2352
2353 extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
2354 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
2355 struct drm_device *dev,
2356 struct intel_display_error_state *error);
2357
2358 /* On SNB platform, before reading ring registers forcewake bit
2359 * must be set to prevent GT core from power down and stale values being
2360 * returned.
2361 */
2362 void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2363 void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
2364
2365 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2366 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
2367
2368 /* intel_sideband.c */
2369 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2370 void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2371 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
2372 u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2373 void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2374 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2375 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2376 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2377 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2378 u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2379 void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2380 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2381 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
2382 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2383 enum intel_sbi_destination destination);
2384 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2385 enum intel_sbi_destination destination);
2386
2387 int vlv_gpu_freq(int ddr_freq, int val);
2388 int vlv_freq_opcode(int ddr_freq, int val);
2389
2390 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2391 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2392
2393 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2394 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2395 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2396 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2397
2398 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2399 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2400 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2401 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2402
2403 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2404 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
2405
2406 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2407 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2408
2409 /* "Broadcast RGB" property */
2410 #define INTEL_BROADCAST_RGB_AUTO 0
2411 #define INTEL_BROADCAST_RGB_FULL 1
2412 #define INTEL_BROADCAST_RGB_LIMITED 2
2413
2414 static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2415 {
2416 if (HAS_PCH_SPLIT(dev))
2417 return CPU_VGACNTRL;
2418 else if (IS_VALLEYVIEW(dev))
2419 return VLV_VGACNTRL;
2420 else
2421 return VGACNTRL;
2422 }
2423
2424 static inline void __user *to_user_ptr(u64 address)
2425 {
2426 return (void __user *)(uintptr_t)address;
2427 }
2428
2429 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2430 {
2431 unsigned long j = msecs_to_jiffies(m);
2432
2433 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2434 }
2435
2436 static inline unsigned long
2437 timespec_to_jiffies_timeout(const struct timespec *value)
2438 {
2439 unsigned long j = timespec_to_jiffies(value);
2440
2441 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2442 }
2443
2444 #endif
This page took 0.084077 seconds and 5 git commands to generate.