drm/i915: Update DRIVER_DATE to 20160725
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
1 /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
3 /*
4 *
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
28 */
29
30 #ifndef _I915_DRV_H_
31 #define _I915_DRV_H_
32
33 #include <uapi/drm/i915_drm.h>
34 #include <uapi/drm/drm_fourcc.h>
35
36 #include <linux/io-mapping.h>
37 #include <linux/i2c.h>
38 #include <linux/i2c-algo-bit.h>
39 #include <linux/backlight.h>
40 #include <linux/hashtable.h>
41 #include <linux/intel-iommu.h>
42 #include <linux/kref.h>
43 #include <linux/pm_qos.h>
44 #include <linux/shmem_fs.h>
45
46 #include <drm/drmP.h>
47 #include <drm/intel-gtt.h>
48 #include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49 #include <drm/drm_gem.h>
50 #include <drm/drm_auth.h>
51
52 #include "i915_params.h"
53 #include "i915_reg.h"
54
55 #include "intel_bios.h"
56 #include "intel_dpll_mgr.h"
57 #include "intel_guc.h"
58 #include "intel_lrc.h"
59 #include "intel_ringbuffer.h"
60
61 #include "i915_gem.h"
62 #include "i915_gem_gtt.h"
63 #include "i915_gem_render_state.h"
64 #include "i915_gem_request.h"
65
66 #include "intel_gvt.h"
67
68 /* General customization:
69 */
70
71 #define DRIVER_NAME "i915"
72 #define DRIVER_DESC "Intel Graphics"
73 #define DRIVER_DATE "20160725"
74
75 #undef WARN_ON
76 /* Many gcc seem to no see through this and fall over :( */
77 #if 0
78 #define WARN_ON(x) ({ \
79 bool __i915_warn_cond = (x); \
80 if (__builtin_constant_p(__i915_warn_cond)) \
81 BUILD_BUG_ON(__i915_warn_cond); \
82 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
83 #else
84 #define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
85 #endif
86
87 #undef WARN_ON_ONCE
88 #define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
89
90 #define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
91 (long) (x), __func__);
92
93 /* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
94 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
95 * which may not necessarily be a user visible problem. This will either
96 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
97 * enable distros and users to tailor their preferred amount of i915 abrt
98 * spam.
99 */
100 #define I915_STATE_WARN(condition, format...) ({ \
101 int __ret_warn_on = !!(condition); \
102 if (unlikely(__ret_warn_on)) \
103 if (!WARN(i915.verbose_state_checks, format)) \
104 DRM_ERROR(format); \
105 unlikely(__ret_warn_on); \
106 })
107
108 #define I915_STATE_WARN_ON(x) \
109 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
110
111 bool __i915_inject_load_failure(const char *func, int line);
112 #define i915_inject_load_failure() \
113 __i915_inject_load_failure(__func__, __LINE__)
114
115 static inline const char *yesno(bool v)
116 {
117 return v ? "yes" : "no";
118 }
119
120 static inline const char *onoff(bool v)
121 {
122 return v ? "on" : "off";
123 }
124
125 enum pipe {
126 INVALID_PIPE = -1,
127 PIPE_A = 0,
128 PIPE_B,
129 PIPE_C,
130 _PIPE_EDP,
131 I915_MAX_PIPES = _PIPE_EDP
132 };
133 #define pipe_name(p) ((p) + 'A')
134
135 enum transcoder {
136 TRANSCODER_A = 0,
137 TRANSCODER_B,
138 TRANSCODER_C,
139 TRANSCODER_EDP,
140 TRANSCODER_DSI_A,
141 TRANSCODER_DSI_C,
142 I915_MAX_TRANSCODERS
143 };
144
145 static inline const char *transcoder_name(enum transcoder transcoder)
146 {
147 switch (transcoder) {
148 case TRANSCODER_A:
149 return "A";
150 case TRANSCODER_B:
151 return "B";
152 case TRANSCODER_C:
153 return "C";
154 case TRANSCODER_EDP:
155 return "EDP";
156 case TRANSCODER_DSI_A:
157 return "DSI A";
158 case TRANSCODER_DSI_C:
159 return "DSI C";
160 default:
161 return "<invalid>";
162 }
163 }
164
165 static inline bool transcoder_is_dsi(enum transcoder transcoder)
166 {
167 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
168 }
169
170 /*
171 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
172 * number of planes per CRTC. Not all platforms really have this many planes,
173 * which means some arrays of size I915_MAX_PLANES may have unused entries
174 * between the topmost sprite plane and the cursor plane.
175 */
176 enum plane {
177 PLANE_A = 0,
178 PLANE_B,
179 PLANE_C,
180 PLANE_CURSOR,
181 I915_MAX_PLANES,
182 };
183 #define plane_name(p) ((p) + 'A')
184
185 #define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
186
187 enum port {
188 PORT_A = 0,
189 PORT_B,
190 PORT_C,
191 PORT_D,
192 PORT_E,
193 I915_MAX_PORTS
194 };
195 #define port_name(p) ((p) + 'A')
196
197 #define I915_NUM_PHYS_VLV 2
198
199 enum dpio_channel {
200 DPIO_CH0,
201 DPIO_CH1
202 };
203
204 enum dpio_phy {
205 DPIO_PHY0,
206 DPIO_PHY1
207 };
208
209 enum intel_display_power_domain {
210 POWER_DOMAIN_PIPE_A,
211 POWER_DOMAIN_PIPE_B,
212 POWER_DOMAIN_PIPE_C,
213 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
214 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
215 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
216 POWER_DOMAIN_TRANSCODER_A,
217 POWER_DOMAIN_TRANSCODER_B,
218 POWER_DOMAIN_TRANSCODER_C,
219 POWER_DOMAIN_TRANSCODER_EDP,
220 POWER_DOMAIN_TRANSCODER_DSI_A,
221 POWER_DOMAIN_TRANSCODER_DSI_C,
222 POWER_DOMAIN_PORT_DDI_A_LANES,
223 POWER_DOMAIN_PORT_DDI_B_LANES,
224 POWER_DOMAIN_PORT_DDI_C_LANES,
225 POWER_DOMAIN_PORT_DDI_D_LANES,
226 POWER_DOMAIN_PORT_DDI_E_LANES,
227 POWER_DOMAIN_PORT_DSI,
228 POWER_DOMAIN_PORT_CRT,
229 POWER_DOMAIN_PORT_OTHER,
230 POWER_DOMAIN_VGA,
231 POWER_DOMAIN_AUDIO,
232 POWER_DOMAIN_PLLS,
233 POWER_DOMAIN_AUX_A,
234 POWER_DOMAIN_AUX_B,
235 POWER_DOMAIN_AUX_C,
236 POWER_DOMAIN_AUX_D,
237 POWER_DOMAIN_GMBUS,
238 POWER_DOMAIN_MODESET,
239 POWER_DOMAIN_INIT,
240
241 POWER_DOMAIN_NUM,
242 };
243
244 #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
245 #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
246 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
247 #define POWER_DOMAIN_TRANSCODER(tran) \
248 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
249 (tran) + POWER_DOMAIN_TRANSCODER_A)
250
251 enum hpd_pin {
252 HPD_NONE = 0,
253 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
254 HPD_CRT,
255 HPD_SDVO_B,
256 HPD_SDVO_C,
257 HPD_PORT_A,
258 HPD_PORT_B,
259 HPD_PORT_C,
260 HPD_PORT_D,
261 HPD_PORT_E,
262 HPD_NUM_PINS
263 };
264
265 #define for_each_hpd_pin(__pin) \
266 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
267
268 struct i915_hotplug {
269 struct work_struct hotplug_work;
270
271 struct {
272 unsigned long last_jiffies;
273 int count;
274 enum {
275 HPD_ENABLED = 0,
276 HPD_DISABLED = 1,
277 HPD_MARK_DISABLED = 2
278 } state;
279 } stats[HPD_NUM_PINS];
280 u32 event_bits;
281 struct delayed_work reenable_work;
282
283 struct intel_digital_port *irq_port[I915_MAX_PORTS];
284 u32 long_port_mask;
285 u32 short_port_mask;
286 struct work_struct dig_port_work;
287
288 struct work_struct poll_init_work;
289 bool poll_enabled;
290
291 /*
292 * if we get a HPD irq from DP and a HPD irq from non-DP
293 * the non-DP HPD could block the workqueue on a mode config
294 * mutex getting, that userspace may have taken. However
295 * userspace is waiting on the DP workqueue to run which is
296 * blocked behind the non-DP one.
297 */
298 struct workqueue_struct *dp_wq;
299 };
300
301 #define I915_GEM_GPU_DOMAINS \
302 (I915_GEM_DOMAIN_RENDER | \
303 I915_GEM_DOMAIN_SAMPLER | \
304 I915_GEM_DOMAIN_COMMAND | \
305 I915_GEM_DOMAIN_INSTRUCTION | \
306 I915_GEM_DOMAIN_VERTEX)
307
308 #define for_each_pipe(__dev_priv, __p) \
309 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
310 #define for_each_pipe_masked(__dev_priv, __p, __mask) \
311 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
312 for_each_if ((__mask) & (1 << (__p)))
313 #define for_each_plane(__dev_priv, __pipe, __p) \
314 for ((__p) = 0; \
315 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
316 (__p)++)
317 #define for_each_sprite(__dev_priv, __p, __s) \
318 for ((__s) = 0; \
319 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
320 (__s)++)
321
322 #define for_each_port_masked(__port, __ports_mask) \
323 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
324 for_each_if ((__ports_mask) & (1 << (__port)))
325
326 #define for_each_crtc(dev, crtc) \
327 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
328
329 #define for_each_intel_plane(dev, intel_plane) \
330 list_for_each_entry(intel_plane, \
331 &(dev)->mode_config.plane_list, \
332 base.head)
333
334 #define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
335 list_for_each_entry(intel_plane, \
336 &(dev)->mode_config.plane_list, \
337 base.head) \
338 for_each_if ((plane_mask) & \
339 (1 << drm_plane_index(&intel_plane->base)))
340
341 #define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
342 list_for_each_entry(intel_plane, \
343 &(dev)->mode_config.plane_list, \
344 base.head) \
345 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
346
347 #define for_each_intel_crtc(dev, intel_crtc) \
348 list_for_each_entry(intel_crtc, \
349 &(dev)->mode_config.crtc_list, \
350 base.head)
351
352 #define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
353 list_for_each_entry(intel_crtc, \
354 &(dev)->mode_config.crtc_list, \
355 base.head) \
356 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
357
358 #define for_each_intel_encoder(dev, intel_encoder) \
359 list_for_each_entry(intel_encoder, \
360 &(dev)->mode_config.encoder_list, \
361 base.head)
362
363 #define for_each_intel_connector(dev, intel_connector) \
364 list_for_each_entry(intel_connector, \
365 &(dev)->mode_config.connector_list, \
366 base.head)
367
368 #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
369 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
370 for_each_if ((intel_encoder)->base.crtc == (__crtc))
371
372 #define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
373 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
374 for_each_if ((intel_connector)->base.encoder == (__encoder))
375
376 #define for_each_power_domain(domain, mask) \
377 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
378 for_each_if ((1 << (domain)) & (mask))
379
380 struct drm_i915_private;
381 struct i915_mm_struct;
382 struct i915_mmu_object;
383
384 struct drm_i915_file_private {
385 struct drm_i915_private *dev_priv;
386 struct drm_file *file;
387
388 struct {
389 spinlock_t lock;
390 struct list_head request_list;
391 /* 20ms is a fairly arbitrary limit (greater than the average frame time)
392 * chosen to prevent the CPU getting more than a frame ahead of the GPU
393 * (when using lax throttling for the frontbuffer). We also use it to
394 * offer free GPU waitboosts for severely congested workloads.
395 */
396 #define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
397 } mm;
398 struct idr context_idr;
399
400 struct intel_rps_client {
401 struct list_head link;
402 unsigned boosts;
403 } rps;
404
405 unsigned int bsd_ring;
406 };
407
408 /* Used by dp and fdi links */
409 struct intel_link_m_n {
410 uint32_t tu;
411 uint32_t gmch_m;
412 uint32_t gmch_n;
413 uint32_t link_m;
414 uint32_t link_n;
415 };
416
417 void intel_link_compute_m_n(int bpp, int nlanes,
418 int pixel_clock, int link_clock,
419 struct intel_link_m_n *m_n);
420
421 /* Interface history:
422 *
423 * 1.1: Original.
424 * 1.2: Add Power Management
425 * 1.3: Add vblank support
426 * 1.4: Fix cmdbuffer path, add heap destroy
427 * 1.5: Add vblank pipe configuration
428 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
429 * - Support vertical blank on secondary display pipe
430 */
431 #define DRIVER_MAJOR 1
432 #define DRIVER_MINOR 6
433 #define DRIVER_PATCHLEVEL 0
434
435 #define WATCH_LISTS 0
436
437 struct opregion_header;
438 struct opregion_acpi;
439 struct opregion_swsci;
440 struct opregion_asle;
441
442 struct intel_opregion {
443 struct opregion_header *header;
444 struct opregion_acpi *acpi;
445 struct opregion_swsci *swsci;
446 u32 swsci_gbda_sub_functions;
447 u32 swsci_sbcb_sub_functions;
448 struct opregion_asle *asle;
449 void *rvda;
450 const void *vbt;
451 u32 vbt_size;
452 u32 *lid_state;
453 struct work_struct asle_work;
454 };
455 #define OPREGION_SIZE (8*1024)
456
457 struct intel_overlay;
458 struct intel_overlay_error_state;
459
460 #define I915_FENCE_REG_NONE -1
461 #define I915_MAX_NUM_FENCES 32
462 /* 32 fences + sign bit for FENCE_REG_NONE */
463 #define I915_MAX_NUM_FENCE_BITS 6
464
465 struct drm_i915_fence_reg {
466 struct list_head lru_list;
467 struct drm_i915_gem_object *obj;
468 int pin_count;
469 };
470
471 struct sdvo_device_mapping {
472 u8 initialized;
473 u8 dvo_port;
474 u8 slave_addr;
475 u8 dvo_wiring;
476 u8 i2c_pin;
477 u8 ddc_pin;
478 };
479
480 struct intel_display_error_state;
481
482 struct drm_i915_error_state {
483 struct kref ref;
484 struct timeval time;
485
486 char error_msg[128];
487 bool simulated;
488 int iommu;
489 u32 reset_count;
490 u32 suspend_count;
491
492 /* Generic register state */
493 u32 eir;
494 u32 pgtbl_er;
495 u32 ier;
496 u32 gtier[4];
497 u32 ccid;
498 u32 derrmr;
499 u32 forcewake;
500 u32 error; /* gen6+ */
501 u32 err_int; /* gen7 */
502 u32 fault_data0; /* gen8, gen9 */
503 u32 fault_data1; /* gen8, gen9 */
504 u32 done_reg;
505 u32 gac_eco;
506 u32 gam_ecochk;
507 u32 gab_ctl;
508 u32 gfx_mode;
509 u32 extra_instdone[I915_NUM_INSTDONE_REG];
510 u64 fence[I915_MAX_NUM_FENCES];
511 struct intel_overlay_error_state *overlay;
512 struct intel_display_error_state *display;
513 struct drm_i915_error_object *semaphore_obj;
514
515 struct drm_i915_error_ring {
516 bool valid;
517 /* Software tracked state */
518 bool waiting;
519 int num_waiters;
520 int hangcheck_score;
521 enum intel_ring_hangcheck_action hangcheck_action;
522 int num_requests;
523
524 /* our own tracking of ring head and tail */
525 u32 cpu_ring_head;
526 u32 cpu_ring_tail;
527
528 u32 last_seqno;
529 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
530
531 /* Register state */
532 u32 start;
533 u32 tail;
534 u32 head;
535 u32 ctl;
536 u32 hws;
537 u32 ipeir;
538 u32 ipehr;
539 u32 instdone;
540 u32 bbstate;
541 u32 instpm;
542 u32 instps;
543 u32 seqno;
544 u64 bbaddr;
545 u64 acthd;
546 u32 fault_reg;
547 u64 faddr;
548 u32 rc_psmi; /* sleep state */
549 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
550
551 struct drm_i915_error_object {
552 int page_count;
553 u64 gtt_offset;
554 u32 *pages[0];
555 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
556
557 struct drm_i915_error_object *wa_ctx;
558
559 struct drm_i915_error_request {
560 long jiffies;
561 u32 seqno;
562 u32 tail;
563 } *requests;
564
565 struct drm_i915_error_waiter {
566 char comm[TASK_COMM_LEN];
567 pid_t pid;
568 u32 seqno;
569 } *waiters;
570
571 struct {
572 u32 gfx_mode;
573 union {
574 u64 pdp[4];
575 u32 pp_dir_base;
576 };
577 } vm_info;
578
579 pid_t pid;
580 char comm[TASK_COMM_LEN];
581 } ring[I915_NUM_ENGINES];
582
583 struct drm_i915_error_buffer {
584 u32 size;
585 u32 name;
586 u32 rseqno[I915_NUM_ENGINES], wseqno;
587 u64 gtt_offset;
588 u32 read_domains;
589 u32 write_domain;
590 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
591 s32 pinned:2;
592 u32 tiling:2;
593 u32 dirty:1;
594 u32 purgeable:1;
595 u32 userptr:1;
596 s32 ring:4;
597 u32 cache_level:3;
598 } **active_bo, **pinned_bo;
599
600 u32 *active_bo_count, *pinned_bo_count;
601 u32 vm_count;
602 };
603
604 struct intel_connector;
605 struct intel_encoder;
606 struct intel_crtc_state;
607 struct intel_initial_plane_config;
608 struct intel_crtc;
609 struct intel_limit;
610 struct dpll;
611
612 struct drm_i915_display_funcs {
613 int (*get_display_clock_speed)(struct drm_device *dev);
614 int (*get_fifo_size)(struct drm_device *dev, int plane);
615 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
616 int (*compute_intermediate_wm)(struct drm_device *dev,
617 struct intel_crtc *intel_crtc,
618 struct intel_crtc_state *newstate);
619 void (*initial_watermarks)(struct intel_crtc_state *cstate);
620 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
621 int (*compute_global_watermarks)(struct drm_atomic_state *state);
622 void (*update_wm)(struct drm_crtc *crtc);
623 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
624 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
625 /* Returns the active state of the crtc, and if the crtc is active,
626 * fills out the pipe-config with the hw state. */
627 bool (*get_pipe_config)(struct intel_crtc *,
628 struct intel_crtc_state *);
629 void (*get_initial_plane_config)(struct intel_crtc *,
630 struct intel_initial_plane_config *);
631 int (*crtc_compute_clock)(struct intel_crtc *crtc,
632 struct intel_crtc_state *crtc_state);
633 void (*crtc_enable)(struct drm_crtc *crtc);
634 void (*crtc_disable)(struct drm_crtc *crtc);
635 void (*audio_codec_enable)(struct drm_connector *connector,
636 struct intel_encoder *encoder,
637 const struct drm_display_mode *adjusted_mode);
638 void (*audio_codec_disable)(struct intel_encoder *encoder);
639 void (*fdi_link_train)(struct drm_crtc *crtc);
640 void (*init_clock_gating)(struct drm_device *dev);
641 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
642 struct drm_framebuffer *fb,
643 struct drm_i915_gem_object *obj,
644 struct drm_i915_gem_request *req,
645 uint32_t flags);
646 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
647 /* clock updates for mode set */
648 /* cursor updates */
649 /* render clock increase/decrease */
650 /* display clock increase/decrease */
651 /* pll clock increase/decrease */
652
653 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
654 void (*load_luts)(struct drm_crtc_state *crtc_state);
655 };
656
657 enum forcewake_domain_id {
658 FW_DOMAIN_ID_RENDER = 0,
659 FW_DOMAIN_ID_BLITTER,
660 FW_DOMAIN_ID_MEDIA,
661
662 FW_DOMAIN_ID_COUNT
663 };
664
665 enum forcewake_domains {
666 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
667 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
668 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
669 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
670 FORCEWAKE_BLITTER |
671 FORCEWAKE_MEDIA)
672 };
673
674 #define FW_REG_READ (1)
675 #define FW_REG_WRITE (2)
676
677 enum forcewake_domains
678 intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
679 i915_reg_t reg, unsigned int op);
680
681 struct intel_uncore_funcs {
682 void (*force_wake_get)(struct drm_i915_private *dev_priv,
683 enum forcewake_domains domains);
684 void (*force_wake_put)(struct drm_i915_private *dev_priv,
685 enum forcewake_domains domains);
686
687 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
688 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
689 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
690 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
691
692 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
693 uint8_t val, bool trace);
694 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
695 uint16_t val, bool trace);
696 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
697 uint32_t val, bool trace);
698 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
699 uint64_t val, bool trace);
700 };
701
702 struct intel_uncore {
703 spinlock_t lock; /** lock is also taken in irq contexts. */
704
705 struct intel_uncore_funcs funcs;
706
707 unsigned fifo_count;
708 enum forcewake_domains fw_domains;
709
710 struct intel_uncore_forcewake_domain {
711 struct drm_i915_private *i915;
712 enum forcewake_domain_id id;
713 enum forcewake_domains mask;
714 unsigned wake_count;
715 struct hrtimer timer;
716 i915_reg_t reg_set;
717 u32 val_set;
718 u32 val_clear;
719 i915_reg_t reg_ack;
720 i915_reg_t reg_post;
721 u32 val_reset;
722 } fw_domain[FW_DOMAIN_ID_COUNT];
723
724 int unclaimed_mmio_check;
725 };
726
727 /* Iterate over initialised fw domains */
728 #define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
729 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
730 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
731 (domain__)++) \
732 for_each_if ((mask__) & (domain__)->mask)
733
734 #define for_each_fw_domain(domain__, dev_priv__) \
735 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
736
737 #define CSR_VERSION(major, minor) ((major) << 16 | (minor))
738 #define CSR_VERSION_MAJOR(version) ((version) >> 16)
739 #define CSR_VERSION_MINOR(version) ((version) & 0xffff)
740
741 struct intel_csr {
742 struct work_struct work;
743 const char *fw_path;
744 uint32_t *dmc_payload;
745 uint32_t dmc_fw_size;
746 uint32_t version;
747 uint32_t mmio_count;
748 i915_reg_t mmioaddr[8];
749 uint32_t mmiodata[8];
750 uint32_t dc_state;
751 uint32_t allowed_dc_mask;
752 };
753
754 #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
755 func(is_mobile) sep \
756 func(is_i85x) sep \
757 func(is_i915g) sep \
758 func(is_i945gm) sep \
759 func(is_g33) sep \
760 func(need_gfx_hws) sep \
761 func(is_g4x) sep \
762 func(is_pineview) sep \
763 func(is_broadwater) sep \
764 func(is_crestline) sep \
765 func(is_ivybridge) sep \
766 func(is_valleyview) sep \
767 func(is_cherryview) sep \
768 func(is_haswell) sep \
769 func(is_broadwell) sep \
770 func(is_skylake) sep \
771 func(is_broxton) sep \
772 func(is_kabylake) sep \
773 func(is_preliminary) sep \
774 func(has_fbc) sep \
775 func(has_pipe_cxsr) sep \
776 func(has_hotplug) sep \
777 func(cursor_needs_physical) sep \
778 func(has_overlay) sep \
779 func(overlay_needs_physical) sep \
780 func(supports_tv) sep \
781 func(has_llc) sep \
782 func(has_snoop) sep \
783 func(has_ddi) sep \
784 func(has_fpga_dbg) sep \
785 func(has_pooled_eu)
786
787 #define DEFINE_FLAG(name) u8 name:1
788 #define SEP_SEMICOLON ;
789
790 struct intel_device_info {
791 u32 display_mmio_offset;
792 u16 device_id;
793 u8 num_pipes;
794 u8 num_sprites[I915_MAX_PIPES];
795 u8 gen;
796 u16 gen_mask;
797 u8 ring_mask; /* Rings supported by the HW */
798 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
799 /* Register offsets for the various display pipes and transcoders */
800 int pipe_offsets[I915_MAX_TRANSCODERS];
801 int trans_offsets[I915_MAX_TRANSCODERS];
802 int palette_offsets[I915_MAX_PIPES];
803 int cursor_offsets[I915_MAX_PIPES];
804
805 /* Slice/subslice/EU info */
806 u8 slice_total;
807 u8 subslice_total;
808 u8 subslice_per_slice;
809 u8 eu_total;
810 u8 eu_per_subslice;
811 u8 min_eu_in_pool;
812 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
813 u8 subslice_7eu[3];
814 u8 has_slice_pg:1;
815 u8 has_subslice_pg:1;
816 u8 has_eu_pg:1;
817
818 struct color_luts {
819 u16 degamma_lut_size;
820 u16 gamma_lut_size;
821 } color;
822 };
823
824 #undef DEFINE_FLAG
825 #undef SEP_SEMICOLON
826
827 enum i915_cache_level {
828 I915_CACHE_NONE = 0,
829 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
830 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
831 caches, eg sampler/render caches, and the
832 large Last-Level-Cache. LLC is coherent with
833 the CPU, but L3 is only visible to the GPU. */
834 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
835 };
836
837 struct i915_ctx_hang_stats {
838 /* This context had batch pending when hang was declared */
839 unsigned batch_pending;
840
841 /* This context had batch active when hang was declared */
842 unsigned batch_active;
843
844 /* Time when this context was last blamed for a GPU reset */
845 unsigned long guilty_ts;
846
847 /* If the contexts causes a second GPU hang within this time,
848 * it is permanently banned from submitting any more work.
849 */
850 unsigned long ban_period_seconds;
851
852 /* This context is banned to submit more work */
853 bool banned;
854 };
855
856 /* This must match up with the value previously used for execbuf2.rsvd1. */
857 #define DEFAULT_CONTEXT_HANDLE 0
858
859 /**
860 * struct i915_gem_context - as the name implies, represents a context.
861 * @ref: reference count.
862 * @user_handle: userspace tracking identity for this context.
863 * @remap_slice: l3 row remapping information.
864 * @flags: context specific flags:
865 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
866 * @file_priv: filp associated with this context (NULL for global default
867 * context).
868 * @hang_stats: information about the role of this context in possible GPU
869 * hangs.
870 * @ppgtt: virtual memory space used by this context.
871 * @legacy_hw_ctx: render context backing object and whether it is correctly
872 * initialized (legacy ring submission mechanism only).
873 * @link: link in the global list of contexts.
874 *
875 * Contexts are memory images used by the hardware to store copies of their
876 * internal state.
877 */
878 struct i915_gem_context {
879 struct kref ref;
880 struct drm_i915_private *i915;
881 struct drm_i915_file_private *file_priv;
882 struct i915_hw_ppgtt *ppgtt;
883
884 struct i915_ctx_hang_stats hang_stats;
885
886 /* Unique identifier for this context, used by the hw for tracking */
887 unsigned long flags;
888 #define CONTEXT_NO_ZEROMAP BIT(0)
889 #define CONTEXT_NO_ERROR_CAPTURE BIT(1)
890 unsigned hw_id;
891 u32 user_handle;
892
893 u32 ggtt_alignment;
894
895 struct intel_context {
896 struct drm_i915_gem_object *state;
897 struct intel_ringbuffer *ringbuf;
898 struct i915_vma *lrc_vma;
899 uint32_t *lrc_reg_state;
900 u64 lrc_desc;
901 int pin_count;
902 bool initialised;
903 } engine[I915_NUM_ENGINES];
904 u32 ring_size;
905 u32 desc_template;
906 struct atomic_notifier_head status_notifier;
907 bool execlists_force_single_submission;
908
909 struct list_head link;
910
911 u8 remap_slice;
912 };
913
914 enum fb_op_origin {
915 ORIGIN_GTT,
916 ORIGIN_CPU,
917 ORIGIN_CS,
918 ORIGIN_FLIP,
919 ORIGIN_DIRTYFB,
920 };
921
922 struct intel_fbc {
923 /* This is always the inner lock when overlapping with struct_mutex and
924 * it's the outer lock when overlapping with stolen_lock. */
925 struct mutex lock;
926 unsigned threshold;
927 unsigned int possible_framebuffer_bits;
928 unsigned int busy_bits;
929 unsigned int visible_pipes_mask;
930 struct intel_crtc *crtc;
931
932 struct drm_mm_node compressed_fb;
933 struct drm_mm_node *compressed_llb;
934
935 bool false_color;
936
937 bool enabled;
938 bool active;
939
940 struct intel_fbc_state_cache {
941 struct {
942 unsigned int mode_flags;
943 uint32_t hsw_bdw_pixel_rate;
944 } crtc;
945
946 struct {
947 unsigned int rotation;
948 int src_w;
949 int src_h;
950 bool visible;
951 } plane;
952
953 struct {
954 u64 ilk_ggtt_offset;
955 uint32_t pixel_format;
956 unsigned int stride;
957 int fence_reg;
958 unsigned int tiling_mode;
959 } fb;
960 } state_cache;
961
962 struct intel_fbc_reg_params {
963 struct {
964 enum pipe pipe;
965 enum plane plane;
966 unsigned int fence_y_offset;
967 } crtc;
968
969 struct {
970 u64 ggtt_offset;
971 uint32_t pixel_format;
972 unsigned int stride;
973 int fence_reg;
974 } fb;
975
976 int cfb_size;
977 } params;
978
979 struct intel_fbc_work {
980 bool scheduled;
981 u32 scheduled_vblank;
982 struct work_struct work;
983 } work;
984
985 const char *no_fbc_reason;
986 };
987
988 /**
989 * HIGH_RR is the highest eDP panel refresh rate read from EDID
990 * LOW_RR is the lowest eDP panel refresh rate found from EDID
991 * parsing for same resolution.
992 */
993 enum drrs_refresh_rate_type {
994 DRRS_HIGH_RR,
995 DRRS_LOW_RR,
996 DRRS_MAX_RR, /* RR count */
997 };
998
999 enum drrs_support_type {
1000 DRRS_NOT_SUPPORTED = 0,
1001 STATIC_DRRS_SUPPORT = 1,
1002 SEAMLESS_DRRS_SUPPORT = 2
1003 };
1004
1005 struct intel_dp;
1006 struct i915_drrs {
1007 struct mutex mutex;
1008 struct delayed_work work;
1009 struct intel_dp *dp;
1010 unsigned busy_frontbuffer_bits;
1011 enum drrs_refresh_rate_type refresh_rate_type;
1012 enum drrs_support_type type;
1013 };
1014
1015 struct i915_psr {
1016 struct mutex lock;
1017 bool sink_support;
1018 bool source_ok;
1019 struct intel_dp *enabled;
1020 bool active;
1021 struct delayed_work work;
1022 unsigned busy_frontbuffer_bits;
1023 bool psr2_support;
1024 bool aux_frame_sync;
1025 bool link_standby;
1026 };
1027
1028 enum intel_pch {
1029 PCH_NONE = 0, /* No PCH present */
1030 PCH_IBX, /* Ibexpeak PCH */
1031 PCH_CPT, /* Cougarpoint PCH */
1032 PCH_LPT, /* Lynxpoint PCH */
1033 PCH_SPT, /* Sunrisepoint PCH */
1034 PCH_KBP, /* Kabypoint PCH */
1035 PCH_NOP,
1036 };
1037
1038 enum intel_sbi_destination {
1039 SBI_ICLK,
1040 SBI_MPHY,
1041 };
1042
1043 #define QUIRK_PIPEA_FORCE (1<<0)
1044 #define QUIRK_LVDS_SSC_DISABLE (1<<1)
1045 #define QUIRK_INVERT_BRIGHTNESS (1<<2)
1046 #define QUIRK_BACKLIGHT_PRESENT (1<<3)
1047 #define QUIRK_PIPEB_FORCE (1<<4)
1048 #define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
1049
1050 struct intel_fbdev;
1051 struct intel_fbc_work;
1052
1053 struct intel_gmbus {
1054 struct i2c_adapter adapter;
1055 #define GMBUS_FORCE_BIT_RETRY (1U << 31)
1056 u32 force_bit;
1057 u32 reg0;
1058 i915_reg_t gpio_reg;
1059 struct i2c_algo_bit_data bit_algo;
1060 struct drm_i915_private *dev_priv;
1061 };
1062
1063 struct i915_suspend_saved_registers {
1064 u32 saveDSPARB;
1065 u32 saveLVDS;
1066 u32 savePP_ON_DELAYS;
1067 u32 savePP_OFF_DELAYS;
1068 u32 savePP_ON;
1069 u32 savePP_OFF;
1070 u32 savePP_CONTROL;
1071 u32 savePP_DIVISOR;
1072 u32 saveFBC_CONTROL;
1073 u32 saveCACHE_MODE_0;
1074 u32 saveMI_ARB_STATE;
1075 u32 saveSWF0[16];
1076 u32 saveSWF1[16];
1077 u32 saveSWF3[3];
1078 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1079 u32 savePCH_PORT_HOTPLUG;
1080 u16 saveGCDGMBUS;
1081 };
1082
1083 struct vlv_s0ix_state {
1084 /* GAM */
1085 u32 wr_watermark;
1086 u32 gfx_prio_ctrl;
1087 u32 arb_mode;
1088 u32 gfx_pend_tlb0;
1089 u32 gfx_pend_tlb1;
1090 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1091 u32 media_max_req_count;
1092 u32 gfx_max_req_count;
1093 u32 render_hwsp;
1094 u32 ecochk;
1095 u32 bsd_hwsp;
1096 u32 blt_hwsp;
1097 u32 tlb_rd_addr;
1098
1099 /* MBC */
1100 u32 g3dctl;
1101 u32 gsckgctl;
1102 u32 mbctl;
1103
1104 /* GCP */
1105 u32 ucgctl1;
1106 u32 ucgctl3;
1107 u32 rcgctl1;
1108 u32 rcgctl2;
1109 u32 rstctl;
1110 u32 misccpctl;
1111
1112 /* GPM */
1113 u32 gfxpause;
1114 u32 rpdeuhwtc;
1115 u32 rpdeuc;
1116 u32 ecobus;
1117 u32 pwrdwnupctl;
1118 u32 rp_down_timeout;
1119 u32 rp_deucsw;
1120 u32 rcubmabdtmr;
1121 u32 rcedata;
1122 u32 spare2gh;
1123
1124 /* Display 1 CZ domain */
1125 u32 gt_imr;
1126 u32 gt_ier;
1127 u32 pm_imr;
1128 u32 pm_ier;
1129 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1130
1131 /* GT SA CZ domain */
1132 u32 tilectl;
1133 u32 gt_fifoctl;
1134 u32 gtlc_wake_ctrl;
1135 u32 gtlc_survive;
1136 u32 pmwgicz;
1137
1138 /* Display 2 CZ domain */
1139 u32 gu_ctl0;
1140 u32 gu_ctl1;
1141 u32 pcbr;
1142 u32 clock_gate_dis2;
1143 };
1144
1145 struct intel_rps_ei {
1146 u32 cz_clock;
1147 u32 render_c0;
1148 u32 media_c0;
1149 };
1150
1151 struct intel_gen6_power_mgmt {
1152 /*
1153 * work, interrupts_enabled and pm_iir are protected by
1154 * dev_priv->irq_lock
1155 */
1156 struct work_struct work;
1157 bool interrupts_enabled;
1158 u32 pm_iir;
1159
1160 u32 pm_intr_keep;
1161
1162 /* Frequencies are stored in potentially platform dependent multiples.
1163 * In other words, *_freq needs to be multiplied by X to be interesting.
1164 * Soft limits are those which are used for the dynamic reclocking done
1165 * by the driver (raise frequencies under heavy loads, and lower for
1166 * lighter loads). Hard limits are those imposed by the hardware.
1167 *
1168 * A distinction is made for overclocking, which is never enabled by
1169 * default, and is considered to be above the hard limit if it's
1170 * possible at all.
1171 */
1172 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1173 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1174 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1175 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1176 u8 min_freq; /* AKA RPn. Minimum frequency */
1177 u8 boost_freq; /* Frequency to request when wait boosting */
1178 u8 idle_freq; /* Frequency to request when we are idle */
1179 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1180 u8 rp1_freq; /* "less than" RP0 power/freqency */
1181 u8 rp0_freq; /* Non-overclocked max frequency. */
1182 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1183
1184 u8 up_threshold; /* Current %busy required to uplock */
1185 u8 down_threshold; /* Current %busy required to downclock */
1186
1187 int last_adj;
1188 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1189
1190 spinlock_t client_lock;
1191 struct list_head clients;
1192 bool client_boost;
1193
1194 bool enabled;
1195 struct delayed_work autoenable_work;
1196 unsigned boosts;
1197
1198 /* manual wa residency calculations */
1199 struct intel_rps_ei up_ei, down_ei;
1200
1201 /*
1202 * Protects RPS/RC6 register access and PCU communication.
1203 * Must be taken after struct_mutex if nested. Note that
1204 * this lock may be held for long periods of time when
1205 * talking to hw - so only take it when talking to hw!
1206 */
1207 struct mutex hw_lock;
1208 };
1209
1210 /* defined intel_pm.c */
1211 extern spinlock_t mchdev_lock;
1212
1213 struct intel_ilk_power_mgmt {
1214 u8 cur_delay;
1215 u8 min_delay;
1216 u8 max_delay;
1217 u8 fmax;
1218 u8 fstart;
1219
1220 u64 last_count1;
1221 unsigned long last_time1;
1222 unsigned long chipset_power;
1223 u64 last_count2;
1224 u64 last_time2;
1225 unsigned long gfx_power;
1226 u8 corr;
1227
1228 int c_m;
1229 int r_t;
1230 };
1231
1232 struct drm_i915_private;
1233 struct i915_power_well;
1234
1235 struct i915_power_well_ops {
1236 /*
1237 * Synchronize the well's hw state to match the current sw state, for
1238 * example enable/disable it based on the current refcount. Called
1239 * during driver init and resume time, possibly after first calling
1240 * the enable/disable handlers.
1241 */
1242 void (*sync_hw)(struct drm_i915_private *dev_priv,
1243 struct i915_power_well *power_well);
1244 /*
1245 * Enable the well and resources that depend on it (for example
1246 * interrupts located on the well). Called after the 0->1 refcount
1247 * transition.
1248 */
1249 void (*enable)(struct drm_i915_private *dev_priv,
1250 struct i915_power_well *power_well);
1251 /*
1252 * Disable the well and resources that depend on it. Called after
1253 * the 1->0 refcount transition.
1254 */
1255 void (*disable)(struct drm_i915_private *dev_priv,
1256 struct i915_power_well *power_well);
1257 /* Returns the hw enabled state. */
1258 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1259 struct i915_power_well *power_well);
1260 };
1261
1262 /* Power well structure for haswell */
1263 struct i915_power_well {
1264 const char *name;
1265 bool always_on;
1266 /* power well enable/disable usage count */
1267 int count;
1268 /* cached hw enabled state */
1269 bool hw_enabled;
1270 unsigned long domains;
1271 unsigned long data;
1272 const struct i915_power_well_ops *ops;
1273 };
1274
1275 struct i915_power_domains {
1276 /*
1277 * Power wells needed for initialization at driver init and suspend
1278 * time are on. They are kept on until after the first modeset.
1279 */
1280 bool init_power_on;
1281 bool initializing;
1282 int power_well_count;
1283
1284 struct mutex lock;
1285 int domain_use_count[POWER_DOMAIN_NUM];
1286 struct i915_power_well *power_wells;
1287 };
1288
1289 #define MAX_L3_SLICES 2
1290 struct intel_l3_parity {
1291 u32 *remap_info[MAX_L3_SLICES];
1292 struct work_struct error_work;
1293 int which_slice;
1294 };
1295
1296 struct i915_gem_mm {
1297 /** Memory allocator for GTT stolen memory */
1298 struct drm_mm stolen;
1299 /** Protects the usage of the GTT stolen memory allocator. This is
1300 * always the inner lock when overlapping with struct_mutex. */
1301 struct mutex stolen_lock;
1302
1303 /** List of all objects in gtt_space. Used to restore gtt
1304 * mappings on resume */
1305 struct list_head bound_list;
1306 /**
1307 * List of objects which are not bound to the GTT (thus
1308 * are idle and not used by the GPU) but still have
1309 * (presumably uncached) pages still attached.
1310 */
1311 struct list_head unbound_list;
1312
1313 /** Usable portion of the GTT for GEM */
1314 unsigned long stolen_base; /* limited to low memory (32-bit) */
1315
1316 /** PPGTT used for aliasing the PPGTT with the GTT */
1317 struct i915_hw_ppgtt *aliasing_ppgtt;
1318
1319 struct notifier_block oom_notifier;
1320 struct notifier_block vmap_notifier;
1321 struct shrinker shrinker;
1322 bool shrinker_no_lock_stealing;
1323
1324 /** LRU list of objects with fence regs on them. */
1325 struct list_head fence_list;
1326
1327 /**
1328 * Are we in a non-interruptible section of code like
1329 * modesetting?
1330 */
1331 bool interruptible;
1332
1333 /* the indicator for dispatch video commands on two BSD rings */
1334 unsigned int bsd_ring_dispatch_index;
1335
1336 /** Bit 6 swizzling required for X tiling */
1337 uint32_t bit_6_swizzle_x;
1338 /** Bit 6 swizzling required for Y tiling */
1339 uint32_t bit_6_swizzle_y;
1340
1341 /* accounting, useful for userland debugging */
1342 spinlock_t object_stat_lock;
1343 size_t object_memory;
1344 u32 object_count;
1345 };
1346
1347 struct drm_i915_error_state_buf {
1348 struct drm_i915_private *i915;
1349 unsigned bytes;
1350 unsigned size;
1351 int err;
1352 u8 *buf;
1353 loff_t start;
1354 loff_t pos;
1355 };
1356
1357 struct i915_error_state_file_priv {
1358 struct drm_device *dev;
1359 struct drm_i915_error_state *error;
1360 };
1361
1362 struct i915_gpu_error {
1363 /* For hangcheck timer */
1364 #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1365 #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
1366 /* Hang gpu twice in this window and your context gets banned */
1367 #define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1368
1369 struct delayed_work hangcheck_work;
1370
1371 /* For reset and error_state handling. */
1372 spinlock_t lock;
1373 /* Protected by the above dev->gpu_error.lock. */
1374 struct drm_i915_error_state *first_error;
1375
1376 unsigned long missed_irq_rings;
1377
1378 /**
1379 * State variable controlling the reset flow and count
1380 *
1381 * This is a counter which gets incremented when reset is triggered,
1382 * and again when reset has been handled. So odd values (lowest bit set)
1383 * means that reset is in progress and even values that
1384 * (reset_counter >> 1):th reset was successfully completed.
1385 *
1386 * If reset is not completed succesfully, the I915_WEDGE bit is
1387 * set meaning that hardware is terminally sour and there is no
1388 * recovery. All waiters on the reset_queue will be woken when
1389 * that happens.
1390 *
1391 * This counter is used by the wait_seqno code to notice that reset
1392 * event happened and it needs to restart the entire ioctl (since most
1393 * likely the seqno it waited for won't ever signal anytime soon).
1394 *
1395 * This is important for lock-free wait paths, where no contended lock
1396 * naturally enforces the correct ordering between the bail-out of the
1397 * waiter and the gpu reset work code.
1398 */
1399 atomic_t reset_counter;
1400
1401 #define I915_RESET_IN_PROGRESS_FLAG 1
1402 #define I915_WEDGED (1 << 31)
1403
1404 /**
1405 * Waitqueue to signal when a hang is detected. Used to for waiters
1406 * to release the struct_mutex for the reset to procede.
1407 */
1408 wait_queue_head_t wait_queue;
1409
1410 /**
1411 * Waitqueue to signal when the reset has completed. Used by clients
1412 * that wait for dev_priv->mm.wedged to settle.
1413 */
1414 wait_queue_head_t reset_queue;
1415
1416 /* For missed irq/seqno simulation. */
1417 unsigned long test_irq_rings;
1418 };
1419
1420 enum modeset_restore {
1421 MODESET_ON_LID_OPEN,
1422 MODESET_DONE,
1423 MODESET_SUSPENDED,
1424 };
1425
1426 #define DP_AUX_A 0x40
1427 #define DP_AUX_B 0x10
1428 #define DP_AUX_C 0x20
1429 #define DP_AUX_D 0x30
1430
1431 #define DDC_PIN_B 0x05
1432 #define DDC_PIN_C 0x04
1433 #define DDC_PIN_D 0x06
1434
1435 struct ddi_vbt_port_info {
1436 /*
1437 * This is an index in the HDMI/DVI DDI buffer translation table.
1438 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1439 * populate this field.
1440 */
1441 #define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
1442 uint8_t hdmi_level_shift;
1443
1444 uint8_t supports_dvi:1;
1445 uint8_t supports_hdmi:1;
1446 uint8_t supports_dp:1;
1447
1448 uint8_t alternate_aux_channel;
1449 uint8_t alternate_ddc_pin;
1450
1451 uint8_t dp_boost_level;
1452 uint8_t hdmi_boost_level;
1453 };
1454
1455 enum psr_lines_to_wait {
1456 PSR_0_LINES_TO_WAIT = 0,
1457 PSR_1_LINE_TO_WAIT,
1458 PSR_4_LINES_TO_WAIT,
1459 PSR_8_LINES_TO_WAIT
1460 };
1461
1462 struct intel_vbt_data {
1463 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1464 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1465
1466 /* Feature bits */
1467 unsigned int int_tv_support:1;
1468 unsigned int lvds_dither:1;
1469 unsigned int lvds_vbt:1;
1470 unsigned int int_crt_support:1;
1471 unsigned int lvds_use_ssc:1;
1472 unsigned int display_clock_mode:1;
1473 unsigned int fdi_rx_polarity_inverted:1;
1474 unsigned int panel_type:4;
1475 int lvds_ssc_freq;
1476 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1477
1478 enum drrs_support_type drrs_type;
1479
1480 struct {
1481 int rate;
1482 int lanes;
1483 int preemphasis;
1484 int vswing;
1485 bool low_vswing;
1486 bool initialized;
1487 bool support;
1488 int bpp;
1489 struct edp_power_seq pps;
1490 } edp;
1491
1492 struct {
1493 bool full_link;
1494 bool require_aux_wakeup;
1495 int idle_frames;
1496 enum psr_lines_to_wait lines_to_wait;
1497 int tp1_wakeup_time;
1498 int tp2_tp3_wakeup_time;
1499 } psr;
1500
1501 struct {
1502 u16 pwm_freq_hz;
1503 bool present;
1504 bool active_low_pwm;
1505 u8 min_brightness; /* min_brightness/255 of max */
1506 enum intel_backlight_type type;
1507 } backlight;
1508
1509 /* MIPI DSI */
1510 struct {
1511 u16 panel_id;
1512 struct mipi_config *config;
1513 struct mipi_pps_data *pps;
1514 u8 seq_version;
1515 u32 size;
1516 u8 *data;
1517 const u8 *sequence[MIPI_SEQ_MAX];
1518 } dsi;
1519
1520 int crt_ddc_pin;
1521
1522 int child_dev_num;
1523 union child_device_config *child_dev;
1524
1525 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
1526 struct sdvo_device_mapping sdvo_mappings[2];
1527 };
1528
1529 enum intel_ddb_partitioning {
1530 INTEL_DDB_PART_1_2,
1531 INTEL_DDB_PART_5_6, /* IVB+ */
1532 };
1533
1534 struct intel_wm_level {
1535 bool enable;
1536 uint32_t pri_val;
1537 uint32_t spr_val;
1538 uint32_t cur_val;
1539 uint32_t fbc_val;
1540 };
1541
1542 struct ilk_wm_values {
1543 uint32_t wm_pipe[3];
1544 uint32_t wm_lp[3];
1545 uint32_t wm_lp_spr[3];
1546 uint32_t wm_linetime[3];
1547 bool enable_fbc_wm;
1548 enum intel_ddb_partitioning partitioning;
1549 };
1550
1551 struct vlv_pipe_wm {
1552 uint16_t primary;
1553 uint16_t sprite[2];
1554 uint8_t cursor;
1555 };
1556
1557 struct vlv_sr_wm {
1558 uint16_t plane;
1559 uint8_t cursor;
1560 };
1561
1562 struct vlv_wm_values {
1563 struct vlv_pipe_wm pipe[3];
1564 struct vlv_sr_wm sr;
1565 struct {
1566 uint8_t cursor;
1567 uint8_t sprite[2];
1568 uint8_t primary;
1569 } ddl[3];
1570 uint8_t level;
1571 bool cxsr;
1572 };
1573
1574 struct skl_ddb_entry {
1575 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
1576 };
1577
1578 static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1579 {
1580 return entry->end - entry->start;
1581 }
1582
1583 static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1584 const struct skl_ddb_entry *e2)
1585 {
1586 if (e1->start == e2->start && e1->end == e2->end)
1587 return true;
1588
1589 return false;
1590 }
1591
1592 struct skl_ddb_allocation {
1593 struct skl_ddb_entry pipe[I915_MAX_PIPES];
1594 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1595 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
1596 };
1597
1598 struct skl_wm_values {
1599 unsigned dirty_pipes;
1600 struct skl_ddb_allocation ddb;
1601 uint32_t wm_linetime[I915_MAX_PIPES];
1602 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1603 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1604 };
1605
1606 struct skl_wm_level {
1607 bool plane_en[I915_MAX_PLANES];
1608 uint16_t plane_res_b[I915_MAX_PLANES];
1609 uint8_t plane_res_l[I915_MAX_PLANES];
1610 };
1611
1612 /*
1613 * This struct helps tracking the state needed for runtime PM, which puts the
1614 * device in PCI D3 state. Notice that when this happens, nothing on the
1615 * graphics device works, even register access, so we don't get interrupts nor
1616 * anything else.
1617 *
1618 * Every piece of our code that needs to actually touch the hardware needs to
1619 * either call intel_runtime_pm_get or call intel_display_power_get with the
1620 * appropriate power domain.
1621 *
1622 * Our driver uses the autosuspend delay feature, which means we'll only really
1623 * suspend if we stay with zero refcount for a certain amount of time. The
1624 * default value is currently very conservative (see intel_runtime_pm_enable), but
1625 * it can be changed with the standard runtime PM files from sysfs.
1626 *
1627 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1628 * goes back to false exactly before we reenable the IRQs. We use this variable
1629 * to check if someone is trying to enable/disable IRQs while they're supposed
1630 * to be disabled. This shouldn't happen and we'll print some error messages in
1631 * case it happens.
1632 *
1633 * For more, read the Documentation/power/runtime_pm.txt.
1634 */
1635 struct i915_runtime_pm {
1636 atomic_t wakeref_count;
1637 atomic_t atomic_seq;
1638 bool suspended;
1639 bool irqs_enabled;
1640 };
1641
1642 enum intel_pipe_crc_source {
1643 INTEL_PIPE_CRC_SOURCE_NONE,
1644 INTEL_PIPE_CRC_SOURCE_PLANE1,
1645 INTEL_PIPE_CRC_SOURCE_PLANE2,
1646 INTEL_PIPE_CRC_SOURCE_PF,
1647 INTEL_PIPE_CRC_SOURCE_PIPE,
1648 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1649 INTEL_PIPE_CRC_SOURCE_TV,
1650 INTEL_PIPE_CRC_SOURCE_DP_B,
1651 INTEL_PIPE_CRC_SOURCE_DP_C,
1652 INTEL_PIPE_CRC_SOURCE_DP_D,
1653 INTEL_PIPE_CRC_SOURCE_AUTO,
1654 INTEL_PIPE_CRC_SOURCE_MAX,
1655 };
1656
1657 struct intel_pipe_crc_entry {
1658 uint32_t frame;
1659 uint32_t crc[5];
1660 };
1661
1662 #define INTEL_PIPE_CRC_ENTRIES_NR 128
1663 struct intel_pipe_crc {
1664 spinlock_t lock;
1665 bool opened; /* exclusive access to the result file */
1666 struct intel_pipe_crc_entry *entries;
1667 enum intel_pipe_crc_source source;
1668 int head, tail;
1669 wait_queue_head_t wq;
1670 };
1671
1672 struct i915_frontbuffer_tracking {
1673 struct mutex lock;
1674
1675 /*
1676 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1677 * scheduled flips.
1678 */
1679 unsigned busy_bits;
1680 unsigned flip_bits;
1681 };
1682
1683 struct i915_wa_reg {
1684 i915_reg_t addr;
1685 u32 value;
1686 /* bitmask representing WA bits */
1687 u32 mask;
1688 };
1689
1690 /*
1691 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1692 * allowing it for RCS as we don't foresee any requirement of having
1693 * a whitelist for other engines. When it is really required for
1694 * other engines then the limit need to be increased.
1695 */
1696 #define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
1697
1698 struct i915_workarounds {
1699 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1700 u32 count;
1701 u32 hw_whitelist_count[I915_NUM_ENGINES];
1702 };
1703
1704 struct i915_virtual_gpu {
1705 bool active;
1706 };
1707
1708 struct i915_execbuffer_params {
1709 struct drm_device *dev;
1710 struct drm_file *file;
1711 uint32_t dispatch_flags;
1712 uint32_t args_batch_start_offset;
1713 uint64_t batch_obj_vm_offset;
1714 struct intel_engine_cs *engine;
1715 struct drm_i915_gem_object *batch_obj;
1716 struct i915_gem_context *ctx;
1717 struct drm_i915_gem_request *request;
1718 };
1719
1720 /* used in computing the new watermarks state */
1721 struct intel_wm_config {
1722 unsigned int num_pipes_active;
1723 bool sprites_enabled;
1724 bool sprites_scaled;
1725 };
1726
1727 struct drm_i915_private {
1728 struct drm_device drm;
1729
1730 struct kmem_cache *objects;
1731 struct kmem_cache *vmas;
1732 struct kmem_cache *requests;
1733
1734 const struct intel_device_info info;
1735
1736 int relative_constants_mode;
1737
1738 void __iomem *regs;
1739
1740 struct intel_uncore uncore;
1741
1742 struct i915_virtual_gpu vgpu;
1743
1744 struct intel_gvt gvt;
1745
1746 struct intel_guc guc;
1747
1748 struct intel_csr csr;
1749
1750 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
1751
1752 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1753 * controller on different i2c buses. */
1754 struct mutex gmbus_mutex;
1755
1756 /**
1757 * Base address of the gmbus and gpio block.
1758 */
1759 uint32_t gpio_mmio_base;
1760
1761 /* MMIO base address for MIPI regs */
1762 uint32_t mipi_mmio_base;
1763
1764 uint32_t psr_mmio_base;
1765
1766 wait_queue_head_t gmbus_wait_queue;
1767
1768 struct pci_dev *bridge_dev;
1769 struct i915_gem_context *kernel_context;
1770 struct intel_engine_cs engine[I915_NUM_ENGINES];
1771 struct drm_i915_gem_object *semaphore_obj;
1772 uint32_t last_seqno, next_seqno;
1773
1774 struct drm_dma_handle *status_page_dmah;
1775 struct resource mch_res;
1776
1777 /* protects the irq masks */
1778 spinlock_t irq_lock;
1779
1780 /* protects the mmio flip data */
1781 spinlock_t mmio_flip_lock;
1782
1783 bool display_irqs_enabled;
1784
1785 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1786 struct pm_qos_request pm_qos;
1787
1788 /* Sideband mailbox protection */
1789 struct mutex sb_lock;
1790
1791 /** Cached value of IMR to avoid reads in updating the bitfield */
1792 union {
1793 u32 irq_mask;
1794 u32 de_irq_mask[I915_MAX_PIPES];
1795 };
1796 u32 gt_irq_mask;
1797 u32 pm_irq_mask;
1798 u32 pm_rps_events;
1799 u32 pipestat_irq_mask[I915_MAX_PIPES];
1800
1801 struct i915_hotplug hotplug;
1802 struct intel_fbc fbc;
1803 struct i915_drrs drrs;
1804 struct intel_opregion opregion;
1805 struct intel_vbt_data vbt;
1806
1807 bool preserve_bios_swizzle;
1808
1809 /* overlay */
1810 struct intel_overlay *overlay;
1811
1812 /* backlight registers and fields in struct intel_panel */
1813 struct mutex backlight_lock;
1814
1815 /* LVDS info */
1816 bool no_aux_handshake;
1817
1818 /* protects panel power sequencer state */
1819 struct mutex pps_mutex;
1820
1821 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1822 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1823
1824 unsigned int fsb_freq, mem_freq, is_ddr3;
1825 unsigned int skl_preferred_vco_freq;
1826 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
1827 unsigned int max_dotclk_freq;
1828 unsigned int rawclk_freq;
1829 unsigned int hpll_freq;
1830 unsigned int czclk_freq;
1831
1832 struct {
1833 unsigned int vco, ref;
1834 } cdclk_pll;
1835
1836 /**
1837 * wq - Driver workqueue for GEM.
1838 *
1839 * NOTE: Work items scheduled here are not allowed to grab any modeset
1840 * locks, for otherwise the flushing done in the pageflip code will
1841 * result in deadlocks.
1842 */
1843 struct workqueue_struct *wq;
1844
1845 /* Display functions */
1846 struct drm_i915_display_funcs display;
1847
1848 /* PCH chipset type */
1849 enum intel_pch pch_type;
1850 unsigned short pch_id;
1851
1852 unsigned long quirks;
1853
1854 enum modeset_restore modeset_restore;
1855 struct mutex modeset_restore_lock;
1856 struct drm_atomic_state *modeset_restore_state;
1857
1858 struct list_head vm_list; /* Global list of all address spaces */
1859 struct i915_ggtt ggtt; /* VM representing the global address space */
1860
1861 struct i915_gem_mm mm;
1862 DECLARE_HASHTABLE(mm_structs, 7);
1863 struct mutex mm_lock;
1864
1865 /* The hw wants to have a stable context identifier for the lifetime
1866 * of the context (for OA, PASID, faults, etc). This is limited
1867 * in execlists to 21 bits.
1868 */
1869 struct ida context_hw_ida;
1870 #define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1871
1872 /* Kernel Modesetting */
1873
1874 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1875 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
1876 wait_queue_head_t pending_flip_queue;
1877
1878 #ifdef CONFIG_DEBUG_FS
1879 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1880 #endif
1881
1882 /* dpll and cdclk state is protected by connection_mutex */
1883 int num_shared_dpll;
1884 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
1885 const struct intel_dpll_mgr *dpll_mgr;
1886
1887 /*
1888 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1889 * Must be global rather than per dpll, because on some platforms
1890 * plls share registers.
1891 */
1892 struct mutex dpll_lock;
1893
1894 unsigned int active_crtcs;
1895 unsigned int min_pixclk[I915_MAX_PIPES];
1896
1897 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
1898
1899 struct i915_workarounds workarounds;
1900
1901 struct i915_frontbuffer_tracking fb_tracking;
1902
1903 u16 orig_clock;
1904
1905 bool mchbar_need_disable;
1906
1907 struct intel_l3_parity l3_parity;
1908
1909 /* Cannot be determined by PCIID. You must always read a register. */
1910 u32 edram_cap;
1911
1912 /* gen6+ rps state */
1913 struct intel_gen6_power_mgmt rps;
1914
1915 /* ilk-only ips/rps state. Everything in here is protected by the global
1916 * mchdev_lock in intel_pm.c */
1917 struct intel_ilk_power_mgmt ips;
1918
1919 struct i915_power_domains power_domains;
1920
1921 struct i915_psr psr;
1922
1923 struct i915_gpu_error gpu_error;
1924
1925 struct drm_i915_gem_object *vlv_pctx;
1926
1927 #ifdef CONFIG_DRM_FBDEV_EMULATION
1928 /* list of fbdev register on this device */
1929 struct intel_fbdev *fbdev;
1930 struct work_struct fbdev_suspend_work;
1931 #endif
1932
1933 struct drm_property *broadcast_rgb_property;
1934 struct drm_property *force_audio_property;
1935
1936 /* hda/i915 audio component */
1937 struct i915_audio_component *audio_component;
1938 bool audio_component_registered;
1939 /**
1940 * av_mutex - mutex for audio/video sync
1941 *
1942 */
1943 struct mutex av_mutex;
1944
1945 uint32_t hw_context_size;
1946 struct list_head context_list;
1947
1948 u32 fdi_rx_config;
1949
1950 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
1951 u32 chv_phy_control;
1952 /*
1953 * Shadows for CHV DPLL_MD regs to keep the state
1954 * checker somewhat working in the presence hardware
1955 * crappiness (can't read out DPLL_MD for pipes B & C).
1956 */
1957 u32 chv_dpll_md[I915_MAX_PIPES];
1958 u32 bxt_phy_grc;
1959
1960 u32 suspend_count;
1961 bool suspended_to_idle;
1962 struct i915_suspend_saved_registers regfile;
1963 struct vlv_s0ix_state vlv_s0ix_state;
1964
1965 struct {
1966 /*
1967 * Raw watermark latency values:
1968 * in 0.1us units for WM0,
1969 * in 0.5us units for WM1+.
1970 */
1971 /* primary */
1972 uint16_t pri_latency[5];
1973 /* sprite */
1974 uint16_t spr_latency[5];
1975 /* cursor */
1976 uint16_t cur_latency[5];
1977 /*
1978 * Raw watermark memory latency values
1979 * for SKL for all 8 levels
1980 * in 1us units.
1981 */
1982 uint16_t skl_latency[8];
1983
1984 /*
1985 * The skl_wm_values structure is a bit too big for stack
1986 * allocation, so we keep the staging struct where we store
1987 * intermediate results here instead.
1988 */
1989 struct skl_wm_values skl_results;
1990
1991 /* current hardware state */
1992 union {
1993 struct ilk_wm_values hw;
1994 struct skl_wm_values skl_hw;
1995 struct vlv_wm_values vlv;
1996 };
1997
1998 uint8_t max_level;
1999
2000 /*
2001 * Should be held around atomic WM register writing; also
2002 * protects * intel_crtc->wm.active and
2003 * cstate->wm.need_postvbl_update.
2004 */
2005 struct mutex wm_mutex;
2006
2007 /*
2008 * Set during HW readout of watermarks/DDB. Some platforms
2009 * need to know when we're still using BIOS-provided values
2010 * (which we don't fully trust).
2011 */
2012 bool distrust_bios_wm;
2013 } wm;
2014
2015 struct i915_runtime_pm pm;
2016
2017 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2018 struct {
2019 int (*execbuf_submit)(struct i915_execbuffer_params *params,
2020 struct drm_i915_gem_execbuffer2 *args,
2021 struct list_head *vmas);
2022 void (*cleanup_engine)(struct intel_engine_cs *engine);
2023 void (*stop_engine)(struct intel_engine_cs *engine);
2024
2025 /**
2026 * Is the GPU currently considered idle, or busy executing
2027 * userspace requests? Whilst idle, we allow runtime power
2028 * management to power down the hardware and display clocks.
2029 * In order to reduce the effect on performance, there
2030 * is a slight delay before we do so.
2031 */
2032 unsigned int active_engines;
2033 bool awake;
2034
2035 /**
2036 * We leave the user IRQ off as much as possible,
2037 * but this means that requests will finish and never
2038 * be retired once the system goes idle. Set a timer to
2039 * fire periodically while the ring is running. When it
2040 * fires, go retire requests.
2041 */
2042 struct delayed_work retire_work;
2043
2044 /**
2045 * When we detect an idle GPU, we want to turn on
2046 * powersaving features. So once we see that there
2047 * are no more requests outstanding and no more
2048 * arrive within a small period of time, we fire
2049 * off the idle_work.
2050 */
2051 struct delayed_work idle_work;
2052 } gt;
2053
2054 /* perform PHY state sanity checks? */
2055 bool chv_phy_assert[2];
2056
2057 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2058
2059 /*
2060 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2061 * will be rejected. Instead look for a better place.
2062 */
2063 };
2064
2065 static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2066 {
2067 return container_of(dev, struct drm_i915_private, drm);
2068 }
2069
2070 static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2071 {
2072 return to_i915(dev_get_drvdata(dev));
2073 }
2074
2075 static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2076 {
2077 return container_of(guc, struct drm_i915_private, guc);
2078 }
2079
2080 /* Simple iterator over all initialised engines */
2081 #define for_each_engine(engine__, dev_priv__) \
2082 for ((engine__) = &(dev_priv__)->engine[0]; \
2083 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2084 (engine__)++) \
2085 for_each_if (intel_engine_initialized(engine__))
2086
2087 /* Iterator with engine_id */
2088 #define for_each_engine_id(engine__, dev_priv__, id__) \
2089 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2090 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2091 (engine__)++) \
2092 for_each_if (((id__) = (engine__)->id, \
2093 intel_engine_initialized(engine__)))
2094
2095 /* Iterator over subset of engines selected by mask */
2096 #define for_each_engine_masked(engine__, dev_priv__, mask__) \
2097 for ((engine__) = &(dev_priv__)->engine[0]; \
2098 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2099 (engine__)++) \
2100 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2101 intel_engine_initialized(engine__))
2102
2103 enum hdmi_force_audio {
2104 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2105 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2106 HDMI_AUDIO_AUTO, /* trust EDID */
2107 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2108 };
2109
2110 #define I915_GTT_OFFSET_NONE ((u32)-1)
2111
2112 struct drm_i915_gem_object_ops {
2113 unsigned int flags;
2114 #define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2115
2116 /* Interface between the GEM object and its backing storage.
2117 * get_pages() is called once prior to the use of the associated set
2118 * of pages before to binding them into the GTT, and put_pages() is
2119 * called after we no longer need them. As we expect there to be
2120 * associated cost with migrating pages between the backing storage
2121 * and making them available for the GPU (e.g. clflush), we may hold
2122 * onto the pages after they are no longer referenced by the GPU
2123 * in case they may be used again shortly (for example migrating the
2124 * pages to a different memory domain within the GTT). put_pages()
2125 * will therefore most likely be called when the object itself is
2126 * being released or under memory pressure (where we attempt to
2127 * reap pages for the shrinker).
2128 */
2129 int (*get_pages)(struct drm_i915_gem_object *);
2130 void (*put_pages)(struct drm_i915_gem_object *);
2131
2132 int (*dmabuf_export)(struct drm_i915_gem_object *);
2133 void (*release)(struct drm_i915_gem_object *);
2134 };
2135
2136 /*
2137 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
2138 * considered to be the frontbuffer for the given plane interface-wise. This
2139 * doesn't mean that the hw necessarily already scans it out, but that any
2140 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2141 *
2142 * We have one bit per pipe and per scanout plane type.
2143 */
2144 #define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2145 #define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
2146 #define INTEL_FRONTBUFFER_BITS \
2147 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2148 #define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2149 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2150 #define INTEL_FRONTBUFFER_CURSOR(pipe) \
2151 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2152 #define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2153 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2154 #define INTEL_FRONTBUFFER_OVERLAY(pipe) \
2155 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2156 #define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
2157 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2158
2159 struct drm_i915_gem_object {
2160 struct drm_gem_object base;
2161
2162 const struct drm_i915_gem_object_ops *ops;
2163
2164 /** List of VMAs backed by this object */
2165 struct list_head vma_list;
2166
2167 /** Stolen memory for this object, instead of being backed by shmem. */
2168 struct drm_mm_node *stolen;
2169 struct list_head global_list;
2170
2171 struct list_head engine_list[I915_NUM_ENGINES];
2172 /** Used in execbuf to temporarily hold a ref */
2173 struct list_head obj_exec_link;
2174
2175 struct list_head batch_pool_link;
2176
2177 /**
2178 * This is set if the object is on the active lists (has pending
2179 * rendering and so a non-zero seqno), and is not set if it i s on
2180 * inactive (ready to be unbound) list.
2181 */
2182 unsigned int active:I915_NUM_ENGINES;
2183
2184 /**
2185 * This is set if the object has been written to since last bound
2186 * to the GTT
2187 */
2188 unsigned int dirty:1;
2189
2190 /**
2191 * Fence register bits (if any) for this object. Will be set
2192 * as needed when mapped into the GTT.
2193 * Protected by dev->struct_mutex.
2194 */
2195 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
2196
2197 /**
2198 * Advice: are the backing pages purgeable?
2199 */
2200 unsigned int madv:2;
2201
2202 /**
2203 * Current tiling mode for the object.
2204 */
2205 unsigned int tiling_mode:2;
2206 /**
2207 * Whether the tiling parameters for the currently associated fence
2208 * register have changed. Note that for the purposes of tracking
2209 * tiling changes we also treat the unfenced register, the register
2210 * slot that the object occupies whilst it executes a fenced
2211 * command (such as BLT on gen2/3), as a "fence".
2212 */
2213 unsigned int fence_dirty:1;
2214
2215 /**
2216 * Is the object at the current location in the gtt mappable and
2217 * fenceable? Used to avoid costly recalculations.
2218 */
2219 unsigned int map_and_fenceable:1;
2220
2221 /**
2222 * Whether the current gtt mapping needs to be mappable (and isn't just
2223 * mappable by accident). Track pin and fault separate for a more
2224 * accurate mappable working set.
2225 */
2226 unsigned int fault_mappable:1;
2227
2228 /*
2229 * Is the object to be mapped as read-only to the GPU
2230 * Only honoured if hardware has relevant pte bit
2231 */
2232 unsigned long gt_ro:1;
2233 unsigned int cache_level:3;
2234 unsigned int cache_dirty:1;
2235
2236 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2237
2238 unsigned int has_wc_mmap;
2239 unsigned int pin_display;
2240
2241 struct sg_table *pages;
2242 int pages_pin_count;
2243 struct get_page {
2244 struct scatterlist *sg;
2245 int last;
2246 } get_page;
2247 void *mapping;
2248
2249 /** Breadcrumb of last rendering to the buffer.
2250 * There can only be one writer, but we allow for multiple readers.
2251 * If there is a writer that necessarily implies that all other
2252 * read requests are complete - but we may only be lazily clearing
2253 * the read requests. A read request is naturally the most recent
2254 * request on a ring, so we may have two different write and read
2255 * requests on one ring where the write request is older than the
2256 * read request. This allows for the CPU to read from an active
2257 * buffer by only waiting for the write to complete.
2258 * */
2259 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
2260 struct drm_i915_gem_request *last_write_req;
2261 /** Breadcrumb of last fenced GPU access to the buffer. */
2262 struct drm_i915_gem_request *last_fenced_req;
2263
2264 /** Current tiling stride for the object, if it's tiled. */
2265 uint32_t stride;
2266
2267 /** References from framebuffers, locks out tiling changes. */
2268 unsigned long framebuffer_references;
2269
2270 /** Record of address bit 17 of each page at last unbind. */
2271 unsigned long *bit_17;
2272
2273 union {
2274 /** for phy allocated objects */
2275 struct drm_dma_handle *phys_handle;
2276
2277 struct i915_gem_userptr {
2278 uintptr_t ptr;
2279 unsigned read_only :1;
2280 unsigned workers :4;
2281 #define I915_GEM_USERPTR_MAX_WORKERS 15
2282
2283 struct i915_mm_struct *mm;
2284 struct i915_mmu_object *mmu_object;
2285 struct work_struct *work;
2286 } userptr;
2287 };
2288 };
2289
2290 static inline struct drm_i915_gem_object *
2291 to_intel_bo(struct drm_gem_object *gem)
2292 {
2293 /* Assert that to_intel_bo(NULL) == NULL */
2294 BUILD_BUG_ON(offsetof(struct drm_i915_gem_object, base));
2295
2296 return container_of(gem, struct drm_i915_gem_object, base);
2297 }
2298
2299 static inline struct drm_i915_gem_object *
2300 i915_gem_object_lookup(struct drm_file *file, u32 handle)
2301 {
2302 return to_intel_bo(drm_gem_object_lookup(file, handle));
2303 }
2304
2305 __deprecated
2306 extern struct drm_gem_object *
2307 drm_gem_object_lookup(struct drm_file *file, u32 handle);
2308
2309 __attribute__((nonnull))
2310 static inline struct drm_i915_gem_object *
2311 i915_gem_object_get(struct drm_i915_gem_object *obj)
2312 {
2313 drm_gem_object_reference(&obj->base);
2314 return obj;
2315 }
2316
2317 __deprecated
2318 extern void drm_gem_object_reference(struct drm_gem_object *);
2319
2320 __attribute__((nonnull))
2321 static inline void
2322 i915_gem_object_put(struct drm_i915_gem_object *obj)
2323 {
2324 drm_gem_object_unreference(&obj->base);
2325 }
2326
2327 __deprecated
2328 extern void drm_gem_object_unreference(struct drm_gem_object *);
2329
2330 __attribute__((nonnull))
2331 static inline void
2332 i915_gem_object_put_unlocked(struct drm_i915_gem_object *obj)
2333 {
2334 drm_gem_object_unreference_unlocked(&obj->base);
2335 }
2336
2337 __deprecated
2338 extern void drm_gem_object_unreference_unlocked(struct drm_gem_object *);
2339
2340 static inline bool
2341 i915_gem_object_has_struct_page(const struct drm_i915_gem_object *obj)
2342 {
2343 return obj->ops->flags & I915_GEM_OBJECT_HAS_STRUCT_PAGE;
2344 }
2345
2346 /*
2347 * Optimised SGL iterator for GEM objects
2348 */
2349 static __always_inline struct sgt_iter {
2350 struct scatterlist *sgp;
2351 union {
2352 unsigned long pfn;
2353 dma_addr_t dma;
2354 };
2355 unsigned int curr;
2356 unsigned int max;
2357 } __sgt_iter(struct scatterlist *sgl, bool dma) {
2358 struct sgt_iter s = { .sgp = sgl };
2359
2360 if (s.sgp) {
2361 s.max = s.curr = s.sgp->offset;
2362 s.max += s.sgp->length;
2363 if (dma)
2364 s.dma = sg_dma_address(s.sgp);
2365 else
2366 s.pfn = page_to_pfn(sg_page(s.sgp));
2367 }
2368
2369 return s;
2370 }
2371
2372 /**
2373 * __sg_next - return the next scatterlist entry in a list
2374 * @sg: The current sg entry
2375 *
2376 * Description:
2377 * If the entry is the last, return NULL; otherwise, step to the next
2378 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2379 * otherwise just return the pointer to the current element.
2380 **/
2381 static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2382 {
2383 #ifdef CONFIG_DEBUG_SG
2384 BUG_ON(sg->sg_magic != SG_MAGIC);
2385 #endif
2386 return sg_is_last(sg) ? NULL :
2387 likely(!sg_is_chain(++sg)) ? sg :
2388 sg_chain_ptr(sg);
2389 }
2390
2391 /**
2392 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2393 * @__dmap: DMA address (output)
2394 * @__iter: 'struct sgt_iter' (iterator state, internal)
2395 * @__sgt: sg_table to iterate over (input)
2396 */
2397 #define for_each_sgt_dma(__dmap, __iter, __sgt) \
2398 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2399 ((__dmap) = (__iter).dma + (__iter).curr); \
2400 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
2401 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
2402
2403 /**
2404 * for_each_sgt_page - iterate over the pages of the given sg_table
2405 * @__pp: page pointer (output)
2406 * @__iter: 'struct sgt_iter' (iterator state, internal)
2407 * @__sgt: sg_table to iterate over (input)
2408 */
2409 #define for_each_sgt_page(__pp, __iter, __sgt) \
2410 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2411 ((__pp) = (__iter).pfn == 0 ? NULL : \
2412 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2413 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
2414 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
2415
2416 /*
2417 * A command that requires special handling by the command parser.
2418 */
2419 struct drm_i915_cmd_descriptor {
2420 /*
2421 * Flags describing how the command parser processes the command.
2422 *
2423 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2424 * a length mask if not set
2425 * CMD_DESC_SKIP: The command is allowed but does not follow the
2426 * standard length encoding for the opcode range in
2427 * which it falls
2428 * CMD_DESC_REJECT: The command is never allowed
2429 * CMD_DESC_REGISTER: The command should be checked against the
2430 * register whitelist for the appropriate ring
2431 * CMD_DESC_MASTER: The command is allowed if the submitting process
2432 * is the DRM master
2433 */
2434 u32 flags;
2435 #define CMD_DESC_FIXED (1<<0)
2436 #define CMD_DESC_SKIP (1<<1)
2437 #define CMD_DESC_REJECT (1<<2)
2438 #define CMD_DESC_REGISTER (1<<3)
2439 #define CMD_DESC_BITMASK (1<<4)
2440 #define CMD_DESC_MASTER (1<<5)
2441
2442 /*
2443 * The command's unique identification bits and the bitmask to get them.
2444 * This isn't strictly the opcode field as defined in the spec and may
2445 * also include type, subtype, and/or subop fields.
2446 */
2447 struct {
2448 u32 value;
2449 u32 mask;
2450 } cmd;
2451
2452 /*
2453 * The command's length. The command is either fixed length (i.e. does
2454 * not include a length field) or has a length field mask. The flag
2455 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2456 * a length mask. All command entries in a command table must include
2457 * length information.
2458 */
2459 union {
2460 u32 fixed;
2461 u32 mask;
2462 } length;
2463
2464 /*
2465 * Describes where to find a register address in the command to check
2466 * against the ring's register whitelist. Only valid if flags has the
2467 * CMD_DESC_REGISTER bit set.
2468 *
2469 * A non-zero step value implies that the command may access multiple
2470 * registers in sequence (e.g. LRI), in that case step gives the
2471 * distance in dwords between individual offset fields.
2472 */
2473 struct {
2474 u32 offset;
2475 u32 mask;
2476 u32 step;
2477 } reg;
2478
2479 #define MAX_CMD_DESC_BITMASKS 3
2480 /*
2481 * Describes command checks where a particular dword is masked and
2482 * compared against an expected value. If the command does not match
2483 * the expected value, the parser rejects it. Only valid if flags has
2484 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2485 * are valid.
2486 *
2487 * If the check specifies a non-zero condition_mask then the parser
2488 * only performs the check when the bits specified by condition_mask
2489 * are non-zero.
2490 */
2491 struct {
2492 u32 offset;
2493 u32 mask;
2494 u32 expected;
2495 u32 condition_offset;
2496 u32 condition_mask;
2497 } bits[MAX_CMD_DESC_BITMASKS];
2498 };
2499
2500 /*
2501 * A table of commands requiring special handling by the command parser.
2502 *
2503 * Each ring has an array of tables. Each table consists of an array of command
2504 * descriptors, which must be sorted with command opcodes in ascending order.
2505 */
2506 struct drm_i915_cmd_table {
2507 const struct drm_i915_cmd_descriptor *table;
2508 int count;
2509 };
2510
2511 /* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
2512 #define __I915__(p) ({ \
2513 struct drm_i915_private *__p; \
2514 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2515 __p = (struct drm_i915_private *)p; \
2516 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2517 __p = to_i915((struct drm_device *)p); \
2518 else \
2519 BUILD_BUG(); \
2520 __p; \
2521 })
2522 #define INTEL_INFO(p) (&__I915__(p)->info)
2523 #define INTEL_GEN(p) (INTEL_INFO(p)->gen)
2524 #define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
2525
2526 #define REVID_FOREVER 0xff
2527 #define INTEL_REVID(p) (__I915__(p)->drm.pdev->revision)
2528
2529 #define GEN_FOREVER (0)
2530 /*
2531 * Returns true if Gen is in inclusive range [Start, End].
2532 *
2533 * Use GEN_FOREVER for unbound start and or end.
2534 */
2535 #define IS_GEN(p, s, e) ({ \
2536 unsigned int __s = (s), __e = (e); \
2537 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2538 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2539 if ((__s) != GEN_FOREVER) \
2540 __s = (s) - 1; \
2541 if ((__e) == GEN_FOREVER) \
2542 __e = BITS_PER_LONG - 1; \
2543 else \
2544 __e = (e) - 1; \
2545 !!(INTEL_INFO(p)->gen_mask & GENMASK((__e), (__s))); \
2546 })
2547
2548 /*
2549 * Return true if revision is in range [since,until] inclusive.
2550 *
2551 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2552 */
2553 #define IS_REVID(p, since, until) \
2554 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2555
2556 #define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2557 #define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
2558 #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
2559 #define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
2560 #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
2561 #define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2562 #define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
2563 #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2564 #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2565 #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
2566 #define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
2567 #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
2568 #define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2569 #define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
2570 #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2571 #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
2572 #define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
2573 #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
2574 #define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2575 INTEL_DEVID(dev) == 0x0152 || \
2576 INTEL_DEVID(dev) == 0x015a)
2577 #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
2578 #define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
2579 #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
2580 #define IS_BROADWELL(dev) (INTEL_INFO(dev)->is_broadwell)
2581 #define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
2582 #define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
2583 #define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
2584 #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
2585 #define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
2586 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
2587 #define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
2588 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
2589 (INTEL_DEVID(dev) & 0xf) == 0xb || \
2590 (INTEL_DEVID(dev) & 0xf) == 0xe))
2591 /* ULX machines are also considered ULT. */
2592 #define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2593 (INTEL_DEVID(dev) & 0xf) == 0xe)
2594 #define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2595 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2596 #define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
2597 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
2598 #define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
2599 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2600 /* ULX machines are also considered ULT. */
2601 #define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2602 INTEL_DEVID(dev) == 0x0A1E)
2603 #define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2604 INTEL_DEVID(dev) == 0x1913 || \
2605 INTEL_DEVID(dev) == 0x1916 || \
2606 INTEL_DEVID(dev) == 0x1921 || \
2607 INTEL_DEVID(dev) == 0x1926)
2608 #define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2609 INTEL_DEVID(dev) == 0x1915 || \
2610 INTEL_DEVID(dev) == 0x191E)
2611 #define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2612 INTEL_DEVID(dev) == 0x5913 || \
2613 INTEL_DEVID(dev) == 0x5916 || \
2614 INTEL_DEVID(dev) == 0x5921 || \
2615 INTEL_DEVID(dev) == 0x5926)
2616 #define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2617 INTEL_DEVID(dev) == 0x5915 || \
2618 INTEL_DEVID(dev) == 0x591E)
2619 #define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2620 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2621 #define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2622 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2623
2624 #define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
2625
2626 #define SKL_REVID_A0 0x0
2627 #define SKL_REVID_B0 0x1
2628 #define SKL_REVID_C0 0x2
2629 #define SKL_REVID_D0 0x3
2630 #define SKL_REVID_E0 0x4
2631 #define SKL_REVID_F0 0x5
2632 #define SKL_REVID_G0 0x6
2633 #define SKL_REVID_H0 0x7
2634
2635 #define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2636
2637 #define BXT_REVID_A0 0x0
2638 #define BXT_REVID_A1 0x1
2639 #define BXT_REVID_B0 0x3
2640 #define BXT_REVID_C0 0x9
2641
2642 #define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2643
2644 #define KBL_REVID_A0 0x0
2645 #define KBL_REVID_B0 0x1
2646 #define KBL_REVID_C0 0x2
2647 #define KBL_REVID_D0 0x3
2648 #define KBL_REVID_E0 0x4
2649
2650 #define IS_KBL_REVID(p, since, until) \
2651 (IS_KABYLAKE(p) && IS_REVID(p, since, until))
2652
2653 /*
2654 * The genX designation typically refers to the render engine, so render
2655 * capability related checks should use IS_GEN, while display and other checks
2656 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2657 * chips, etc.).
2658 */
2659 #define IS_GEN2(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(1)))
2660 #define IS_GEN3(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(2)))
2661 #define IS_GEN4(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(3)))
2662 #define IS_GEN5(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(4)))
2663 #define IS_GEN6(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(5)))
2664 #define IS_GEN7(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(6)))
2665 #define IS_GEN8(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(7)))
2666 #define IS_GEN9(dev) (!!(INTEL_INFO(dev)->gen_mask & BIT(8)))
2667
2668 #define ENGINE_MASK(id) BIT(id)
2669 #define RENDER_RING ENGINE_MASK(RCS)
2670 #define BSD_RING ENGINE_MASK(VCS)
2671 #define BLT_RING ENGINE_MASK(BCS)
2672 #define VEBOX_RING ENGINE_MASK(VECS)
2673 #define BSD2_RING ENGINE_MASK(VCS2)
2674 #define ALL_ENGINES (~0)
2675
2676 #define HAS_ENGINE(dev_priv, id) \
2677 (!!(INTEL_INFO(dev_priv)->ring_mask & ENGINE_MASK(id)))
2678
2679 #define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2680 #define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2681 #define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2682 #define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2683
2684 #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2685 #define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
2686 #define HAS_EDRAM(dev) (!!(__I915__(dev)->edram_cap & EDRAM_ENABLED))
2687 #define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
2688 HAS_EDRAM(dev))
2689 #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2690
2691 #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
2692 #define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
2693 #define USES_PPGTT(dev) (i915.enable_ppgtt)
2694 #define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2695 #define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
2696
2697 #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
2698 #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2699
2700 /* Early gen2 have a totally busted CS tlb and require pinned batches. */
2701 #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2702
2703 /* WaRsDisableCoarsePowerGating:skl,bxt */
2704 #define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
2705 (IS_BXT_REVID(dev_priv, 0, BXT_REVID_A1) || \
2706 IS_SKL_GT3(dev_priv) || \
2707 IS_SKL_GT4(dev_priv))
2708
2709 /*
2710 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2711 * even when in MSI mode. This results in spurious interrupt warnings if the
2712 * legacy irq no. is shared with another device. The kernel then disables that
2713 * interrupt source and so prevents the other device from working properly.
2714 */
2715 #define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2716 #define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2717
2718 /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2719 * rows, which changed the alignment requirements and fence programming.
2720 */
2721 #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2722 IS_I915GM(dev)))
2723 #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2724 #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
2725
2726 #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2727 #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
2728 #define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
2729
2730 #define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
2731
2732 #define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2733 INTEL_INFO(dev)->gen >= 9)
2734
2735 #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
2736 #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
2737 #define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2738 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2739 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
2740 #define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
2741 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2742 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2743 IS_KABYLAKE(dev) || IS_BROXTON(dev))
2744 #define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2745 #define HAS_RC6p(dev) (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
2746
2747 #define HAS_CSR(dev) (IS_GEN9(dev))
2748
2749 /*
2750 * For now, anything with a GuC requires uCode loading, and then supports
2751 * command submission once loaded. But these are logically independent
2752 * properties, so we have separate macros to test them.
2753 */
2754 #define HAS_GUC(dev) (IS_GEN9(dev))
2755 #define HAS_GUC_UCODE(dev) (HAS_GUC(dev))
2756 #define HAS_GUC_SCHED(dev) (HAS_GUC(dev))
2757
2758 #define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2759 INTEL_INFO(dev)->gen >= 8)
2760
2761 #define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
2762 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2763 !IS_BROXTON(dev))
2764
2765 #define HAS_POOLED_EU(dev) (INTEL_INFO(dev)->has_pooled_eu)
2766
2767 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
2768 #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2769 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2770 #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2771 #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2772 #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2773 #define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2774 #define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
2775 #define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
2776 #define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
2777 #define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
2778 #define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
2779
2780 #define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
2781 #define HAS_PCH_KBP(dev) (INTEL_PCH_TYPE(dev) == PCH_KBP)
2782 #define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
2783 #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
2784 #define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2785 #define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
2786 #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2787 #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
2788 #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
2789 #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
2790
2791 #define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2792 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
2793
2794 /* DPF == dynamic parity feature */
2795 #define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2796 #define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
2797
2798 #define GT_FREQUENCY_MULTIPLIER 50
2799 #define GEN9_FREQ_SCALER 3
2800
2801 #include "i915_trace.h"
2802
2803 static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2804 {
2805 #ifdef CONFIG_INTEL_IOMMU
2806 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2807 return true;
2808 #endif
2809 return false;
2810 }
2811
2812 extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2813 extern int i915_resume_switcheroo(struct drm_device *dev);
2814
2815 int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
2816 int enable_ppgtt);
2817
2818 bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2819
2820 /* i915_drv.c */
2821 void __printf(3, 4)
2822 __i915_printk(struct drm_i915_private *dev_priv, const char *level,
2823 const char *fmt, ...);
2824
2825 #define i915_report_error(dev_priv, fmt, ...) \
2826 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2827
2828 #ifdef CONFIG_COMPAT
2829 extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2830 unsigned long arg);
2831 #endif
2832 extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2833 extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
2834 extern int i915_reset(struct drm_i915_private *dev_priv);
2835 extern int intel_guc_reset(struct drm_i915_private *dev_priv);
2836 extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
2837 extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2838 extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2839 extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2840 extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2841 int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
2842
2843 /* intel_hotplug.c */
2844 void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2845 u32 pin_mask, u32 long_mask);
2846 void intel_hpd_init(struct drm_i915_private *dev_priv);
2847 void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2848 void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
2849 bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
2850 bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2851 void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2852
2853 /* i915_irq.c */
2854 static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2855 {
2856 unsigned long delay;
2857
2858 if (unlikely(!i915.enable_hangcheck))
2859 return;
2860
2861 /* Don't continually defer the hangcheck so that it is always run at
2862 * least once after work has been scheduled on any ring. Otherwise,
2863 * we will ignore a hung ring if a second ring is kept busy.
2864 */
2865
2866 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2867 queue_delayed_work(system_long_wq,
2868 &dev_priv->gpu_error.hangcheck_work, delay);
2869 }
2870
2871 __printf(3, 4)
2872 void i915_handle_error(struct drm_i915_private *dev_priv,
2873 u32 engine_mask,
2874 const char *fmt, ...);
2875
2876 extern void intel_irq_init(struct drm_i915_private *dev_priv);
2877 int intel_irq_install(struct drm_i915_private *dev_priv);
2878 void intel_irq_uninstall(struct drm_i915_private *dev_priv);
2879
2880 extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
2881 extern void intel_uncore_early_sanitize(struct drm_i915_private *dev_priv,
2882 bool restore_forcewake);
2883 extern void intel_uncore_init(struct drm_i915_private *dev_priv);
2884 extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
2885 extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
2886 extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
2887 extern void intel_uncore_forcewake_reset(struct drm_i915_private *dev_priv,
2888 bool restore);
2889 const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
2890 void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
2891 enum forcewake_domains domains);
2892 void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
2893 enum forcewake_domains domains);
2894 /* Like above but the caller must manage the uncore.lock itself.
2895 * Must be used with I915_READ_FW and friends.
2896 */
2897 void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2898 enum forcewake_domains domains);
2899 void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2900 enum forcewake_domains domains);
2901 u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2902
2903 void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
2904
2905 int intel_wait_for_register(struct drm_i915_private *dev_priv,
2906 i915_reg_t reg,
2907 const u32 mask,
2908 const u32 value,
2909 const unsigned long timeout_ms);
2910 int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
2911 i915_reg_t reg,
2912 const u32 mask,
2913 const u32 value,
2914 const unsigned long timeout_ms);
2915
2916 static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2917 {
2918 return dev_priv->gvt.initialized;
2919 }
2920
2921 static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
2922 {
2923 return dev_priv->vgpu.active;
2924 }
2925
2926 void
2927 i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2928 u32 status_mask);
2929
2930 void
2931 i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
2932 u32 status_mask);
2933
2934 void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2935 void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2936 void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2937 uint32_t mask,
2938 uint32_t bits);
2939 void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2940 uint32_t interrupt_mask,
2941 uint32_t enabled_irq_mask);
2942 static inline void
2943 ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2944 {
2945 ilk_update_display_irq(dev_priv, bits, bits);
2946 }
2947 static inline void
2948 ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2949 {
2950 ilk_update_display_irq(dev_priv, bits, 0);
2951 }
2952 void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2953 enum pipe pipe,
2954 uint32_t interrupt_mask,
2955 uint32_t enabled_irq_mask);
2956 static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2957 enum pipe pipe, uint32_t bits)
2958 {
2959 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2960 }
2961 static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2962 enum pipe pipe, uint32_t bits)
2963 {
2964 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2965 }
2966 void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2967 uint32_t interrupt_mask,
2968 uint32_t enabled_irq_mask);
2969 static inline void
2970 ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2971 {
2972 ibx_display_interrupt_update(dev_priv, bits, bits);
2973 }
2974 static inline void
2975 ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2976 {
2977 ibx_display_interrupt_update(dev_priv, bits, 0);
2978 }
2979
2980 /* i915_gem.c */
2981 int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2982 struct drm_file *file_priv);
2983 int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2984 struct drm_file *file_priv);
2985 int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2986 struct drm_file *file_priv);
2987 int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2988 struct drm_file *file_priv);
2989 int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2990 struct drm_file *file_priv);
2991 int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2992 struct drm_file *file_priv);
2993 int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2994 struct drm_file *file_priv);
2995 void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2996 struct drm_i915_gem_request *req);
2997 int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
2998 struct drm_i915_gem_execbuffer2 *args,
2999 struct list_head *vmas);
3000 int i915_gem_execbuffer(struct drm_device *dev, void *data,
3001 struct drm_file *file_priv);
3002 int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3003 struct drm_file *file_priv);
3004 int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3005 struct drm_file *file_priv);
3006 int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3007 struct drm_file *file);
3008 int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3009 struct drm_file *file);
3010 int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3011 struct drm_file *file_priv);
3012 int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3013 struct drm_file *file_priv);
3014 int i915_gem_set_tiling(struct drm_device *dev, void *data,
3015 struct drm_file *file_priv);
3016 int i915_gem_get_tiling(struct drm_device *dev, void *data,
3017 struct drm_file *file_priv);
3018 void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3019 int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3020 struct drm_file *file);
3021 int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3022 struct drm_file *file_priv);
3023 int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3024 struct drm_file *file_priv);
3025 void i915_gem_load_init(struct drm_device *dev);
3026 void i915_gem_load_cleanup(struct drm_device *dev);
3027 void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
3028 int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3029
3030 void *i915_gem_object_alloc(struct drm_device *dev);
3031 void i915_gem_object_free(struct drm_i915_gem_object *obj);
3032 void i915_gem_object_init(struct drm_i915_gem_object *obj,
3033 const struct drm_i915_gem_object_ops *ops);
3034 struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
3035 size_t size);
3036 struct drm_i915_gem_object *i915_gem_object_create_from_data(
3037 struct drm_device *dev, const void *data, size_t size);
3038 void i915_gem_free_object(struct drm_gem_object *obj);
3039 void i915_gem_vma_destroy(struct i915_vma *vma);
3040
3041 /* Flags used by pin/bind&friends. */
3042 #define PIN_MAPPABLE (1<<0)
3043 #define PIN_NONBLOCK (1<<1)
3044 #define PIN_GLOBAL (1<<2)
3045 #define PIN_OFFSET_BIAS (1<<3)
3046 #define PIN_USER (1<<4)
3047 #define PIN_UPDATE (1<<5)
3048 #define PIN_ZONE_4G (1<<6)
3049 #define PIN_HIGH (1<<7)
3050 #define PIN_OFFSET_FIXED (1<<8)
3051 #define PIN_OFFSET_MASK (~4095)
3052 int __must_check
3053 i915_gem_object_pin(struct drm_i915_gem_object *obj,
3054 struct i915_address_space *vm,
3055 uint32_t alignment,
3056 uint64_t flags);
3057 int __must_check
3058 i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3059 const struct i915_ggtt_view *view,
3060 uint32_t alignment,
3061 uint64_t flags);
3062
3063 int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
3064 u32 flags);
3065 void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
3066 int __must_check i915_vma_unbind(struct i915_vma *vma);
3067 /*
3068 * BEWARE: Do not use the function below unless you can _absolutely_
3069 * _guarantee_ VMA in question is _not in use_ anywhere.
3070 */
3071 int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
3072 int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
3073 void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
3074 void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
3075
3076 int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3077 int *needs_clflush);
3078
3079 int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3080
3081 static inline int __sg_page_count(struct scatterlist *sg)
3082 {
3083 return sg->length >> PAGE_SHIFT;
3084 }
3085
3086 struct page *
3087 i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
3088
3089 static inline dma_addr_t
3090 i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj, int n)
3091 {
3092 if (n < obj->get_page.last) {
3093 obj->get_page.sg = obj->pages->sgl;
3094 obj->get_page.last = 0;
3095 }
3096
3097 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3098 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3099 if (unlikely(sg_is_chain(obj->get_page.sg)))
3100 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3101 }
3102
3103 return sg_dma_address(obj->get_page.sg) + ((n - obj->get_page.last) << PAGE_SHIFT);
3104 }
3105
3106 static inline struct page *
3107 i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
3108 {
3109 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
3110 return NULL;
3111
3112 if (n < obj->get_page.last) {
3113 obj->get_page.sg = obj->pages->sgl;
3114 obj->get_page.last = 0;
3115 }
3116
3117 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
3118 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
3119 if (unlikely(sg_is_chain(obj->get_page.sg)))
3120 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
3121 }
3122
3123 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
3124 }
3125
3126 static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3127 {
3128 BUG_ON(obj->pages == NULL);
3129 obj->pages_pin_count++;
3130 }
3131
3132 static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3133 {
3134 BUG_ON(obj->pages_pin_count == 0);
3135 obj->pages_pin_count--;
3136 }
3137
3138 /**
3139 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3140 * @obj - the object to map into kernel address space
3141 *
3142 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3143 * pages and then returns a contiguous mapping of the backing storage into
3144 * the kernel address space.
3145 *
3146 * The caller must hold the struct_mutex, and is responsible for calling
3147 * i915_gem_object_unpin_map() when the mapping is no longer required.
3148 *
3149 * Returns the pointer through which to access the mapped object, or an
3150 * ERR_PTR() on error.
3151 */
3152 void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3153
3154 /**
3155 * i915_gem_object_unpin_map - releases an earlier mapping
3156 * @obj - the object to unmap
3157 *
3158 * After pinning the object and mapping its pages, once you are finished
3159 * with your access, call i915_gem_object_unpin_map() to release the pin
3160 * upon the mapping. Once the pin count reaches zero, that mapping may be
3161 * removed.
3162 *
3163 * The caller must hold the struct_mutex.
3164 */
3165 static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3166 {
3167 lockdep_assert_held(&obj->base.dev->struct_mutex);
3168 i915_gem_object_unpin_pages(obj);
3169 }
3170
3171 int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
3172 int i915_gem_object_sync(struct drm_i915_gem_object *obj,
3173 struct intel_engine_cs *to,
3174 struct drm_i915_gem_request **to_req);
3175 void i915_vma_move_to_active(struct i915_vma *vma,
3176 struct drm_i915_gem_request *req);
3177 int i915_gem_dumb_create(struct drm_file *file_priv,
3178 struct drm_device *dev,
3179 struct drm_mode_create_dumb *args);
3180 int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3181 uint32_t handle, uint64_t *offset);
3182
3183 void i915_gem_track_fb(struct drm_i915_gem_object *old,
3184 struct drm_i915_gem_object *new,
3185 unsigned frontbuffer_bits);
3186
3187 int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
3188
3189 struct drm_i915_gem_request *
3190 i915_gem_find_active_request(struct intel_engine_cs *engine);
3191
3192 void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
3193 void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
3194
3195 static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3196 {
3197 return atomic_read(&error->reset_counter);
3198 }
3199
3200 static inline bool __i915_reset_in_progress(u32 reset)
3201 {
3202 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3203 }
3204
3205 static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3206 {
3207 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3208 }
3209
3210 static inline bool __i915_terminally_wedged(u32 reset)
3211 {
3212 return unlikely(reset & I915_WEDGED);
3213 }
3214
3215 static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3216 {
3217 return __i915_reset_in_progress(i915_reset_counter(error));
3218 }
3219
3220 static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3221 {
3222 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
3223 }
3224
3225 static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3226 {
3227 return __i915_terminally_wedged(i915_reset_counter(error));
3228 }
3229
3230 static inline u32 i915_reset_count(struct i915_gpu_error *error)
3231 {
3232 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
3233 }
3234
3235 void i915_gem_reset(struct drm_device *dev);
3236 bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
3237 int __must_check i915_gem_init(struct drm_device *dev);
3238 int __must_check i915_gem_init_hw(struct drm_device *dev);
3239 void i915_gem_init_swizzling(struct drm_device *dev);
3240 void i915_gem_cleanup_engines(struct drm_device *dev);
3241 int __must_check i915_gem_wait_for_idle(struct drm_i915_private *dev_priv);
3242 int __must_check i915_gem_suspend(struct drm_device *dev);
3243 void i915_gem_resume(struct drm_device *dev);
3244 int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
3245 int __must_check
3246 i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3247 bool readonly);
3248 int __must_check
3249 i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3250 bool write);
3251 int __must_check
3252 i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3253 int __must_check
3254 i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3255 u32 alignment,
3256 const struct i915_ggtt_view *view);
3257 void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3258 const struct i915_ggtt_view *view);
3259 int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
3260 int align);
3261 int i915_gem_open(struct drm_device *dev, struct drm_file *file);
3262 void i915_gem_release(struct drm_device *dev, struct drm_file *file);
3263
3264 uint32_t
3265 i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
3266 uint32_t
3267 i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3268 int tiling_mode, bool fenced);
3269
3270 int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3271 enum i915_cache_level cache_level);
3272
3273 struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3274 struct dma_buf *dma_buf);
3275
3276 struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3277 struct drm_gem_object *gem_obj, int flags);
3278
3279 u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3280 const struct i915_ggtt_view *view);
3281 u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3282 struct i915_address_space *vm);
3283 static inline u64
3284 i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
3285 {
3286 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
3287 }
3288
3289 bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
3290 bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
3291 const struct i915_ggtt_view *view);
3292 bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
3293 struct i915_address_space *vm);
3294
3295 struct i915_vma *
3296 i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3297 struct i915_address_space *vm);
3298 struct i915_vma *
3299 i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3300 const struct i915_ggtt_view *view);
3301
3302 struct i915_vma *
3303 i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
3304 struct i915_address_space *vm);
3305 struct i915_vma *
3306 i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3307 const struct i915_ggtt_view *view);
3308
3309 static inline struct i915_vma *
3310 i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3311 {
3312 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
3313 }
3314 bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
3315
3316 /* Some GGTT VM helpers */
3317 static inline struct i915_hw_ppgtt *
3318 i915_vm_to_ppgtt(struct i915_address_space *vm)
3319 {
3320 return container_of(vm, struct i915_hw_ppgtt, base);
3321 }
3322
3323
3324 static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3325 {
3326 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
3327 }
3328
3329 unsigned long
3330 i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
3331
3332 static inline int __must_check
3333 i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3334 uint32_t alignment,
3335 unsigned flags)
3336 {
3337 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3338 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3339
3340 return i915_gem_object_pin(obj, &ggtt->base,
3341 alignment, flags | PIN_GLOBAL);
3342 }
3343
3344 void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3345 const struct i915_ggtt_view *view);
3346 static inline void
3347 i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3348 {
3349 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3350 }
3351
3352 /* i915_gem_fence.c */
3353 int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3354 int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3355
3356 bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3357 void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3358
3359 void i915_gem_restore_fences(struct drm_device *dev);
3360
3361 void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3362 void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3363 void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3364
3365 /* i915_gem_context.c */
3366 int __must_check i915_gem_context_init(struct drm_device *dev);
3367 void i915_gem_context_lost(struct drm_i915_private *dev_priv);
3368 void i915_gem_context_fini(struct drm_device *dev);
3369 void i915_gem_context_reset(struct drm_device *dev);
3370 int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
3371 void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
3372 int i915_switch_context(struct drm_i915_gem_request *req);
3373 int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv);
3374 void i915_gem_context_free(struct kref *ctx_ref);
3375 struct drm_i915_gem_object *
3376 i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
3377 struct i915_gem_context *
3378 i915_gem_context_create_gvt(struct drm_device *dev);
3379
3380 static inline struct i915_gem_context *
3381 i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3382 {
3383 struct i915_gem_context *ctx;
3384
3385 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
3386
3387 ctx = idr_find(&file_priv->context_idr, id);
3388 if (!ctx)
3389 return ERR_PTR(-ENOENT);
3390
3391 return ctx;
3392 }
3393
3394 static inline struct i915_gem_context *
3395 i915_gem_context_get(struct i915_gem_context *ctx)
3396 {
3397 kref_get(&ctx->ref);
3398 return ctx;
3399 }
3400
3401 static inline void i915_gem_context_put(struct i915_gem_context *ctx)
3402 {
3403 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
3404 kref_put(&ctx->ref, i915_gem_context_free);
3405 }
3406
3407 static inline bool i915_gem_context_is_default(const struct i915_gem_context *c)
3408 {
3409 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3410 }
3411
3412 int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3413 struct drm_file *file);
3414 int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3415 struct drm_file *file);
3416 int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3417 struct drm_file *file_priv);
3418 int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3419 struct drm_file *file_priv);
3420 int i915_gem_context_reset_stats_ioctl(struct drm_device *dev, void *data,
3421 struct drm_file *file);
3422
3423 /* i915_gem_evict.c */
3424 int __must_check i915_gem_evict_something(struct drm_device *dev,
3425 struct i915_address_space *vm,
3426 int min_size,
3427 unsigned alignment,
3428 unsigned cache_level,
3429 unsigned long start,
3430 unsigned long end,
3431 unsigned flags);
3432 int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
3433 int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3434
3435 /* belongs in i915_gem_gtt.h */
3436 static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
3437 {
3438 if (INTEL_GEN(dev_priv) < 6)
3439 intel_gtt_chipset_flush();
3440 }
3441
3442 /* i915_gem_stolen.c */
3443 int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3444 struct drm_mm_node *node, u64 size,
3445 unsigned alignment);
3446 int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3447 struct drm_mm_node *node, u64 size,
3448 unsigned alignment, u64 start,
3449 u64 end);
3450 void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3451 struct drm_mm_node *node);
3452 int i915_gem_init_stolen(struct drm_device *dev);
3453 void i915_gem_cleanup_stolen(struct drm_device *dev);
3454 struct drm_i915_gem_object *
3455 i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
3456 struct drm_i915_gem_object *
3457 i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3458 u32 stolen_offset,
3459 u32 gtt_offset,
3460 u32 size);
3461
3462 /* i915_gem_shrinker.c */
3463 unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3464 unsigned long target,
3465 unsigned flags);
3466 #define I915_SHRINK_PURGEABLE 0x1
3467 #define I915_SHRINK_UNBOUND 0x2
3468 #define I915_SHRINK_BOUND 0x4
3469 #define I915_SHRINK_ACTIVE 0x8
3470 #define I915_SHRINK_VMAPS 0x10
3471 unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3472 void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3473 void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
3474
3475
3476 /* i915_gem_tiling.c */
3477 static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
3478 {
3479 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3480
3481 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3482 obj->tiling_mode != I915_TILING_NONE;
3483 }
3484
3485 /* i915_gem_debug.c */
3486 #if WATCH_LISTS
3487 int i915_verify_lists(struct drm_device *dev);
3488 #else
3489 #define i915_verify_lists(dev) 0
3490 #endif
3491
3492 /* i915_debugfs.c */
3493 #ifdef CONFIG_DEBUG_FS
3494 int i915_debugfs_register(struct drm_i915_private *dev_priv);
3495 void i915_debugfs_unregister(struct drm_i915_private *dev_priv);
3496 int i915_debugfs_connector_add(struct drm_connector *connector);
3497 void intel_display_crc_init(struct drm_device *dev);
3498 #else
3499 static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
3500 static inline void i915_debugfs_unregister(struct drm_i915_private *dev_priv) {}
3501 static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3502 { return 0; }
3503 static inline void intel_display_crc_init(struct drm_device *dev) {}
3504 #endif
3505
3506 /* i915_gpu_error.c */
3507 __printf(2, 3)
3508 void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
3509 int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3510 const struct i915_error_state_file_priv *error);
3511 int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
3512 struct drm_i915_private *i915,
3513 size_t count, loff_t pos);
3514 static inline void i915_error_state_buf_release(
3515 struct drm_i915_error_state_buf *eb)
3516 {
3517 kfree(eb->buf);
3518 }
3519 void i915_capture_error_state(struct drm_i915_private *dev_priv,
3520 u32 engine_mask,
3521 const char *error_msg);
3522 void i915_error_state_get(struct drm_device *dev,
3523 struct i915_error_state_file_priv *error_priv);
3524 void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3525 void i915_destroy_error_state(struct drm_device *dev);
3526
3527 void i915_get_extra_instdone(struct drm_i915_private *dev_priv, uint32_t *instdone);
3528 const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
3529
3530 /* i915_cmd_parser.c */
3531 int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
3532 int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3533 void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3534 bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3535 int i915_parse_cmds(struct intel_engine_cs *engine,
3536 struct drm_i915_gem_object *batch_obj,
3537 struct drm_i915_gem_object *shadow_batch_obj,
3538 u32 batch_start_offset,
3539 u32 batch_len,
3540 bool is_master);
3541
3542 /* i915_suspend.c */
3543 extern int i915_save_state(struct drm_device *dev);
3544 extern int i915_restore_state(struct drm_device *dev);
3545
3546 /* i915_sysfs.c */
3547 void i915_setup_sysfs(struct drm_device *dev_priv);
3548 void i915_teardown_sysfs(struct drm_device *dev_priv);
3549
3550 /* intel_i2c.c */
3551 extern int intel_setup_gmbus(struct drm_device *dev);
3552 extern void intel_teardown_gmbus(struct drm_device *dev);
3553 extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3554 unsigned int pin);
3555
3556 extern struct i2c_adapter *
3557 intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
3558 extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3559 extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
3560 static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
3561 {
3562 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3563 }
3564 extern void intel_i2c_reset(struct drm_device *dev);
3565
3566 /* intel_bios.c */
3567 int intel_bios_init(struct drm_i915_private *dev_priv);
3568 bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3569 bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
3570 bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
3571 bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
3572 bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
3573 bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
3574 bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
3575 bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3576 enum port port);
3577
3578 /* intel_opregion.c */
3579 #ifdef CONFIG_ACPI
3580 extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
3581 extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3582 extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
3583 extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
3584 extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3585 bool enable);
3586 extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
3587 pci_power_t state);
3588 extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
3589 #else
3590 static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
3591 static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3592 static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
3593 static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3594 {
3595 }
3596 static inline int
3597 intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3598 {
3599 return 0;
3600 }
3601 static inline int
3602 intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
3603 {
3604 return 0;
3605 }
3606 static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
3607 {
3608 return -ENODEV;
3609 }
3610 #endif
3611
3612 /* intel_acpi.c */
3613 #ifdef CONFIG_ACPI
3614 extern void intel_register_dsm_handler(void);
3615 extern void intel_unregister_dsm_handler(void);
3616 #else
3617 static inline void intel_register_dsm_handler(void) { return; }
3618 static inline void intel_unregister_dsm_handler(void) { return; }
3619 #endif /* CONFIG_ACPI */
3620
3621 /* intel_device_info.c */
3622 static inline struct intel_device_info *
3623 mkwrite_device_info(struct drm_i915_private *dev_priv)
3624 {
3625 return (struct intel_device_info *)&dev_priv->info;
3626 }
3627
3628 void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3629 void intel_device_info_dump(struct drm_i915_private *dev_priv);
3630
3631 /* modesetting */
3632 extern void intel_modeset_init_hw(struct drm_device *dev);
3633 extern void intel_modeset_init(struct drm_device *dev);
3634 extern void intel_modeset_gem_init(struct drm_device *dev);
3635 extern void intel_modeset_cleanup(struct drm_device *dev);
3636 extern int intel_connector_register(struct drm_connector *);
3637 extern void intel_connector_unregister(struct drm_connector *);
3638 extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
3639 extern void intel_display_resume(struct drm_device *dev);
3640 extern void i915_redisable_vga(struct drm_device *dev);
3641 extern void i915_redisable_vga_power_on(struct drm_device *dev);
3642 extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
3643 extern void intel_init_pch_refclk(struct drm_device *dev);
3644 extern void intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
3645 extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3646 bool enable);
3647
3648 int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3649 struct drm_file *file);
3650
3651 /* overlay */
3652 extern struct intel_overlay_error_state *
3653 intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
3654 extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3655 struct intel_overlay_error_state *error);
3656
3657 extern struct intel_display_error_state *
3658 intel_display_capture_error_state(struct drm_i915_private *dev_priv);
3659 extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
3660 struct drm_device *dev,
3661 struct intel_display_error_state *error);
3662
3663 int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3664 int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
3665
3666 /* intel_sideband.c */
3667 u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3668 void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
3669 u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
3670 u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3671 void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
3672 u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3673 void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3674 u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3675 void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3676 u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3677 void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3678 u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3679 void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
3680 u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3681 enum intel_sbi_destination destination);
3682 void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3683 enum intel_sbi_destination destination);
3684 u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3685 void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3686
3687 /* intel_dpio_phy.c */
3688 void chv_set_phy_signal_level(struct intel_encoder *encoder,
3689 u32 deemph_reg_value, u32 margin_reg_value,
3690 bool uniq_trans_scale);
3691 void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3692 bool reset);
3693 void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
3694 void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3695 void chv_phy_release_cl2_override(struct intel_encoder *encoder);
3696 void chv_phy_post_pll_disable(struct intel_encoder *encoder);
3697
3698 void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3699 u32 demph_reg_value, u32 preemph_reg_value,
3700 u32 uniqtranscale_reg_value, u32 tx3_demph);
3701 void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
3702 void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3703 void vlv_phy_reset_lanes(struct intel_encoder *encoder);
3704
3705 int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3706 int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
3707
3708 #define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3709 #define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3710
3711 #define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3712 #define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3713 #define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3714 #define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3715
3716 #define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3717 #define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3718 #define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3719 #define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3720
3721 /* Be very careful with read/write 64-bit values. On 32-bit machines, they
3722 * will be implemented using 2 32-bit writes in an arbitrary order with
3723 * an arbitrary delay between them. This can cause the hardware to
3724 * act upon the intermediate value, possibly leading to corruption and
3725 * machine death. You have been warned.
3726 */
3727 #define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3728 #define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
3729
3730 #define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3731 u32 upper, lower, old_upper, loop = 0; \
3732 upper = I915_READ(upper_reg); \
3733 do { \
3734 old_upper = upper; \
3735 lower = I915_READ(lower_reg); \
3736 upper = I915_READ(upper_reg); \
3737 } while (upper != old_upper && loop++ < 2); \
3738 (u64)upper << 32 | lower; })
3739
3740 #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3741 #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3742
3743 #define __raw_read(x, s) \
3744 static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
3745 i915_reg_t reg) \
3746 { \
3747 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
3748 }
3749
3750 #define __raw_write(x, s) \
3751 static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
3752 i915_reg_t reg, uint##x##_t val) \
3753 { \
3754 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
3755 }
3756 __raw_read(8, b)
3757 __raw_read(16, w)
3758 __raw_read(32, l)
3759 __raw_read(64, q)
3760
3761 __raw_write(8, b)
3762 __raw_write(16, w)
3763 __raw_write(32, l)
3764 __raw_write(64, q)
3765
3766 #undef __raw_read
3767 #undef __raw_write
3768
3769 /* These are untraced mmio-accessors that are only valid to be used inside
3770 * criticial sections inside IRQ handlers where forcewake is explicitly
3771 * controlled.
3772 * Think twice, and think again, before using these.
3773 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3774 * intel_uncore_forcewake_irqunlock().
3775 */
3776 #define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3777 #define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
3778 #define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
3779 #define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3780
3781 /* "Broadcast RGB" property */
3782 #define INTEL_BROADCAST_RGB_AUTO 0
3783 #define INTEL_BROADCAST_RGB_FULL 1
3784 #define INTEL_BROADCAST_RGB_LIMITED 2
3785
3786 static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
3787 {
3788 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
3789 return VLV_VGACNTRL;
3790 else if (INTEL_INFO(dev)->gen >= 5)
3791 return CPU_VGACNTRL;
3792 else
3793 return VGACNTRL;
3794 }
3795
3796 static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3797 {
3798 unsigned long j = msecs_to_jiffies(m);
3799
3800 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3801 }
3802
3803 static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3804 {
3805 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3806 }
3807
3808 static inline unsigned long
3809 timespec_to_jiffies_timeout(const struct timespec *value)
3810 {
3811 unsigned long j = timespec_to_jiffies(value);
3812
3813 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3814 }
3815
3816 /*
3817 * If you need to wait X milliseconds between events A and B, but event B
3818 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3819 * when event A happened, then just before event B you call this function and
3820 * pass the timestamp as the first argument, and X as the second argument.
3821 */
3822 static inline void
3823 wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3824 {
3825 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
3826
3827 /*
3828 * Don't re-read the value of "jiffies" every time since it may change
3829 * behind our back and break the math.
3830 */
3831 tmp_jiffies = jiffies;
3832 target_jiffies = timestamp_jiffies +
3833 msecs_to_jiffies_timeout(to_wait_ms);
3834
3835 if (time_after(target_jiffies, tmp_jiffies)) {
3836 remaining_jiffies = target_jiffies - tmp_jiffies;
3837 while (remaining_jiffies)
3838 remaining_jiffies =
3839 schedule_timeout_uninterruptible(remaining_jiffies);
3840 }
3841 }
3842 static inline bool __i915_request_irq_complete(struct drm_i915_gem_request *req)
3843 {
3844 struct intel_engine_cs *engine = req->engine;
3845
3846 /* Before we do the heavier coherent read of the seqno,
3847 * check the value (hopefully) in the CPU cacheline.
3848 */
3849 if (i915_gem_request_completed(req))
3850 return true;
3851
3852 /* Ensure our read of the seqno is coherent so that we
3853 * do not "miss an interrupt" (i.e. if this is the last
3854 * request and the seqno write from the GPU is not visible
3855 * by the time the interrupt fires, we will see that the
3856 * request is incomplete and go back to sleep awaiting
3857 * another interrupt that will never come.)
3858 *
3859 * Strictly, we only need to do this once after an interrupt,
3860 * but it is easier and safer to do it every time the waiter
3861 * is woken.
3862 */
3863 if (engine->irq_seqno_barrier &&
3864 READ_ONCE(engine->breadcrumbs.irq_seqno_bh) == current &&
3865 cmpxchg_relaxed(&engine->breadcrumbs.irq_posted, 1, 0)) {
3866 struct task_struct *tsk;
3867
3868 /* The ordering of irq_posted versus applying the barrier
3869 * is crucial. The clearing of the current irq_posted must
3870 * be visible before we perform the barrier operation,
3871 * such that if a subsequent interrupt arrives, irq_posted
3872 * is reasserted and our task rewoken (which causes us to
3873 * do another __i915_request_irq_complete() immediately
3874 * and reapply the barrier). Conversely, if the clear
3875 * occurs after the barrier, then an interrupt that arrived
3876 * whilst we waited on the barrier would not trigger a
3877 * barrier on the next pass, and the read may not see the
3878 * seqno update.
3879 */
3880 engine->irq_seqno_barrier(engine);
3881
3882 /* If we consume the irq, but we are no longer the bottom-half,
3883 * the real bottom-half may not have serialised their own
3884 * seqno check with the irq-barrier (i.e. may have inspected
3885 * the seqno before we believe it coherent since they see
3886 * irq_posted == false but we are still running).
3887 */
3888 rcu_read_lock();
3889 tsk = READ_ONCE(engine->breadcrumbs.irq_seqno_bh);
3890 if (tsk && tsk != current)
3891 /* Note that if the bottom-half is changed as we
3892 * are sending the wake-up, the new bottom-half will
3893 * be woken by whomever made the change. We only have
3894 * to worry about when we steal the irq-posted for
3895 * ourself.
3896 */
3897 wake_up_process(tsk);
3898 rcu_read_unlock();
3899
3900 if (i915_gem_request_completed(req))
3901 return true;
3902 }
3903
3904 /* We need to check whether any gpu reset happened in between
3905 * the request being submitted and now. If a reset has occurred,
3906 * the seqno will have been advance past ours and our request
3907 * is complete. If we are in the process of handling a reset,
3908 * the request is effectively complete as the rendering will
3909 * be discarded, but we need to return in order to drop the
3910 * struct_mutex.
3911 */
3912 if (i915_reset_in_progress(&req->i915->gpu_error))
3913 return true;
3914
3915 return false;
3916 }
3917
3918 #endif
This page took 0.108078 seconds and 6 git commands to generate.