drm/i915: Fix watermarks for VLV/CHV
[deliverable/linux.git] / drivers / gpu / drm / i915 / intel_drv.h
1 /*
2 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
23 * IN THE SOFTWARE.
24 */
25 #ifndef __INTEL_DRV_H__
26 #define __INTEL_DRV_H__
27
28 #include <linux/async.h>
29 #include <linux/i2c.h>
30 #include <linux/hdmi.h>
31 #include <drm/i915_drm.h>
32 #include "i915_drv.h"
33 #include <drm/drm_crtc.h>
34 #include <drm/drm_crtc_helper.h>
35 #include <drm/drm_fb_helper.h>
36 #include <drm/drm_dp_mst_helper.h>
37 #include <drm/drm_rect.h>
38 #include <drm/drm_atomic.h>
39
40 /**
41 * _wait_for - magic (register) wait macro
42 *
43 * Does the right thing for modeset paths when run under kdgb or similar atomic
44 * contexts. Note that it's important that we check the condition again after
45 * having timed out, since the timeout could be due to preemption or similar and
46 * we've never had a chance to check the condition before the timeout.
47 *
48 * TODO: When modesetting has fully transitioned to atomic, the below
49 * drm_can_sleep() can be removed and in_atomic()/!in_atomic() asserts
50 * added.
51 */
52 #define _wait_for(COND, US, W) ({ \
53 unsigned long timeout__ = jiffies + usecs_to_jiffies(US) + 1; \
54 int ret__ = 0; \
55 while (!(COND)) { \
56 if (time_after(jiffies, timeout__)) { \
57 if (!(COND)) \
58 ret__ = -ETIMEDOUT; \
59 break; \
60 } \
61 if ((W) && drm_can_sleep()) { \
62 usleep_range((W), (W)*2); \
63 } else { \
64 cpu_relax(); \
65 } \
66 } \
67 ret__; \
68 })
69
70 #define wait_for(COND, MS) _wait_for((COND), (MS) * 1000, 1000)
71 #define wait_for_us(COND, US) _wait_for((COND), (US), 1)
72
73 /* If CONFIG_PREEMPT_COUNT is disabled, in_atomic() always reports false. */
74 #if defined(CONFIG_DRM_I915_DEBUG) && defined(CONFIG_PREEMPT_COUNT)
75 # define _WAIT_FOR_ATOMIC_CHECK WARN_ON_ONCE(!in_atomic())
76 #else
77 # define _WAIT_FOR_ATOMIC_CHECK do { } while (0)
78 #endif
79
80 #define _wait_for_atomic(COND, US) ({ \
81 unsigned long end__; \
82 int ret__ = 0; \
83 _WAIT_FOR_ATOMIC_CHECK; \
84 BUILD_BUG_ON((US) > 50000); \
85 end__ = (local_clock() >> 10) + (US) + 1; \
86 while (!(COND)) { \
87 if (time_after((unsigned long)(local_clock() >> 10), end__)) { \
88 /* Unlike the regular wait_for(), this atomic variant \
89 * cannot be preempted (and we'll just ignore the issue\
90 * of irq interruptions) and so we know that no time \
91 * has passed since the last check of COND and can \
92 * immediately report the timeout. \
93 */ \
94 ret__ = -ETIMEDOUT; \
95 break; \
96 } \
97 cpu_relax(); \
98 } \
99 ret__; \
100 })
101
102 #define wait_for_atomic(COND, MS) _wait_for_atomic((COND), (MS) * 1000)
103 #define wait_for_atomic_us(COND, US) _wait_for_atomic((COND), (US))
104
105 #define KHz(x) (1000 * (x))
106 #define MHz(x) KHz(1000 * (x))
107
108 /*
109 * Display related stuff
110 */
111
112 /* store information about an Ixxx DVO */
113 /* The i830->i865 use multiple DVOs with multiple i2cs */
114 /* the i915, i945 have a single sDVO i2c bus - which is different */
115 #define MAX_OUTPUTS 6
116 /* maximum connectors per crtcs in the mode set */
117
118 /* Maximum cursor sizes */
119 #define GEN2_CURSOR_WIDTH 64
120 #define GEN2_CURSOR_HEIGHT 64
121 #define MAX_CURSOR_WIDTH 256
122 #define MAX_CURSOR_HEIGHT 256
123
124 #define INTEL_I2C_BUS_DVO 1
125 #define INTEL_I2C_BUS_SDVO 2
126
127 /* these are outputs from the chip - integrated only
128 external chips are via DVO or SDVO output */
129 enum intel_output_type {
130 INTEL_OUTPUT_UNUSED = 0,
131 INTEL_OUTPUT_ANALOG = 1,
132 INTEL_OUTPUT_DVO = 2,
133 INTEL_OUTPUT_SDVO = 3,
134 INTEL_OUTPUT_LVDS = 4,
135 INTEL_OUTPUT_TVOUT = 5,
136 INTEL_OUTPUT_HDMI = 6,
137 INTEL_OUTPUT_DISPLAYPORT = 7,
138 INTEL_OUTPUT_EDP = 8,
139 INTEL_OUTPUT_DSI = 9,
140 INTEL_OUTPUT_UNKNOWN = 10,
141 INTEL_OUTPUT_DP_MST = 11,
142 };
143
144 #define INTEL_DVO_CHIP_NONE 0
145 #define INTEL_DVO_CHIP_LVDS 1
146 #define INTEL_DVO_CHIP_TMDS 2
147 #define INTEL_DVO_CHIP_TVOUT 4
148
149 #define INTEL_DSI_VIDEO_MODE 0
150 #define INTEL_DSI_COMMAND_MODE 1
151
152 struct intel_framebuffer {
153 struct drm_framebuffer base;
154 struct drm_i915_gem_object *obj;
155 struct intel_rotation_info rot_info;
156 };
157
158 struct intel_fbdev {
159 struct drm_fb_helper helper;
160 struct intel_framebuffer *fb;
161 int preferred_bpp;
162 };
163
164 struct intel_encoder {
165 struct drm_encoder base;
166
167 enum intel_output_type type;
168 unsigned int cloneable;
169 void (*hot_plug)(struct intel_encoder *);
170 bool (*compute_config)(struct intel_encoder *,
171 struct intel_crtc_state *);
172 void (*pre_pll_enable)(struct intel_encoder *);
173 void (*pre_enable)(struct intel_encoder *);
174 void (*enable)(struct intel_encoder *);
175 void (*mode_set)(struct intel_encoder *intel_encoder);
176 void (*disable)(struct intel_encoder *);
177 void (*post_disable)(struct intel_encoder *);
178 void (*post_pll_disable)(struct intel_encoder *);
179 /* Read out the current hw state of this connector, returning true if
180 * the encoder is active. If the encoder is enabled it also set the pipe
181 * it is connected to in the pipe parameter. */
182 bool (*get_hw_state)(struct intel_encoder *, enum pipe *pipe);
183 /* Reconstructs the equivalent mode flags for the current hardware
184 * state. This must be called _after_ display->get_pipe_config has
185 * pre-filled the pipe config. Note that intel_encoder->base.crtc must
186 * be set correctly before calling this function. */
187 void (*get_config)(struct intel_encoder *,
188 struct intel_crtc_state *pipe_config);
189 /*
190 * Called during system suspend after all pending requests for the
191 * encoder are flushed (for example for DP AUX transactions) and
192 * device interrupts are disabled.
193 */
194 void (*suspend)(struct intel_encoder *);
195 int crtc_mask;
196 enum hpd_pin hpd_pin;
197 };
198
199 struct intel_panel {
200 struct drm_display_mode *fixed_mode;
201 struct drm_display_mode *downclock_mode;
202 int fitting_mode;
203
204 /* backlight */
205 struct {
206 bool present;
207 u32 level;
208 u32 min;
209 u32 max;
210 bool enabled;
211 bool combination_mode; /* gen 2/4 only */
212 bool active_low_pwm;
213
214 /* PWM chip */
215 bool util_pin_active_low; /* bxt+ */
216 u8 controller; /* bxt+ only */
217 struct pwm_device *pwm;
218
219 struct backlight_device *device;
220
221 /* Connector and platform specific backlight functions */
222 int (*setup)(struct intel_connector *connector, enum pipe pipe);
223 uint32_t (*get)(struct intel_connector *connector);
224 void (*set)(struct intel_connector *connector, uint32_t level);
225 void (*disable)(struct intel_connector *connector);
226 void (*enable)(struct intel_connector *connector);
227 uint32_t (*hz_to_pwm)(struct intel_connector *connector,
228 uint32_t hz);
229 void (*power)(struct intel_connector *, bool enable);
230 } backlight;
231 };
232
233 struct intel_connector {
234 struct drm_connector base;
235 /*
236 * The fixed encoder this connector is connected to.
237 */
238 struct intel_encoder *encoder;
239
240 /* Reads out the current hw, returning true if the connector is enabled
241 * and active (i.e. dpms ON state). */
242 bool (*get_hw_state)(struct intel_connector *);
243
244 /*
245 * Removes all interfaces through which the connector is accessible
246 * - like sysfs, debugfs entries -, so that no new operations can be
247 * started on the connector. Also makes sure all currently pending
248 * operations finish before returing.
249 */
250 void (*unregister)(struct intel_connector *);
251
252 /* Panel info for eDP and LVDS */
253 struct intel_panel panel;
254
255 /* Cached EDID for eDP and LVDS. May hold ERR_PTR for invalid EDID. */
256 struct edid *edid;
257 struct edid *detect_edid;
258
259 /* since POLL and HPD connectors may use the same HPD line keep the native
260 state of connector->polled in case hotplug storm detection changes it */
261 u8 polled;
262
263 void *port; /* store this opaque as its illegal to dereference it */
264
265 struct intel_dp *mst_port;
266 };
267
268 typedef struct dpll {
269 /* given values */
270 int n;
271 int m1, m2;
272 int p1, p2;
273 /* derived values */
274 int dot;
275 int vco;
276 int m;
277 int p;
278 } intel_clock_t;
279
280 struct intel_atomic_state {
281 struct drm_atomic_state base;
282
283 unsigned int cdclk;
284
285 /*
286 * Calculated device cdclk, can be different from cdclk
287 * only when all crtc's are DPMS off.
288 */
289 unsigned int dev_cdclk;
290
291 bool dpll_set, modeset;
292
293 unsigned int active_crtcs;
294 unsigned int min_pixclk[I915_MAX_PIPES];
295
296 struct intel_shared_dpll_config shared_dpll[I915_NUM_PLLS];
297 struct intel_wm_config wm_config;
298
299 /*
300 * Current watermarks can't be trusted during hardware readout, so
301 * don't bother calculating intermediate watermarks.
302 */
303 bool skip_intermediate_wm;
304 };
305
306 struct intel_plane_state {
307 struct drm_plane_state base;
308 struct drm_rect src;
309 struct drm_rect dst;
310 struct drm_rect clip;
311 bool visible;
312
313 /*
314 * scaler_id
315 * = -1 : not using a scaler
316 * >= 0 : using a scalers
317 *
318 * plane requiring a scaler:
319 * - During check_plane, its bit is set in
320 * crtc_state->scaler_state.scaler_users by calling helper function
321 * update_scaler_plane.
322 * - scaler_id indicates the scaler it got assigned.
323 *
324 * plane doesn't require a scaler:
325 * - this can happen when scaling is no more required or plane simply
326 * got disabled.
327 * - During check_plane, corresponding bit is reset in
328 * crtc_state->scaler_state.scaler_users by calling helper function
329 * update_scaler_plane.
330 */
331 int scaler_id;
332
333 struct drm_intel_sprite_colorkey ckey;
334
335 /* async flip related structures */
336 struct drm_i915_gem_request *wait_req;
337 };
338
339 struct intel_initial_plane_config {
340 struct intel_framebuffer *fb;
341 unsigned int tiling;
342 int size;
343 u32 base;
344 };
345
346 #define SKL_MIN_SRC_W 8
347 #define SKL_MAX_SRC_W 4096
348 #define SKL_MIN_SRC_H 8
349 #define SKL_MAX_SRC_H 4096
350 #define SKL_MIN_DST_W 8
351 #define SKL_MAX_DST_W 4096
352 #define SKL_MIN_DST_H 8
353 #define SKL_MAX_DST_H 4096
354
355 struct intel_scaler {
356 int in_use;
357 uint32_t mode;
358 };
359
360 struct intel_crtc_scaler_state {
361 #define SKL_NUM_SCALERS 2
362 struct intel_scaler scalers[SKL_NUM_SCALERS];
363
364 /*
365 * scaler_users: keeps track of users requesting scalers on this crtc.
366 *
367 * If a bit is set, a user is using a scaler.
368 * Here user can be a plane or crtc as defined below:
369 * bits 0-30 - plane (bit position is index from drm_plane_index)
370 * bit 31 - crtc
371 *
372 * Instead of creating a new index to cover planes and crtc, using
373 * existing drm_plane_index for planes which is well less than 31
374 * planes and bit 31 for crtc. This should be fine to cover all
375 * our platforms.
376 *
377 * intel_atomic_setup_scalers will setup available scalers to users
378 * requesting scalers. It will gracefully fail if request exceeds
379 * avilability.
380 */
381 #define SKL_CRTC_INDEX 31
382 unsigned scaler_users;
383
384 /* scaler used by crtc for panel fitting purpose */
385 int scaler_id;
386 };
387
388 /* drm_mode->private_flags */
389 #define I915_MODE_FLAG_INHERITED 1
390
391 struct intel_pipe_wm {
392 struct intel_wm_level wm[5];
393 struct intel_wm_level raw_wm[5];
394 uint32_t linetime;
395 bool fbc_wm_enabled;
396 bool pipe_enabled;
397 bool sprites_enabled;
398 bool sprites_scaled;
399 };
400
401 struct skl_pipe_wm {
402 struct skl_wm_level wm[8];
403 struct skl_wm_level trans_wm;
404 uint32_t linetime;
405 };
406
407 struct intel_crtc_state {
408 struct drm_crtc_state base;
409
410 /**
411 * quirks - bitfield with hw state readout quirks
412 *
413 * For various reasons the hw state readout code might not be able to
414 * completely faithfully read out the current state. These cases are
415 * tracked with quirk flags so that fastboot and state checker can act
416 * accordingly.
417 */
418 #define PIPE_CONFIG_QUIRK_MODE_SYNC_FLAGS (1<<0) /* unreliable sync mode.flags */
419 unsigned long quirks;
420
421 bool update_pipe; /* can a fast modeset be performed? */
422 bool disable_cxsr;
423 bool update_wm_pre, update_wm_post; /* watermarks are updated */
424 bool fb_changed; /* fb on any of the planes is changed */
425
426 /* Pipe source size (ie. panel fitter input size)
427 * All planes will be positioned inside this space,
428 * and get clipped at the edges. */
429 int pipe_src_w, pipe_src_h;
430
431 /* Whether to set up the PCH/FDI. Note that we never allow sharing
432 * between pch encoders and cpu encoders. */
433 bool has_pch_encoder;
434
435 /* Are we sending infoframes on the attached port */
436 bool has_infoframe;
437
438 /* CPU Transcoder for the pipe. Currently this can only differ from the
439 * pipe on Haswell (where we have a special eDP transcoder). */
440 enum transcoder cpu_transcoder;
441
442 /*
443 * Use reduced/limited/broadcast rbg range, compressing from the full
444 * range fed into the crtcs.
445 */
446 bool limited_color_range;
447
448 /* DP has a bunch of special case unfortunately, so mark the pipe
449 * accordingly. */
450 bool has_dp_encoder;
451
452 /* DSI has special cases */
453 bool has_dsi_encoder;
454
455 /* Whether we should send NULL infoframes. Required for audio. */
456 bool has_hdmi_sink;
457
458 /* Audio enabled on this pipe. Only valid if either has_hdmi_sink or
459 * has_dp_encoder is set. */
460 bool has_audio;
461
462 /*
463 * Enable dithering, used when the selected pipe bpp doesn't match the
464 * plane bpp.
465 */
466 bool dither;
467
468 /* Controls for the clock computation, to override various stages. */
469 bool clock_set;
470
471 /* SDVO TV has a bunch of special case. To make multifunction encoders
472 * work correctly, we need to track this at runtime.*/
473 bool sdvo_tv_clock;
474
475 /*
476 * crtc bandwidth limit, don't increase pipe bpp or clock if not really
477 * required. This is set in the 2nd loop of calling encoder's
478 * ->compute_config if the first pick doesn't work out.
479 */
480 bool bw_constrained;
481
482 /* Settings for the intel dpll used on pretty much everything but
483 * haswell. */
484 struct dpll dpll;
485
486 /* Selected dpll when shared or NULL. */
487 struct intel_shared_dpll *shared_dpll;
488
489 /*
490 * - PORT_CLK_SEL for DDI ports on HSW/BDW.
491 * - enum skl_dpll on SKL
492 */
493 uint32_t ddi_pll_sel;
494
495 /* Actual register state of the dpll, for shared dpll cross-checking. */
496 struct intel_dpll_hw_state dpll_hw_state;
497
498 int pipe_bpp;
499 struct intel_link_m_n dp_m_n;
500
501 /* m2_n2 for eDP downclock */
502 struct intel_link_m_n dp_m2_n2;
503 bool has_drrs;
504
505 /*
506 * Frequence the dpll for the port should run at. Differs from the
507 * adjusted dotclock e.g. for DP or 12bpc hdmi mode. This is also
508 * already multiplied by pixel_multiplier.
509 */
510 int port_clock;
511
512 /* Used by SDVO (and if we ever fix it, HDMI). */
513 unsigned pixel_multiplier;
514
515 uint8_t lane_count;
516
517 /* Panel fitter controls for gen2-gen4 + VLV */
518 struct {
519 u32 control;
520 u32 pgm_ratios;
521 u32 lvds_border_bits;
522 } gmch_pfit;
523
524 /* Panel fitter placement and size for Ironlake+ */
525 struct {
526 u32 pos;
527 u32 size;
528 bool enabled;
529 bool force_thru;
530 } pch_pfit;
531
532 /* FDI configuration, only valid if has_pch_encoder is set. */
533 int fdi_lanes;
534 struct intel_link_m_n fdi_m_n;
535
536 bool ips_enabled;
537
538 bool enable_fbc;
539
540 bool double_wide;
541
542 bool dp_encoder_is_mst;
543 int pbn;
544
545 struct intel_crtc_scaler_state scaler_state;
546
547 /* w/a for waiting 2 vblanks during crtc enable */
548 enum pipe hsw_workaround_pipe;
549
550 /* IVB sprite scaling w/a (WaCxSRDisabledForSpriteScaling:ivb) */
551 bool disable_lp_wm;
552
553 struct {
554 /*
555 * Optimal watermarks, programmed post-vblank when this state
556 * is committed.
557 */
558 union {
559 struct intel_pipe_wm ilk;
560 struct skl_pipe_wm skl;
561 } optimal;
562
563 /*
564 * Intermediate watermarks; these can be programmed immediately
565 * since they satisfy both the current configuration we're
566 * switching away from and the new configuration we're switching
567 * to.
568 */
569 struct intel_pipe_wm intermediate;
570
571 /*
572 * Platforms with two-step watermark programming will need to
573 * update watermark programming post-vblank to switch from the
574 * safe intermediate watermarks to the optimal final
575 * watermarks.
576 */
577 bool need_postvbl_update;
578 } wm;
579 };
580
581 struct vlv_wm_state {
582 struct vlv_pipe_wm wm[3];
583 struct vlv_sr_wm sr[3];
584 uint8_t num_active_planes;
585 uint8_t num_levels;
586 uint8_t level;
587 bool cxsr;
588 };
589
590 struct intel_mmio_flip {
591 struct work_struct work;
592 struct drm_i915_private *i915;
593 struct drm_i915_gem_request *req;
594 struct intel_crtc *crtc;
595 unsigned int rotation;
596 };
597
598 /*
599 * Tracking of operations that need to be performed at the beginning/end of an
600 * atomic commit, outside the atomic section where interrupts are disabled.
601 * These are generally operations that grab mutexes or might otherwise sleep
602 * and thus can't be run with interrupts disabled.
603 */
604 struct intel_crtc_atomic_commit {
605 /* Sleepable operations to perform before commit */
606
607 /* Sleepable operations to perform after commit */
608 unsigned fb_bits;
609 bool post_enable_primary;
610
611 /* Sleepable operations to perform before and after commit */
612 bool update_fbc;
613 };
614
615 struct intel_crtc {
616 struct drm_crtc base;
617 enum pipe pipe;
618 enum plane plane;
619 u8 lut_r[256], lut_g[256], lut_b[256];
620 /*
621 * Whether the crtc and the connected output pipeline is active. Implies
622 * that crtc->enabled is set, i.e. the current mode configuration has
623 * some outputs connected to this crtc.
624 */
625 bool active;
626 unsigned long enabled_power_domains;
627 bool lowfreq_avail;
628 struct intel_overlay *overlay;
629 struct intel_unpin_work *unpin_work;
630
631 atomic_t unpin_work_count;
632
633 /* Display surface base address adjustement for pageflips. Note that on
634 * gen4+ this only adjusts up to a tile, offsets within a tile are
635 * handled in the hw itself (with the TILEOFF register). */
636 u32 dspaddr_offset;
637 int adjusted_x;
638 int adjusted_y;
639
640 uint32_t cursor_addr;
641 uint32_t cursor_cntl;
642 uint32_t cursor_size;
643 uint32_t cursor_base;
644
645 struct intel_crtc_state *config;
646
647 /* reset counter value when the last flip was submitted */
648 unsigned int reset_counter;
649
650 /* Access to these should be protected by dev_priv->irq_lock. */
651 bool cpu_fifo_underrun_disabled;
652 bool pch_fifo_underrun_disabled;
653
654 /* per-pipe watermark state */
655 struct {
656 /* watermarks currently being used */
657 union {
658 struct intel_pipe_wm ilk;
659 struct skl_pipe_wm skl;
660 } active;
661
662 /* allow CxSR on this pipe */
663 bool cxsr_allowed;
664 } wm;
665
666 int scanline_offset;
667
668 struct {
669 unsigned start_vbl_count;
670 ktime_t start_vbl_time;
671 int min_vbl, max_vbl;
672 int scanline_start;
673 } debug;
674
675 struct intel_crtc_atomic_commit atomic;
676
677 /* scalers available on this crtc */
678 int num_scalers;
679
680 struct vlv_wm_state wm_state;
681 };
682
683 struct intel_plane_wm_parameters {
684 uint32_t horiz_pixels;
685 uint32_t vert_pixels;
686 /*
687 * For packed pixel formats:
688 * bytes_per_pixel - holds bytes per pixel
689 * For planar pixel formats:
690 * bytes_per_pixel - holds bytes per pixel for uv-plane
691 * y_bytes_per_pixel - holds bytes per pixel for y-plane
692 */
693 uint8_t bytes_per_pixel;
694 uint8_t y_bytes_per_pixel;
695 bool enabled;
696 bool scaled;
697 u64 tiling;
698 unsigned int rotation;
699 uint16_t fifo_size;
700 };
701
702 struct intel_plane {
703 struct drm_plane base;
704 int plane;
705 enum pipe pipe;
706 bool can_scale;
707 int max_downscale;
708 uint32_t frontbuffer_bit;
709
710 /* Since we need to change the watermarks before/after
711 * enabling/disabling the planes, we need to store the parameters here
712 * as the other pieces of the struct may not reflect the values we want
713 * for the watermark calculations. Currently only Haswell uses this.
714 */
715 struct intel_plane_wm_parameters wm;
716
717 /*
718 * NOTE: Do not place new plane state fields here (e.g., when adding
719 * new plane properties). New runtime state should now be placed in
720 * the intel_plane_state structure and accessed via plane_state.
721 */
722
723 void (*update_plane)(struct drm_plane *plane,
724 const struct intel_crtc_state *crtc_state,
725 const struct intel_plane_state *plane_state);
726 void (*disable_plane)(struct drm_plane *plane,
727 struct drm_crtc *crtc);
728 int (*check_plane)(struct drm_plane *plane,
729 struct intel_crtc_state *crtc_state,
730 struct intel_plane_state *state);
731 };
732
733 struct intel_watermark_params {
734 unsigned long fifo_size;
735 unsigned long max_wm;
736 unsigned long default_wm;
737 unsigned long guard_size;
738 unsigned long cacheline_size;
739 };
740
741 struct cxsr_latency {
742 int is_desktop;
743 int is_ddr3;
744 unsigned long fsb_freq;
745 unsigned long mem_freq;
746 unsigned long display_sr;
747 unsigned long display_hpll_disable;
748 unsigned long cursor_sr;
749 unsigned long cursor_hpll_disable;
750 };
751
752 #define to_intel_atomic_state(x) container_of(x, struct intel_atomic_state, base)
753 #define to_intel_crtc(x) container_of(x, struct intel_crtc, base)
754 #define to_intel_crtc_state(x) container_of(x, struct intel_crtc_state, base)
755 #define to_intel_connector(x) container_of(x, struct intel_connector, base)
756 #define to_intel_encoder(x) container_of(x, struct intel_encoder, base)
757 #define to_intel_framebuffer(x) container_of(x, struct intel_framebuffer, base)
758 #define to_intel_plane(x) container_of(x, struct intel_plane, base)
759 #define to_intel_plane_state(x) container_of(x, struct intel_plane_state, base)
760 #define intel_fb_obj(x) (x ? to_intel_framebuffer(x)->obj : NULL)
761
762 struct intel_hdmi {
763 i915_reg_t hdmi_reg;
764 int ddc_bus;
765 bool limited_color_range;
766 bool color_range_auto;
767 bool has_hdmi_sink;
768 bool has_audio;
769 enum hdmi_force_audio force_audio;
770 bool rgb_quant_range_selectable;
771 enum hdmi_picture_aspect aspect_ratio;
772 struct intel_connector *attached_connector;
773 void (*write_infoframe)(struct drm_encoder *encoder,
774 enum hdmi_infoframe_type type,
775 const void *frame, ssize_t len);
776 void (*set_infoframes)(struct drm_encoder *encoder,
777 bool enable,
778 const struct drm_display_mode *adjusted_mode);
779 bool (*infoframe_enabled)(struct drm_encoder *encoder,
780 const struct intel_crtc_state *pipe_config);
781 };
782
783 struct intel_dp_mst_encoder;
784 #define DP_MAX_DOWNSTREAM_PORTS 0x10
785
786 /*
787 * enum link_m_n_set:
788 * When platform provides two set of M_N registers for dp, we can
789 * program them and switch between them incase of DRRS.
790 * But When only one such register is provided, we have to program the
791 * required divider value on that registers itself based on the DRRS state.
792 *
793 * M1_N1 : Program dp_m_n on M1_N1 registers
794 * dp_m2_n2 on M2_N2 registers (If supported)
795 *
796 * M2_N2 : Program dp_m2_n2 on M1_N1 registers
797 * M2_N2 registers are not supported
798 */
799
800 enum link_m_n_set {
801 /* Sets the m1_n1 and m2_n2 */
802 M1_N1 = 0,
803 M2_N2
804 };
805
806 struct intel_dp {
807 i915_reg_t output_reg;
808 i915_reg_t aux_ch_ctl_reg;
809 i915_reg_t aux_ch_data_reg[5];
810 uint32_t DP;
811 int link_rate;
812 uint8_t lane_count;
813 bool has_audio;
814 enum hdmi_force_audio force_audio;
815 bool limited_color_range;
816 bool color_range_auto;
817 uint8_t dpcd[DP_RECEIVER_CAP_SIZE];
818 uint8_t psr_dpcd[EDP_PSR_RECEIVER_CAP_SIZE];
819 uint8_t downstream_ports[DP_MAX_DOWNSTREAM_PORTS];
820 /* sink rates as reported by DP_SUPPORTED_LINK_RATES */
821 uint8_t num_sink_rates;
822 int sink_rates[DP_MAX_SUPPORTED_RATES];
823 struct drm_dp_aux aux;
824 uint8_t train_set[4];
825 int panel_power_up_delay;
826 int panel_power_down_delay;
827 int panel_power_cycle_delay;
828 int backlight_on_delay;
829 int backlight_off_delay;
830 struct delayed_work panel_vdd_work;
831 bool want_panel_vdd;
832 unsigned long last_power_on;
833 unsigned long last_backlight_off;
834 ktime_t panel_power_off_time;
835
836 struct notifier_block edp_notifier;
837
838 /*
839 * Pipe whose power sequencer is currently locked into
840 * this port. Only relevant on VLV/CHV.
841 */
842 enum pipe pps_pipe;
843 struct edp_power_seq pps_delays;
844
845 bool can_mst; /* this port supports mst */
846 bool is_mst;
847 int active_mst_links;
848 /* connector directly attached - won't be use for modeset in mst world */
849 struct intel_connector *attached_connector;
850
851 /* mst connector list */
852 struct intel_dp_mst_encoder *mst_encoders[I915_MAX_PIPES];
853 struct drm_dp_mst_topology_mgr mst_mgr;
854
855 uint32_t (*get_aux_clock_divider)(struct intel_dp *dp, int index);
856 /*
857 * This function returns the value we have to program the AUX_CTL
858 * register with to kick off an AUX transaction.
859 */
860 uint32_t (*get_aux_send_ctl)(struct intel_dp *dp,
861 bool has_aux_irq,
862 int send_bytes,
863 uint32_t aux_clock_divider);
864
865 /* This is called before a link training is starterd */
866 void (*prepare_link_retrain)(struct intel_dp *intel_dp);
867
868 bool train_set_valid;
869
870 /* Displayport compliance testing */
871 unsigned long compliance_test_type;
872 unsigned long compliance_test_data;
873 bool compliance_test_active;
874 };
875
876 struct intel_digital_port {
877 struct intel_encoder base;
878 enum port port;
879 u32 saved_port_bits;
880 struct intel_dp dp;
881 struct intel_hdmi hdmi;
882 enum irqreturn (*hpd_pulse)(struct intel_digital_port *, bool);
883 bool release_cl2_override;
884 uint8_t max_lanes;
885 /* for communication with audio component; protected by av_mutex */
886 const struct drm_connector *audio_connector;
887 };
888
889 struct intel_dp_mst_encoder {
890 struct intel_encoder base;
891 enum pipe pipe;
892 struct intel_digital_port *primary;
893 void *port; /* store this opaque as its illegal to dereference it */
894 };
895
896 static inline enum dpio_channel
897 vlv_dport_to_channel(struct intel_digital_port *dport)
898 {
899 switch (dport->port) {
900 case PORT_B:
901 case PORT_D:
902 return DPIO_CH0;
903 case PORT_C:
904 return DPIO_CH1;
905 default:
906 BUG();
907 }
908 }
909
910 static inline enum dpio_phy
911 vlv_dport_to_phy(struct intel_digital_port *dport)
912 {
913 switch (dport->port) {
914 case PORT_B:
915 case PORT_C:
916 return DPIO_PHY0;
917 case PORT_D:
918 return DPIO_PHY1;
919 default:
920 BUG();
921 }
922 }
923
924 static inline enum dpio_channel
925 vlv_pipe_to_channel(enum pipe pipe)
926 {
927 switch (pipe) {
928 case PIPE_A:
929 case PIPE_C:
930 return DPIO_CH0;
931 case PIPE_B:
932 return DPIO_CH1;
933 default:
934 BUG();
935 }
936 }
937
938 static inline struct drm_crtc *
939 intel_get_crtc_for_pipe(struct drm_device *dev, int pipe)
940 {
941 struct drm_i915_private *dev_priv = dev->dev_private;
942 return dev_priv->pipe_to_crtc_mapping[pipe];
943 }
944
945 static inline struct drm_crtc *
946 intel_get_crtc_for_plane(struct drm_device *dev, int plane)
947 {
948 struct drm_i915_private *dev_priv = dev->dev_private;
949 return dev_priv->plane_to_crtc_mapping[plane];
950 }
951
952 struct intel_unpin_work {
953 struct work_struct work;
954 struct drm_crtc *crtc;
955 struct drm_framebuffer *old_fb;
956 struct drm_i915_gem_object *pending_flip_obj;
957 struct drm_pending_vblank_event *event;
958 atomic_t pending;
959 #define INTEL_FLIP_INACTIVE 0
960 #define INTEL_FLIP_PENDING 1
961 #define INTEL_FLIP_COMPLETE 2
962 u32 flip_count;
963 u32 gtt_offset;
964 struct drm_i915_gem_request *flip_queued_req;
965 u32 flip_queued_vblank;
966 u32 flip_ready_vblank;
967 bool enable_stall_check;
968 };
969
970 struct intel_load_detect_pipe {
971 struct drm_atomic_state *restore_state;
972 };
973
974 static inline struct intel_encoder *
975 intel_attached_encoder(struct drm_connector *connector)
976 {
977 return to_intel_connector(connector)->encoder;
978 }
979
980 static inline struct intel_digital_port *
981 enc_to_dig_port(struct drm_encoder *encoder)
982 {
983 return container_of(encoder, struct intel_digital_port, base.base);
984 }
985
986 static inline struct intel_dp_mst_encoder *
987 enc_to_mst(struct drm_encoder *encoder)
988 {
989 return container_of(encoder, struct intel_dp_mst_encoder, base.base);
990 }
991
992 static inline struct intel_dp *enc_to_intel_dp(struct drm_encoder *encoder)
993 {
994 return &enc_to_dig_port(encoder)->dp;
995 }
996
997 static inline struct intel_digital_port *
998 dp_to_dig_port(struct intel_dp *intel_dp)
999 {
1000 return container_of(intel_dp, struct intel_digital_port, dp);
1001 }
1002
1003 static inline struct intel_digital_port *
1004 hdmi_to_dig_port(struct intel_hdmi *intel_hdmi)
1005 {
1006 return container_of(intel_hdmi, struct intel_digital_port, hdmi);
1007 }
1008
1009 /*
1010 * Returns the number of planes for this pipe, ie the number of sprites + 1
1011 * (primary plane). This doesn't count the cursor plane then.
1012 */
1013 static inline unsigned int intel_num_planes(struct intel_crtc *crtc)
1014 {
1015 return INTEL_INFO(crtc->base.dev)->num_sprites[crtc->pipe] + 1;
1016 }
1017
1018 /* intel_fifo_underrun.c */
1019 bool intel_set_cpu_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1020 enum pipe pipe, bool enable);
1021 bool intel_set_pch_fifo_underrun_reporting(struct drm_i915_private *dev_priv,
1022 enum transcoder pch_transcoder,
1023 bool enable);
1024 void intel_cpu_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1025 enum pipe pipe);
1026 void intel_pch_fifo_underrun_irq_handler(struct drm_i915_private *dev_priv,
1027 enum transcoder pch_transcoder);
1028 void intel_check_cpu_fifo_underruns(struct drm_i915_private *dev_priv);
1029 void intel_check_pch_fifo_underruns(struct drm_i915_private *dev_priv);
1030
1031 /* i915_irq.c */
1032 void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1033 void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1034 void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1035 void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask);
1036 void gen6_reset_rps_interrupts(struct drm_device *dev);
1037 void gen6_enable_rps_interrupts(struct drm_device *dev);
1038 void gen6_disable_rps_interrupts(struct drm_device *dev);
1039 u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask);
1040 void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv);
1041 void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv);
1042 static inline bool intel_irqs_enabled(struct drm_i915_private *dev_priv)
1043 {
1044 /*
1045 * We only use drm_irq_uninstall() at unload and VT switch, so
1046 * this is the only thing we need to check.
1047 */
1048 return dev_priv->pm.irqs_enabled;
1049 }
1050
1051 int intel_get_crtc_scanline(struct intel_crtc *crtc);
1052 void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
1053 unsigned int pipe_mask);
1054 void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
1055 unsigned int pipe_mask);
1056
1057 /* intel_crt.c */
1058 void intel_crt_init(struct drm_device *dev);
1059
1060
1061 /* intel_ddi.c */
1062 void intel_ddi_clk_select(struct intel_encoder *encoder,
1063 const struct intel_crtc_state *pipe_config);
1064 void intel_prepare_ddi_buffer(struct intel_encoder *encoder);
1065 void hsw_fdi_link_train(struct drm_crtc *crtc);
1066 void intel_ddi_init(struct drm_device *dev, enum port port);
1067 enum port intel_ddi_get_encoder_port(struct intel_encoder *intel_encoder);
1068 bool intel_ddi_get_hw_state(struct intel_encoder *encoder, enum pipe *pipe);
1069 void intel_ddi_enable_transcoder_func(struct drm_crtc *crtc);
1070 void intel_ddi_disable_transcoder_func(struct drm_i915_private *dev_priv,
1071 enum transcoder cpu_transcoder);
1072 void intel_ddi_enable_pipe_clock(struct intel_crtc *intel_crtc);
1073 void intel_ddi_disable_pipe_clock(struct intel_crtc *intel_crtc);
1074 bool intel_ddi_pll_select(struct intel_crtc *crtc,
1075 struct intel_crtc_state *crtc_state);
1076 void intel_ddi_set_pipe_settings(struct drm_crtc *crtc);
1077 void intel_ddi_prepare_link_retrain(struct intel_dp *intel_dp);
1078 bool intel_ddi_connector_get_hw_state(struct intel_connector *intel_connector);
1079 void intel_ddi_fdi_disable(struct drm_crtc *crtc);
1080 bool intel_ddi_is_audio_enabled(struct drm_i915_private *dev_priv,
1081 struct intel_crtc *intel_crtc);
1082 void intel_ddi_get_config(struct intel_encoder *encoder,
1083 struct intel_crtc_state *pipe_config);
1084 struct intel_encoder *
1085 intel_ddi_get_crtc_new_encoder(struct intel_crtc_state *crtc_state);
1086
1087 void intel_ddi_init_dp_buf_reg(struct intel_encoder *encoder);
1088 void intel_ddi_clock_get(struct intel_encoder *encoder,
1089 struct intel_crtc_state *pipe_config);
1090 void intel_ddi_set_vc_payload_alloc(struct drm_crtc *crtc, bool state);
1091 uint32_t ddi_signal_levels(struct intel_dp *intel_dp);
1092
1093 /* intel_frontbuffer.c */
1094 void intel_fb_obj_invalidate(struct drm_i915_gem_object *obj,
1095 enum fb_op_origin origin);
1096 void intel_frontbuffer_flip_prepare(struct drm_device *dev,
1097 unsigned frontbuffer_bits);
1098 void intel_frontbuffer_flip_complete(struct drm_device *dev,
1099 unsigned frontbuffer_bits);
1100 void intel_frontbuffer_flip(struct drm_device *dev,
1101 unsigned frontbuffer_bits);
1102 unsigned int intel_fb_align_height(struct drm_device *dev,
1103 unsigned int height,
1104 uint32_t pixel_format,
1105 uint64_t fb_format_modifier);
1106 void intel_fb_obj_flush(struct drm_i915_gem_object *obj, bool retire,
1107 enum fb_op_origin origin);
1108 u32 intel_fb_stride_alignment(const struct drm_i915_private *dev_priv,
1109 uint64_t fb_modifier, uint32_t pixel_format);
1110
1111 /* intel_audio.c */
1112 void intel_init_audio(struct drm_device *dev);
1113 void intel_audio_codec_enable(struct intel_encoder *encoder);
1114 void intel_audio_codec_disable(struct intel_encoder *encoder);
1115 void i915_audio_component_init(struct drm_i915_private *dev_priv);
1116 void i915_audio_component_cleanup(struct drm_i915_private *dev_priv);
1117
1118 /* intel_display.c */
1119 extern const struct drm_plane_funcs intel_plane_funcs;
1120 unsigned int intel_rotation_info_size(const struct intel_rotation_info *rot_info);
1121 bool intel_has_pending_fb_unpin(struct drm_device *dev);
1122 void intel_mark_busy(struct drm_device *dev);
1123 void intel_mark_idle(struct drm_device *dev);
1124 void intel_crtc_restore_mode(struct drm_crtc *crtc);
1125 int intel_display_suspend(struct drm_device *dev);
1126 void intel_encoder_destroy(struct drm_encoder *encoder);
1127 int intel_connector_init(struct intel_connector *);
1128 struct intel_connector *intel_connector_alloc(void);
1129 bool intel_connector_get_hw_state(struct intel_connector *connector);
1130 void intel_connector_attach_encoder(struct intel_connector *connector,
1131 struct intel_encoder *encoder);
1132 struct drm_encoder *intel_best_encoder(struct drm_connector *connector);
1133 struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
1134 struct drm_crtc *crtc);
1135 enum pipe intel_get_pipe_from_connector(struct intel_connector *connector);
1136 int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
1137 struct drm_file *file_priv);
1138 enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
1139 enum pipe pipe);
1140 bool intel_pipe_has_type(struct intel_crtc *crtc, enum intel_output_type type);
1141 static inline void
1142 intel_wait_for_vblank(struct drm_device *dev, int pipe)
1143 {
1144 drm_wait_one_vblank(dev, pipe);
1145 }
1146 static inline void
1147 intel_wait_for_vblank_if_active(struct drm_device *dev, int pipe)
1148 {
1149 const struct intel_crtc *crtc =
1150 to_intel_crtc(intel_get_crtc_for_pipe(dev, pipe));
1151
1152 if (crtc->active)
1153 intel_wait_for_vblank(dev, pipe);
1154 }
1155 int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp);
1156 void vlv_wait_port_ready(struct drm_i915_private *dev_priv,
1157 struct intel_digital_port *dport,
1158 unsigned int expected_mask);
1159 bool intel_get_load_detect_pipe(struct drm_connector *connector,
1160 struct drm_display_mode *mode,
1161 struct intel_load_detect_pipe *old,
1162 struct drm_modeset_acquire_ctx *ctx);
1163 void intel_release_load_detect_pipe(struct drm_connector *connector,
1164 struct intel_load_detect_pipe *old,
1165 struct drm_modeset_acquire_ctx *ctx);
1166 int intel_pin_and_fence_fb_obj(struct drm_framebuffer *fb,
1167 unsigned int rotation);
1168 struct drm_framebuffer *
1169 __intel_framebuffer_create(struct drm_device *dev,
1170 struct drm_mode_fb_cmd2 *mode_cmd,
1171 struct drm_i915_gem_object *obj);
1172 void intel_prepare_page_flip(struct drm_device *dev, int plane);
1173 void intel_finish_page_flip(struct drm_device *dev, int pipe);
1174 void intel_finish_page_flip_plane(struct drm_device *dev, int plane);
1175 void intel_check_page_flip(struct drm_device *dev, int pipe);
1176 int intel_prepare_plane_fb(struct drm_plane *plane,
1177 const struct drm_plane_state *new_state);
1178 void intel_cleanup_plane_fb(struct drm_plane *plane,
1179 const struct drm_plane_state *old_state);
1180 int intel_plane_atomic_get_property(struct drm_plane *plane,
1181 const struct drm_plane_state *state,
1182 struct drm_property *property,
1183 uint64_t *val);
1184 int intel_plane_atomic_set_property(struct drm_plane *plane,
1185 struct drm_plane_state *state,
1186 struct drm_property *property,
1187 uint64_t val);
1188 int intel_plane_atomic_calc_changes(struct drm_crtc_state *crtc_state,
1189 struct drm_plane_state *plane_state);
1190
1191 unsigned int intel_tile_height(const struct drm_i915_private *dev_priv,
1192 uint64_t fb_modifier, unsigned int cpp);
1193
1194 static inline bool
1195 intel_rotation_90_or_270(unsigned int rotation)
1196 {
1197 return rotation & (BIT(DRM_ROTATE_90) | BIT(DRM_ROTATE_270));
1198 }
1199
1200 void intel_create_rotation_property(struct drm_device *dev,
1201 struct intel_plane *plane);
1202
1203 void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1204 enum pipe pipe);
1205
1206 int vlv_force_pll_on(struct drm_device *dev, enum pipe pipe,
1207 const struct dpll *dpll);
1208 void vlv_force_pll_off(struct drm_device *dev, enum pipe pipe);
1209 int lpt_get_iclkip(struct drm_i915_private *dev_priv);
1210
1211 /* modesetting asserts */
1212 void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1213 enum pipe pipe);
1214 void assert_pll(struct drm_i915_private *dev_priv,
1215 enum pipe pipe, bool state);
1216 #define assert_pll_enabled(d, p) assert_pll(d, p, true)
1217 #define assert_pll_disabled(d, p) assert_pll(d, p, false)
1218 void assert_fdi_rx_pll(struct drm_i915_private *dev_priv,
1219 enum pipe pipe, bool state);
1220 #define assert_fdi_rx_pll_enabled(d, p) assert_fdi_rx_pll(d, p, true)
1221 #define assert_fdi_rx_pll_disabled(d, p) assert_fdi_rx_pll(d, p, false)
1222 void assert_pipe(struct drm_i915_private *dev_priv, enum pipe pipe, bool state);
1223 #define assert_pipe_enabled(d, p) assert_pipe(d, p, true)
1224 #define assert_pipe_disabled(d, p) assert_pipe(d, p, false)
1225 u32 intel_compute_tile_offset(int *x, int *y,
1226 const struct drm_framebuffer *fb, int plane,
1227 unsigned int pitch,
1228 unsigned int rotation);
1229 void intel_prepare_reset(struct drm_device *dev);
1230 void intel_finish_reset(struct drm_device *dev);
1231 void hsw_enable_pc8(struct drm_i915_private *dev_priv);
1232 void hsw_disable_pc8(struct drm_i915_private *dev_priv);
1233 void broxton_init_cdclk(struct drm_device *dev);
1234 void broxton_uninit_cdclk(struct drm_device *dev);
1235 void broxton_ddi_phy_init(struct drm_device *dev);
1236 void broxton_ddi_phy_uninit(struct drm_device *dev);
1237 void bxt_enable_dc9(struct drm_i915_private *dev_priv);
1238 void bxt_disable_dc9(struct drm_i915_private *dev_priv);
1239 void skl_init_cdclk(struct drm_i915_private *dev_priv);
1240 int skl_sanitize_cdclk(struct drm_i915_private *dev_priv);
1241 void skl_uninit_cdclk(struct drm_i915_private *dev_priv);
1242 void skl_enable_dc6(struct drm_i915_private *dev_priv);
1243 void skl_disable_dc6(struct drm_i915_private *dev_priv);
1244 void intel_dp_get_m_n(struct intel_crtc *crtc,
1245 struct intel_crtc_state *pipe_config);
1246 void intel_dp_set_m_n(struct intel_crtc *crtc, enum link_m_n_set m_n);
1247 int intel_dotclock_calculate(int link_freq, const struct intel_link_m_n *m_n);
1248 bool bxt_find_best_dpll(struct intel_crtc_state *crtc_state, int target_clock,
1249 intel_clock_t *best_clock);
1250 int chv_calc_dpll_params(int refclk, intel_clock_t *pll_clock);
1251
1252 bool intel_crtc_active(struct drm_crtc *crtc);
1253 void hsw_enable_ips(struct intel_crtc *crtc);
1254 void hsw_disable_ips(struct intel_crtc *crtc);
1255 enum intel_display_power_domain
1256 intel_display_port_power_domain(struct intel_encoder *intel_encoder);
1257 enum intel_display_power_domain
1258 intel_display_port_aux_power_domain(struct intel_encoder *intel_encoder);
1259 void intel_mode_from_pipe_config(struct drm_display_mode *mode,
1260 struct intel_crtc_state *pipe_config);
1261
1262 int skl_update_scaler_crtc(struct intel_crtc_state *crtc_state);
1263 int skl_max_scale(struct intel_crtc *crtc, struct intel_crtc_state *crtc_state);
1264
1265 u32 intel_plane_obj_offset(struct intel_plane *intel_plane,
1266 struct drm_i915_gem_object *obj,
1267 unsigned int plane);
1268
1269 u32 skl_plane_ctl_format(uint32_t pixel_format);
1270 u32 skl_plane_ctl_tiling(uint64_t fb_modifier);
1271 u32 skl_plane_ctl_rotation(unsigned int rotation);
1272
1273 /* intel_csr.c */
1274 void intel_csr_ucode_init(struct drm_i915_private *);
1275 void intel_csr_load_program(struct drm_i915_private *);
1276 void intel_csr_ucode_fini(struct drm_i915_private *);
1277
1278 /* intel_dp.c */
1279 void intel_dp_init(struct drm_device *dev, i915_reg_t output_reg, enum port port);
1280 bool intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
1281 struct intel_connector *intel_connector);
1282 void intel_dp_set_link_params(struct intel_dp *intel_dp,
1283 const struct intel_crtc_state *pipe_config);
1284 void intel_dp_start_link_train(struct intel_dp *intel_dp);
1285 void intel_dp_stop_link_train(struct intel_dp *intel_dp);
1286 void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode);
1287 void intel_dp_encoder_destroy(struct drm_encoder *encoder);
1288 int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc);
1289 bool intel_dp_compute_config(struct intel_encoder *encoder,
1290 struct intel_crtc_state *pipe_config);
1291 bool intel_dp_is_edp(struct drm_device *dev, enum port port);
1292 enum irqreturn intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port,
1293 bool long_hpd);
1294 void intel_edp_backlight_on(struct intel_dp *intel_dp);
1295 void intel_edp_backlight_off(struct intel_dp *intel_dp);
1296 void intel_edp_panel_vdd_on(struct intel_dp *intel_dp);
1297 void intel_edp_panel_on(struct intel_dp *intel_dp);
1298 void intel_edp_panel_off(struct intel_dp *intel_dp);
1299 void intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector);
1300 void intel_dp_mst_suspend(struct drm_device *dev);
1301 void intel_dp_mst_resume(struct drm_device *dev);
1302 int intel_dp_max_link_rate(struct intel_dp *intel_dp);
1303 int intel_dp_rate_select(struct intel_dp *intel_dp, int rate);
1304 void intel_dp_hot_plug(struct intel_encoder *intel_encoder);
1305 void vlv_power_sequencer_reset(struct drm_i915_private *dev_priv);
1306 uint32_t intel_dp_pack_aux(const uint8_t *src, int src_bytes);
1307 void intel_plane_destroy(struct drm_plane *plane);
1308 void intel_edp_drrs_enable(struct intel_dp *intel_dp);
1309 void intel_edp_drrs_disable(struct intel_dp *intel_dp);
1310 void intel_edp_drrs_invalidate(struct drm_device *dev,
1311 unsigned frontbuffer_bits);
1312 void intel_edp_drrs_flush(struct drm_device *dev, unsigned frontbuffer_bits);
1313 bool intel_digital_port_connected(struct drm_i915_private *dev_priv,
1314 struct intel_digital_port *port);
1315
1316 void
1317 intel_dp_program_link_training_pattern(struct intel_dp *intel_dp,
1318 uint8_t dp_train_pat);
1319 void
1320 intel_dp_set_signal_levels(struct intel_dp *intel_dp);
1321 void intel_dp_set_idle_link_train(struct intel_dp *intel_dp);
1322 uint8_t
1323 intel_dp_voltage_max(struct intel_dp *intel_dp);
1324 uint8_t
1325 intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing);
1326 void intel_dp_compute_rate(struct intel_dp *intel_dp, int port_clock,
1327 uint8_t *link_bw, uint8_t *rate_select);
1328 bool intel_dp_source_supports_hbr2(struct intel_dp *intel_dp);
1329 bool
1330 intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE]);
1331
1332 /* intel_dp_mst.c */
1333 int intel_dp_mst_encoder_init(struct intel_digital_port *intel_dig_port, int conn_id);
1334 void intel_dp_mst_encoder_cleanup(struct intel_digital_port *intel_dig_port);
1335 /* intel_dsi.c */
1336 void intel_dsi_init(struct drm_device *dev);
1337
1338
1339 /* intel_dvo.c */
1340 void intel_dvo_init(struct drm_device *dev);
1341
1342
1343 /* legacy fbdev emulation in intel_fbdev.c */
1344 #ifdef CONFIG_DRM_FBDEV_EMULATION
1345 extern int intel_fbdev_init(struct drm_device *dev);
1346 extern void intel_fbdev_initial_config_async(struct drm_device *dev);
1347 extern void intel_fbdev_fini(struct drm_device *dev);
1348 extern void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous);
1349 extern void intel_fbdev_output_poll_changed(struct drm_device *dev);
1350 extern void intel_fbdev_restore_mode(struct drm_device *dev);
1351 #else
1352 static inline int intel_fbdev_init(struct drm_device *dev)
1353 {
1354 return 0;
1355 }
1356
1357 static inline void intel_fbdev_initial_config_async(struct drm_device *dev)
1358 {
1359 }
1360
1361 static inline void intel_fbdev_fini(struct drm_device *dev)
1362 {
1363 }
1364
1365 static inline void intel_fbdev_set_suspend(struct drm_device *dev, int state, bool synchronous)
1366 {
1367 }
1368
1369 static inline void intel_fbdev_restore_mode(struct drm_device *dev)
1370 {
1371 }
1372 #endif
1373
1374 /* intel_fbc.c */
1375 void intel_fbc_choose_crtc(struct drm_i915_private *dev_priv,
1376 struct drm_atomic_state *state);
1377 bool intel_fbc_is_active(struct drm_i915_private *dev_priv);
1378 void intel_fbc_pre_update(struct intel_crtc *crtc);
1379 void intel_fbc_post_update(struct intel_crtc *crtc);
1380 void intel_fbc_init(struct drm_i915_private *dev_priv);
1381 void intel_fbc_init_pipe_state(struct drm_i915_private *dev_priv);
1382 void intel_fbc_enable(struct intel_crtc *crtc);
1383 void intel_fbc_disable(struct intel_crtc *crtc);
1384 void intel_fbc_global_disable(struct drm_i915_private *dev_priv);
1385 void intel_fbc_invalidate(struct drm_i915_private *dev_priv,
1386 unsigned int frontbuffer_bits,
1387 enum fb_op_origin origin);
1388 void intel_fbc_flush(struct drm_i915_private *dev_priv,
1389 unsigned int frontbuffer_bits, enum fb_op_origin origin);
1390 void intel_fbc_cleanup_cfb(struct drm_i915_private *dev_priv);
1391
1392 /* intel_hdmi.c */
1393 void intel_hdmi_init(struct drm_device *dev, i915_reg_t hdmi_reg, enum port port);
1394 void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
1395 struct intel_connector *intel_connector);
1396 struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder);
1397 bool intel_hdmi_compute_config(struct intel_encoder *encoder,
1398 struct intel_crtc_state *pipe_config);
1399
1400
1401 /* intel_lvds.c */
1402 void intel_lvds_init(struct drm_device *dev);
1403 bool intel_is_dual_link_lvds(struct drm_device *dev);
1404
1405
1406 /* intel_modes.c */
1407 int intel_connector_update_modes(struct drm_connector *connector,
1408 struct edid *edid);
1409 int intel_ddc_get_modes(struct drm_connector *c, struct i2c_adapter *adapter);
1410 void intel_attach_force_audio_property(struct drm_connector *connector);
1411 void intel_attach_broadcast_rgb_property(struct drm_connector *connector);
1412 void intel_attach_aspect_ratio_property(struct drm_connector *connector);
1413
1414
1415 /* intel_overlay.c */
1416 void intel_setup_overlay(struct drm_device *dev);
1417 void intel_cleanup_overlay(struct drm_device *dev);
1418 int intel_overlay_switch_off(struct intel_overlay *overlay);
1419 int intel_overlay_put_image(struct drm_device *dev, void *data,
1420 struct drm_file *file_priv);
1421 int intel_overlay_attrs(struct drm_device *dev, void *data,
1422 struct drm_file *file_priv);
1423 void intel_overlay_reset(struct drm_i915_private *dev_priv);
1424
1425
1426 /* intel_panel.c */
1427 int intel_panel_init(struct intel_panel *panel,
1428 struct drm_display_mode *fixed_mode,
1429 struct drm_display_mode *downclock_mode);
1430 void intel_panel_fini(struct intel_panel *panel);
1431 void intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
1432 struct drm_display_mode *adjusted_mode);
1433 void intel_pch_panel_fitting(struct intel_crtc *crtc,
1434 struct intel_crtc_state *pipe_config,
1435 int fitting_mode);
1436 void intel_gmch_panel_fitting(struct intel_crtc *crtc,
1437 struct intel_crtc_state *pipe_config,
1438 int fitting_mode);
1439 void intel_panel_set_backlight_acpi(struct intel_connector *connector,
1440 u32 level, u32 max);
1441 int intel_panel_setup_backlight(struct drm_connector *connector, enum pipe pipe);
1442 void intel_panel_enable_backlight(struct intel_connector *connector);
1443 void intel_panel_disable_backlight(struct intel_connector *connector);
1444 void intel_panel_destroy_backlight(struct drm_connector *connector);
1445 enum drm_connector_status intel_panel_detect(struct drm_device *dev);
1446 extern struct drm_display_mode *intel_find_panel_downclock(
1447 struct drm_device *dev,
1448 struct drm_display_mode *fixed_mode,
1449 struct drm_connector *connector);
1450 void intel_backlight_register(struct drm_device *dev);
1451 void intel_backlight_unregister(struct drm_device *dev);
1452
1453
1454 /* intel_psr.c */
1455 void intel_psr_enable(struct intel_dp *intel_dp);
1456 void intel_psr_disable(struct intel_dp *intel_dp);
1457 void intel_psr_invalidate(struct drm_device *dev,
1458 unsigned frontbuffer_bits);
1459 void intel_psr_flush(struct drm_device *dev,
1460 unsigned frontbuffer_bits,
1461 enum fb_op_origin origin);
1462 void intel_psr_init(struct drm_device *dev);
1463 void intel_psr_single_frame_update(struct drm_device *dev,
1464 unsigned frontbuffer_bits);
1465
1466 /* intel_runtime_pm.c */
1467 int intel_power_domains_init(struct drm_i915_private *);
1468 void intel_power_domains_fini(struct drm_i915_private *);
1469 void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume);
1470 void intel_power_domains_suspend(struct drm_i915_private *dev_priv);
1471 void skl_pw1_misc_io_init(struct drm_i915_private *dev_priv);
1472 void skl_pw1_misc_io_fini(struct drm_i915_private *dev_priv);
1473 void intel_runtime_pm_enable(struct drm_i915_private *dev_priv);
1474 const char *
1475 intel_display_power_domain_str(enum intel_display_power_domain domain);
1476
1477 bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1478 enum intel_display_power_domain domain);
1479 bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
1480 enum intel_display_power_domain domain);
1481 void intel_display_power_get(struct drm_i915_private *dev_priv,
1482 enum intel_display_power_domain domain);
1483 bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1484 enum intel_display_power_domain domain);
1485 void intel_display_power_put(struct drm_i915_private *dev_priv,
1486 enum intel_display_power_domain domain);
1487
1488 static inline void
1489 assert_rpm_device_not_suspended(struct drm_i915_private *dev_priv)
1490 {
1491 WARN_ONCE(dev_priv->pm.suspended,
1492 "Device suspended during HW access\n");
1493 }
1494
1495 static inline void
1496 assert_rpm_wakelock_held(struct drm_i915_private *dev_priv)
1497 {
1498 assert_rpm_device_not_suspended(dev_priv);
1499 /* FIXME: Needs to be converted back to WARN_ONCE, but currently causes
1500 * too much noise. */
1501 if (!atomic_read(&dev_priv->pm.wakeref_count))
1502 DRM_DEBUG_DRIVER("RPM wakelock ref not held during HW access");
1503 }
1504
1505 static inline int
1506 assert_rpm_atomic_begin(struct drm_i915_private *dev_priv)
1507 {
1508 int seq = atomic_read(&dev_priv->pm.atomic_seq);
1509
1510 assert_rpm_wakelock_held(dev_priv);
1511
1512 return seq;
1513 }
1514
1515 static inline void
1516 assert_rpm_atomic_end(struct drm_i915_private *dev_priv, int begin_seq)
1517 {
1518 WARN_ONCE(atomic_read(&dev_priv->pm.atomic_seq) != begin_seq,
1519 "HW access outside of RPM atomic section\n");
1520 }
1521
1522 /**
1523 * disable_rpm_wakeref_asserts - disable the RPM assert checks
1524 * @dev_priv: i915 device instance
1525 *
1526 * This function disable asserts that check if we hold an RPM wakelock
1527 * reference, while keeping the device-not-suspended checks still enabled.
1528 * It's meant to be used only in special circumstances where our rule about
1529 * the wakelock refcount wrt. the device power state doesn't hold. According
1530 * to this rule at any point where we access the HW or want to keep the HW in
1531 * an active state we must hold an RPM wakelock reference acquired via one of
1532 * the intel_runtime_pm_get() helpers. Currently there are a few special spots
1533 * where this rule doesn't hold: the IRQ and suspend/resume handlers, the
1534 * forcewake release timer, and the GPU RPS and hangcheck works. All other
1535 * users should avoid using this function.
1536 *
1537 * Any calls to this function must have a symmetric call to
1538 * enable_rpm_wakeref_asserts().
1539 */
1540 static inline void
1541 disable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1542 {
1543 atomic_inc(&dev_priv->pm.wakeref_count);
1544 }
1545
1546 /**
1547 * enable_rpm_wakeref_asserts - re-enable the RPM assert checks
1548 * @dev_priv: i915 device instance
1549 *
1550 * This function re-enables the RPM assert checks after disabling them with
1551 * disable_rpm_wakeref_asserts. It's meant to be used only in special
1552 * circumstances otherwise its use should be avoided.
1553 *
1554 * Any calls to this function must have a symmetric call to
1555 * disable_rpm_wakeref_asserts().
1556 */
1557 static inline void
1558 enable_rpm_wakeref_asserts(struct drm_i915_private *dev_priv)
1559 {
1560 atomic_dec(&dev_priv->pm.wakeref_count);
1561 }
1562
1563 /* TODO: convert users of these to rely instead on proper RPM refcounting */
1564 #define DISABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1565 disable_rpm_wakeref_asserts(dev_priv)
1566
1567 #define ENABLE_RPM_WAKEREF_ASSERTS(dev_priv) \
1568 enable_rpm_wakeref_asserts(dev_priv)
1569
1570 void intel_runtime_pm_get(struct drm_i915_private *dev_priv);
1571 bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv);
1572 void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv);
1573 void intel_runtime_pm_put(struct drm_i915_private *dev_priv);
1574
1575 void intel_display_set_init_power(struct drm_i915_private *dev, bool enable);
1576
1577 void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1578 bool override, unsigned int mask);
1579 bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1580 enum dpio_channel ch, bool override);
1581
1582
1583 /* intel_pm.c */
1584 void intel_init_clock_gating(struct drm_device *dev);
1585 void intel_suspend_hw(struct drm_device *dev);
1586 int ilk_wm_max_level(const struct drm_device *dev);
1587 void intel_update_watermarks(struct drm_crtc *crtc);
1588 void intel_init_pm(struct drm_device *dev);
1589 void intel_pm_setup(struct drm_device *dev);
1590 void intel_gpu_ips_init(struct drm_i915_private *dev_priv);
1591 void intel_gpu_ips_teardown(void);
1592 void intel_init_gt_powersave(struct drm_device *dev);
1593 void intel_cleanup_gt_powersave(struct drm_device *dev);
1594 void intel_enable_gt_powersave(struct drm_device *dev);
1595 void intel_disable_gt_powersave(struct drm_device *dev);
1596 void intel_suspend_gt_powersave(struct drm_device *dev);
1597 void intel_reset_gt_powersave(struct drm_device *dev);
1598 void gen6_update_ring_freq(struct drm_device *dev);
1599 void gen6_rps_busy(struct drm_i915_private *dev_priv);
1600 void gen6_rps_reset_ei(struct drm_i915_private *dev_priv);
1601 void gen6_rps_idle(struct drm_i915_private *dev_priv);
1602 void gen6_rps_boost(struct drm_i915_private *dev_priv,
1603 struct intel_rps_client *rps,
1604 unsigned long submitted);
1605 void intel_queue_rps_boost_for_request(struct drm_device *dev,
1606 struct drm_i915_gem_request *req);
1607 void vlv_wm_get_hw_state(struct drm_device *dev);
1608 void ilk_wm_get_hw_state(struct drm_device *dev);
1609 void skl_wm_get_hw_state(struct drm_device *dev);
1610 void skl_ddb_get_hw_state(struct drm_i915_private *dev_priv,
1611 struct skl_ddb_allocation *ddb /* out */);
1612 uint32_t ilk_pipe_pixel_rate(const struct intel_crtc_state *pipe_config);
1613 bool ilk_disable_lp_wm(struct drm_device *dev);
1614 int sanitize_rc6_option(const struct drm_device *dev, int enable_rc6);
1615
1616 /* intel_sdvo.c */
1617 bool intel_sdvo_init(struct drm_device *dev,
1618 i915_reg_t reg, enum port port);
1619
1620
1621 /* intel_sprite.c */
1622 int intel_plane_init(struct drm_device *dev, enum pipe pipe, int plane);
1623 int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
1624 struct drm_file *file_priv);
1625 void intel_pipe_update_start(struct intel_crtc *crtc);
1626 void intel_pipe_update_end(struct intel_crtc *crtc);
1627
1628 /* intel_tv.c */
1629 void intel_tv_init(struct drm_device *dev);
1630
1631 /* intel_atomic.c */
1632 int intel_connector_atomic_get_property(struct drm_connector *connector,
1633 const struct drm_connector_state *state,
1634 struct drm_property *property,
1635 uint64_t *val);
1636 struct drm_crtc_state *intel_crtc_duplicate_state(struct drm_crtc *crtc);
1637 void intel_crtc_destroy_state(struct drm_crtc *crtc,
1638 struct drm_crtc_state *state);
1639 struct drm_atomic_state *intel_atomic_state_alloc(struct drm_device *dev);
1640 void intel_atomic_state_clear(struct drm_atomic_state *);
1641 struct intel_shared_dpll_config *
1642 intel_atomic_get_shared_dpll_state(struct drm_atomic_state *s);
1643
1644 static inline struct intel_crtc_state *
1645 intel_atomic_get_crtc_state(struct drm_atomic_state *state,
1646 struct intel_crtc *crtc)
1647 {
1648 struct drm_crtc_state *crtc_state;
1649 crtc_state = drm_atomic_get_crtc_state(state, &crtc->base);
1650 if (IS_ERR(crtc_state))
1651 return ERR_CAST(crtc_state);
1652
1653 return to_intel_crtc_state(crtc_state);
1654 }
1655
1656 static inline struct intel_plane_state *
1657 intel_atomic_get_existing_plane_state(struct drm_atomic_state *state,
1658 struct intel_plane *plane)
1659 {
1660 struct drm_plane_state *plane_state;
1661
1662 plane_state = drm_atomic_get_existing_plane_state(state, &plane->base);
1663
1664 return to_intel_plane_state(plane_state);
1665 }
1666
1667 int intel_atomic_setup_scalers(struct drm_device *dev,
1668 struct intel_crtc *intel_crtc,
1669 struct intel_crtc_state *crtc_state);
1670
1671 /* intel_atomic_plane.c */
1672 struct intel_plane_state *intel_create_plane_state(struct drm_plane *plane);
1673 struct drm_plane_state *intel_plane_duplicate_state(struct drm_plane *plane);
1674 void intel_plane_destroy_state(struct drm_plane *plane,
1675 struct drm_plane_state *state);
1676 extern const struct drm_plane_helper_funcs intel_plane_helper_funcs;
1677
1678 #endif /* __INTEL_DRV_H__ */
This page took 0.068274 seconds and 6 git commands to generate.