drm/msm/mdp5: Update generated header files
[deliverable/linux.git] / drivers / gpu / drm / msm / mdp / mdp5 / mdp5.xml.h
1 #ifndef MDP5_XML
2 #define MDP5_XML
3
4 /* Autogenerated file, DO NOT EDIT manually!
5
6 This file was generated by the rules-ng-ng headergen tool in this git repository:
7 http://github.com/freedreno/envytools/
8 git clone https://github.com/freedreno/envytools.git
9
10 The rules-ng-ng source files this header was generated from are:
11 - /local/mnt2/workspace2/sviau/envytools/rnndb/mdp/mdp5.xml ( 27094 bytes, from 2015-01-23 16:27:31)
12 - /local/mnt2/workspace2/sviau/envytools/rnndb/freedreno_copyright.xml ( 1453 bytes, from 2014-06-02 18:31:15)
13 - /local/mnt2/workspace2/sviau/envytools/rnndb/mdp/mdp_common.xml ( 2357 bytes, from 2015-01-23 16:20:19)
14
15 Copyright (C) 2013-2015 by the following authors:
16 - Rob Clark <robdclark@gmail.com> (robclark)
17
18 Permission is hereby granted, free of charge, to any person obtaining
19 a copy of this software and associated documentation files (the
20 "Software"), to deal in the Software without restriction, including
21 without limitation the rights to use, copy, modify, merge, publish,
22 distribute, sublicense, and/or sell copies of the Software, and to
23 permit persons to whom the Software is furnished to do so, subject to
24 the following conditions:
25
26 The above copyright notice and this permission notice (including the
27 next paragraph) shall be included in all copies or substantial
28 portions of the Software.
29
30 THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
31 EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
32 MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
33 IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
34 LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
35 OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
36 WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
37 */
38
39
40 enum mdp5_intf_type {
41 INTF_DISABLED = 0,
42 INTF_DSI = 1,
43 INTF_HDMI = 3,
44 INTF_LCDC = 5,
45 INTF_eDP = 9,
46 INTF_VIRTUAL = 100,
47 INTF_WB = 101,
48 };
49
50 enum mdp5_intfnum {
51 NO_INTF = 0,
52 INTF0 = 1,
53 INTF1 = 2,
54 INTF2 = 3,
55 INTF3 = 4,
56 };
57
58 enum mdp5_pipe {
59 SSPP_VIG0 = 0,
60 SSPP_VIG1 = 1,
61 SSPP_VIG2 = 2,
62 SSPP_RGB0 = 3,
63 SSPP_RGB1 = 4,
64 SSPP_RGB2 = 5,
65 SSPP_DMA0 = 6,
66 SSPP_DMA1 = 7,
67 SSPP_VIG3 = 8,
68 SSPP_RGB3 = 9,
69 };
70
71 enum mdp5_ctl_mode {
72 MODE_NONE = 0,
73 MODE_WB_0_BLOCK = 1,
74 MODE_WB_1_BLOCK = 2,
75 MODE_WB_0_LINE = 3,
76 MODE_WB_1_LINE = 4,
77 MODE_WB_2_LINE = 5,
78 };
79
80 enum mdp5_pack_3d {
81 PACK_3D_FRAME_INT = 0,
82 PACK_3D_H_ROW_INT = 1,
83 PACK_3D_V_ROW_INT = 2,
84 PACK_3D_COL_INT = 3,
85 };
86
87 enum mdp5_scale_filter {
88 SCALE_FILTER_NEAREST = 0,
89 SCALE_FILTER_BIL = 1,
90 SCALE_FILTER_PCMN = 2,
91 SCALE_FILTER_CA = 3,
92 };
93
94 enum mdp5_pipe_bwc {
95 BWC_LOSSLESS = 0,
96 BWC_Q_HIGH = 1,
97 BWC_Q_MED = 2,
98 };
99
100 enum mdp5_client_id {
101 CID_UNUSED = 0,
102 CID_VIG0_Y = 1,
103 CID_VIG0_CR = 2,
104 CID_VIG0_CB = 3,
105 CID_VIG1_Y = 4,
106 CID_VIG1_CR = 5,
107 CID_VIG1_CB = 6,
108 CID_VIG2_Y = 7,
109 CID_VIG2_CR = 8,
110 CID_VIG2_CB = 9,
111 CID_DMA0_Y = 10,
112 CID_DMA0_CR = 11,
113 CID_DMA0_CB = 12,
114 CID_DMA1_Y = 13,
115 CID_DMA1_CR = 14,
116 CID_DMA1_CB = 15,
117 CID_RGB0 = 16,
118 CID_RGB1 = 17,
119 CID_RGB2 = 18,
120 CID_VIG3_Y = 19,
121 CID_VIG3_CR = 20,
122 CID_VIG3_CB = 21,
123 CID_RGB3 = 22,
124 CID_MAX = 23,
125 };
126
127 enum mdp5_cursor_format {
128 CURSOR_FMT_ARGB8888 = 0,
129 CURSOR_FMT_ARGB1555 = 2,
130 CURSOR_FMT_ARGB4444 = 4,
131 };
132
133 enum mdp5_cursor_alpha {
134 CURSOR_ALPHA_CONST = 0,
135 CURSOR_ALPHA_PER_PIXEL = 2,
136 };
137
138 enum mdp5_igc_type {
139 IGC_VIG = 0,
140 IGC_RGB = 1,
141 IGC_DMA = 2,
142 IGC_DSPP = 3,
143 };
144
145 enum mdp5_data_format {
146 DATA_FORMAT_RGB = 0,
147 DATA_FORMAT_YUV = 1,
148 };
149
150 #define MDP5_IRQ_WB_0_DONE 0x00000001
151 #define MDP5_IRQ_WB_1_DONE 0x00000002
152 #define MDP5_IRQ_WB_2_DONE 0x00000010
153 #define MDP5_IRQ_PING_PONG_0_DONE 0x00000100
154 #define MDP5_IRQ_PING_PONG_1_DONE 0x00000200
155 #define MDP5_IRQ_PING_PONG_2_DONE 0x00000400
156 #define MDP5_IRQ_PING_PONG_3_DONE 0x00000800
157 #define MDP5_IRQ_PING_PONG_0_RD_PTR 0x00001000
158 #define MDP5_IRQ_PING_PONG_1_RD_PTR 0x00002000
159 #define MDP5_IRQ_PING_PONG_2_RD_PTR 0x00004000
160 #define MDP5_IRQ_PING_PONG_3_RD_PTR 0x00008000
161 #define MDP5_IRQ_PING_PONG_0_WR_PTR 0x00010000
162 #define MDP5_IRQ_PING_PONG_1_WR_PTR 0x00020000
163 #define MDP5_IRQ_PING_PONG_2_WR_PTR 0x00040000
164 #define MDP5_IRQ_PING_PONG_3_WR_PTR 0x00080000
165 #define MDP5_IRQ_PING_PONG_0_AUTO_REF 0x00100000
166 #define MDP5_IRQ_PING_PONG_1_AUTO_REF 0x00200000
167 #define MDP5_IRQ_PING_PONG_2_AUTO_REF 0x00400000
168 #define MDP5_IRQ_PING_PONG_3_AUTO_REF 0x00800000
169 #define MDP5_IRQ_INTF0_UNDER_RUN 0x01000000
170 #define MDP5_IRQ_INTF0_VSYNC 0x02000000
171 #define MDP5_IRQ_INTF1_UNDER_RUN 0x04000000
172 #define MDP5_IRQ_INTF1_VSYNC 0x08000000
173 #define MDP5_IRQ_INTF2_UNDER_RUN 0x10000000
174 #define MDP5_IRQ_INTF2_VSYNC 0x20000000
175 #define MDP5_IRQ_INTF3_UNDER_RUN 0x40000000
176 #define MDP5_IRQ_INTF3_VSYNC 0x80000000
177 #define REG_MDP5_HW_VERSION 0x00000000
178
179 #define REG_MDP5_HW_INTR_STATUS 0x00000010
180 #define MDP5_HW_INTR_STATUS_INTR_MDP 0x00000001
181 #define MDP5_HW_INTR_STATUS_INTR_DSI0 0x00000010
182 #define MDP5_HW_INTR_STATUS_INTR_DSI1 0x00000020
183 #define MDP5_HW_INTR_STATUS_INTR_HDMI 0x00000100
184 #define MDP5_HW_INTR_STATUS_INTR_EDP 0x00001000
185
186 #define REG_MDP5_MDP_VERSION 0x00000100
187 #define MDP5_MDP_VERSION_MINOR__MASK 0x00ff0000
188 #define MDP5_MDP_VERSION_MINOR__SHIFT 16
189 static inline uint32_t MDP5_MDP_VERSION_MINOR(uint32_t val)
190 {
191 return ((val) << MDP5_MDP_VERSION_MINOR__SHIFT) & MDP5_MDP_VERSION_MINOR__MASK;
192 }
193 #define MDP5_MDP_VERSION_MAJOR__MASK 0xf0000000
194 #define MDP5_MDP_VERSION_MAJOR__SHIFT 28
195 static inline uint32_t MDP5_MDP_VERSION_MAJOR(uint32_t val)
196 {
197 return ((val) << MDP5_MDP_VERSION_MAJOR__SHIFT) & MDP5_MDP_VERSION_MAJOR__MASK;
198 }
199
200 #define REG_MDP5_DISP_INTF_SEL 0x00000104
201 #define MDP5_DISP_INTF_SEL_INTF0__MASK 0x000000ff
202 #define MDP5_DISP_INTF_SEL_INTF0__SHIFT 0
203 static inline uint32_t MDP5_DISP_INTF_SEL_INTF0(enum mdp5_intf_type val)
204 {
205 return ((val) << MDP5_DISP_INTF_SEL_INTF0__SHIFT) & MDP5_DISP_INTF_SEL_INTF0__MASK;
206 }
207 #define MDP5_DISP_INTF_SEL_INTF1__MASK 0x0000ff00
208 #define MDP5_DISP_INTF_SEL_INTF1__SHIFT 8
209 static inline uint32_t MDP5_DISP_INTF_SEL_INTF1(enum mdp5_intf_type val)
210 {
211 return ((val) << MDP5_DISP_INTF_SEL_INTF1__SHIFT) & MDP5_DISP_INTF_SEL_INTF1__MASK;
212 }
213 #define MDP5_DISP_INTF_SEL_INTF2__MASK 0x00ff0000
214 #define MDP5_DISP_INTF_SEL_INTF2__SHIFT 16
215 static inline uint32_t MDP5_DISP_INTF_SEL_INTF2(enum mdp5_intf_type val)
216 {
217 return ((val) << MDP5_DISP_INTF_SEL_INTF2__SHIFT) & MDP5_DISP_INTF_SEL_INTF2__MASK;
218 }
219 #define MDP5_DISP_INTF_SEL_INTF3__MASK 0xff000000
220 #define MDP5_DISP_INTF_SEL_INTF3__SHIFT 24
221 static inline uint32_t MDP5_DISP_INTF_SEL_INTF3(enum mdp5_intf_type val)
222 {
223 return ((val) << MDP5_DISP_INTF_SEL_INTF3__SHIFT) & MDP5_DISP_INTF_SEL_INTF3__MASK;
224 }
225
226 #define REG_MDP5_INTR_EN 0x00000110
227
228 #define REG_MDP5_INTR_STATUS 0x00000114
229
230 #define REG_MDP5_INTR_CLEAR 0x00000118
231
232 #define REG_MDP5_HIST_INTR_EN 0x0000011c
233
234 #define REG_MDP5_HIST_INTR_STATUS 0x00000120
235
236 #define REG_MDP5_HIST_INTR_CLEAR 0x00000124
237
238 static inline uint32_t REG_MDP5_SMP_ALLOC_W(uint32_t i0) { return 0x00000180 + 0x4*i0; }
239
240 static inline uint32_t REG_MDP5_SMP_ALLOC_W_REG(uint32_t i0) { return 0x00000180 + 0x4*i0; }
241 #define MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK 0x000000ff
242 #define MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT 0
243 static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT0(enum mdp5_client_id val)
244 {
245 return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT0__MASK;
246 }
247 #define MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK 0x0000ff00
248 #define MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT 8
249 static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT1(enum mdp5_client_id val)
250 {
251 return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT1__MASK;
252 }
253 #define MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK 0x00ff0000
254 #define MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT 16
255 static inline uint32_t MDP5_SMP_ALLOC_W_REG_CLIENT2(enum mdp5_client_id val)
256 {
257 return ((val) << MDP5_SMP_ALLOC_W_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_W_REG_CLIENT2__MASK;
258 }
259
260 static inline uint32_t REG_MDP5_SMP_ALLOC_R(uint32_t i0) { return 0x00000230 + 0x4*i0; }
261
262 static inline uint32_t REG_MDP5_SMP_ALLOC_R_REG(uint32_t i0) { return 0x00000230 + 0x4*i0; }
263 #define MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK 0x000000ff
264 #define MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT 0
265 static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT0(enum mdp5_client_id val)
266 {
267 return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT0__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT0__MASK;
268 }
269 #define MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK 0x0000ff00
270 #define MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT 8
271 static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT1(enum mdp5_client_id val)
272 {
273 return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT1__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT1__MASK;
274 }
275 #define MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK 0x00ff0000
276 #define MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT 16
277 static inline uint32_t MDP5_SMP_ALLOC_R_REG_CLIENT2(enum mdp5_client_id val)
278 {
279 return ((val) << MDP5_SMP_ALLOC_R_REG_CLIENT2__SHIFT) & MDP5_SMP_ALLOC_R_REG_CLIENT2__MASK;
280 }
281
282 static inline uint32_t __offset_IGC(enum mdp5_igc_type idx)
283 {
284 switch (idx) {
285 case IGC_VIG: return 0x00000300;
286 case IGC_RGB: return 0x00000310;
287 case IGC_DMA: return 0x00000320;
288 case IGC_DSPP: return 0x00000400;
289 default: return INVALID_IDX(idx);
290 }
291 }
292 static inline uint32_t REG_MDP5_IGC(enum mdp5_igc_type i0) { return 0x00000000 + __offset_IGC(i0); }
293
294 static inline uint32_t REG_MDP5_IGC_LUT(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
295
296 static inline uint32_t REG_MDP5_IGC_LUT_REG(enum mdp5_igc_type i0, uint32_t i1) { return 0x00000000 + __offset_IGC(i0) + 0x4*i1; }
297 #define MDP5_IGC_LUT_REG_VAL__MASK 0x00000fff
298 #define MDP5_IGC_LUT_REG_VAL__SHIFT 0
299 static inline uint32_t MDP5_IGC_LUT_REG_VAL(uint32_t val)
300 {
301 return ((val) << MDP5_IGC_LUT_REG_VAL__SHIFT) & MDP5_IGC_LUT_REG_VAL__MASK;
302 }
303 #define MDP5_IGC_LUT_REG_INDEX_UPDATE 0x02000000
304 #define MDP5_IGC_LUT_REG_DISABLE_PIPE_0 0x10000000
305 #define MDP5_IGC_LUT_REG_DISABLE_PIPE_1 0x20000000
306 #define MDP5_IGC_LUT_REG_DISABLE_PIPE_2 0x40000000
307
308 static inline uint32_t __offset_CTL(uint32_t idx)
309 {
310 switch (idx) {
311 case 0: return (mdp5_cfg->ctl.base[0]);
312 case 1: return (mdp5_cfg->ctl.base[1]);
313 case 2: return (mdp5_cfg->ctl.base[2]);
314 case 3: return (mdp5_cfg->ctl.base[3]);
315 case 4: return (mdp5_cfg->ctl.base[4]);
316 default: return INVALID_IDX(idx);
317 }
318 }
319 static inline uint32_t REG_MDP5_CTL(uint32_t i0) { return 0x00000000 + __offset_CTL(i0); }
320
321 static inline uint32_t __offset_LAYER(uint32_t idx)
322 {
323 switch (idx) {
324 case 0: return 0x00000000;
325 case 1: return 0x00000004;
326 case 2: return 0x00000008;
327 case 3: return 0x0000000c;
328 case 4: return 0x00000010;
329 case 5: return 0x00000024;
330 default: return INVALID_IDX(idx);
331 }
332 }
333 static inline uint32_t REG_MDP5_CTL_LAYER(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
334
335 static inline uint32_t REG_MDP5_CTL_LAYER_REG(uint32_t i0, uint32_t i1) { return 0x00000000 + __offset_CTL(i0) + __offset_LAYER(i1); }
336 #define MDP5_CTL_LAYER_REG_VIG0__MASK 0x00000007
337 #define MDP5_CTL_LAYER_REG_VIG0__SHIFT 0
338 static inline uint32_t MDP5_CTL_LAYER_REG_VIG0(enum mdp_mixer_stage_id val)
339 {
340 return ((val) << MDP5_CTL_LAYER_REG_VIG0__SHIFT) & MDP5_CTL_LAYER_REG_VIG0__MASK;
341 }
342 #define MDP5_CTL_LAYER_REG_VIG1__MASK 0x00000038
343 #define MDP5_CTL_LAYER_REG_VIG1__SHIFT 3
344 static inline uint32_t MDP5_CTL_LAYER_REG_VIG1(enum mdp_mixer_stage_id val)
345 {
346 return ((val) << MDP5_CTL_LAYER_REG_VIG1__SHIFT) & MDP5_CTL_LAYER_REG_VIG1__MASK;
347 }
348 #define MDP5_CTL_LAYER_REG_VIG2__MASK 0x000001c0
349 #define MDP5_CTL_LAYER_REG_VIG2__SHIFT 6
350 static inline uint32_t MDP5_CTL_LAYER_REG_VIG2(enum mdp_mixer_stage_id val)
351 {
352 return ((val) << MDP5_CTL_LAYER_REG_VIG2__SHIFT) & MDP5_CTL_LAYER_REG_VIG2__MASK;
353 }
354 #define MDP5_CTL_LAYER_REG_RGB0__MASK 0x00000e00
355 #define MDP5_CTL_LAYER_REG_RGB0__SHIFT 9
356 static inline uint32_t MDP5_CTL_LAYER_REG_RGB0(enum mdp_mixer_stage_id val)
357 {
358 return ((val) << MDP5_CTL_LAYER_REG_RGB0__SHIFT) & MDP5_CTL_LAYER_REG_RGB0__MASK;
359 }
360 #define MDP5_CTL_LAYER_REG_RGB1__MASK 0x00007000
361 #define MDP5_CTL_LAYER_REG_RGB1__SHIFT 12
362 static inline uint32_t MDP5_CTL_LAYER_REG_RGB1(enum mdp_mixer_stage_id val)
363 {
364 return ((val) << MDP5_CTL_LAYER_REG_RGB1__SHIFT) & MDP5_CTL_LAYER_REG_RGB1__MASK;
365 }
366 #define MDP5_CTL_LAYER_REG_RGB2__MASK 0x00038000
367 #define MDP5_CTL_LAYER_REG_RGB2__SHIFT 15
368 static inline uint32_t MDP5_CTL_LAYER_REG_RGB2(enum mdp_mixer_stage_id val)
369 {
370 return ((val) << MDP5_CTL_LAYER_REG_RGB2__SHIFT) & MDP5_CTL_LAYER_REG_RGB2__MASK;
371 }
372 #define MDP5_CTL_LAYER_REG_DMA0__MASK 0x001c0000
373 #define MDP5_CTL_LAYER_REG_DMA0__SHIFT 18
374 static inline uint32_t MDP5_CTL_LAYER_REG_DMA0(enum mdp_mixer_stage_id val)
375 {
376 return ((val) << MDP5_CTL_LAYER_REG_DMA0__SHIFT) & MDP5_CTL_LAYER_REG_DMA0__MASK;
377 }
378 #define MDP5_CTL_LAYER_REG_DMA1__MASK 0x00e00000
379 #define MDP5_CTL_LAYER_REG_DMA1__SHIFT 21
380 static inline uint32_t MDP5_CTL_LAYER_REG_DMA1(enum mdp_mixer_stage_id val)
381 {
382 return ((val) << MDP5_CTL_LAYER_REG_DMA1__SHIFT) & MDP5_CTL_LAYER_REG_DMA1__MASK;
383 }
384 #define MDP5_CTL_LAYER_REG_BORDER_COLOR 0x01000000
385 #define MDP5_CTL_LAYER_REG_CURSOR_OUT 0x02000000
386 #define MDP5_CTL_LAYER_REG_VIG3__MASK 0x1c000000
387 #define MDP5_CTL_LAYER_REG_VIG3__SHIFT 26
388 static inline uint32_t MDP5_CTL_LAYER_REG_VIG3(enum mdp_mixer_stage_id val)
389 {
390 return ((val) << MDP5_CTL_LAYER_REG_VIG3__SHIFT) & MDP5_CTL_LAYER_REG_VIG3__MASK;
391 }
392 #define MDP5_CTL_LAYER_REG_RGB3__MASK 0xe0000000
393 #define MDP5_CTL_LAYER_REG_RGB3__SHIFT 29
394 static inline uint32_t MDP5_CTL_LAYER_REG_RGB3(enum mdp_mixer_stage_id val)
395 {
396 return ((val) << MDP5_CTL_LAYER_REG_RGB3__SHIFT) & MDP5_CTL_LAYER_REG_RGB3__MASK;
397 }
398
399 static inline uint32_t REG_MDP5_CTL_OP(uint32_t i0) { return 0x00000014 + __offset_CTL(i0); }
400 #define MDP5_CTL_OP_MODE__MASK 0x0000000f
401 #define MDP5_CTL_OP_MODE__SHIFT 0
402 static inline uint32_t MDP5_CTL_OP_MODE(enum mdp5_ctl_mode val)
403 {
404 return ((val) << MDP5_CTL_OP_MODE__SHIFT) & MDP5_CTL_OP_MODE__MASK;
405 }
406 #define MDP5_CTL_OP_INTF_NUM__MASK 0x00000070
407 #define MDP5_CTL_OP_INTF_NUM__SHIFT 4
408 static inline uint32_t MDP5_CTL_OP_INTF_NUM(enum mdp5_intfnum val)
409 {
410 return ((val) << MDP5_CTL_OP_INTF_NUM__SHIFT) & MDP5_CTL_OP_INTF_NUM__MASK;
411 }
412 #define MDP5_CTL_OP_CMD_MODE 0x00020000
413 #define MDP5_CTL_OP_PACK_3D_ENABLE 0x00080000
414 #define MDP5_CTL_OP_PACK_3D__MASK 0x00300000
415 #define MDP5_CTL_OP_PACK_3D__SHIFT 20
416 static inline uint32_t MDP5_CTL_OP_PACK_3D(enum mdp5_pack_3d val)
417 {
418 return ((val) << MDP5_CTL_OP_PACK_3D__SHIFT) & MDP5_CTL_OP_PACK_3D__MASK;
419 }
420
421 static inline uint32_t REG_MDP5_CTL_FLUSH(uint32_t i0) { return 0x00000018 + __offset_CTL(i0); }
422 #define MDP5_CTL_FLUSH_VIG0 0x00000001
423 #define MDP5_CTL_FLUSH_VIG1 0x00000002
424 #define MDP5_CTL_FLUSH_VIG2 0x00000004
425 #define MDP5_CTL_FLUSH_RGB0 0x00000008
426 #define MDP5_CTL_FLUSH_RGB1 0x00000010
427 #define MDP5_CTL_FLUSH_RGB2 0x00000020
428 #define MDP5_CTL_FLUSH_LM0 0x00000040
429 #define MDP5_CTL_FLUSH_LM1 0x00000080
430 #define MDP5_CTL_FLUSH_LM2 0x00000100
431 #define MDP5_CTL_FLUSH_LM3 0x00000200
432 #define MDP5_CTL_FLUSH_LM4 0x00000400
433 #define MDP5_CTL_FLUSH_DMA0 0x00000800
434 #define MDP5_CTL_FLUSH_DMA1 0x00001000
435 #define MDP5_CTL_FLUSH_DSPP0 0x00002000
436 #define MDP5_CTL_FLUSH_DSPP1 0x00004000
437 #define MDP5_CTL_FLUSH_DSPP2 0x00008000
438 #define MDP5_CTL_FLUSH_CTL 0x00020000
439 #define MDP5_CTL_FLUSH_VIG3 0x00040000
440 #define MDP5_CTL_FLUSH_RGB3 0x00080000
441 #define MDP5_CTL_FLUSH_LM5 0x00100000
442 #define MDP5_CTL_FLUSH_DSPP3 0x00200000
443
444 static inline uint32_t REG_MDP5_CTL_START(uint32_t i0) { return 0x0000001c + __offset_CTL(i0); }
445
446 static inline uint32_t REG_MDP5_CTL_PACK_3D(uint32_t i0) { return 0x00000020 + __offset_CTL(i0); }
447
448 static inline uint32_t __offset_PIPE(enum mdp5_pipe idx)
449 {
450 switch (idx) {
451 case SSPP_VIG0: return (mdp5_cfg->pipe_vig.base[0]);
452 case SSPP_VIG1: return (mdp5_cfg->pipe_vig.base[1]);
453 case SSPP_VIG2: return (mdp5_cfg->pipe_vig.base[2]);
454 case SSPP_RGB0: return (mdp5_cfg->pipe_rgb.base[0]);
455 case SSPP_RGB1: return (mdp5_cfg->pipe_rgb.base[1]);
456 case SSPP_RGB2: return (mdp5_cfg->pipe_rgb.base[2]);
457 case SSPP_DMA0: return (mdp5_cfg->pipe_dma.base[0]);
458 case SSPP_DMA1: return (mdp5_cfg->pipe_dma.base[1]);
459 case SSPP_VIG3: return (mdp5_cfg->pipe_vig.base[3]);
460 case SSPP_RGB3: return (mdp5_cfg->pipe_rgb.base[3]);
461 default: return INVALID_IDX(idx);
462 }
463 }
464 static inline uint32_t REG_MDP5_PIPE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
465
466 static inline uint32_t REG_MDP5_PIPE_OP_MODE(enum mdp5_pipe i0) { return 0x00000200 + __offset_PIPE(i0); }
467 #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK 0x00080000
468 #define MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT 19
469 static inline uint32_t MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT(enum mdp5_data_format val)
470 {
471 return ((val) << MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_DST_DATA_FORMAT__MASK;
472 }
473 #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK 0x00040000
474 #define MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT 18
475 static inline uint32_t MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT(enum mdp5_data_format val)
476 {
477 return ((val) << MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__SHIFT) & MDP5_PIPE_OP_MODE_CSC_SRC_DATA_FORMAT__MASK;
478 }
479 #define MDP5_PIPE_OP_MODE_CSC_1_EN 0x00020000
480
481 static inline uint32_t REG_MDP5_PIPE_HIST_CTL_BASE(enum mdp5_pipe i0) { return 0x000002c4 + __offset_PIPE(i0); }
482
483 static inline uint32_t REG_MDP5_PIPE_HIST_LUT_BASE(enum mdp5_pipe i0) { return 0x000002f0 + __offset_PIPE(i0); }
484
485 static inline uint32_t REG_MDP5_PIPE_HIST_LUT_SWAP(enum mdp5_pipe i0) { return 0x00000300 + __offset_PIPE(i0); }
486
487 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_0(enum mdp5_pipe i0) { return 0x00000320 + __offset_PIPE(i0); }
488 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK 0x00001fff
489 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT 0
490 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11(uint32_t val)
491 {
492 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_11__MASK;
493 }
494 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK 0x1fff0000
495 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT 16
496 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12(uint32_t val)
497 {
498 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_0_COEFF_12__MASK;
499 }
500
501 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_1(enum mdp5_pipe i0) { return 0x00000324 + __offset_PIPE(i0); }
502 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK 0x00001fff
503 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT 0
504 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13(uint32_t val)
505 {
506 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_13__MASK;
507 }
508 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK 0x1fff0000
509 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT 16
510 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21(uint32_t val)
511 {
512 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_1_COEFF_21__MASK;
513 }
514
515 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_2(enum mdp5_pipe i0) { return 0x00000328 + __offset_PIPE(i0); }
516 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK 0x00001fff
517 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT 0
518 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22(uint32_t val)
519 {
520 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_22__MASK;
521 }
522 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK 0x1fff0000
523 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT 16
524 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23(uint32_t val)
525 {
526 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_2_COEFF_23__MASK;
527 }
528
529 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_3(enum mdp5_pipe i0) { return 0x0000032c + __offset_PIPE(i0); }
530 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK 0x00001fff
531 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT 0
532 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31(uint32_t val)
533 {
534 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_31__MASK;
535 }
536 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK 0x1fff0000
537 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT 16
538 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32(uint32_t val)
539 {
540 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_3_COEFF_32__MASK;
541 }
542
543 static inline uint32_t REG_MDP5_PIPE_CSC_1_MATRIX_COEFF_4(enum mdp5_pipe i0) { return 0x00000330 + __offset_PIPE(i0); }
544 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK 0x00001fff
545 #define MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT 0
546 static inline uint32_t MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33(uint32_t val)
547 {
548 return ((val) << MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__SHIFT) & MDP5_PIPE_CSC_1_MATRIX_COEFF_4_COEFF_33__MASK;
549 }
550
551 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
552
553 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000334 + __offset_PIPE(i0) + 0x4*i1; }
554 #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK 0x000000ff
555 #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT 0
556 static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH(uint32_t val)
557 {
558 return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_HIGH__MASK;
559 }
560 #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK 0x0000ff00
561 #define MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT 8
562 static inline uint32_t MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW(uint32_t val)
563 {
564 return ((val) << MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_PRE_CLAMP_REG_LOW__MASK;
565 }
566
567 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
568
569 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_CLAMP_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000340 + __offset_PIPE(i0) + 0x4*i1; }
570 #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK 0x000000ff
571 #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT 0
572 static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH(uint32_t val)
573 {
574 return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_HIGH__MASK;
575 }
576 #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK 0x0000ff00
577 #define MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT 8
578 static inline uint32_t MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW(uint32_t val)
579 {
580 return ((val) << MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__SHIFT) & MDP5_PIPE_CSC_1_POST_CLAMP_REG_LOW__MASK;
581 }
582
583 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
584
585 static inline uint32_t REG_MDP5_PIPE_CSC_1_PRE_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x0000034c + __offset_PIPE(i0) + 0x4*i1; }
586 #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK 0x000001ff
587 #define MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT 0
588 static inline uint32_t MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE(uint32_t val)
589 {
590 return ((val) << MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_PRE_BIAS_REG_VALUE__MASK;
591 }
592
593 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
594
595 static inline uint32_t REG_MDP5_PIPE_CSC_1_POST_BIAS_REG(enum mdp5_pipe i0, uint32_t i1) { return 0x00000358 + __offset_PIPE(i0) + 0x4*i1; }
596 #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK 0x000001ff
597 #define MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT 0
598 static inline uint32_t MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE(uint32_t val)
599 {
600 return ((val) << MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__SHIFT) & MDP5_PIPE_CSC_1_POST_BIAS_REG_VALUE__MASK;
601 }
602
603 static inline uint32_t REG_MDP5_PIPE_SRC_SIZE(enum mdp5_pipe i0) { return 0x00000000 + __offset_PIPE(i0); }
604 #define MDP5_PIPE_SRC_SIZE_HEIGHT__MASK 0xffff0000
605 #define MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT 16
606 static inline uint32_t MDP5_PIPE_SRC_SIZE_HEIGHT(uint32_t val)
607 {
608 return ((val) << MDP5_PIPE_SRC_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_SIZE_HEIGHT__MASK;
609 }
610 #define MDP5_PIPE_SRC_SIZE_WIDTH__MASK 0x0000ffff
611 #define MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT 0
612 static inline uint32_t MDP5_PIPE_SRC_SIZE_WIDTH(uint32_t val)
613 {
614 return ((val) << MDP5_PIPE_SRC_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_SIZE_WIDTH__MASK;
615 }
616
617 static inline uint32_t REG_MDP5_PIPE_SRC_IMG_SIZE(enum mdp5_pipe i0) { return 0x00000004 + __offset_PIPE(i0); }
618 #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK 0xffff0000
619 #define MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT 16
620 static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_HEIGHT(uint32_t val)
621 {
622 return ((val) << MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_HEIGHT__MASK;
623 }
624 #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK 0x0000ffff
625 #define MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT 0
626 static inline uint32_t MDP5_PIPE_SRC_IMG_SIZE_WIDTH(uint32_t val)
627 {
628 return ((val) << MDP5_PIPE_SRC_IMG_SIZE_WIDTH__SHIFT) & MDP5_PIPE_SRC_IMG_SIZE_WIDTH__MASK;
629 }
630
631 static inline uint32_t REG_MDP5_PIPE_SRC_XY(enum mdp5_pipe i0) { return 0x00000008 + __offset_PIPE(i0); }
632 #define MDP5_PIPE_SRC_XY_Y__MASK 0xffff0000
633 #define MDP5_PIPE_SRC_XY_Y__SHIFT 16
634 static inline uint32_t MDP5_PIPE_SRC_XY_Y(uint32_t val)
635 {
636 return ((val) << MDP5_PIPE_SRC_XY_Y__SHIFT) & MDP5_PIPE_SRC_XY_Y__MASK;
637 }
638 #define MDP5_PIPE_SRC_XY_X__MASK 0x0000ffff
639 #define MDP5_PIPE_SRC_XY_X__SHIFT 0
640 static inline uint32_t MDP5_PIPE_SRC_XY_X(uint32_t val)
641 {
642 return ((val) << MDP5_PIPE_SRC_XY_X__SHIFT) & MDP5_PIPE_SRC_XY_X__MASK;
643 }
644
645 static inline uint32_t REG_MDP5_PIPE_OUT_SIZE(enum mdp5_pipe i0) { return 0x0000000c + __offset_PIPE(i0); }
646 #define MDP5_PIPE_OUT_SIZE_HEIGHT__MASK 0xffff0000
647 #define MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT 16
648 static inline uint32_t MDP5_PIPE_OUT_SIZE_HEIGHT(uint32_t val)
649 {
650 return ((val) << MDP5_PIPE_OUT_SIZE_HEIGHT__SHIFT) & MDP5_PIPE_OUT_SIZE_HEIGHT__MASK;
651 }
652 #define MDP5_PIPE_OUT_SIZE_WIDTH__MASK 0x0000ffff
653 #define MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT 0
654 static inline uint32_t MDP5_PIPE_OUT_SIZE_WIDTH(uint32_t val)
655 {
656 return ((val) << MDP5_PIPE_OUT_SIZE_WIDTH__SHIFT) & MDP5_PIPE_OUT_SIZE_WIDTH__MASK;
657 }
658
659 static inline uint32_t REG_MDP5_PIPE_OUT_XY(enum mdp5_pipe i0) { return 0x00000010 + __offset_PIPE(i0); }
660 #define MDP5_PIPE_OUT_XY_Y__MASK 0xffff0000
661 #define MDP5_PIPE_OUT_XY_Y__SHIFT 16
662 static inline uint32_t MDP5_PIPE_OUT_XY_Y(uint32_t val)
663 {
664 return ((val) << MDP5_PIPE_OUT_XY_Y__SHIFT) & MDP5_PIPE_OUT_XY_Y__MASK;
665 }
666 #define MDP5_PIPE_OUT_XY_X__MASK 0x0000ffff
667 #define MDP5_PIPE_OUT_XY_X__SHIFT 0
668 static inline uint32_t MDP5_PIPE_OUT_XY_X(uint32_t val)
669 {
670 return ((val) << MDP5_PIPE_OUT_XY_X__SHIFT) & MDP5_PIPE_OUT_XY_X__MASK;
671 }
672
673 static inline uint32_t REG_MDP5_PIPE_SRC0_ADDR(enum mdp5_pipe i0) { return 0x00000014 + __offset_PIPE(i0); }
674
675 static inline uint32_t REG_MDP5_PIPE_SRC1_ADDR(enum mdp5_pipe i0) { return 0x00000018 + __offset_PIPE(i0); }
676
677 static inline uint32_t REG_MDP5_PIPE_SRC2_ADDR(enum mdp5_pipe i0) { return 0x0000001c + __offset_PIPE(i0); }
678
679 static inline uint32_t REG_MDP5_PIPE_SRC3_ADDR(enum mdp5_pipe i0) { return 0x00000020 + __offset_PIPE(i0); }
680
681 static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_A(enum mdp5_pipe i0) { return 0x00000024 + __offset_PIPE(i0); }
682 #define MDP5_PIPE_SRC_STRIDE_A_P0__MASK 0x0000ffff
683 #define MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT 0
684 static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P0(uint32_t val)
685 {
686 return ((val) << MDP5_PIPE_SRC_STRIDE_A_P0__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P0__MASK;
687 }
688 #define MDP5_PIPE_SRC_STRIDE_A_P1__MASK 0xffff0000
689 #define MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT 16
690 static inline uint32_t MDP5_PIPE_SRC_STRIDE_A_P1(uint32_t val)
691 {
692 return ((val) << MDP5_PIPE_SRC_STRIDE_A_P1__SHIFT) & MDP5_PIPE_SRC_STRIDE_A_P1__MASK;
693 }
694
695 static inline uint32_t REG_MDP5_PIPE_SRC_STRIDE_B(enum mdp5_pipe i0) { return 0x00000028 + __offset_PIPE(i0); }
696 #define MDP5_PIPE_SRC_STRIDE_B_P2__MASK 0x0000ffff
697 #define MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT 0
698 static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P2(uint32_t val)
699 {
700 return ((val) << MDP5_PIPE_SRC_STRIDE_B_P2__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P2__MASK;
701 }
702 #define MDP5_PIPE_SRC_STRIDE_B_P3__MASK 0xffff0000
703 #define MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT 16
704 static inline uint32_t MDP5_PIPE_SRC_STRIDE_B_P3(uint32_t val)
705 {
706 return ((val) << MDP5_PIPE_SRC_STRIDE_B_P3__SHIFT) & MDP5_PIPE_SRC_STRIDE_B_P3__MASK;
707 }
708
709 static inline uint32_t REG_MDP5_PIPE_STILE_FRAME_SIZE(enum mdp5_pipe i0) { return 0x0000002c + __offset_PIPE(i0); }
710
711 static inline uint32_t REG_MDP5_PIPE_SRC_FORMAT(enum mdp5_pipe i0) { return 0x00000030 + __offset_PIPE(i0); }
712 #define MDP5_PIPE_SRC_FORMAT_G_BPC__MASK 0x00000003
713 #define MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT 0
714 static inline uint32_t MDP5_PIPE_SRC_FORMAT_G_BPC(enum mdp_bpc val)
715 {
716 return ((val) << MDP5_PIPE_SRC_FORMAT_G_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_G_BPC__MASK;
717 }
718 #define MDP5_PIPE_SRC_FORMAT_B_BPC__MASK 0x0000000c
719 #define MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT 2
720 static inline uint32_t MDP5_PIPE_SRC_FORMAT_B_BPC(enum mdp_bpc val)
721 {
722 return ((val) << MDP5_PIPE_SRC_FORMAT_B_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_B_BPC__MASK;
723 }
724 #define MDP5_PIPE_SRC_FORMAT_R_BPC__MASK 0x00000030
725 #define MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT 4
726 static inline uint32_t MDP5_PIPE_SRC_FORMAT_R_BPC(enum mdp_bpc val)
727 {
728 return ((val) << MDP5_PIPE_SRC_FORMAT_R_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_R_BPC__MASK;
729 }
730 #define MDP5_PIPE_SRC_FORMAT_A_BPC__MASK 0x000000c0
731 #define MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT 6
732 static inline uint32_t MDP5_PIPE_SRC_FORMAT_A_BPC(enum mdp_bpc_alpha val)
733 {
734 return ((val) << MDP5_PIPE_SRC_FORMAT_A_BPC__SHIFT) & MDP5_PIPE_SRC_FORMAT_A_BPC__MASK;
735 }
736 #define MDP5_PIPE_SRC_FORMAT_ALPHA_ENABLE 0x00000100
737 #define MDP5_PIPE_SRC_FORMAT_CPP__MASK 0x00000600
738 #define MDP5_PIPE_SRC_FORMAT_CPP__SHIFT 9
739 static inline uint32_t MDP5_PIPE_SRC_FORMAT_CPP(uint32_t val)
740 {
741 return ((val) << MDP5_PIPE_SRC_FORMAT_CPP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CPP__MASK;
742 }
743 #define MDP5_PIPE_SRC_FORMAT_ROT90 0x00000800
744 #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK 0x00003000
745 #define MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT 12
746 static inline uint32_t MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT(uint32_t val)
747 {
748 return ((val) << MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__SHIFT) & MDP5_PIPE_SRC_FORMAT_UNPACK_COUNT__MASK;
749 }
750 #define MDP5_PIPE_SRC_FORMAT_UNPACK_TIGHT 0x00020000
751 #define MDP5_PIPE_SRC_FORMAT_UNPACK_ALIGN_MSB 0x00040000
752 #define MDP5_PIPE_SRC_FORMAT_NUM_PLANES__MASK 0x00180000
753 #define MDP5_PIPE_SRC_FORMAT_NUM_PLANES__SHIFT 19
754 static inline uint32_t MDP5_PIPE_SRC_FORMAT_NUM_PLANES(enum mdp_sspp_fetch_type val)
755 {
756 return ((val) << MDP5_PIPE_SRC_FORMAT_NUM_PLANES__SHIFT) & MDP5_PIPE_SRC_FORMAT_NUM_PLANES__MASK;
757 }
758 #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK 0x01800000
759 #define MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT 23
760 static inline uint32_t MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP(enum mdp_chroma_samp_type val)
761 {
762 return ((val) << MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__SHIFT) & MDP5_PIPE_SRC_FORMAT_CHROMA_SAMP__MASK;
763 }
764
765 static inline uint32_t REG_MDP5_PIPE_SRC_UNPACK(enum mdp5_pipe i0) { return 0x00000034 + __offset_PIPE(i0); }
766 #define MDP5_PIPE_SRC_UNPACK_ELEM0__MASK 0x000000ff
767 #define MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT 0
768 static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM0(uint32_t val)
769 {
770 return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM0__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM0__MASK;
771 }
772 #define MDP5_PIPE_SRC_UNPACK_ELEM1__MASK 0x0000ff00
773 #define MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT 8
774 static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM1(uint32_t val)
775 {
776 return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM1__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM1__MASK;
777 }
778 #define MDP5_PIPE_SRC_UNPACK_ELEM2__MASK 0x00ff0000
779 #define MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT 16
780 static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM2(uint32_t val)
781 {
782 return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM2__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM2__MASK;
783 }
784 #define MDP5_PIPE_SRC_UNPACK_ELEM3__MASK 0xff000000
785 #define MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT 24
786 static inline uint32_t MDP5_PIPE_SRC_UNPACK_ELEM3(uint32_t val)
787 {
788 return ((val) << MDP5_PIPE_SRC_UNPACK_ELEM3__SHIFT) & MDP5_PIPE_SRC_UNPACK_ELEM3__MASK;
789 }
790
791 static inline uint32_t REG_MDP5_PIPE_SRC_OP_MODE(enum mdp5_pipe i0) { return 0x00000038 + __offset_PIPE(i0); }
792 #define MDP5_PIPE_SRC_OP_MODE_BWC_EN 0x00000001
793 #define MDP5_PIPE_SRC_OP_MODE_BWC__MASK 0x00000006
794 #define MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT 1
795 static inline uint32_t MDP5_PIPE_SRC_OP_MODE_BWC(enum mdp5_pipe_bwc val)
796 {
797 return ((val) << MDP5_PIPE_SRC_OP_MODE_BWC__SHIFT) & MDP5_PIPE_SRC_OP_MODE_BWC__MASK;
798 }
799 #define MDP5_PIPE_SRC_OP_MODE_FLIP_LR 0x00002000
800 #define MDP5_PIPE_SRC_OP_MODE_FLIP_UD 0x00004000
801 #define MDP5_PIPE_SRC_OP_MODE_IGC_EN 0x00010000
802 #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_0 0x00020000
803 #define MDP5_PIPE_SRC_OP_MODE_IGC_ROM_1 0x00040000
804 #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE 0x00400000
805 #define MDP5_PIPE_SRC_OP_MODE_DEINTERLACE_ODD 0x00800000
806
807 static inline uint32_t REG_MDP5_PIPE_SRC_CONSTANT_COLOR(enum mdp5_pipe i0) { return 0x0000003c + __offset_PIPE(i0); }
808
809 static inline uint32_t REG_MDP5_PIPE_FETCH_CONFIG(enum mdp5_pipe i0) { return 0x00000048 + __offset_PIPE(i0); }
810
811 static inline uint32_t REG_MDP5_PIPE_VC1_RANGE(enum mdp5_pipe i0) { return 0x0000004c + __offset_PIPE(i0); }
812
813 static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_0(enum mdp5_pipe i0) { return 0x00000050 + __offset_PIPE(i0); }
814
815 static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_1(enum mdp5_pipe i0) { return 0x00000054 + __offset_PIPE(i0); }
816
817 static inline uint32_t REG_MDP5_PIPE_REQPRIO_FIFO_WM_2(enum mdp5_pipe i0) { return 0x00000058 + __offset_PIPE(i0); }
818
819 static inline uint32_t REG_MDP5_PIPE_SRC_ADDR_SW_STATUS(enum mdp5_pipe i0) { return 0x00000070 + __offset_PIPE(i0); }
820
821 static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC0_ADDR(enum mdp5_pipe i0) { return 0x000000a4 + __offset_PIPE(i0); }
822
823 static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC1_ADDR(enum mdp5_pipe i0) { return 0x000000a8 + __offset_PIPE(i0); }
824
825 static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC2_ADDR(enum mdp5_pipe i0) { return 0x000000ac + __offset_PIPE(i0); }
826
827 static inline uint32_t REG_MDP5_PIPE_CURRENT_SRC3_ADDR(enum mdp5_pipe i0) { return 0x000000b0 + __offset_PIPE(i0); }
828
829 static inline uint32_t REG_MDP5_PIPE_DECIMATION(enum mdp5_pipe i0) { return 0x000000b4 + __offset_PIPE(i0); }
830 #define MDP5_PIPE_DECIMATION_VERT__MASK 0x000000ff
831 #define MDP5_PIPE_DECIMATION_VERT__SHIFT 0
832 static inline uint32_t MDP5_PIPE_DECIMATION_VERT(uint32_t val)
833 {
834 return ((val) << MDP5_PIPE_DECIMATION_VERT__SHIFT) & MDP5_PIPE_DECIMATION_VERT__MASK;
835 }
836 #define MDP5_PIPE_DECIMATION_HORZ__MASK 0x0000ff00
837 #define MDP5_PIPE_DECIMATION_HORZ__SHIFT 8
838 static inline uint32_t MDP5_PIPE_DECIMATION_HORZ(uint32_t val)
839 {
840 return ((val) << MDP5_PIPE_DECIMATION_HORZ__SHIFT) & MDP5_PIPE_DECIMATION_HORZ__MASK;
841 }
842
843 static inline uint32_t REG_MDP5_PIPE_SCALE_CONFIG(enum mdp5_pipe i0) { return 0x00000204 + __offset_PIPE(i0); }
844 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_EN 0x00000001
845 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_EN 0x00000002
846 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__MASK 0x00000300
847 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__SHIFT 8
848 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER(enum mdp5_scale_filter val)
849 {
850 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_MIN_FILTER__MASK;
851 }
852 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__MASK 0x00000c00
853 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__SHIFT 10
854 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER(enum mdp5_scale_filter val)
855 {
856 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_MIN_FILTER__MASK;
857 }
858 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__MASK 0x00003000
859 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__SHIFT 12
860 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER(enum mdp5_scale_filter val)
861 {
862 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_CR_FILTER__MASK;
863 }
864 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__MASK 0x0000c000
865 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__SHIFT 14
866 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER(enum mdp5_scale_filter val)
867 {
868 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_CR_FILTER__MASK;
869 }
870 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__MASK 0x00030000
871 #define MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__SHIFT 16
872 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER(enum mdp5_scale_filter val)
873 {
874 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEX_MAX_FILTER__MASK;
875 }
876 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__MASK 0x000c0000
877 #define MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__SHIFT 18
878 static inline uint32_t MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER(enum mdp5_scale_filter val)
879 {
880 return ((val) << MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__SHIFT) & MDP5_PIPE_SCALE_CONFIG_SCALEY_MAX_FILTER__MASK;
881 }
882
883 static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000210 + __offset_PIPE(i0); }
884
885 static inline uint32_t REG_MDP5_PIPE_SCALE_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x00000214 + __offset_PIPE(i0); }
886
887 static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_X(enum mdp5_pipe i0) { return 0x00000218 + __offset_PIPE(i0); }
888
889 static inline uint32_t REG_MDP5_PIPE_SCALE_CR_PHASE_STEP_Y(enum mdp5_pipe i0) { return 0x0000021c + __offset_PIPE(i0); }
890
891 static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_X(enum mdp5_pipe i0) { return 0x00000220 + __offset_PIPE(i0); }
892
893 static inline uint32_t REG_MDP5_PIPE_SCALE_INIT_PHASE_Y(enum mdp5_pipe i0) { return 0x00000224 + __offset_PIPE(i0); }
894
895 static inline uint32_t __offset_LM(uint32_t idx)
896 {
897 switch (idx) {
898 case 0: return (mdp5_cfg->lm.base[0]);
899 case 1: return (mdp5_cfg->lm.base[1]);
900 case 2: return (mdp5_cfg->lm.base[2]);
901 case 3: return (mdp5_cfg->lm.base[3]);
902 case 4: return (mdp5_cfg->lm.base[4]);
903 case 5: return (mdp5_cfg->lm.base[5]);
904 default: return INVALID_IDX(idx);
905 }
906 }
907 static inline uint32_t REG_MDP5_LM(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
908
909 static inline uint32_t REG_MDP5_LM_BLEND_COLOR_OUT(uint32_t i0) { return 0x00000000 + __offset_LM(i0); }
910 #define MDP5_LM_BLEND_COLOR_OUT_STAGE0_FG_ALPHA 0x00000002
911 #define MDP5_LM_BLEND_COLOR_OUT_STAGE1_FG_ALPHA 0x00000004
912 #define MDP5_LM_BLEND_COLOR_OUT_STAGE2_FG_ALPHA 0x00000008
913 #define MDP5_LM_BLEND_COLOR_OUT_STAGE3_FG_ALPHA 0x00000010
914
915 static inline uint32_t REG_MDP5_LM_OUT_SIZE(uint32_t i0) { return 0x00000004 + __offset_LM(i0); }
916 #define MDP5_LM_OUT_SIZE_HEIGHT__MASK 0xffff0000
917 #define MDP5_LM_OUT_SIZE_HEIGHT__SHIFT 16
918 static inline uint32_t MDP5_LM_OUT_SIZE_HEIGHT(uint32_t val)
919 {
920 return ((val) << MDP5_LM_OUT_SIZE_HEIGHT__SHIFT) & MDP5_LM_OUT_SIZE_HEIGHT__MASK;
921 }
922 #define MDP5_LM_OUT_SIZE_WIDTH__MASK 0x0000ffff
923 #define MDP5_LM_OUT_SIZE_WIDTH__SHIFT 0
924 static inline uint32_t MDP5_LM_OUT_SIZE_WIDTH(uint32_t val)
925 {
926 return ((val) << MDP5_LM_OUT_SIZE_WIDTH__SHIFT) & MDP5_LM_OUT_SIZE_WIDTH__MASK;
927 }
928
929 static inline uint32_t REG_MDP5_LM_BORDER_COLOR_0(uint32_t i0) { return 0x00000008 + __offset_LM(i0); }
930
931 static inline uint32_t REG_MDP5_LM_BORDER_COLOR_1(uint32_t i0) { return 0x00000010 + __offset_LM(i0); }
932
933 static inline uint32_t REG_MDP5_LM_BLEND(uint32_t i0, uint32_t i1) { return 0x00000020 + __offset_LM(i0) + 0x30*i1; }
934
935 static inline uint32_t REG_MDP5_LM_BLEND_OP_MODE(uint32_t i0, uint32_t i1) { return 0x00000020 + __offset_LM(i0) + 0x30*i1; }
936 #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK 0x00000003
937 #define MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT 0
938 static inline uint32_t MDP5_LM_BLEND_OP_MODE_FG_ALPHA(enum mdp_alpha_type val)
939 {
940 return ((val) << MDP5_LM_BLEND_OP_MODE_FG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_FG_ALPHA__MASK;
941 }
942 #define MDP5_LM_BLEND_OP_MODE_FG_INV_ALPHA 0x00000004
943 #define MDP5_LM_BLEND_OP_MODE_FG_MOD_ALPHA 0x00000008
944 #define MDP5_LM_BLEND_OP_MODE_FG_INV_MOD_ALPHA 0x00000010
945 #define MDP5_LM_BLEND_OP_MODE_FG_TRANSP_EN 0x00000020
946 #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK 0x00000300
947 #define MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT 8
948 static inline uint32_t MDP5_LM_BLEND_OP_MODE_BG_ALPHA(enum mdp_alpha_type val)
949 {
950 return ((val) << MDP5_LM_BLEND_OP_MODE_BG_ALPHA__SHIFT) & MDP5_LM_BLEND_OP_MODE_BG_ALPHA__MASK;
951 }
952 #define MDP5_LM_BLEND_OP_MODE_BG_INV_ALPHA 0x00000400
953 #define MDP5_LM_BLEND_OP_MODE_BG_MOD_ALPHA 0x00000800
954 #define MDP5_LM_BLEND_OP_MODE_BG_INV_MOD_ALPHA 0x00001000
955 #define MDP5_LM_BLEND_OP_MODE_BG_TRANSP_EN 0x00002000
956
957 static inline uint32_t REG_MDP5_LM_BLEND_FG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000024 + __offset_LM(i0) + 0x30*i1; }
958
959 static inline uint32_t REG_MDP5_LM_BLEND_BG_ALPHA(uint32_t i0, uint32_t i1) { return 0x00000028 + __offset_LM(i0) + 0x30*i1; }
960
961 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000002c + __offset_LM(i0) + 0x30*i1; }
962
963 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000030 + __offset_LM(i0) + 0x30*i1; }
964
965 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000034 + __offset_LM(i0) + 0x30*i1; }
966
967 static inline uint32_t REG_MDP5_LM_BLEND_FG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000038 + __offset_LM(i0) + 0x30*i1; }
968
969 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW0(uint32_t i0, uint32_t i1) { return 0x0000003c + __offset_LM(i0) + 0x30*i1; }
970
971 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_LOW1(uint32_t i0, uint32_t i1) { return 0x00000040 + __offset_LM(i0) + 0x30*i1; }
972
973 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH0(uint32_t i0, uint32_t i1) { return 0x00000044 + __offset_LM(i0) + 0x30*i1; }
974
975 static inline uint32_t REG_MDP5_LM_BLEND_BG_TRANSP_HIGH1(uint32_t i0, uint32_t i1) { return 0x00000048 + __offset_LM(i0) + 0x30*i1; }
976
977 static inline uint32_t REG_MDP5_LM_CURSOR_IMG_SIZE(uint32_t i0) { return 0x000000e0 + __offset_LM(i0); }
978 #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK 0x0000ffff
979 #define MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT 0
980 static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_W(uint32_t val)
981 {
982 return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_W__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_W__MASK;
983 }
984 #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK 0xffff0000
985 #define MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT 16
986 static inline uint32_t MDP5_LM_CURSOR_IMG_SIZE_SRC_H(uint32_t val)
987 {
988 return ((val) << MDP5_LM_CURSOR_IMG_SIZE_SRC_H__SHIFT) & MDP5_LM_CURSOR_IMG_SIZE_SRC_H__MASK;
989 }
990
991 static inline uint32_t REG_MDP5_LM_CURSOR_SIZE(uint32_t i0) { return 0x000000e4 + __offset_LM(i0); }
992 #define MDP5_LM_CURSOR_SIZE_ROI_W__MASK 0x0000ffff
993 #define MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT 0
994 static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_W(uint32_t val)
995 {
996 return ((val) << MDP5_LM_CURSOR_SIZE_ROI_W__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_W__MASK;
997 }
998 #define MDP5_LM_CURSOR_SIZE_ROI_H__MASK 0xffff0000
999 #define MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT 16
1000 static inline uint32_t MDP5_LM_CURSOR_SIZE_ROI_H(uint32_t val)
1001 {
1002 return ((val) << MDP5_LM_CURSOR_SIZE_ROI_H__SHIFT) & MDP5_LM_CURSOR_SIZE_ROI_H__MASK;
1003 }
1004
1005 static inline uint32_t REG_MDP5_LM_CURSOR_XY(uint32_t i0) { return 0x000000e8 + __offset_LM(i0); }
1006 #define MDP5_LM_CURSOR_XY_SRC_X__MASK 0x0000ffff
1007 #define MDP5_LM_CURSOR_XY_SRC_X__SHIFT 0
1008 static inline uint32_t MDP5_LM_CURSOR_XY_SRC_X(uint32_t val)
1009 {
1010 return ((val) << MDP5_LM_CURSOR_XY_SRC_X__SHIFT) & MDP5_LM_CURSOR_XY_SRC_X__MASK;
1011 }
1012 #define MDP5_LM_CURSOR_XY_SRC_Y__MASK 0xffff0000
1013 #define MDP5_LM_CURSOR_XY_SRC_Y__SHIFT 16
1014 static inline uint32_t MDP5_LM_CURSOR_XY_SRC_Y(uint32_t val)
1015 {
1016 return ((val) << MDP5_LM_CURSOR_XY_SRC_Y__SHIFT) & MDP5_LM_CURSOR_XY_SRC_Y__MASK;
1017 }
1018
1019 static inline uint32_t REG_MDP5_LM_CURSOR_STRIDE(uint32_t i0) { return 0x000000dc + __offset_LM(i0); }
1020 #define MDP5_LM_CURSOR_STRIDE_STRIDE__MASK 0x0000ffff
1021 #define MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT 0
1022 static inline uint32_t MDP5_LM_CURSOR_STRIDE_STRIDE(uint32_t val)
1023 {
1024 return ((val) << MDP5_LM_CURSOR_STRIDE_STRIDE__SHIFT) & MDP5_LM_CURSOR_STRIDE_STRIDE__MASK;
1025 }
1026
1027 static inline uint32_t REG_MDP5_LM_CURSOR_FORMAT(uint32_t i0) { return 0x000000ec + __offset_LM(i0); }
1028 #define MDP5_LM_CURSOR_FORMAT_FORMAT__MASK 0x00000007
1029 #define MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT 0
1030 static inline uint32_t MDP5_LM_CURSOR_FORMAT_FORMAT(enum mdp5_cursor_format val)
1031 {
1032 return ((val) << MDP5_LM_CURSOR_FORMAT_FORMAT__SHIFT) & MDP5_LM_CURSOR_FORMAT_FORMAT__MASK;
1033 }
1034
1035 static inline uint32_t REG_MDP5_LM_CURSOR_BASE_ADDR(uint32_t i0) { return 0x000000f0 + __offset_LM(i0); }
1036
1037 static inline uint32_t REG_MDP5_LM_CURSOR_START_XY(uint32_t i0) { return 0x000000f4 + __offset_LM(i0); }
1038 #define MDP5_LM_CURSOR_START_XY_X_START__MASK 0x0000ffff
1039 #define MDP5_LM_CURSOR_START_XY_X_START__SHIFT 0
1040 static inline uint32_t MDP5_LM_CURSOR_START_XY_X_START(uint32_t val)
1041 {
1042 return ((val) << MDP5_LM_CURSOR_START_XY_X_START__SHIFT) & MDP5_LM_CURSOR_START_XY_X_START__MASK;
1043 }
1044 #define MDP5_LM_CURSOR_START_XY_Y_START__MASK 0xffff0000
1045 #define MDP5_LM_CURSOR_START_XY_Y_START__SHIFT 16
1046 static inline uint32_t MDP5_LM_CURSOR_START_XY_Y_START(uint32_t val)
1047 {
1048 return ((val) << MDP5_LM_CURSOR_START_XY_Y_START__SHIFT) & MDP5_LM_CURSOR_START_XY_Y_START__MASK;
1049 }
1050
1051 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_CONFIG(uint32_t i0) { return 0x000000f8 + __offset_LM(i0); }
1052 #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_EN 0x00000001
1053 #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK 0x00000006
1054 #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT 1
1055 static inline uint32_t MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL(enum mdp5_cursor_alpha val)
1056 {
1057 return ((val) << MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__SHIFT) & MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_ALPHA_SEL__MASK;
1058 }
1059 #define MDP5_LM_CURSOR_BLEND_CONFIG_BLEND_TRANSP_EN 0x00000008
1060
1061 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_PARAM(uint32_t i0) { return 0x000000fc + __offset_LM(i0); }
1062
1063 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW0(uint32_t i0) { return 0x00000100 + __offset_LM(i0); }
1064
1065 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_LOW1(uint32_t i0) { return 0x00000104 + __offset_LM(i0); }
1066
1067 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH0(uint32_t i0) { return 0x00000108 + __offset_LM(i0); }
1068
1069 static inline uint32_t REG_MDP5_LM_CURSOR_BLEND_TRANSP_HIGH1(uint32_t i0) { return 0x0000010c + __offset_LM(i0); }
1070
1071 static inline uint32_t REG_MDP5_LM_GC_LUT_BASE(uint32_t i0) { return 0x00000110 + __offset_LM(i0); }
1072
1073 static inline uint32_t __offset_DSPP(uint32_t idx)
1074 {
1075 switch (idx) {
1076 case 0: return (mdp5_cfg->dspp.base[0]);
1077 case 1: return (mdp5_cfg->dspp.base[1]);
1078 case 2: return (mdp5_cfg->dspp.base[2]);
1079 case 3: return (mdp5_cfg->dspp.base[3]);
1080 default: return INVALID_IDX(idx);
1081 }
1082 }
1083 static inline uint32_t REG_MDP5_DSPP(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
1084
1085 static inline uint32_t REG_MDP5_DSPP_OP_MODE(uint32_t i0) { return 0x00000000 + __offset_DSPP(i0); }
1086 #define MDP5_DSPP_OP_MODE_IGC_LUT_EN 0x00000001
1087 #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK 0x0000000e
1088 #define MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT 1
1089 static inline uint32_t MDP5_DSPP_OP_MODE_IGC_TBL_IDX(uint32_t val)
1090 {
1091 return ((val) << MDP5_DSPP_OP_MODE_IGC_TBL_IDX__SHIFT) & MDP5_DSPP_OP_MODE_IGC_TBL_IDX__MASK;
1092 }
1093 #define MDP5_DSPP_OP_MODE_PCC_EN 0x00000010
1094 #define MDP5_DSPP_OP_MODE_DITHER_EN 0x00000100
1095 #define MDP5_DSPP_OP_MODE_HIST_EN 0x00010000
1096 #define MDP5_DSPP_OP_MODE_AUTO_CLEAR 0x00020000
1097 #define MDP5_DSPP_OP_MODE_HIST_LUT_EN 0x00080000
1098 #define MDP5_DSPP_OP_MODE_PA_EN 0x00100000
1099 #define MDP5_DSPP_OP_MODE_GAMUT_EN 0x00800000
1100 #define MDP5_DSPP_OP_MODE_GAMUT_ORDER 0x01000000
1101
1102 static inline uint32_t REG_MDP5_DSPP_PCC_BASE(uint32_t i0) { return 0x00000030 + __offset_DSPP(i0); }
1103
1104 static inline uint32_t REG_MDP5_DSPP_DITHER_DEPTH(uint32_t i0) { return 0x00000150 + __offset_DSPP(i0); }
1105
1106 static inline uint32_t REG_MDP5_DSPP_HIST_CTL_BASE(uint32_t i0) { return 0x00000210 + __offset_DSPP(i0); }
1107
1108 static inline uint32_t REG_MDP5_DSPP_HIST_LUT_BASE(uint32_t i0) { return 0x00000230 + __offset_DSPP(i0); }
1109
1110 static inline uint32_t REG_MDP5_DSPP_HIST_LUT_SWAP(uint32_t i0) { return 0x00000234 + __offset_DSPP(i0); }
1111
1112 static inline uint32_t REG_MDP5_DSPP_PA_BASE(uint32_t i0) { return 0x00000238 + __offset_DSPP(i0); }
1113
1114 static inline uint32_t REG_MDP5_DSPP_GAMUT_BASE(uint32_t i0) { return 0x000002dc + __offset_DSPP(i0); }
1115
1116 static inline uint32_t REG_MDP5_DSPP_GC_BASE(uint32_t i0) { return 0x000002b0 + __offset_DSPP(i0); }
1117
1118 static inline uint32_t __offset_INTF(uint32_t idx)
1119 {
1120 switch (idx) {
1121 case 0: return (mdp5_cfg->intf.base[0]);
1122 case 1: return (mdp5_cfg->intf.base[1]);
1123 case 2: return (mdp5_cfg->intf.base[2]);
1124 case 3: return (mdp5_cfg->intf.base[3]);
1125 case 4: return (mdp5_cfg->intf.base[4]);
1126 default: return INVALID_IDX(idx);
1127 }
1128 }
1129 static inline uint32_t REG_MDP5_INTF(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
1130
1131 static inline uint32_t REG_MDP5_INTF_TIMING_ENGINE_EN(uint32_t i0) { return 0x00000000 + __offset_INTF(i0); }
1132
1133 static inline uint32_t REG_MDP5_INTF_CONFIG(uint32_t i0) { return 0x00000004 + __offset_INTF(i0); }
1134
1135 static inline uint32_t REG_MDP5_INTF_HSYNC_CTL(uint32_t i0) { return 0x00000008 + __offset_INTF(i0); }
1136 #define MDP5_INTF_HSYNC_CTL_PULSEW__MASK 0x0000ffff
1137 #define MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT 0
1138 static inline uint32_t MDP5_INTF_HSYNC_CTL_PULSEW(uint32_t val)
1139 {
1140 return ((val) << MDP5_INTF_HSYNC_CTL_PULSEW__SHIFT) & MDP5_INTF_HSYNC_CTL_PULSEW__MASK;
1141 }
1142 #define MDP5_INTF_HSYNC_CTL_PERIOD__MASK 0xffff0000
1143 #define MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT 16
1144 static inline uint32_t MDP5_INTF_HSYNC_CTL_PERIOD(uint32_t val)
1145 {
1146 return ((val) << MDP5_INTF_HSYNC_CTL_PERIOD__SHIFT) & MDP5_INTF_HSYNC_CTL_PERIOD__MASK;
1147 }
1148
1149 static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F0(uint32_t i0) { return 0x0000000c + __offset_INTF(i0); }
1150
1151 static inline uint32_t REG_MDP5_INTF_VSYNC_PERIOD_F1(uint32_t i0) { return 0x00000010 + __offset_INTF(i0); }
1152
1153 static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F0(uint32_t i0) { return 0x00000014 + __offset_INTF(i0); }
1154
1155 static inline uint32_t REG_MDP5_INTF_VSYNC_LEN_F1(uint32_t i0) { return 0x00000018 + __offset_INTF(i0); }
1156
1157 static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F0(uint32_t i0) { return 0x0000001c + __offset_INTF(i0); }
1158
1159 static inline uint32_t REG_MDP5_INTF_DISPLAY_VSTART_F1(uint32_t i0) { return 0x00000020 + __offset_INTF(i0); }
1160
1161 static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F0(uint32_t i0) { return 0x00000024 + __offset_INTF(i0); }
1162
1163 static inline uint32_t REG_MDP5_INTF_DISPLAY_VEND_F1(uint32_t i0) { return 0x00000028 + __offset_INTF(i0); }
1164
1165 static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F0(uint32_t i0) { return 0x0000002c + __offset_INTF(i0); }
1166 #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK 0x7fffffff
1167 #define MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT 0
1168 static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F0_VAL(uint32_t val)
1169 {
1170 return ((val) << MDP5_INTF_ACTIVE_VSTART_F0_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F0_VAL__MASK;
1171 }
1172 #define MDP5_INTF_ACTIVE_VSTART_F0_ACTIVE_V_ENABLE 0x80000000
1173
1174 static inline uint32_t REG_MDP5_INTF_ACTIVE_VSTART_F1(uint32_t i0) { return 0x00000030 + __offset_INTF(i0); }
1175 #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK 0x7fffffff
1176 #define MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT 0
1177 static inline uint32_t MDP5_INTF_ACTIVE_VSTART_F1_VAL(uint32_t val)
1178 {
1179 return ((val) << MDP5_INTF_ACTIVE_VSTART_F1_VAL__SHIFT) & MDP5_INTF_ACTIVE_VSTART_F1_VAL__MASK;
1180 }
1181
1182 static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F0(uint32_t i0) { return 0x00000034 + __offset_INTF(i0); }
1183
1184 static inline uint32_t REG_MDP5_INTF_ACTIVE_VEND_F1(uint32_t i0) { return 0x00000038 + __offset_INTF(i0); }
1185
1186 static inline uint32_t REG_MDP5_INTF_DISPLAY_HCTL(uint32_t i0) { return 0x0000003c + __offset_INTF(i0); }
1187 #define MDP5_INTF_DISPLAY_HCTL_START__MASK 0x0000ffff
1188 #define MDP5_INTF_DISPLAY_HCTL_START__SHIFT 0
1189 static inline uint32_t MDP5_INTF_DISPLAY_HCTL_START(uint32_t val)
1190 {
1191 return ((val) << MDP5_INTF_DISPLAY_HCTL_START__SHIFT) & MDP5_INTF_DISPLAY_HCTL_START__MASK;
1192 }
1193 #define MDP5_INTF_DISPLAY_HCTL_END__MASK 0xffff0000
1194 #define MDP5_INTF_DISPLAY_HCTL_END__SHIFT 16
1195 static inline uint32_t MDP5_INTF_DISPLAY_HCTL_END(uint32_t val)
1196 {
1197 return ((val) << MDP5_INTF_DISPLAY_HCTL_END__SHIFT) & MDP5_INTF_DISPLAY_HCTL_END__MASK;
1198 }
1199
1200 static inline uint32_t REG_MDP5_INTF_ACTIVE_HCTL(uint32_t i0) { return 0x00000040 + __offset_INTF(i0); }
1201 #define MDP5_INTF_ACTIVE_HCTL_START__MASK 0x00007fff
1202 #define MDP5_INTF_ACTIVE_HCTL_START__SHIFT 0
1203 static inline uint32_t MDP5_INTF_ACTIVE_HCTL_START(uint32_t val)
1204 {
1205 return ((val) << MDP5_INTF_ACTIVE_HCTL_START__SHIFT) & MDP5_INTF_ACTIVE_HCTL_START__MASK;
1206 }
1207 #define MDP5_INTF_ACTIVE_HCTL_END__MASK 0x7fff0000
1208 #define MDP5_INTF_ACTIVE_HCTL_END__SHIFT 16
1209 static inline uint32_t MDP5_INTF_ACTIVE_HCTL_END(uint32_t val)
1210 {
1211 return ((val) << MDP5_INTF_ACTIVE_HCTL_END__SHIFT) & MDP5_INTF_ACTIVE_HCTL_END__MASK;
1212 }
1213 #define MDP5_INTF_ACTIVE_HCTL_ACTIVE_H_ENABLE 0x80000000
1214
1215 static inline uint32_t REG_MDP5_INTF_BORDER_COLOR(uint32_t i0) { return 0x00000044 + __offset_INTF(i0); }
1216
1217 static inline uint32_t REG_MDP5_INTF_UNDERFLOW_COLOR(uint32_t i0) { return 0x00000048 + __offset_INTF(i0); }
1218
1219 static inline uint32_t REG_MDP5_INTF_HSYNC_SKEW(uint32_t i0) { return 0x0000004c + __offset_INTF(i0); }
1220
1221 static inline uint32_t REG_MDP5_INTF_POLARITY_CTL(uint32_t i0) { return 0x00000050 + __offset_INTF(i0); }
1222 #define MDP5_INTF_POLARITY_CTL_HSYNC_LOW 0x00000001
1223 #define MDP5_INTF_POLARITY_CTL_VSYNC_LOW 0x00000002
1224 #define MDP5_INTF_POLARITY_CTL_DATA_EN_LOW 0x00000004
1225
1226 static inline uint32_t REG_MDP5_INTF_TEST_CTL(uint32_t i0) { return 0x00000054 + __offset_INTF(i0); }
1227
1228 static inline uint32_t REG_MDP5_INTF_TP_COLOR0(uint32_t i0) { return 0x00000058 + __offset_INTF(i0); }
1229
1230 static inline uint32_t REG_MDP5_INTF_TP_COLOR1(uint32_t i0) { return 0x0000005c + __offset_INTF(i0); }
1231
1232 static inline uint32_t REG_MDP5_INTF_DSI_CMD_MODE_TRIGGER_EN(uint32_t i0) { return 0x00000084 + __offset_INTF(i0); }
1233
1234 static inline uint32_t REG_MDP5_INTF_PANEL_FORMAT(uint32_t i0) { return 0x00000090 + __offset_INTF(i0); }
1235
1236 static inline uint32_t REG_MDP5_INTF_FRAME_LINE_COUNT_EN(uint32_t i0) { return 0x000000a8 + __offset_INTF(i0); }
1237
1238 static inline uint32_t REG_MDP5_INTF_FRAME_COUNT(uint32_t i0) { return 0x000000ac + __offset_INTF(i0); }
1239
1240 static inline uint32_t REG_MDP5_INTF_LINE_COUNT(uint32_t i0) { return 0x000000b0 + __offset_INTF(i0); }
1241
1242 static inline uint32_t REG_MDP5_INTF_DEFLICKER_CONFIG(uint32_t i0) { return 0x000000f0 + __offset_INTF(i0); }
1243
1244 static inline uint32_t REG_MDP5_INTF_DEFLICKER_STRNG_COEFF(uint32_t i0) { return 0x000000f4 + __offset_INTF(i0); }
1245
1246 static inline uint32_t REG_MDP5_INTF_DEFLICKER_WEAK_COEFF(uint32_t i0) { return 0x000000f8 + __offset_INTF(i0); }
1247
1248 static inline uint32_t REG_MDP5_INTF_TPG_ENABLE(uint32_t i0) { return 0x00000100 + __offset_INTF(i0); }
1249
1250 static inline uint32_t REG_MDP5_INTF_TPG_MAIN_CONTROL(uint32_t i0) { return 0x00000104 + __offset_INTF(i0); }
1251
1252 static inline uint32_t REG_MDP5_INTF_TPG_VIDEO_CONFIG(uint32_t i0) { return 0x00000108 + __offset_INTF(i0); }
1253
1254 static inline uint32_t REG_MDP5_INTF_TPG_COMPONENT_LIMITS(uint32_t i0) { return 0x0000010c + __offset_INTF(i0); }
1255
1256 static inline uint32_t REG_MDP5_INTF_TPG_RECTANGLE(uint32_t i0) { return 0x00000110 + __offset_INTF(i0); }
1257
1258 static inline uint32_t REG_MDP5_INTF_TPG_INITIAL_VALUE(uint32_t i0) { return 0x00000114 + __offset_INTF(i0); }
1259
1260 static inline uint32_t REG_MDP5_INTF_TPG_BLK_WHITE_PATTERN_FRAME(uint32_t i0) { return 0x00000118 + __offset_INTF(i0); }
1261
1262 static inline uint32_t REG_MDP5_INTF_TPG_RGB_MAPPING(uint32_t i0) { return 0x0000011c + __offset_INTF(i0); }
1263
1264 static inline uint32_t __offset_AD(uint32_t idx)
1265 {
1266 switch (idx) {
1267 case 0: return (mdp5_cfg->ad.base[0]);
1268 case 1: return (mdp5_cfg->ad.base[1]);
1269 default: return INVALID_IDX(idx);
1270 }
1271 }
1272 static inline uint32_t REG_MDP5_AD(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
1273
1274 static inline uint32_t REG_MDP5_AD_BYPASS(uint32_t i0) { return 0x00000000 + __offset_AD(i0); }
1275
1276 static inline uint32_t REG_MDP5_AD_CTRL_0(uint32_t i0) { return 0x00000004 + __offset_AD(i0); }
1277
1278 static inline uint32_t REG_MDP5_AD_CTRL_1(uint32_t i0) { return 0x00000008 + __offset_AD(i0); }
1279
1280 static inline uint32_t REG_MDP5_AD_FRAME_SIZE(uint32_t i0) { return 0x0000000c + __offset_AD(i0); }
1281
1282 static inline uint32_t REG_MDP5_AD_CON_CTRL_0(uint32_t i0) { return 0x00000010 + __offset_AD(i0); }
1283
1284 static inline uint32_t REG_MDP5_AD_CON_CTRL_1(uint32_t i0) { return 0x00000014 + __offset_AD(i0); }
1285
1286 static inline uint32_t REG_MDP5_AD_STR_MAN(uint32_t i0) { return 0x00000018 + __offset_AD(i0); }
1287
1288 static inline uint32_t REG_MDP5_AD_VAR(uint32_t i0) { return 0x0000001c + __offset_AD(i0); }
1289
1290 static inline uint32_t REG_MDP5_AD_DITH(uint32_t i0) { return 0x00000020 + __offset_AD(i0); }
1291
1292 static inline uint32_t REG_MDP5_AD_DITH_CTRL(uint32_t i0) { return 0x00000024 + __offset_AD(i0); }
1293
1294 static inline uint32_t REG_MDP5_AD_AMP_LIM(uint32_t i0) { return 0x00000028 + __offset_AD(i0); }
1295
1296 static inline uint32_t REG_MDP5_AD_SLOPE(uint32_t i0) { return 0x0000002c + __offset_AD(i0); }
1297
1298 static inline uint32_t REG_MDP5_AD_BW_LVL(uint32_t i0) { return 0x00000030 + __offset_AD(i0); }
1299
1300 static inline uint32_t REG_MDP5_AD_LOGO_POS(uint32_t i0) { return 0x00000034 + __offset_AD(i0); }
1301
1302 static inline uint32_t REG_MDP5_AD_LUT_FI(uint32_t i0) { return 0x00000038 + __offset_AD(i0); }
1303
1304 static inline uint32_t REG_MDP5_AD_LUT_CC(uint32_t i0) { return 0x0000007c + __offset_AD(i0); }
1305
1306 static inline uint32_t REG_MDP5_AD_STR_LIM(uint32_t i0) { return 0x000000c8 + __offset_AD(i0); }
1307
1308 static inline uint32_t REG_MDP5_AD_CALIB_AB(uint32_t i0) { return 0x000000cc + __offset_AD(i0); }
1309
1310 static inline uint32_t REG_MDP5_AD_CALIB_CD(uint32_t i0) { return 0x000000d0 + __offset_AD(i0); }
1311
1312 static inline uint32_t REG_MDP5_AD_MODE_SEL(uint32_t i0) { return 0x000000d4 + __offset_AD(i0); }
1313
1314 static inline uint32_t REG_MDP5_AD_TFILT_CTRL(uint32_t i0) { return 0x000000d8 + __offset_AD(i0); }
1315
1316 static inline uint32_t REG_MDP5_AD_BL_MINMAX(uint32_t i0) { return 0x000000dc + __offset_AD(i0); }
1317
1318 static inline uint32_t REG_MDP5_AD_BL(uint32_t i0) { return 0x000000e0 + __offset_AD(i0); }
1319
1320 static inline uint32_t REG_MDP5_AD_BL_MAX(uint32_t i0) { return 0x000000e8 + __offset_AD(i0); }
1321
1322 static inline uint32_t REG_MDP5_AD_AL(uint32_t i0) { return 0x000000ec + __offset_AD(i0); }
1323
1324 static inline uint32_t REG_MDP5_AD_AL_MIN(uint32_t i0) { return 0x000000f0 + __offset_AD(i0); }
1325
1326 static inline uint32_t REG_MDP5_AD_AL_FILT(uint32_t i0) { return 0x000000f4 + __offset_AD(i0); }
1327
1328 static inline uint32_t REG_MDP5_AD_CFG_BUF(uint32_t i0) { return 0x000000f8 + __offset_AD(i0); }
1329
1330 static inline uint32_t REG_MDP5_AD_LUT_AL(uint32_t i0) { return 0x00000100 + __offset_AD(i0); }
1331
1332 static inline uint32_t REG_MDP5_AD_TARG_STR(uint32_t i0) { return 0x00000144 + __offset_AD(i0); }
1333
1334 static inline uint32_t REG_MDP5_AD_START_CALC(uint32_t i0) { return 0x00000148 + __offset_AD(i0); }
1335
1336 static inline uint32_t REG_MDP5_AD_STR_OUT(uint32_t i0) { return 0x0000014c + __offset_AD(i0); }
1337
1338 static inline uint32_t REG_MDP5_AD_BL_OUT(uint32_t i0) { return 0x00000154 + __offset_AD(i0); }
1339
1340 static inline uint32_t REG_MDP5_AD_CALC_DONE(uint32_t i0) { return 0x00000158 + __offset_AD(i0); }
1341
1342
1343 #endif /* MDP5_XML */
This page took 0.063618 seconds and 5 git commands to generate.