drm/nouveau/core: extend width of engine mask for namedb
[deliverable/linux.git] / drivers / gpu / drm / nouveau / core / engine / disp / nva0.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24
25 #include <engine/software.h>
26 #include <engine/disp.h>
27
28 #include <core/class.h>
29
30 #include "nv50.h"
31
32 static struct nouveau_oclass
33 nva0_disp_sclass[] = {
34 { NVA0_DISP_MAST_CLASS, &nv50_disp_mast_ofuncs },
35 { NVA0_DISP_SYNC_CLASS, &nv50_disp_sync_ofuncs },
36 { NVA0_DISP_OVLY_CLASS, &nv50_disp_ovly_ofuncs },
37 { NVA0_DISP_OIMM_CLASS, &nv50_disp_oimm_ofuncs },
38 { NVA0_DISP_CURS_CLASS, &nv50_disp_curs_ofuncs },
39 {}
40 };
41
42 static struct nouveau_oclass
43 nva0_disp_base_oclass[] = {
44 { NVA0_DISP_CLASS, &nv50_disp_base_ofuncs, nv84_disp_base_omthds },
45 {}
46 };
47
48 static int
49 nva0_disp_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
50 struct nouveau_oclass *oclass, void *data, u32 size,
51 struct nouveau_object **pobject)
52 {
53 struct nv50_disp_priv *priv;
54 int ret;
55
56 ret = nouveau_disp_create(parent, engine, oclass, 2, "PDISP",
57 "display", &priv);
58 *pobject = nv_object(priv);
59 if (ret)
60 return ret;
61
62 nv_engine(priv)->sclass = nva0_disp_base_oclass;
63 nv_engine(priv)->cclass = &nv50_disp_cclass;
64 nv_subdev(priv)->intr = nv50_disp_intr;
65 INIT_WORK(&priv->supervisor, nv50_disp_intr_supervisor);
66 priv->sclass = nva0_disp_sclass;
67 priv->head.nr = 2;
68 priv->dac.nr = 3;
69 priv->sor.nr = 2;
70 priv->pior.nr = 3;
71 priv->dac.power = nv50_dac_power;
72 priv->dac.sense = nv50_dac_sense;
73 priv->sor.power = nv50_sor_power;
74 priv->sor.hdmi = nv84_hdmi_ctrl;
75 priv->pior.power = nv50_pior_power;
76 priv->pior.dp = &nv50_pior_dp_func;
77 return 0;
78 }
79
80 struct nouveau_oclass
81 nva0_disp_oclass = {
82 .handle = NV_ENGINE(DISP, 0x83),
83 .ofuncs = &(struct nouveau_ofuncs) {
84 .ctor = nva0_disp_ctor,
85 .dtor = _nouveau_disp_dtor,
86 .init = _nouveau_disp_init,
87 .fini = _nouveau_disp_fini,
88 },
89 };
This page took 0.031955 seconds and 5 git commands to generate.