drm/nouveau/tmr: convert to new-style nvkm_subdev
[deliverable/linux.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / gk104.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24 #include "priv.h"
25
26 int
27 gk104_identify(struct nvkm_device *device)
28 {
29 switch (device->chipset) {
30 case 0xe4:
31 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
32 device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
33 device->oclass[NVDEV_ENGINE_FIFO ] = gk104_fifo_oclass;
34 device->oclass[NVDEV_ENGINE_SW ] = gf100_sw_oclass;
35 device->oclass[NVDEV_ENGINE_GR ] = gk104_gr_oclass;
36 device->oclass[NVDEV_ENGINE_DISP ] = gk104_disp_oclass;
37 device->oclass[NVDEV_ENGINE_CE0 ] = &gk104_ce0_oclass;
38 device->oclass[NVDEV_ENGINE_CE1 ] = &gk104_ce1_oclass;
39 device->oclass[NVDEV_ENGINE_CE2 ] = &gk104_ce2_oclass;
40 device->oclass[NVDEV_ENGINE_MSVLD ] = &gk104_msvld_oclass;
41 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gk104_mspdec_oclass;
42 device->oclass[NVDEV_ENGINE_MSPPP ] = &gf100_msppp_oclass;
43 device->oclass[NVDEV_ENGINE_PM ] = gk104_pm_oclass;
44 break;
45 case 0xe7:
46 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
47 device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
48 device->oclass[NVDEV_ENGINE_FIFO ] = gk104_fifo_oclass;
49 device->oclass[NVDEV_ENGINE_SW ] = gf100_sw_oclass;
50 device->oclass[NVDEV_ENGINE_GR ] = gk104_gr_oclass;
51 device->oclass[NVDEV_ENGINE_DISP ] = gk104_disp_oclass;
52 device->oclass[NVDEV_ENGINE_CE0 ] = &gk104_ce0_oclass;
53 device->oclass[NVDEV_ENGINE_CE1 ] = &gk104_ce1_oclass;
54 device->oclass[NVDEV_ENGINE_CE2 ] = &gk104_ce2_oclass;
55 device->oclass[NVDEV_ENGINE_MSVLD ] = &gk104_msvld_oclass;
56 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gk104_mspdec_oclass;
57 device->oclass[NVDEV_ENGINE_MSPPP ] = &gf100_msppp_oclass;
58 device->oclass[NVDEV_ENGINE_PM ] = gk104_pm_oclass;
59 break;
60 case 0xe6:
61 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
62 device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
63 device->oclass[NVDEV_ENGINE_FIFO ] = gk104_fifo_oclass;
64 device->oclass[NVDEV_ENGINE_SW ] = gf100_sw_oclass;
65 device->oclass[NVDEV_ENGINE_GR ] = gk104_gr_oclass;
66 device->oclass[NVDEV_ENGINE_DISP ] = gk104_disp_oclass;
67 device->oclass[NVDEV_ENGINE_CE0 ] = &gk104_ce0_oclass;
68 device->oclass[NVDEV_ENGINE_CE1 ] = &gk104_ce1_oclass;
69 device->oclass[NVDEV_ENGINE_CE2 ] = &gk104_ce2_oclass;
70 device->oclass[NVDEV_ENGINE_MSVLD ] = &gk104_msvld_oclass;
71 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gk104_mspdec_oclass;
72 device->oclass[NVDEV_ENGINE_MSPPP ] = &gf100_msppp_oclass;
73 device->oclass[NVDEV_ENGINE_PM ] = gk104_pm_oclass;
74 break;
75 case 0xea:
76 device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
77 device->oclass[NVDEV_ENGINE_FIFO ] = gk20a_fifo_oclass;
78 device->oclass[NVDEV_ENGINE_SW ] = gf100_sw_oclass;
79 device->oclass[NVDEV_ENGINE_GR ] = gk20a_gr_oclass;
80 device->oclass[NVDEV_ENGINE_CE2 ] = &gk104_ce2_oclass;
81 device->oclass[NVDEV_ENGINE_PM ] = gk104_pm_oclass;
82 device->oclass[NVDEV_SUBDEV_VOLT ] = &gk20a_volt_oclass;
83 break;
84 case 0xf0:
85 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
86 device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
87 device->oclass[NVDEV_ENGINE_FIFO ] = gk104_fifo_oclass;
88 device->oclass[NVDEV_ENGINE_SW ] = gf100_sw_oclass;
89 device->oclass[NVDEV_ENGINE_GR ] = gk110_gr_oclass;
90 device->oclass[NVDEV_ENGINE_DISP ] = gk110_disp_oclass;
91 device->oclass[NVDEV_ENGINE_CE0 ] = &gk104_ce0_oclass;
92 device->oclass[NVDEV_ENGINE_CE1 ] = &gk104_ce1_oclass;
93 device->oclass[NVDEV_ENGINE_CE2 ] = &gk104_ce2_oclass;
94 device->oclass[NVDEV_ENGINE_MSVLD ] = &gk104_msvld_oclass;
95 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gk104_mspdec_oclass;
96 device->oclass[NVDEV_ENGINE_MSPPP ] = &gf100_msppp_oclass;
97 device->oclass[NVDEV_ENGINE_PM ] = &gk110_pm_oclass;
98 break;
99 case 0xf1:
100 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
101 device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
102 device->oclass[NVDEV_ENGINE_FIFO ] = gk104_fifo_oclass;
103 device->oclass[NVDEV_ENGINE_SW ] = gf100_sw_oclass;
104 device->oclass[NVDEV_ENGINE_GR ] = gk110b_gr_oclass;
105 device->oclass[NVDEV_ENGINE_DISP ] = gk110_disp_oclass;
106 device->oclass[NVDEV_ENGINE_CE0 ] = &gk104_ce0_oclass;
107 device->oclass[NVDEV_ENGINE_CE1 ] = &gk104_ce1_oclass;
108 device->oclass[NVDEV_ENGINE_CE2 ] = &gk104_ce2_oclass;
109 device->oclass[NVDEV_ENGINE_MSVLD ] = &gk104_msvld_oclass;
110 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gk104_mspdec_oclass;
111 device->oclass[NVDEV_ENGINE_MSPPP ] = &gf100_msppp_oclass;
112 device->oclass[NVDEV_ENGINE_PM ] = &gk110_pm_oclass;
113 break;
114 case 0x106:
115 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
116 device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
117 device->oclass[NVDEV_ENGINE_FIFO ] = gk208_fifo_oclass;
118 device->oclass[NVDEV_ENGINE_SW ] = gf100_sw_oclass;
119 device->oclass[NVDEV_ENGINE_GR ] = gk208_gr_oclass;
120 device->oclass[NVDEV_ENGINE_DISP ] = gk110_disp_oclass;
121 device->oclass[NVDEV_ENGINE_CE0 ] = &gk104_ce0_oclass;
122 device->oclass[NVDEV_ENGINE_CE1 ] = &gk104_ce1_oclass;
123 device->oclass[NVDEV_ENGINE_CE2 ] = &gk104_ce2_oclass;
124 device->oclass[NVDEV_ENGINE_MSVLD ] = &gk104_msvld_oclass;
125 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gk104_mspdec_oclass;
126 device->oclass[NVDEV_ENGINE_MSPPP ] = &gf100_msppp_oclass;
127 break;
128 case 0x108:
129 device->oclass[NVDEV_SUBDEV_VOLT ] = &nv40_volt_oclass;
130 device->oclass[NVDEV_ENGINE_DMAOBJ ] = gf110_dmaeng_oclass;
131 device->oclass[NVDEV_ENGINE_FIFO ] = gk208_fifo_oclass;
132 device->oclass[NVDEV_ENGINE_SW ] = gf100_sw_oclass;
133 device->oclass[NVDEV_ENGINE_GR ] = gk208_gr_oclass;
134 device->oclass[NVDEV_ENGINE_DISP ] = gk110_disp_oclass;
135 device->oclass[NVDEV_ENGINE_CE0 ] = &gk104_ce0_oclass;
136 device->oclass[NVDEV_ENGINE_CE1 ] = &gk104_ce1_oclass;
137 device->oclass[NVDEV_ENGINE_CE2 ] = &gk104_ce2_oclass;
138 device->oclass[NVDEV_ENGINE_MSVLD ] = &gk104_msvld_oclass;
139 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gk104_mspdec_oclass;
140 device->oclass[NVDEV_ENGINE_MSPPP ] = &gf100_msppp_oclass;
141 break;
142 default:
143 return -EINVAL;
144 }
145
146 return 0;
147 }
This page took 0.037275 seconds and 6 git commands to generate.