drm/nouveau/bios: convert to new-style nvkm_subdev
[deliverable/linux.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / nv04.c
1 /*
2 * Copyright 2012 Red Hat Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: Ben Skeggs
23 */
24 #include "priv.h"
25
26 int
27 nv04_identify(struct nvkm_device *device)
28 {
29 switch (device->chipset) {
30 case 0x04:
31 device->oclass[NVDEV_SUBDEV_I2C ] = nv04_i2c_oclass;
32 device->oclass[NVDEV_SUBDEV_CLK ] = &nv04_clk_oclass;
33 device->oclass[NVDEV_SUBDEV_DEVINIT] = nv04_devinit_oclass;
34 device->oclass[NVDEV_SUBDEV_MC ] = nv04_mc_oclass;
35 device->oclass[NVDEV_SUBDEV_BUS ] = nv04_bus_oclass;
36 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
37 device->oclass[NVDEV_SUBDEV_FB ] = nv04_fb_oclass;
38 device->oclass[NVDEV_SUBDEV_INSTMEM] = nv04_instmem_oclass;
39 device->oclass[NVDEV_SUBDEV_MMU ] = &nv04_mmu_oclass;
40 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
41 device->oclass[NVDEV_ENGINE_FIFO ] = nv04_fifo_oclass;
42 device->oclass[NVDEV_ENGINE_SW ] = nv04_sw_oclass;
43 device->oclass[NVDEV_ENGINE_GR ] = &nv04_gr_oclass;
44 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
45 break;
46 case 0x05:
47 device->oclass[NVDEV_SUBDEV_I2C ] = nv04_i2c_oclass;
48 device->oclass[NVDEV_SUBDEV_CLK ] = &nv04_clk_oclass;
49 device->oclass[NVDEV_SUBDEV_DEVINIT] = nv05_devinit_oclass;
50 device->oclass[NVDEV_SUBDEV_MC ] = nv04_mc_oclass;
51 device->oclass[NVDEV_SUBDEV_BUS ] = nv04_bus_oclass;
52 device->oclass[NVDEV_SUBDEV_TIMER ] = &nv04_timer_oclass;
53 device->oclass[NVDEV_SUBDEV_FB ] = nv04_fb_oclass;
54 device->oclass[NVDEV_SUBDEV_INSTMEM] = nv04_instmem_oclass;
55 device->oclass[NVDEV_SUBDEV_MMU ] = &nv04_mmu_oclass;
56 device->oclass[NVDEV_ENGINE_DMAOBJ ] = nv04_dmaeng_oclass;
57 device->oclass[NVDEV_ENGINE_FIFO ] = nv04_fifo_oclass;
58 device->oclass[NVDEV_ENGINE_SW ] = nv04_sw_oclass;
59 device->oclass[NVDEV_ENGINE_GR ] = &nv04_gr_oclass;
60 device->oclass[NVDEV_ENGINE_DISP ] = nv04_disp_oclass;
61 break;
62 default:
63 return -EINVAL;
64 }
65
66 return 0;
67 }
This page took 0.035596 seconds and 6 git commands to generate.