drm/radeon/hdmi: use new AFMT structs
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_mode.h
1 /*
2 * Copyright 2000 ATI Technologies Inc., Markham, Ontario, and
3 * VA Linux Systems Inc., Fremont, California.
4 * Copyright 2008 Red Hat Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Original Authors:
25 * Kevin E. Martin, Rickard E. Faith, Alan Hourihane
26 *
27 * Kernel port Author: Dave Airlie
28 */
29
30 #ifndef RADEON_MODE_H
31 #define RADEON_MODE_H
32
33 #include <drm_crtc.h>
34 #include <drm_mode.h>
35 #include <drm_edid.h>
36 #include <drm_dp_helper.h>
37 #include <drm_fixed.h>
38 #include <drm_crtc_helper.h>
39 #include <linux/i2c.h>
40 #include <linux/i2c-algo-bit.h>
41
42 struct radeon_bo;
43 struct radeon_device;
44
45 #define to_radeon_crtc(x) container_of(x, struct radeon_crtc, base)
46 #define to_radeon_connector(x) container_of(x, struct radeon_connector, base)
47 #define to_radeon_encoder(x) container_of(x, struct radeon_encoder, base)
48 #define to_radeon_framebuffer(x) container_of(x, struct radeon_framebuffer, base)
49
50 enum radeon_rmx_type {
51 RMX_OFF,
52 RMX_FULL,
53 RMX_CENTER,
54 RMX_ASPECT
55 };
56
57 enum radeon_tv_std {
58 TV_STD_NTSC,
59 TV_STD_PAL,
60 TV_STD_PAL_M,
61 TV_STD_PAL_60,
62 TV_STD_NTSC_J,
63 TV_STD_SCART_PAL,
64 TV_STD_SECAM,
65 TV_STD_PAL_CN,
66 TV_STD_PAL_N,
67 };
68
69 enum radeon_underscan_type {
70 UNDERSCAN_OFF,
71 UNDERSCAN_ON,
72 UNDERSCAN_AUTO,
73 };
74
75 enum radeon_hpd_id {
76 RADEON_HPD_1 = 0,
77 RADEON_HPD_2,
78 RADEON_HPD_3,
79 RADEON_HPD_4,
80 RADEON_HPD_5,
81 RADEON_HPD_6,
82 RADEON_HPD_NONE = 0xff,
83 };
84
85 #define RADEON_MAX_I2C_BUS 16
86
87 /* radeon gpio-based i2c
88 * 1. "mask" reg and bits
89 * grabs the gpio pins for software use
90 * 0=not held 1=held
91 * 2. "a" reg and bits
92 * output pin value
93 * 0=low 1=high
94 * 3. "en" reg and bits
95 * sets the pin direction
96 * 0=input 1=output
97 * 4. "y" reg and bits
98 * input pin value
99 * 0=low 1=high
100 */
101 struct radeon_i2c_bus_rec {
102 bool valid;
103 /* id used by atom */
104 uint8_t i2c_id;
105 /* id used by atom */
106 enum radeon_hpd_id hpd;
107 /* can be used with hw i2c engine */
108 bool hw_capable;
109 /* uses multi-media i2c engine */
110 bool mm_i2c;
111 /* regs and bits */
112 uint32_t mask_clk_reg;
113 uint32_t mask_data_reg;
114 uint32_t a_clk_reg;
115 uint32_t a_data_reg;
116 uint32_t en_clk_reg;
117 uint32_t en_data_reg;
118 uint32_t y_clk_reg;
119 uint32_t y_data_reg;
120 uint32_t mask_clk_mask;
121 uint32_t mask_data_mask;
122 uint32_t a_clk_mask;
123 uint32_t a_data_mask;
124 uint32_t en_clk_mask;
125 uint32_t en_data_mask;
126 uint32_t y_clk_mask;
127 uint32_t y_data_mask;
128 };
129
130 struct radeon_tmds_pll {
131 uint32_t freq;
132 uint32_t value;
133 };
134
135 #define RADEON_MAX_BIOS_CONNECTOR 16
136
137 /* pll flags */
138 #define RADEON_PLL_USE_BIOS_DIVS (1 << 0)
139 #define RADEON_PLL_NO_ODD_POST_DIV (1 << 1)
140 #define RADEON_PLL_USE_REF_DIV (1 << 2)
141 #define RADEON_PLL_LEGACY (1 << 3)
142 #define RADEON_PLL_PREFER_LOW_REF_DIV (1 << 4)
143 #define RADEON_PLL_PREFER_HIGH_REF_DIV (1 << 5)
144 #define RADEON_PLL_PREFER_LOW_FB_DIV (1 << 6)
145 #define RADEON_PLL_PREFER_HIGH_FB_DIV (1 << 7)
146 #define RADEON_PLL_PREFER_LOW_POST_DIV (1 << 8)
147 #define RADEON_PLL_PREFER_HIGH_POST_DIV (1 << 9)
148 #define RADEON_PLL_USE_FRAC_FB_DIV (1 << 10)
149 #define RADEON_PLL_PREFER_CLOSEST_LOWER (1 << 11)
150 #define RADEON_PLL_USE_POST_DIV (1 << 12)
151 #define RADEON_PLL_IS_LCD (1 << 13)
152 #define RADEON_PLL_PREFER_MINM_OVER_MAXP (1 << 14)
153
154 struct radeon_pll {
155 /* reference frequency */
156 uint32_t reference_freq;
157
158 /* fixed dividers */
159 uint32_t reference_div;
160 uint32_t post_div;
161
162 /* pll in/out limits */
163 uint32_t pll_in_min;
164 uint32_t pll_in_max;
165 uint32_t pll_out_min;
166 uint32_t pll_out_max;
167 uint32_t lcd_pll_out_min;
168 uint32_t lcd_pll_out_max;
169 uint32_t best_vco;
170
171 /* divider limits */
172 uint32_t min_ref_div;
173 uint32_t max_ref_div;
174 uint32_t min_post_div;
175 uint32_t max_post_div;
176 uint32_t min_feedback_div;
177 uint32_t max_feedback_div;
178 uint32_t min_frac_feedback_div;
179 uint32_t max_frac_feedback_div;
180
181 /* flags for the current clock */
182 uint32_t flags;
183
184 /* pll id */
185 uint32_t id;
186 };
187
188 struct radeon_i2c_chan {
189 struct i2c_adapter adapter;
190 struct drm_device *dev;
191 union {
192 struct i2c_algo_bit_data bit;
193 struct i2c_algo_dp_aux_data dp;
194 } algo;
195 struct radeon_i2c_bus_rec rec;
196 };
197
198 /* mostly for macs, but really any system without connector tables */
199 enum radeon_connector_table {
200 CT_NONE = 0,
201 CT_GENERIC,
202 CT_IBOOK,
203 CT_POWERBOOK_EXTERNAL,
204 CT_POWERBOOK_INTERNAL,
205 CT_POWERBOOK_VGA,
206 CT_MINI_EXTERNAL,
207 CT_MINI_INTERNAL,
208 CT_IMAC_G5_ISIGHT,
209 CT_EMAC,
210 CT_RN50_POWER,
211 CT_MAC_X800,
212 CT_MAC_G5_9600,
213 CT_SAM440EP
214 };
215
216 enum radeon_dvo_chip {
217 DVO_SIL164,
218 DVO_SIL1178,
219 };
220
221 struct radeon_fbdev;
222
223 struct radeon_afmt {
224 bool enabled;
225 int offset;
226 bool last_buffer_filled_status;
227 int id;
228 };
229
230 struct radeon_mode_info {
231 struct atom_context *atom_context;
232 struct card_info *atom_card_info;
233 enum radeon_connector_table connector_table;
234 bool mode_config_initialized;
235 struct radeon_crtc *crtcs[6];
236 struct radeon_afmt *afmt[6];
237 /* DVI-I properties */
238 struct drm_property *coherent_mode_property;
239 /* DAC enable load detect */
240 struct drm_property *load_detect_property;
241 /* TV standard */
242 struct drm_property *tv_std_property;
243 /* legacy TMDS PLL detect */
244 struct drm_property *tmds_pll_property;
245 /* underscan */
246 struct drm_property *underscan_property;
247 struct drm_property *underscan_hborder_property;
248 struct drm_property *underscan_vborder_property;
249 /* hardcoded DFP edid from BIOS */
250 struct edid *bios_hardcoded_edid;
251 int bios_hardcoded_edid_size;
252
253 /* pointer to fbdev info structure */
254 struct radeon_fbdev *rfbdev;
255 };
256
257 #define MAX_H_CODE_TIMING_LEN 32
258 #define MAX_V_CODE_TIMING_LEN 32
259
260 /* need to store these as reading
261 back code tables is excessive */
262 struct radeon_tv_regs {
263 uint32_t tv_uv_adr;
264 uint32_t timing_cntl;
265 uint32_t hrestart;
266 uint32_t vrestart;
267 uint32_t frestart;
268 uint16_t h_code_timing[MAX_H_CODE_TIMING_LEN];
269 uint16_t v_code_timing[MAX_V_CODE_TIMING_LEN];
270 };
271
272 struct radeon_crtc {
273 struct drm_crtc base;
274 int crtc_id;
275 u16 lut_r[256], lut_g[256], lut_b[256];
276 bool enabled;
277 bool can_tile;
278 uint32_t crtc_offset;
279 struct drm_gem_object *cursor_bo;
280 uint64_t cursor_addr;
281 int cursor_width;
282 int cursor_height;
283 uint32_t legacy_display_base_addr;
284 uint32_t legacy_cursor_offset;
285 enum radeon_rmx_type rmx_type;
286 u8 h_border;
287 u8 v_border;
288 fixed20_12 vsc;
289 fixed20_12 hsc;
290 struct drm_display_mode native_mode;
291 int pll_id;
292 /* page flipping */
293 struct radeon_unpin_work *unpin_work;
294 int deferred_flip_completion;
295 };
296
297 struct radeon_encoder_primary_dac {
298 /* legacy primary dac */
299 uint32_t ps2_pdac_adj;
300 };
301
302 struct radeon_encoder_lvds {
303 /* legacy lvds */
304 uint16_t panel_vcc_delay;
305 uint8_t panel_pwr_delay;
306 uint8_t panel_digon_delay;
307 uint8_t panel_blon_delay;
308 uint16_t panel_ref_divider;
309 uint8_t panel_post_divider;
310 uint16_t panel_fb_divider;
311 bool use_bios_dividers;
312 uint32_t lvds_gen_cntl;
313 /* panel mode */
314 struct drm_display_mode native_mode;
315 struct backlight_device *bl_dev;
316 int dpms_mode;
317 uint8_t backlight_level;
318 };
319
320 struct radeon_encoder_tv_dac {
321 /* legacy tv dac */
322 uint32_t ps2_tvdac_adj;
323 uint32_t ntsc_tvdac_adj;
324 uint32_t pal_tvdac_adj;
325
326 int h_pos;
327 int v_pos;
328 int h_size;
329 int supported_tv_stds;
330 bool tv_on;
331 enum radeon_tv_std tv_std;
332 struct radeon_tv_regs tv;
333 };
334
335 struct radeon_encoder_int_tmds {
336 /* legacy int tmds */
337 struct radeon_tmds_pll tmds_pll[4];
338 };
339
340 struct radeon_encoder_ext_tmds {
341 /* tmds over dvo */
342 struct radeon_i2c_chan *i2c_bus;
343 uint8_t slave_addr;
344 enum radeon_dvo_chip dvo_chip;
345 };
346
347 /* spread spectrum */
348 struct radeon_atom_ss {
349 uint16_t percentage;
350 uint8_t type;
351 uint16_t step;
352 uint8_t delay;
353 uint8_t range;
354 uint8_t refdiv;
355 /* asic_ss */
356 uint16_t rate;
357 uint16_t amount;
358 };
359
360 struct radeon_encoder_atom_dig {
361 bool linkb;
362 /* atom dig */
363 bool coherent_mode;
364 int dig_encoder; /* -1 disabled, 0 DIGA, 1 DIGB, etc. */
365 /* atom lvds/edp */
366 uint32_t lcd_misc;
367 uint16_t panel_pwr_delay;
368 uint32_t lcd_ss_id;
369 /* panel mode */
370 struct drm_display_mode native_mode;
371 struct backlight_device *bl_dev;
372 int dpms_mode;
373 uint8_t backlight_level;
374 int panel_mode;
375 struct radeon_afmt *afmt;
376 };
377
378 struct radeon_encoder_atom_dac {
379 enum radeon_tv_std tv_std;
380 };
381
382 struct radeon_encoder {
383 struct drm_encoder base;
384 uint32_t encoder_enum;
385 uint32_t encoder_id;
386 uint32_t devices;
387 uint32_t active_device;
388 uint32_t flags;
389 uint32_t pixel_clock;
390 enum radeon_rmx_type rmx_type;
391 enum radeon_underscan_type underscan_type;
392 uint32_t underscan_hborder;
393 uint32_t underscan_vborder;
394 struct drm_display_mode native_mode;
395 void *enc_priv;
396 int audio_polling_active;
397 bool is_ext_encoder;
398 u16 caps;
399 };
400
401 struct radeon_connector_atom_dig {
402 uint32_t igp_lane_info;
403 /* displayport */
404 struct radeon_i2c_chan *dp_i2c_bus;
405 u8 dpcd[8];
406 u8 dp_sink_type;
407 int dp_clock;
408 int dp_lane_count;
409 bool edp_on;
410 };
411
412 struct radeon_gpio_rec {
413 bool valid;
414 u8 id;
415 u32 reg;
416 u32 mask;
417 };
418
419 struct radeon_hpd {
420 enum radeon_hpd_id hpd;
421 u8 plugged_state;
422 struct radeon_gpio_rec gpio;
423 };
424
425 struct radeon_router {
426 u32 router_id;
427 struct radeon_i2c_bus_rec i2c_info;
428 u8 i2c_addr;
429 /* i2c mux */
430 bool ddc_valid;
431 u8 ddc_mux_type;
432 u8 ddc_mux_control_pin;
433 u8 ddc_mux_state;
434 /* clock/data mux */
435 bool cd_valid;
436 u8 cd_mux_type;
437 u8 cd_mux_control_pin;
438 u8 cd_mux_state;
439 };
440
441 struct radeon_connector {
442 struct drm_connector base;
443 uint32_t connector_id;
444 uint32_t devices;
445 struct radeon_i2c_chan *ddc_bus;
446 /* some systems have an hdmi and vga port with a shared ddc line */
447 bool shared_ddc;
448 bool use_digital;
449 /* we need to mind the EDID between detect
450 and get modes due to analog/digital/tvencoder */
451 struct edid *edid;
452 void *con_priv;
453 bool dac_load_detect;
454 bool detected_by_load; /* if the connection status was determined by load */
455 uint16_t connector_object_id;
456 struct radeon_hpd hpd;
457 struct radeon_router router;
458 struct radeon_i2c_chan *router_bus;
459 };
460
461 struct radeon_framebuffer {
462 struct drm_framebuffer base;
463 struct drm_gem_object *obj;
464 };
465
466 #define ENCODER_MODE_IS_DP(em) (((em) == ATOM_ENCODER_MODE_DP) || \
467 ((em) == ATOM_ENCODER_MODE_DP_MST))
468
469 extern enum radeon_tv_std
470 radeon_combios_get_tv_info(struct radeon_device *rdev);
471 extern enum radeon_tv_std
472 radeon_atombios_get_tv_info(struct radeon_device *rdev);
473
474 extern struct drm_connector *
475 radeon_get_connector_for_encoder(struct drm_encoder *encoder);
476 extern struct drm_connector *
477 radeon_get_connector_for_encoder_init(struct drm_encoder *encoder);
478 extern bool radeon_dig_monitor_is_duallink(struct drm_encoder *encoder,
479 u32 pixel_clock);
480
481 extern u16 radeon_encoder_get_dp_bridge_encoder_id(struct drm_encoder *encoder);
482 extern u16 radeon_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector);
483 extern bool radeon_connector_encoder_is_hbr2(struct drm_connector *connector);
484 extern bool radeon_connector_is_dp12_capable(struct drm_connector *connector);
485 extern int radeon_get_monitor_bpc(struct drm_connector *connector);
486
487 extern void radeon_connector_hotplug(struct drm_connector *connector);
488 extern int radeon_dp_mode_valid_helper(struct drm_connector *connector,
489 struct drm_display_mode *mode);
490 extern void radeon_dp_set_link_config(struct drm_connector *connector,
491 struct drm_display_mode *mode);
492 extern void radeon_dp_link_train(struct drm_encoder *encoder,
493 struct drm_connector *connector);
494 extern bool radeon_dp_needs_link_train(struct radeon_connector *radeon_connector);
495 extern u8 radeon_dp_getsinktype(struct radeon_connector *radeon_connector);
496 extern bool radeon_dp_getdpcd(struct radeon_connector *radeon_connector);
497 extern int radeon_dp_get_panel_mode(struct drm_encoder *encoder,
498 struct drm_connector *connector);
499 extern void atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode);
500 extern void radeon_atom_encoder_init(struct radeon_device *rdev);
501 extern void radeon_atom_disp_eng_pll_init(struct radeon_device *rdev);
502 extern void atombios_dig_transmitter_setup(struct drm_encoder *encoder,
503 int action, uint8_t lane_num,
504 uint8_t lane_set);
505 extern void radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder);
506 extern struct drm_encoder *radeon_get_external_encoder(struct drm_encoder *encoder);
507 extern int radeon_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
508 u8 write_byte, u8 *read_byte);
509
510 extern void radeon_i2c_init(struct radeon_device *rdev);
511 extern void radeon_i2c_fini(struct radeon_device *rdev);
512 extern void radeon_combios_i2c_init(struct radeon_device *rdev);
513 extern void radeon_atombios_i2c_init(struct radeon_device *rdev);
514 extern void radeon_i2c_add(struct radeon_device *rdev,
515 struct radeon_i2c_bus_rec *rec,
516 const char *name);
517 extern struct radeon_i2c_chan *radeon_i2c_lookup(struct radeon_device *rdev,
518 struct radeon_i2c_bus_rec *i2c_bus);
519 extern struct radeon_i2c_chan *radeon_i2c_create_dp(struct drm_device *dev,
520 struct radeon_i2c_bus_rec *rec,
521 const char *name);
522 extern struct radeon_i2c_chan *radeon_i2c_create(struct drm_device *dev,
523 struct radeon_i2c_bus_rec *rec,
524 const char *name);
525 extern void radeon_i2c_destroy(struct radeon_i2c_chan *i2c);
526 extern void radeon_i2c_get_byte(struct radeon_i2c_chan *i2c_bus,
527 u8 slave_addr,
528 u8 addr,
529 u8 *val);
530 extern void radeon_i2c_put_byte(struct radeon_i2c_chan *i2c,
531 u8 slave_addr,
532 u8 addr,
533 u8 val);
534 extern void radeon_router_select_ddc_port(struct radeon_connector *radeon_connector);
535 extern void radeon_router_select_cd_port(struct radeon_connector *radeon_connector);
536 extern bool radeon_ddc_probe(struct radeon_connector *radeon_connector);
537 extern int radeon_ddc_get_modes(struct radeon_connector *radeon_connector);
538
539 extern struct drm_encoder *radeon_best_encoder(struct drm_connector *connector);
540
541 extern bool radeon_atombios_get_ppll_ss_info(struct radeon_device *rdev,
542 struct radeon_atom_ss *ss,
543 int id);
544 extern bool radeon_atombios_get_asic_ss_info(struct radeon_device *rdev,
545 struct radeon_atom_ss *ss,
546 int id, u32 clock);
547
548 extern void radeon_compute_pll_legacy(struct radeon_pll *pll,
549 uint64_t freq,
550 uint32_t *dot_clock_p,
551 uint32_t *fb_div_p,
552 uint32_t *frac_fb_div_p,
553 uint32_t *ref_div_p,
554 uint32_t *post_div_p);
555
556 extern void radeon_compute_pll_avivo(struct radeon_pll *pll,
557 u32 freq,
558 u32 *dot_clock_p,
559 u32 *fb_div_p,
560 u32 *frac_fb_div_p,
561 u32 *ref_div_p,
562 u32 *post_div_p);
563
564 extern void radeon_setup_encoder_clones(struct drm_device *dev);
565
566 struct drm_encoder *radeon_encoder_legacy_lvds_add(struct drm_device *dev, int bios_index);
567 struct drm_encoder *radeon_encoder_legacy_primary_dac_add(struct drm_device *dev, int bios_index, int with_tv);
568 struct drm_encoder *radeon_encoder_legacy_tv_dac_add(struct drm_device *dev, int bios_index, int with_tv);
569 struct drm_encoder *radeon_encoder_legacy_tmds_int_add(struct drm_device *dev, int bios_index);
570 struct drm_encoder *radeon_encoder_legacy_tmds_ext_add(struct drm_device *dev, int bios_index);
571 extern void atombios_dvo_setup(struct drm_encoder *encoder, int action);
572 extern void atombios_digital_setup(struct drm_encoder *encoder, int action);
573 extern int atombios_get_encoder_mode(struct drm_encoder *encoder);
574 extern bool atombios_set_edp_panel_power(struct drm_connector *connector, int action);
575 extern void radeon_encoder_set_active_device(struct drm_encoder *encoder);
576
577 extern void radeon_crtc_load_lut(struct drm_crtc *crtc);
578 extern int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
579 struct drm_framebuffer *old_fb);
580 extern int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
581 struct drm_framebuffer *fb,
582 int x, int y,
583 enum mode_set_atomic state);
584 extern int atombios_crtc_mode_set(struct drm_crtc *crtc,
585 struct drm_display_mode *mode,
586 struct drm_display_mode *adjusted_mode,
587 int x, int y,
588 struct drm_framebuffer *old_fb);
589 extern void atombios_crtc_dpms(struct drm_crtc *crtc, int mode);
590
591 extern int radeon_crtc_set_base(struct drm_crtc *crtc, int x, int y,
592 struct drm_framebuffer *old_fb);
593 extern int radeon_crtc_set_base_atomic(struct drm_crtc *crtc,
594 struct drm_framebuffer *fb,
595 int x, int y,
596 enum mode_set_atomic state);
597 extern int radeon_crtc_do_set_base(struct drm_crtc *crtc,
598 struct drm_framebuffer *fb,
599 int x, int y, int atomic);
600 extern int radeon_crtc_cursor_set(struct drm_crtc *crtc,
601 struct drm_file *file_priv,
602 uint32_t handle,
603 uint32_t width,
604 uint32_t height);
605 extern int radeon_crtc_cursor_move(struct drm_crtc *crtc,
606 int x, int y);
607
608 extern int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc,
609 int *vpos, int *hpos);
610
611 extern bool radeon_combios_check_hardcoded_edid(struct radeon_device *rdev);
612 extern struct edid *
613 radeon_bios_get_hardcoded_edid(struct radeon_device *rdev);
614 extern bool radeon_atom_get_clock_info(struct drm_device *dev);
615 extern bool radeon_combios_get_clock_info(struct drm_device *dev);
616 extern struct radeon_encoder_atom_dig *
617 radeon_atombios_get_lvds_info(struct radeon_encoder *encoder);
618 extern bool radeon_atombios_get_tmds_info(struct radeon_encoder *encoder,
619 struct radeon_encoder_int_tmds *tmds);
620 extern bool radeon_legacy_get_tmds_info_from_combios(struct radeon_encoder *encoder,
621 struct radeon_encoder_int_tmds *tmds);
622 extern bool radeon_legacy_get_tmds_info_from_table(struct radeon_encoder *encoder,
623 struct radeon_encoder_int_tmds *tmds);
624 extern bool radeon_legacy_get_ext_tmds_info_from_combios(struct radeon_encoder *encoder,
625 struct radeon_encoder_ext_tmds *tmds);
626 extern bool radeon_legacy_get_ext_tmds_info_from_table(struct radeon_encoder *encoder,
627 struct radeon_encoder_ext_tmds *tmds);
628 extern struct radeon_encoder_primary_dac *
629 radeon_atombios_get_primary_dac_info(struct radeon_encoder *encoder);
630 extern struct radeon_encoder_tv_dac *
631 radeon_atombios_get_tv_dac_info(struct radeon_encoder *encoder);
632 extern struct radeon_encoder_lvds *
633 radeon_combios_get_lvds_info(struct radeon_encoder *encoder);
634 extern void radeon_combios_get_ext_tmds_info(struct radeon_encoder *encoder);
635 extern struct radeon_encoder_tv_dac *
636 radeon_combios_get_tv_dac_info(struct radeon_encoder *encoder);
637 extern struct radeon_encoder_primary_dac *
638 radeon_combios_get_primary_dac_info(struct radeon_encoder *encoder);
639 extern bool radeon_combios_external_tmds_setup(struct drm_encoder *encoder);
640 extern void radeon_external_tmds_setup(struct drm_encoder *encoder);
641 extern void radeon_combios_output_lock(struct drm_encoder *encoder, bool lock);
642 extern void radeon_combios_initialize_bios_scratch_regs(struct drm_device *dev);
643 extern void radeon_atom_output_lock(struct drm_encoder *encoder, bool lock);
644 extern void radeon_atom_initialize_bios_scratch_regs(struct drm_device *dev);
645 extern void radeon_save_bios_scratch_regs(struct radeon_device *rdev);
646 extern void radeon_restore_bios_scratch_regs(struct radeon_device *rdev);
647 extern void
648 radeon_atombios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
649 extern void
650 radeon_atombios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
651 extern void
652 radeon_combios_encoder_crtc_scratch_regs(struct drm_encoder *encoder, int crtc);
653 extern void
654 radeon_combios_encoder_dpms_scratch_regs(struct drm_encoder *encoder, bool on);
655 extern void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
656 u16 blue, int regno);
657 extern void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
658 u16 *blue, int regno);
659 int radeon_framebuffer_init(struct drm_device *dev,
660 struct radeon_framebuffer *rfb,
661 struct drm_mode_fb_cmd2 *mode_cmd,
662 struct drm_gem_object *obj);
663
664 int radeonfb_remove(struct drm_device *dev, struct drm_framebuffer *fb);
665 bool radeon_get_legacy_connector_info_from_bios(struct drm_device *dev);
666 bool radeon_get_legacy_connector_info_from_table(struct drm_device *dev);
667 void radeon_atombios_init_crtc(struct drm_device *dev,
668 struct radeon_crtc *radeon_crtc);
669 void radeon_legacy_init_crtc(struct drm_device *dev,
670 struct radeon_crtc *radeon_crtc);
671
672 void radeon_get_clock_info(struct drm_device *dev);
673
674 extern bool radeon_get_atom_connector_info_from_object_table(struct drm_device *dev);
675 extern bool radeon_get_atom_connector_info_from_supported_devices_table(struct drm_device *dev);
676
677 void radeon_enc_destroy(struct drm_encoder *encoder);
678 void radeon_copy_fb(struct drm_device *dev, struct drm_gem_object *dst_obj);
679 void radeon_combios_asic_init(struct drm_device *dev);
680 bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
681 struct drm_display_mode *mode,
682 struct drm_display_mode *adjusted_mode);
683 void radeon_panel_mode_fixup(struct drm_encoder *encoder,
684 struct drm_display_mode *adjusted_mode);
685 void atom_rv515_force_tv_scaler(struct radeon_device *rdev, struct radeon_crtc *radeon_crtc);
686
687 /* legacy tv */
688 void radeon_legacy_tv_adjust_crtc_reg(struct drm_encoder *encoder,
689 uint32_t *h_total_disp, uint32_t *h_sync_strt_wid,
690 uint32_t *v_total_disp, uint32_t *v_sync_strt_wid);
691 void radeon_legacy_tv_adjust_pll1(struct drm_encoder *encoder,
692 uint32_t *htotal_cntl, uint32_t *ppll_ref_div,
693 uint32_t *ppll_div_3, uint32_t *pixclks_cntl);
694 void radeon_legacy_tv_adjust_pll2(struct drm_encoder *encoder,
695 uint32_t *htotal2_cntl, uint32_t *p2pll_ref_div,
696 uint32_t *p2pll_div_0, uint32_t *pixclks_cntl);
697 void radeon_legacy_tv_mode_set(struct drm_encoder *encoder,
698 struct drm_display_mode *mode,
699 struct drm_display_mode *adjusted_mode);
700
701 /* fbdev layer */
702 int radeon_fbdev_init(struct radeon_device *rdev);
703 void radeon_fbdev_fini(struct radeon_device *rdev);
704 void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state);
705 int radeon_fbdev_total_size(struct radeon_device *rdev);
706 bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj);
707
708 void radeon_fb_output_poll_changed(struct radeon_device *rdev);
709
710 void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id);
711
712 int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled);
713 #endif
This page took 0.046502 seconds and 5 git commands to generate.