2 * Copyright 2009-2010 Pengutronix
3 * Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>
5 * loosely based on an earlier driver that has
6 * Copyright 2009 Pengutronix, Sascha Hauer <s.hauer@pengutronix.de>
8 * This program is free software; you can redistribute it and/or modify it under
9 * the terms of the GNU General Public License version 2 as published by the
10 * Free Software Foundation.
13 #include <linux/slab.h>
14 #include <linux/module.h>
15 #include <linux/platform_device.h>
16 #include <linux/mutex.h>
17 #include <linux/interrupt.h>
18 #include <linux/mfd/core.h>
19 #include <linux/mfd/mc13xxx.h>
21 #include <linux/of_device.h>
22 #include <linux/of_gpio.h>
26 #define MC13XXX_IRQSTAT0 0
27 #define MC13XXX_IRQSTAT0_ADCDONEI (1 << 0)
28 #define MC13XXX_IRQSTAT0_ADCBISDONEI (1 << 1)
29 #define MC13XXX_IRQSTAT0_TSI (1 << 2)
30 #define MC13783_IRQSTAT0_WHIGHI (1 << 3)
31 #define MC13783_IRQSTAT0_WLOWI (1 << 4)
32 #define MC13XXX_IRQSTAT0_CHGDETI (1 << 6)
33 #define MC13783_IRQSTAT0_CHGOVI (1 << 7)
34 #define MC13XXX_IRQSTAT0_CHGREVI (1 << 8)
35 #define MC13XXX_IRQSTAT0_CHGSHORTI (1 << 9)
36 #define MC13XXX_IRQSTAT0_CCCVI (1 << 10)
37 #define MC13XXX_IRQSTAT0_CHGCURRI (1 << 11)
38 #define MC13XXX_IRQSTAT0_BPONI (1 << 12)
39 #define MC13XXX_IRQSTAT0_LOBATLI (1 << 13)
40 #define MC13XXX_IRQSTAT0_LOBATHI (1 << 14)
41 #define MC13783_IRQSTAT0_UDPI (1 << 15)
42 #define MC13783_IRQSTAT0_USBI (1 << 16)
43 #define MC13783_IRQSTAT0_IDI (1 << 19)
44 #define MC13783_IRQSTAT0_SE1I (1 << 21)
45 #define MC13783_IRQSTAT0_CKDETI (1 << 22)
46 #define MC13783_IRQSTAT0_UDMI (1 << 23)
48 #define MC13XXX_IRQMASK0 1
49 #define MC13XXX_IRQMASK0_ADCDONEM MC13XXX_IRQSTAT0_ADCDONEI
50 #define MC13XXX_IRQMASK0_ADCBISDONEM MC13XXX_IRQSTAT0_ADCBISDONEI
51 #define MC13XXX_IRQMASK0_TSM MC13XXX_IRQSTAT0_TSI
52 #define MC13783_IRQMASK0_WHIGHM MC13783_IRQSTAT0_WHIGHI
53 #define MC13783_IRQMASK0_WLOWM MC13783_IRQSTAT0_WLOWI
54 #define MC13XXX_IRQMASK0_CHGDETM MC13XXX_IRQSTAT0_CHGDETI
55 #define MC13783_IRQMASK0_CHGOVM MC13783_IRQSTAT0_CHGOVI
56 #define MC13XXX_IRQMASK0_CHGREVM MC13XXX_IRQSTAT0_CHGREVI
57 #define MC13XXX_IRQMASK0_CHGSHORTM MC13XXX_IRQSTAT0_CHGSHORTI
58 #define MC13XXX_IRQMASK0_CCCVM MC13XXX_IRQSTAT0_CCCVI
59 #define MC13XXX_IRQMASK0_CHGCURRM MC13XXX_IRQSTAT0_CHGCURRI
60 #define MC13XXX_IRQMASK0_BPONM MC13XXX_IRQSTAT0_BPONI
61 #define MC13XXX_IRQMASK0_LOBATLM MC13XXX_IRQSTAT0_LOBATLI
62 #define MC13XXX_IRQMASK0_LOBATHM MC13XXX_IRQSTAT0_LOBATHI
63 #define MC13783_IRQMASK0_UDPM MC13783_IRQSTAT0_UDPI
64 #define MC13783_IRQMASK0_USBM MC13783_IRQSTAT0_USBI
65 #define MC13783_IRQMASK0_IDM MC13783_IRQSTAT0_IDI
66 #define MC13783_IRQMASK0_SE1M MC13783_IRQSTAT0_SE1I
67 #define MC13783_IRQMASK0_CKDETM MC13783_IRQSTAT0_CKDETI
68 #define MC13783_IRQMASK0_UDMM MC13783_IRQSTAT0_UDMI
70 #define MC13XXX_IRQSTAT1 3
71 #define MC13XXX_IRQSTAT1_1HZI (1 << 0)
72 #define MC13XXX_IRQSTAT1_TODAI (1 << 1)
73 #define MC13783_IRQSTAT1_ONOFD1I (1 << 3)
74 #define MC13783_IRQSTAT1_ONOFD2I (1 << 4)
75 #define MC13783_IRQSTAT1_ONOFD3I (1 << 5)
76 #define MC13XXX_IRQSTAT1_SYSRSTI (1 << 6)
77 #define MC13XXX_IRQSTAT1_RTCRSTI (1 << 7)
78 #define MC13XXX_IRQSTAT1_PCI (1 << 8)
79 #define MC13XXX_IRQSTAT1_WARMI (1 << 9)
80 #define MC13XXX_IRQSTAT1_MEMHLDI (1 << 10)
81 #define MC13783_IRQSTAT1_PWRRDYI (1 << 11)
82 #define MC13XXX_IRQSTAT1_THWARNLI (1 << 12)
83 #define MC13XXX_IRQSTAT1_THWARNHI (1 << 13)
84 #define MC13XXX_IRQSTAT1_CLKI (1 << 14)
85 #define MC13783_IRQSTAT1_SEMAFI (1 << 15)
86 #define MC13783_IRQSTAT1_MC2BI (1 << 17)
87 #define MC13783_IRQSTAT1_HSDETI (1 << 18)
88 #define MC13783_IRQSTAT1_HSLI (1 << 19)
89 #define MC13783_IRQSTAT1_ALSPTHI (1 << 20)
90 #define MC13783_IRQSTAT1_AHSSHORTI (1 << 21)
92 #define MC13XXX_IRQMASK1 4
93 #define MC13XXX_IRQMASK1_1HZM MC13XXX_IRQSTAT1_1HZI
94 #define MC13XXX_IRQMASK1_TODAM MC13XXX_IRQSTAT1_TODAI
95 #define MC13783_IRQMASK1_ONOFD1M MC13783_IRQSTAT1_ONOFD1I
96 #define MC13783_IRQMASK1_ONOFD2M MC13783_IRQSTAT1_ONOFD2I
97 #define MC13783_IRQMASK1_ONOFD3M MC13783_IRQSTAT1_ONOFD3I
98 #define MC13XXX_IRQMASK1_SYSRSTM MC13XXX_IRQSTAT1_SYSRSTI
99 #define MC13XXX_IRQMASK1_RTCRSTM MC13XXX_IRQSTAT1_RTCRSTI
100 #define MC13XXX_IRQMASK1_PCM MC13XXX_IRQSTAT1_PCI
101 #define MC13XXX_IRQMASK1_WARMM MC13XXX_IRQSTAT1_WARMI
102 #define MC13XXX_IRQMASK1_MEMHLDM MC13XXX_IRQSTAT1_MEMHLDI
103 #define MC13783_IRQMASK1_PWRRDYM MC13783_IRQSTAT1_PWRRDYI
104 #define MC13XXX_IRQMASK1_THWARNLM MC13XXX_IRQSTAT1_THWARNLI
105 #define MC13XXX_IRQMASK1_THWARNHM MC13XXX_IRQSTAT1_THWARNHI
106 #define MC13XXX_IRQMASK1_CLKM MC13XXX_IRQSTAT1_CLKI
107 #define MC13783_IRQMASK1_SEMAFM MC13783_IRQSTAT1_SEMAFI
108 #define MC13783_IRQMASK1_MC2BM MC13783_IRQSTAT1_MC2BI
109 #define MC13783_IRQMASK1_HSDETM MC13783_IRQSTAT1_HSDETI
110 #define MC13783_IRQMASK1_HSLM MC13783_IRQSTAT1_HSLI
111 #define MC13783_IRQMASK1_ALSPTHM MC13783_IRQSTAT1_ALSPTHI
112 #define MC13783_IRQMASK1_AHSSHORTM MC13783_IRQSTAT1_AHSSHORTI
114 #define MC13XXX_REVISION 7
115 #define MC13XXX_REVISION_REVMETAL (0x07 << 0)
116 #define MC13XXX_REVISION_REVFULL (0x03 << 3)
117 #define MC13XXX_REVISION_ICID (0x07 << 6)
118 #define MC13XXX_REVISION_FIN (0x03 << 9)
119 #define MC13XXX_REVISION_FAB (0x03 << 11)
120 #define MC13XXX_REVISION_ICIDCODE (0x3f << 13)
122 #define MC13XXX_ADC1 44
123 #define MC13XXX_ADC1_ADEN (1 << 0)
124 #define MC13XXX_ADC1_RAND (1 << 1)
125 #define MC13XXX_ADC1_ADSEL (1 << 3)
126 #define MC13XXX_ADC1_ASC (1 << 20)
127 #define MC13XXX_ADC1_ADTRIGIGN (1 << 21)
129 #define MC13XXX_ADC2 45
131 void mc13xxx_lock(struct mc13xxx
*mc13xxx
)
133 if (!mutex_trylock(&mc13xxx
->lock
)) {
134 dev_dbg(mc13xxx
->dev
, "wait for %s from %pf\n",
135 __func__
, __builtin_return_address(0));
137 mutex_lock(&mc13xxx
->lock
);
139 dev_dbg(mc13xxx
->dev
, "%s from %pf\n",
140 __func__
, __builtin_return_address(0));
142 EXPORT_SYMBOL(mc13xxx_lock
);
144 void mc13xxx_unlock(struct mc13xxx
*mc13xxx
)
146 dev_dbg(mc13xxx
->dev
, "%s from %pf\n",
147 __func__
, __builtin_return_address(0));
148 mutex_unlock(&mc13xxx
->lock
);
150 EXPORT_SYMBOL(mc13xxx_unlock
);
152 int mc13xxx_reg_read(struct mc13xxx
*mc13xxx
, unsigned int offset
, u32
*val
)
156 BUG_ON(!mutex_is_locked(&mc13xxx
->lock
));
158 if (offset
> MC13XXX_NUMREGS
)
161 ret
= regmap_read(mc13xxx
->regmap
, offset
, val
);
162 dev_vdbg(mc13xxx
->dev
, "[0x%02x] -> 0x%06x\n", offset
, *val
);
166 EXPORT_SYMBOL(mc13xxx_reg_read
);
168 int mc13xxx_reg_write(struct mc13xxx
*mc13xxx
, unsigned int offset
, u32 val
)
170 BUG_ON(!mutex_is_locked(&mc13xxx
->lock
));
172 dev_vdbg(mc13xxx
->dev
, "[0x%02x] <- 0x%06x\n", offset
, val
);
174 if (offset
> MC13XXX_NUMREGS
|| val
> 0xffffff)
177 return regmap_write(mc13xxx
->regmap
, offset
, val
);
179 EXPORT_SYMBOL(mc13xxx_reg_write
);
181 int mc13xxx_reg_rmw(struct mc13xxx
*mc13xxx
, unsigned int offset
,
184 BUG_ON(!mutex_is_locked(&mc13xxx
->lock
));
186 dev_vdbg(mc13xxx
->dev
, "[0x%02x] <- 0x%06x (mask: 0x%06x)\n",
189 return regmap_update_bits(mc13xxx
->regmap
, offset
, mask
, val
);
191 EXPORT_SYMBOL(mc13xxx_reg_rmw
);
193 int mc13xxx_irq_mask(struct mc13xxx
*mc13xxx
, int irq
)
196 unsigned int offmask
= irq
< 24 ? MC13XXX_IRQMASK0
: MC13XXX_IRQMASK1
;
197 u32 irqbit
= 1 << (irq
< 24 ? irq
: irq
- 24);
200 if (irq
< 0 || irq
>= MC13XXX_NUM_IRQ
)
203 ret
= mc13xxx_reg_read(mc13xxx
, offmask
, &mask
);
211 return mc13xxx_reg_write(mc13xxx
, offmask
, mask
| irqbit
);
213 EXPORT_SYMBOL(mc13xxx_irq_mask
);
215 int mc13xxx_irq_unmask(struct mc13xxx
*mc13xxx
, int irq
)
218 unsigned int offmask
= irq
< 24 ? MC13XXX_IRQMASK0
: MC13XXX_IRQMASK1
;
219 u32 irqbit
= 1 << (irq
< 24 ? irq
: irq
- 24);
222 if (irq
< 0 || irq
>= MC13XXX_NUM_IRQ
)
225 ret
= mc13xxx_reg_read(mc13xxx
, offmask
, &mask
);
229 if (!(mask
& irqbit
))
230 /* already unmasked */
233 return mc13xxx_reg_write(mc13xxx
, offmask
, mask
& ~irqbit
);
235 EXPORT_SYMBOL(mc13xxx_irq_unmask
);
237 int mc13xxx_irq_status(struct mc13xxx
*mc13xxx
, int irq
,
238 int *enabled
, int *pending
)
241 unsigned int offmask
= irq
< 24 ? MC13XXX_IRQMASK0
: MC13XXX_IRQMASK1
;
242 unsigned int offstat
= irq
< 24 ? MC13XXX_IRQSTAT0
: MC13XXX_IRQSTAT1
;
243 u32 irqbit
= 1 << (irq
< 24 ? irq
: irq
- 24);
245 if (irq
< 0 || irq
>= MC13XXX_NUM_IRQ
)
251 ret
= mc13xxx_reg_read(mc13xxx
, offmask
, &mask
);
255 *enabled
= mask
& irqbit
;
261 ret
= mc13xxx_reg_read(mc13xxx
, offstat
, &stat
);
265 *pending
= stat
& irqbit
;
270 EXPORT_SYMBOL(mc13xxx_irq_status
);
272 int mc13xxx_irq_ack(struct mc13xxx
*mc13xxx
, int irq
)
274 unsigned int offstat
= irq
< 24 ? MC13XXX_IRQSTAT0
: MC13XXX_IRQSTAT1
;
275 unsigned int val
= 1 << (irq
< 24 ? irq
: irq
- 24);
277 BUG_ON(irq
< 0 || irq
>= MC13XXX_NUM_IRQ
);
279 return mc13xxx_reg_write(mc13xxx
, offstat
, val
);
281 EXPORT_SYMBOL(mc13xxx_irq_ack
);
283 int mc13xxx_irq_request_nounmask(struct mc13xxx
*mc13xxx
, int irq
,
284 irq_handler_t handler
, const char *name
, void *dev
)
286 BUG_ON(!mutex_is_locked(&mc13xxx
->lock
));
289 if (irq
< 0 || irq
>= MC13XXX_NUM_IRQ
)
292 if (mc13xxx
->irqhandler
[irq
])
295 mc13xxx
->irqhandler
[irq
] = handler
;
296 mc13xxx
->irqdata
[irq
] = dev
;
300 EXPORT_SYMBOL(mc13xxx_irq_request_nounmask
);
302 int mc13xxx_irq_request(struct mc13xxx
*mc13xxx
, int irq
,
303 irq_handler_t handler
, const char *name
, void *dev
)
307 ret
= mc13xxx_irq_request_nounmask(mc13xxx
, irq
, handler
, name
, dev
);
311 ret
= mc13xxx_irq_unmask(mc13xxx
, irq
);
313 mc13xxx
->irqhandler
[irq
] = NULL
;
314 mc13xxx
->irqdata
[irq
] = NULL
;
320 EXPORT_SYMBOL(mc13xxx_irq_request
);
322 int mc13xxx_irq_free(struct mc13xxx
*mc13xxx
, int irq
, void *dev
)
325 BUG_ON(!mutex_is_locked(&mc13xxx
->lock
));
327 if (irq
< 0 || irq
>= MC13XXX_NUM_IRQ
|| !mc13xxx
->irqhandler
[irq
] ||
328 mc13xxx
->irqdata
[irq
] != dev
)
331 ret
= mc13xxx_irq_mask(mc13xxx
, irq
);
335 mc13xxx
->irqhandler
[irq
] = NULL
;
336 mc13xxx
->irqdata
[irq
] = NULL
;
340 EXPORT_SYMBOL(mc13xxx_irq_free
);
342 static inline irqreturn_t
mc13xxx_irqhandler(struct mc13xxx
*mc13xxx
, int irq
)
344 return mc13xxx
->irqhandler
[irq
](irq
, mc13xxx
->irqdata
[irq
]);
348 * returns: number of handled irqs or negative error
349 * locking: holds mc13xxx->lock
351 static int mc13xxx_irq_handle(struct mc13xxx
*mc13xxx
,
352 unsigned int offstat
, unsigned int offmask
, int baseirq
)
355 int ret
= mc13xxx_reg_read(mc13xxx
, offstat
, &stat
);
361 ret
= mc13xxx_reg_read(mc13xxx
, offmask
, &mask
);
365 while (stat
& ~mask
) {
366 int irq
= __ffs(stat
& ~mask
);
370 if (likely(mc13xxx
->irqhandler
[baseirq
+ irq
])) {
373 handled
= mc13xxx_irqhandler(mc13xxx
, baseirq
+ irq
);
374 if (handled
== IRQ_HANDLED
)
377 dev_err(mc13xxx
->dev
,
378 "BUG: irq %u but no handler\n",
383 ret
= mc13xxx_reg_write(mc13xxx
, offmask
, mask
);
390 static irqreturn_t
mc13xxx_irq_thread(int irq
, void *data
)
392 struct mc13xxx
*mc13xxx
= data
;
396 mc13xxx_lock(mc13xxx
);
398 ret
= mc13xxx_irq_handle(mc13xxx
, MC13XXX_IRQSTAT0
,
399 MC13XXX_IRQMASK0
, 0);
403 ret
= mc13xxx_irq_handle(mc13xxx
, MC13XXX_IRQSTAT1
,
404 MC13XXX_IRQMASK1
, 24);
408 mc13xxx_unlock(mc13xxx
);
410 return IRQ_RETVAL(handled
);
413 static const char *mc13xxx_chipname
[] = {
414 [MC13XXX_ID_MC13783
] = "mc13783",
415 [MC13XXX_ID_MC13892
] = "mc13892",
418 #define maskval(reg, mask) (((reg) & (mask)) >> __ffs(mask))
419 static int mc13xxx_identify(struct mc13xxx
*mc13xxx
)
426 * Get the generation ID from register 46, as apparently some older
427 * IC revisions only have this info at this location. Newer ICs seem to
430 ret
= mc13xxx_reg_read(mc13xxx
, 46, &icid
);
434 icid
= (icid
>> 6) & 0x7;
438 mc13xxx
->ictype
= MC13XXX_ID_MC13783
;
441 mc13xxx
->ictype
= MC13XXX_ID_MC13892
;
444 mc13xxx
->ictype
= MC13XXX_ID_INVALID
;
448 if (mc13xxx
->ictype
== MC13XXX_ID_MC13783
||
449 mc13xxx
->ictype
== MC13XXX_ID_MC13892
) {
450 ret
= mc13xxx_reg_read(mc13xxx
, MC13XXX_REVISION
, &revision
);
452 dev_info(mc13xxx
->dev
, "%s: rev: %d.%d, "
453 "fin: %d, fab: %d, icid: %d/%d\n",
454 mc13xxx_chipname
[mc13xxx
->ictype
],
455 maskval(revision
, MC13XXX_REVISION_REVFULL
),
456 maskval(revision
, MC13XXX_REVISION_REVMETAL
),
457 maskval(revision
, MC13XXX_REVISION_FIN
),
458 maskval(revision
, MC13XXX_REVISION_FAB
),
459 maskval(revision
, MC13XXX_REVISION_ICID
),
460 maskval(revision
, MC13XXX_REVISION_ICIDCODE
));
463 return (mc13xxx
->ictype
== MC13XXX_ID_INVALID
) ? -ENODEV
: 0;
466 static const char *mc13xxx_get_chipname(struct mc13xxx
*mc13xxx
)
468 return mc13xxx_chipname
[mc13xxx
->ictype
];
471 int mc13xxx_get_flags(struct mc13xxx
*mc13xxx
)
473 return mc13xxx
->flags
;
475 EXPORT_SYMBOL(mc13xxx_get_flags
);
477 #define MC13XXX_ADC1_CHAN0_SHIFT 5
478 #define MC13XXX_ADC1_CHAN1_SHIFT 8
479 #define MC13783_ADC1_ATO_SHIFT 11
480 #define MC13783_ADC1_ATOX (1 << 19)
482 struct mc13xxx_adcdone_data
{
483 struct mc13xxx
*mc13xxx
;
484 struct completion done
;
487 static irqreturn_t
mc13xxx_handler_adcdone(int irq
, void *data
)
489 struct mc13xxx_adcdone_data
*adcdone_data
= data
;
491 mc13xxx_irq_ack(adcdone_data
->mc13xxx
, irq
);
493 complete_all(&adcdone_data
->done
);
498 #define MC13XXX_ADC_WORKING (1 << 0)
500 int mc13xxx_adc_do_conversion(struct mc13xxx
*mc13xxx
, unsigned int mode
,
501 unsigned int channel
, u8 ato
, bool atox
,
502 unsigned int *sample
)
504 u32 adc0
, adc1
, old_adc0
;
506 struct mc13xxx_adcdone_data adcdone_data
= {
509 init_completion(&adcdone_data
.done
);
511 dev_dbg(mc13xxx
->dev
, "%s\n", __func__
);
513 mc13xxx_lock(mc13xxx
);
515 if (mc13xxx
->adcflags
& MC13XXX_ADC_WORKING
) {
520 mc13xxx
->adcflags
|= MC13XXX_ADC_WORKING
;
522 mc13xxx_reg_read(mc13xxx
, MC13XXX_ADC0
, &old_adc0
);
524 adc0
= MC13XXX_ADC0_ADINC1
| MC13XXX_ADC0_ADINC2
;
525 adc1
= MC13XXX_ADC1_ADEN
| MC13XXX_ADC1_ADTRIGIGN
| MC13XXX_ADC1_ASC
;
528 adc1
|= MC13XXX_ADC1_ADSEL
;
531 case MC13XXX_ADC_MODE_TS
:
532 adc0
|= MC13XXX_ADC0_ADREFEN
| MC13XXX_ADC0_TSMOD0
|
534 adc1
|= 4 << MC13XXX_ADC1_CHAN1_SHIFT
;
537 case MC13XXX_ADC_MODE_SINGLE_CHAN
:
538 adc0
|= old_adc0
& MC13XXX_ADC0_CONFIG_MASK
;
539 adc1
|= (channel
& 0x7) << MC13XXX_ADC1_CHAN0_SHIFT
;
540 adc1
|= MC13XXX_ADC1_RAND
;
543 case MC13XXX_ADC_MODE_MULT_CHAN
:
544 adc0
|= old_adc0
& MC13XXX_ADC0_CONFIG_MASK
;
545 adc1
|= 4 << MC13XXX_ADC1_CHAN1_SHIFT
;
549 mc13xxx_unlock(mc13xxx
);
553 adc1
|= ato
<< MC13783_ADC1_ATO_SHIFT
;
555 adc1
|= MC13783_ADC1_ATOX
;
557 dev_dbg(mc13xxx
->dev
, "%s: request irq\n", __func__
);
558 mc13xxx_irq_request(mc13xxx
, MC13XXX_IRQ_ADCDONE
,
559 mc13xxx_handler_adcdone
, __func__
, &adcdone_data
);
560 mc13xxx_irq_ack(mc13xxx
, MC13XXX_IRQ_ADCDONE
);
562 mc13xxx_reg_write(mc13xxx
, MC13XXX_ADC0
, adc0
);
563 mc13xxx_reg_write(mc13xxx
, MC13XXX_ADC1
, adc1
);
565 mc13xxx_unlock(mc13xxx
);
567 ret
= wait_for_completion_interruptible_timeout(&adcdone_data
.done
, HZ
);
572 mc13xxx_lock(mc13xxx
);
574 mc13xxx_irq_free(mc13xxx
, MC13XXX_IRQ_ADCDONE
, &adcdone_data
);
577 for (i
= 0; i
< 4; ++i
) {
578 ret
= mc13xxx_reg_read(mc13xxx
,
579 MC13XXX_ADC2
, &sample
[i
]);
584 if (mode
== MC13XXX_ADC_MODE_TS
)
586 mc13xxx_reg_write(mc13xxx
, MC13XXX_ADC0
, old_adc0
);
588 mc13xxx
->adcflags
&= ~MC13XXX_ADC_WORKING
;
590 mc13xxx_unlock(mc13xxx
);
594 EXPORT_SYMBOL_GPL(mc13xxx_adc_do_conversion
);
596 static int mc13xxx_add_subdevice_pdata(struct mc13xxx
*mc13xxx
,
597 const char *format
, void *pdata
, size_t pdata_size
)
600 const char *name
= mc13xxx_get_chipname(mc13xxx
);
602 struct mfd_cell cell
= {
603 .platform_data
= pdata
,
604 .pdata_size
= pdata_size
,
607 /* there is no asnprintf in the kernel :-( */
608 if (snprintf(buf
, sizeof(buf
), format
, name
) > sizeof(buf
))
611 cell
.name
= kmemdup(buf
, strlen(buf
) + 1, GFP_KERNEL
);
615 return mfd_add_devices(mc13xxx
->dev
, -1, &cell
, 1, NULL
, 0);
618 static int mc13xxx_add_subdevice(struct mc13xxx
*mc13xxx
, const char *format
)
620 return mc13xxx_add_subdevice_pdata(mc13xxx
, format
, NULL
, 0);
624 static int mc13xxx_probe_flags_dt(struct mc13xxx
*mc13xxx
)
626 struct device_node
*np
= mc13xxx
->dev
->of_node
;
631 if (of_get_property(np
, "fsl,mc13xxx-uses-adc", NULL
))
632 mc13xxx
->flags
|= MC13XXX_USE_ADC
;
634 if (of_get_property(np
, "fsl,mc13xxx-uses-codec", NULL
))
635 mc13xxx
->flags
|= MC13XXX_USE_CODEC
;
637 if (of_get_property(np
, "fsl,mc13xxx-uses-rtc", NULL
))
638 mc13xxx
->flags
|= MC13XXX_USE_RTC
;
640 if (of_get_property(np
, "fsl,mc13xxx-uses-touch", NULL
))
641 mc13xxx
->flags
|= MC13XXX_USE_TOUCHSCREEN
;
646 static inline int mc13xxx_probe_flags_dt(struct mc13xxx
*mc13xxx
)
652 int mc13xxx_common_init(struct mc13xxx
*mc13xxx
,
653 struct mc13xxx_platform_data
*pdata
, int irq
)
657 mc13xxx_lock(mc13xxx
);
659 ret
= mc13xxx_identify(mc13xxx
);
664 ret
= mc13xxx_reg_write(mc13xxx
, MC13XXX_IRQMASK0
, 0x00ffffff);
668 ret
= mc13xxx_reg_write(mc13xxx
, MC13XXX_IRQMASK1
, 0x00ffffff);
672 ret
= request_threaded_irq(irq
, NULL
, mc13xxx_irq_thread
,
673 IRQF_ONESHOT
| IRQF_TRIGGER_HIGH
, "mc13xxx", mc13xxx
);
678 mc13xxx_unlock(mc13xxx
);
685 mc13xxx_unlock(mc13xxx
);
687 if (mc13xxx_probe_flags_dt(mc13xxx
) < 0 && pdata
)
688 mc13xxx
->flags
= pdata
->flags
;
690 if (mc13xxx
->flags
& MC13XXX_USE_ADC
)
691 mc13xxx_add_subdevice(mc13xxx
, "%s-adc");
693 if (mc13xxx
->flags
& MC13XXX_USE_CODEC
)
694 mc13xxx_add_subdevice_pdata(mc13xxx
, "%s-codec",
695 pdata
->codec
, sizeof(*pdata
->codec
));
697 if (mc13xxx
->flags
& MC13XXX_USE_RTC
)
698 mc13xxx_add_subdevice(mc13xxx
, "%s-rtc");
700 if (mc13xxx
->flags
& MC13XXX_USE_TOUCHSCREEN
)
701 mc13xxx_add_subdevice_pdata(mc13xxx
, "%s-ts",
702 &pdata
->touch
, sizeof(pdata
->touch
));
705 mc13xxx_add_subdevice_pdata(mc13xxx
, "%s-regulator",
706 &pdata
->regulators
, sizeof(pdata
->regulators
));
707 mc13xxx_add_subdevice_pdata(mc13xxx
, "%s-led",
708 pdata
->leds
, sizeof(*pdata
->leds
));
709 mc13xxx_add_subdevice_pdata(mc13xxx
, "%s-pwrbutton",
710 pdata
->buttons
, sizeof(*pdata
->buttons
));
712 mc13xxx_add_subdevice(mc13xxx
, "%s-regulator");
713 mc13xxx_add_subdevice(mc13xxx
, "%s-led");
714 mc13xxx_add_subdevice(mc13xxx
, "%s-pwrbutton");
719 EXPORT_SYMBOL_GPL(mc13xxx_common_init
);
721 void mc13xxx_common_cleanup(struct mc13xxx
*mc13xxx
)
723 free_irq(mc13xxx
->irq
, mc13xxx
);
725 mfd_remove_devices(mc13xxx
->dev
);
727 regmap_exit(mc13xxx
->regmap
);
731 EXPORT_SYMBOL_GPL(mc13xxx_common_cleanup
);
733 MODULE_DESCRIPTION("Core driver for Freescale MC13XXX PMIC");
734 MODULE_AUTHOR("Uwe Kleine-Koenig <u.kleine-koenig@pengutronix.de>");
735 MODULE_LICENSE("GPL v2");