1 /* Intel PRO/1000 Linux driver
2 * Copyright(c) 1999 - 2015 Intel Corporation.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * The full GNU General Public License is included in this distribution in
14 * the file called "COPYING".
16 * Contact Information:
17 * Linux NICS <linux.nics@intel.com>
18 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
19 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 /* 82571EB Gigabit Ethernet Controller
23 * 82571EB Gigabit Ethernet Controller (Copper)
24 * 82571EB Gigabit Ethernet Controller (Fiber)
25 * 82571EB Dual Port Gigabit Mezzanine Adapter
26 * 82571EB Quad Port Gigabit Mezzanine Adapter
27 * 82571PT Gigabit PT Quad Port Server ExpressModule
28 * 82572EI Gigabit Ethernet Controller (Copper)
29 * 82572EI Gigabit Ethernet Controller (Fiber)
30 * 82572EI Gigabit Ethernet Controller
31 * 82573V Gigabit Ethernet Controller (Copper)
32 * 82573E Gigabit Ethernet Controller (Copper)
33 * 82573L Gigabit Ethernet Controller
34 * 82574L Gigabit Network Connection
35 * 82583V Gigabit Network Connection
40 static s32
e1000_get_phy_id_82571(struct e1000_hw
*hw
);
41 static s32
e1000_setup_copper_link_82571(struct e1000_hw
*hw
);
42 static s32
e1000_setup_fiber_serdes_link_82571(struct e1000_hw
*hw
);
43 static s32
e1000_check_for_serdes_link_82571(struct e1000_hw
*hw
);
44 static s32
e1000_write_nvm_eewr_82571(struct e1000_hw
*hw
, u16 offset
,
45 u16 words
, u16
*data
);
46 static s32
e1000_fix_nvm_checksum_82571(struct e1000_hw
*hw
);
47 static void e1000_initialize_hw_bits_82571(struct e1000_hw
*hw
);
48 static void e1000_clear_hw_cntrs_82571(struct e1000_hw
*hw
);
49 static bool e1000_check_mng_mode_82574(struct e1000_hw
*hw
);
50 static s32
e1000_led_on_82574(struct e1000_hw
*hw
);
51 static void e1000_put_hw_semaphore_82571(struct e1000_hw
*hw
);
52 static void e1000_power_down_phy_copper_82571(struct e1000_hw
*hw
);
53 static void e1000_put_hw_semaphore_82573(struct e1000_hw
*hw
);
54 static s32
e1000_get_hw_semaphore_82574(struct e1000_hw
*hw
);
55 static void e1000_put_hw_semaphore_82574(struct e1000_hw
*hw
);
56 static s32
e1000_set_d0_lplu_state_82574(struct e1000_hw
*hw
, bool active
);
57 static s32
e1000_set_d3_lplu_state_82574(struct e1000_hw
*hw
, bool active
);
60 * e1000_init_phy_params_82571 - Init PHY func ptrs.
61 * @hw: pointer to the HW structure
63 static s32
e1000_init_phy_params_82571(struct e1000_hw
*hw
)
65 struct e1000_phy_info
*phy
= &hw
->phy
;
68 if (hw
->phy
.media_type
!= e1000_media_type_copper
) {
69 phy
->type
= e1000_phy_none
;
74 phy
->autoneg_mask
= AUTONEG_ADVERTISE_SPEED_DEFAULT
;
75 phy
->reset_delay_us
= 100;
77 phy
->ops
.power_up
= e1000_power_up_phy_copper
;
78 phy
->ops
.power_down
= e1000_power_down_phy_copper_82571
;
80 switch (hw
->mac
.type
) {
83 phy
->type
= e1000_phy_igp_2
;
86 phy
->type
= e1000_phy_m88
;
90 phy
->type
= e1000_phy_bm
;
91 phy
->ops
.acquire
= e1000_get_hw_semaphore_82574
;
92 phy
->ops
.release
= e1000_put_hw_semaphore_82574
;
93 phy
->ops
.set_d0_lplu_state
= e1000_set_d0_lplu_state_82574
;
94 phy
->ops
.set_d3_lplu_state
= e1000_set_d3_lplu_state_82574
;
97 return -E1000_ERR_PHY
;
100 /* This can only be done after all function pointers are setup. */
101 ret_val
= e1000_get_phy_id_82571(hw
);
103 e_dbg("Error getting PHY ID\n");
108 switch (hw
->mac
.type
) {
111 if (phy
->id
!= IGP01E1000_I_PHY_ID
)
112 ret_val
= -E1000_ERR_PHY
;
115 if (phy
->id
!= M88E1111_I_PHY_ID
)
116 ret_val
= -E1000_ERR_PHY
;
120 if (phy
->id
!= BME1000_E_PHY_ID_R2
)
121 ret_val
= -E1000_ERR_PHY
;
124 ret_val
= -E1000_ERR_PHY
;
129 e_dbg("PHY ID unknown: type = 0x%08x\n", phy
->id
);
135 * e1000_init_nvm_params_82571 - Init NVM func ptrs.
136 * @hw: pointer to the HW structure
138 static s32
e1000_init_nvm_params_82571(struct e1000_hw
*hw
)
140 struct e1000_nvm_info
*nvm
= &hw
->nvm
;
141 u32 eecd
= er32(EECD
);
144 nvm
->opcode_bits
= 8;
146 switch (nvm
->override
) {
147 case e1000_nvm_override_spi_large
:
149 nvm
->address_bits
= 16;
151 case e1000_nvm_override_spi_small
:
153 nvm
->address_bits
= 8;
156 nvm
->page_size
= eecd
& E1000_EECD_ADDR_BITS
? 32 : 8;
157 nvm
->address_bits
= eecd
& E1000_EECD_ADDR_BITS
? 16 : 8;
161 switch (hw
->mac
.type
) {
165 if (((eecd
>> 15) & 0x3) == 0x3) {
166 nvm
->type
= e1000_nvm_flash_hw
;
167 nvm
->word_size
= 2048;
168 /* Autonomous Flash update bit must be cleared due
169 * to Flash update issue.
171 eecd
&= ~E1000_EECD_AUPDEN
;
177 nvm
->type
= e1000_nvm_eeprom_spi
;
178 size
= (u16
)((eecd
& E1000_EECD_SIZE_EX_MASK
) >>
179 E1000_EECD_SIZE_EX_SHIFT
);
180 /* Added to a constant, "size" becomes the left-shift value
181 * for setting word_size.
183 size
+= NVM_WORD_SIZE_BASE_SHIFT
;
185 /* EEPROM access above 16k is unsupported */
188 nvm
->word_size
= BIT(size
);
192 /* Function Pointers */
193 switch (hw
->mac
.type
) {
196 nvm
->ops
.acquire
= e1000_get_hw_semaphore_82574
;
197 nvm
->ops
.release
= e1000_put_hw_semaphore_82574
;
207 * e1000_init_mac_params_82571 - Init MAC func ptrs.
208 * @hw: pointer to the HW structure
210 static s32
e1000_init_mac_params_82571(struct e1000_hw
*hw
)
212 struct e1000_mac_info
*mac
= &hw
->mac
;
215 bool force_clear_smbi
= false;
217 /* Set media type and media-dependent function pointers */
218 switch (hw
->adapter
->pdev
->device
) {
219 case E1000_DEV_ID_82571EB_FIBER
:
220 case E1000_DEV_ID_82572EI_FIBER
:
221 case E1000_DEV_ID_82571EB_QUAD_FIBER
:
222 hw
->phy
.media_type
= e1000_media_type_fiber
;
223 mac
->ops
.setup_physical_interface
=
224 e1000_setup_fiber_serdes_link_82571
;
225 mac
->ops
.check_for_link
= e1000e_check_for_fiber_link
;
226 mac
->ops
.get_link_up_info
=
227 e1000e_get_speed_and_duplex_fiber_serdes
;
229 case E1000_DEV_ID_82571EB_SERDES
:
230 case E1000_DEV_ID_82571EB_SERDES_DUAL
:
231 case E1000_DEV_ID_82571EB_SERDES_QUAD
:
232 case E1000_DEV_ID_82572EI_SERDES
:
233 hw
->phy
.media_type
= e1000_media_type_internal_serdes
;
234 mac
->ops
.setup_physical_interface
=
235 e1000_setup_fiber_serdes_link_82571
;
236 mac
->ops
.check_for_link
= e1000_check_for_serdes_link_82571
;
237 mac
->ops
.get_link_up_info
=
238 e1000e_get_speed_and_duplex_fiber_serdes
;
241 hw
->phy
.media_type
= e1000_media_type_copper
;
242 mac
->ops
.setup_physical_interface
=
243 e1000_setup_copper_link_82571
;
244 mac
->ops
.check_for_link
= e1000e_check_for_copper_link
;
245 mac
->ops
.get_link_up_info
= e1000e_get_speed_and_duplex_copper
;
249 /* Set mta register count */
250 mac
->mta_reg_count
= 128;
251 /* Set rar entry count */
252 mac
->rar_entry_count
= E1000_RAR_ENTRIES
;
253 /* Adaptive IFS supported */
254 mac
->adaptive_ifs
= true;
256 /* MAC-specific function pointers */
257 switch (hw
->mac
.type
) {
259 mac
->ops
.set_lan_id
= e1000_set_lan_id_single_port
;
260 mac
->ops
.check_mng_mode
= e1000e_check_mng_mode_generic
;
261 mac
->ops
.led_on
= e1000e_led_on_generic
;
262 mac
->ops
.blink_led
= e1000e_blink_led_generic
;
265 mac
->has_fwsm
= true;
266 /* ARC supported; valid only if manageability features are
269 mac
->arc_subsystem_valid
= !!(er32(FWSM
) &
270 E1000_FWSM_MODE_MASK
);
274 mac
->ops
.set_lan_id
= e1000_set_lan_id_single_port
;
275 mac
->ops
.check_mng_mode
= e1000_check_mng_mode_82574
;
276 mac
->ops
.led_on
= e1000_led_on_82574
;
279 mac
->ops
.check_mng_mode
= e1000e_check_mng_mode_generic
;
280 mac
->ops
.led_on
= e1000e_led_on_generic
;
281 mac
->ops
.blink_led
= e1000e_blink_led_generic
;
284 mac
->has_fwsm
= true;
288 /* Ensure that the inter-port SWSM.SMBI lock bit is clear before
289 * first NVM or PHY access. This should be done for single-port
290 * devices, and for one port only on dual-port devices so that
291 * for those devices we can still use the SMBI lock to synchronize
292 * inter-port accesses to the PHY & NVM.
294 switch (hw
->mac
.type
) {
299 if (!(swsm2
& E1000_SWSM2_LOCK
)) {
300 /* Only do this for the first interface on this card */
301 ew32(SWSM2
, swsm2
| E1000_SWSM2_LOCK
);
302 force_clear_smbi
= true;
304 force_clear_smbi
= false;
308 force_clear_smbi
= true;
312 if (force_clear_smbi
) {
313 /* Make sure SWSM.SMBI is clear */
315 if (swsm
& E1000_SWSM_SMBI
) {
316 /* This bit should not be set on a first interface, and
317 * indicates that the bootagent or EFI code has
318 * improperly left this bit enabled
320 e_dbg("Please update your 82571 Bootagent\n");
322 ew32(SWSM
, swsm
& ~E1000_SWSM_SMBI
);
325 /* Initialize device specific counter of SMBI acquisition timeouts. */
326 hw
->dev_spec
.e82571
.smb_counter
= 0;
331 static s32
e1000_get_variants_82571(struct e1000_adapter
*adapter
)
333 struct e1000_hw
*hw
= &adapter
->hw
;
334 static int global_quad_port_a
; /* global port a indication */
335 struct pci_dev
*pdev
= adapter
->pdev
;
336 int is_port_b
= er32(STATUS
) & E1000_STATUS_FUNC_1
;
339 rc
= e1000_init_mac_params_82571(hw
);
343 rc
= e1000_init_nvm_params_82571(hw
);
347 rc
= e1000_init_phy_params_82571(hw
);
351 /* tag quad port adapters first, it's used below */
352 switch (pdev
->device
) {
353 case E1000_DEV_ID_82571EB_QUAD_COPPER
:
354 case E1000_DEV_ID_82571EB_QUAD_FIBER
:
355 case E1000_DEV_ID_82571EB_QUAD_COPPER_LP
:
356 case E1000_DEV_ID_82571PT_QUAD_COPPER
:
357 adapter
->flags
|= FLAG_IS_QUAD_PORT
;
358 /* mark the first port */
359 if (global_quad_port_a
== 0)
360 adapter
->flags
|= FLAG_IS_QUAD_PORT_A
;
361 /* Reset for multiple quad port adapters */
362 global_quad_port_a
++;
363 if (global_quad_port_a
== 4)
364 global_quad_port_a
= 0;
370 switch (adapter
->hw
.mac
.type
) {
372 /* these dual ports don't have WoL on port B at all */
373 if (((pdev
->device
== E1000_DEV_ID_82571EB_FIBER
) ||
374 (pdev
->device
== E1000_DEV_ID_82571EB_SERDES
) ||
375 (pdev
->device
== E1000_DEV_ID_82571EB_COPPER
)) &&
377 adapter
->flags
&= ~FLAG_HAS_WOL
;
378 /* quad ports only support WoL on port A */
379 if (adapter
->flags
& FLAG_IS_QUAD_PORT
&&
380 (!(adapter
->flags
& FLAG_IS_QUAD_PORT_A
)))
381 adapter
->flags
&= ~FLAG_HAS_WOL
;
382 /* Does not support WoL on any port */
383 if (pdev
->device
== E1000_DEV_ID_82571EB_SERDES_QUAD
)
384 adapter
->flags
&= ~FLAG_HAS_WOL
;
387 if (pdev
->device
== E1000_DEV_ID_82573L
) {
388 adapter
->flags
|= FLAG_HAS_JUMBO_FRAMES
;
389 adapter
->max_hw_frame_size
= DEFAULT_JUMBO
;
400 * e1000_get_phy_id_82571 - Retrieve the PHY ID and revision
401 * @hw: pointer to the HW structure
403 * Reads the PHY registers and stores the PHY ID and possibly the PHY
404 * revision in the hardware structure.
406 static s32
e1000_get_phy_id_82571(struct e1000_hw
*hw
)
408 struct e1000_phy_info
*phy
= &hw
->phy
;
412 switch (hw
->mac
.type
) {
415 /* The 82571 firmware may still be configuring the PHY.
416 * In this case, we cannot access the PHY until the
417 * configuration is done. So we explicitly set the
420 phy
->id
= IGP01E1000_I_PHY_ID
;
423 return e1000e_get_phy_id(hw
);
426 ret_val
= e1e_rphy(hw
, MII_PHYSID1
, &phy_id
);
430 phy
->id
= (u32
)(phy_id
<< 16);
431 usleep_range(20, 40);
432 ret_val
= e1e_rphy(hw
, MII_PHYSID2
, &phy_id
);
436 phy
->id
|= (u32
)(phy_id
);
437 phy
->revision
= (u32
)(phy_id
& ~PHY_REVISION_MASK
);
440 return -E1000_ERR_PHY
;
447 * e1000_get_hw_semaphore_82571 - Acquire hardware semaphore
448 * @hw: pointer to the HW structure
450 * Acquire the HW semaphore to access the PHY or NVM
452 static s32
e1000_get_hw_semaphore_82571(struct e1000_hw
*hw
)
455 s32 sw_timeout
= hw
->nvm
.word_size
+ 1;
456 s32 fw_timeout
= hw
->nvm
.word_size
+ 1;
459 /* If we have timedout 3 times on trying to acquire
460 * the inter-port SMBI semaphore, there is old code
461 * operating on the other port, and it is not
462 * releasing SMBI. Modify the number of times that
463 * we try for the semaphore to interwork with this
466 if (hw
->dev_spec
.e82571
.smb_counter
> 2)
469 /* Get the SW semaphore */
470 while (i
< sw_timeout
) {
472 if (!(swsm
& E1000_SWSM_SMBI
))
475 usleep_range(50, 100);
479 if (i
== sw_timeout
) {
480 e_dbg("Driver can't access device - SMBI bit is set.\n");
481 hw
->dev_spec
.e82571
.smb_counter
++;
483 /* Get the FW semaphore. */
484 for (i
= 0; i
< fw_timeout
; i
++) {
486 ew32(SWSM
, swsm
| E1000_SWSM_SWESMBI
);
488 /* Semaphore acquired if bit latched */
489 if (er32(SWSM
) & E1000_SWSM_SWESMBI
)
492 usleep_range(50, 100);
495 if (i
== fw_timeout
) {
496 /* Release semaphores */
497 e1000_put_hw_semaphore_82571(hw
);
498 e_dbg("Driver can't access the NVM\n");
499 return -E1000_ERR_NVM
;
506 * e1000_put_hw_semaphore_82571 - Release hardware semaphore
507 * @hw: pointer to the HW structure
509 * Release hardware semaphore used to access the PHY or NVM
511 static void e1000_put_hw_semaphore_82571(struct e1000_hw
*hw
)
516 swsm
&= ~(E1000_SWSM_SMBI
| E1000_SWSM_SWESMBI
);
521 * e1000_get_hw_semaphore_82573 - Acquire hardware semaphore
522 * @hw: pointer to the HW structure
524 * Acquire the HW semaphore during reset.
527 static s32
e1000_get_hw_semaphore_82573(struct e1000_hw
*hw
)
532 extcnf_ctrl
= er32(EXTCNF_CTRL
);
534 extcnf_ctrl
|= E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP
;
535 ew32(EXTCNF_CTRL
, extcnf_ctrl
);
536 extcnf_ctrl
= er32(EXTCNF_CTRL
);
538 if (extcnf_ctrl
& E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP
)
541 usleep_range(2000, 4000);
543 } while (i
< MDIO_OWNERSHIP_TIMEOUT
);
545 if (i
== MDIO_OWNERSHIP_TIMEOUT
) {
546 /* Release semaphores */
547 e1000_put_hw_semaphore_82573(hw
);
548 e_dbg("Driver can't access the PHY\n");
549 return -E1000_ERR_PHY
;
556 * e1000_put_hw_semaphore_82573 - Release hardware semaphore
557 * @hw: pointer to the HW structure
559 * Release hardware semaphore used during reset.
562 static void e1000_put_hw_semaphore_82573(struct e1000_hw
*hw
)
566 extcnf_ctrl
= er32(EXTCNF_CTRL
);
567 extcnf_ctrl
&= ~E1000_EXTCNF_CTRL_MDIO_SW_OWNERSHIP
;
568 ew32(EXTCNF_CTRL
, extcnf_ctrl
);
571 static DEFINE_MUTEX(swflag_mutex
);
574 * e1000_get_hw_semaphore_82574 - Acquire hardware semaphore
575 * @hw: pointer to the HW structure
577 * Acquire the HW semaphore to access the PHY or NVM.
580 static s32
e1000_get_hw_semaphore_82574(struct e1000_hw
*hw
)
584 mutex_lock(&swflag_mutex
);
585 ret_val
= e1000_get_hw_semaphore_82573(hw
);
587 mutex_unlock(&swflag_mutex
);
592 * e1000_put_hw_semaphore_82574 - Release hardware semaphore
593 * @hw: pointer to the HW structure
595 * Release hardware semaphore used to access the PHY or NVM
598 static void e1000_put_hw_semaphore_82574(struct e1000_hw
*hw
)
600 e1000_put_hw_semaphore_82573(hw
);
601 mutex_unlock(&swflag_mutex
);
605 * e1000_set_d0_lplu_state_82574 - Set Low Power Linkup D0 state
606 * @hw: pointer to the HW structure
607 * @active: true to enable LPLU, false to disable
609 * Sets the LPLU D0 state according to the active flag.
610 * LPLU will not be activated unless the
611 * device autonegotiation advertisement meets standards of
612 * either 10 or 10/100 or 10/100/1000 at all duplexes.
613 * This is a function pointer entry point only called by
614 * PHY setup routines.
616 static s32
e1000_set_d0_lplu_state_82574(struct e1000_hw
*hw
, bool active
)
618 u32 data
= er32(POEMB
);
621 data
|= E1000_PHY_CTRL_D0A_LPLU
;
623 data
&= ~E1000_PHY_CTRL_D0A_LPLU
;
630 * e1000_set_d3_lplu_state_82574 - Sets low power link up state for D3
631 * @hw: pointer to the HW structure
632 * @active: boolean used to enable/disable lplu
634 * The low power link up (lplu) state is set to the power management level D3
635 * when active is true, else clear lplu for D3. LPLU
636 * is used during Dx states where the power conservation is most important.
637 * During driver activity, SmartSpeed should be enabled so performance is
640 static s32
e1000_set_d3_lplu_state_82574(struct e1000_hw
*hw
, bool active
)
642 u32 data
= er32(POEMB
);
645 data
&= ~E1000_PHY_CTRL_NOND0A_LPLU
;
646 } else if ((hw
->phy
.autoneg_advertised
== E1000_ALL_SPEED_DUPLEX
) ||
647 (hw
->phy
.autoneg_advertised
== E1000_ALL_NOT_GIG
) ||
648 (hw
->phy
.autoneg_advertised
== E1000_ALL_10_SPEED
)) {
649 data
|= E1000_PHY_CTRL_NOND0A_LPLU
;
657 * e1000_acquire_nvm_82571 - Request for access to the EEPROM
658 * @hw: pointer to the HW structure
660 * To gain access to the EEPROM, first we must obtain a hardware semaphore.
661 * Then for non-82573 hardware, set the EEPROM access request bit and wait
662 * for EEPROM access grant bit. If the access grant bit is not set, release
663 * hardware semaphore.
665 static s32
e1000_acquire_nvm_82571(struct e1000_hw
*hw
)
669 ret_val
= e1000_get_hw_semaphore_82571(hw
);
673 switch (hw
->mac
.type
) {
677 ret_val
= e1000e_acquire_nvm(hw
);
682 e1000_put_hw_semaphore_82571(hw
);
688 * e1000_release_nvm_82571 - Release exclusive access to EEPROM
689 * @hw: pointer to the HW structure
691 * Stop any current commands to the EEPROM and clear the EEPROM request bit.
693 static void e1000_release_nvm_82571(struct e1000_hw
*hw
)
695 e1000e_release_nvm(hw
);
696 e1000_put_hw_semaphore_82571(hw
);
700 * e1000_write_nvm_82571 - Write to EEPROM using appropriate interface
701 * @hw: pointer to the HW structure
702 * @offset: offset within the EEPROM to be written to
703 * @words: number of words to write
704 * @data: 16 bit word(s) to be written to the EEPROM
706 * For non-82573 silicon, write data to EEPROM at offset using SPI interface.
708 * If e1000e_update_nvm_checksum is not called after this function, the
709 * EEPROM will most likely contain an invalid checksum.
711 static s32
e1000_write_nvm_82571(struct e1000_hw
*hw
, u16 offset
, u16 words
,
716 switch (hw
->mac
.type
) {
720 ret_val
= e1000_write_nvm_eewr_82571(hw
, offset
, words
, data
);
724 ret_val
= e1000e_write_nvm_spi(hw
, offset
, words
, data
);
727 ret_val
= -E1000_ERR_NVM
;
735 * e1000_update_nvm_checksum_82571 - Update EEPROM checksum
736 * @hw: pointer to the HW structure
738 * Updates the EEPROM checksum by reading/adding each word of the EEPROM
739 * up to the checksum. Then calculates the EEPROM checksum and writes the
740 * value to the EEPROM.
742 static s32
e1000_update_nvm_checksum_82571(struct e1000_hw
*hw
)
748 ret_val
= e1000e_update_nvm_checksum_generic(hw
);
752 /* If our nvm is an EEPROM, then we're done
753 * otherwise, commit the checksum to the flash NVM.
755 if (hw
->nvm
.type
!= e1000_nvm_flash_hw
)
758 /* Check for pending operations. */
759 for (i
= 0; i
< E1000_FLASH_UPDATES
; i
++) {
760 usleep_range(1000, 2000);
761 if (!(er32(EECD
) & E1000_EECD_FLUPD
))
765 if (i
== E1000_FLASH_UPDATES
)
766 return -E1000_ERR_NVM
;
768 /* Reset the firmware if using STM opcode. */
769 if ((er32(FLOP
) & 0xFF00) == E1000_STM_OPCODE
) {
770 /* The enabling of and the actual reset must be done
771 * in two write cycles.
773 ew32(HICR
, E1000_HICR_FW_RESET_ENABLE
);
775 ew32(HICR
, E1000_HICR_FW_RESET
);
778 /* Commit the write to flash */
779 eecd
= er32(EECD
) | E1000_EECD_FLUPD
;
782 for (i
= 0; i
< E1000_FLASH_UPDATES
; i
++) {
783 usleep_range(1000, 2000);
784 if (!(er32(EECD
) & E1000_EECD_FLUPD
))
788 if (i
== E1000_FLASH_UPDATES
)
789 return -E1000_ERR_NVM
;
795 * e1000_validate_nvm_checksum_82571 - Validate EEPROM checksum
796 * @hw: pointer to the HW structure
798 * Calculates the EEPROM checksum by reading/adding each word of the EEPROM
799 * and then verifies that the sum of the EEPROM is equal to 0xBABA.
801 static s32
e1000_validate_nvm_checksum_82571(struct e1000_hw
*hw
)
803 if (hw
->nvm
.type
== e1000_nvm_flash_hw
)
804 e1000_fix_nvm_checksum_82571(hw
);
806 return e1000e_validate_nvm_checksum_generic(hw
);
810 * e1000_write_nvm_eewr_82571 - Write to EEPROM for 82573 silicon
811 * @hw: pointer to the HW structure
812 * @offset: offset within the EEPROM to be written to
813 * @words: number of words to write
814 * @data: 16 bit word(s) to be written to the EEPROM
816 * After checking for invalid values, poll the EEPROM to ensure the previous
817 * command has completed before trying to write the next word. After write
818 * poll for completion.
820 * If e1000e_update_nvm_checksum is not called after this function, the
821 * EEPROM will most likely contain an invalid checksum.
823 static s32
e1000_write_nvm_eewr_82571(struct e1000_hw
*hw
, u16 offset
,
824 u16 words
, u16
*data
)
826 struct e1000_nvm_info
*nvm
= &hw
->nvm
;
830 /* A check for invalid values: offset too large, too many words,
831 * and not enough words.
833 if ((offset
>= nvm
->word_size
) || (words
> (nvm
->word_size
- offset
)) ||
835 e_dbg("nvm parameter(s) out of bounds\n");
836 return -E1000_ERR_NVM
;
839 for (i
= 0; i
< words
; i
++) {
840 eewr
= ((data
[i
] << E1000_NVM_RW_REG_DATA
) |
841 ((offset
+ i
) << E1000_NVM_RW_ADDR_SHIFT
) |
842 E1000_NVM_RW_REG_START
);
844 ret_val
= e1000e_poll_eerd_eewr_done(hw
, E1000_NVM_POLL_WRITE
);
850 ret_val
= e1000e_poll_eerd_eewr_done(hw
, E1000_NVM_POLL_WRITE
);
859 * e1000_get_cfg_done_82571 - Poll for configuration done
860 * @hw: pointer to the HW structure
862 * Reads the management control register for the config done bit to be set.
864 static s32
e1000_get_cfg_done_82571(struct e1000_hw
*hw
)
866 s32 timeout
= PHY_CFG_TIMEOUT
;
869 if (er32(EEMNGCTL
) & E1000_NVM_CFG_DONE_PORT_0
)
871 usleep_range(1000, 2000);
875 e_dbg("MNG configuration cycle has not completed.\n");
876 return -E1000_ERR_RESET
;
883 * e1000_set_d0_lplu_state_82571 - Set Low Power Linkup D0 state
884 * @hw: pointer to the HW structure
885 * @active: true to enable LPLU, false to disable
887 * Sets the LPLU D0 state according to the active flag. When activating LPLU
888 * this function also disables smart speed and vice versa. LPLU will not be
889 * activated unless the device autonegotiation advertisement meets standards
890 * of either 10 or 10/100 or 10/100/1000 at all duplexes. This is a function
891 * pointer entry point only called by PHY setup routines.
893 static s32
e1000_set_d0_lplu_state_82571(struct e1000_hw
*hw
, bool active
)
895 struct e1000_phy_info
*phy
= &hw
->phy
;
899 ret_val
= e1e_rphy(hw
, IGP02E1000_PHY_POWER_MGMT
, &data
);
904 data
|= IGP02E1000_PM_D0_LPLU
;
905 ret_val
= e1e_wphy(hw
, IGP02E1000_PHY_POWER_MGMT
, data
);
909 /* When LPLU is enabled, we should disable SmartSpeed */
910 ret_val
= e1e_rphy(hw
, IGP01E1000_PHY_PORT_CONFIG
, &data
);
913 data
&= ~IGP01E1000_PSCFR_SMART_SPEED
;
914 ret_val
= e1e_wphy(hw
, IGP01E1000_PHY_PORT_CONFIG
, data
);
918 data
&= ~IGP02E1000_PM_D0_LPLU
;
919 ret_val
= e1e_wphy(hw
, IGP02E1000_PHY_POWER_MGMT
, data
);
920 /* LPLU and SmartSpeed are mutually exclusive. LPLU is used
921 * during Dx states where the power conservation is most
922 * important. During driver activity we should enable
923 * SmartSpeed, so performance is maintained.
925 if (phy
->smart_speed
== e1000_smart_speed_on
) {
926 ret_val
= e1e_rphy(hw
, IGP01E1000_PHY_PORT_CONFIG
,
931 data
|= IGP01E1000_PSCFR_SMART_SPEED
;
932 ret_val
= e1e_wphy(hw
, IGP01E1000_PHY_PORT_CONFIG
,
936 } else if (phy
->smart_speed
== e1000_smart_speed_off
) {
937 ret_val
= e1e_rphy(hw
, IGP01E1000_PHY_PORT_CONFIG
,
942 data
&= ~IGP01E1000_PSCFR_SMART_SPEED
;
943 ret_val
= e1e_wphy(hw
, IGP01E1000_PHY_PORT_CONFIG
,
954 * e1000_reset_hw_82571 - Reset hardware
955 * @hw: pointer to the HW structure
957 * This resets the hardware into a known state.
959 static s32
e1000_reset_hw_82571(struct e1000_hw
*hw
)
961 u32 ctrl
, ctrl_ext
, eecd
, tctl
;
964 /* Prevent the PCI-E bus from sticking if there is no TLP connection
965 * on the last TLP read/write transaction when MAC is reset.
967 ret_val
= e1000e_disable_pcie_master(hw
);
969 e_dbg("PCI-E Master disable polling has failed.\n");
971 e_dbg("Masking off all interrupts\n");
972 ew32(IMC
, 0xffffffff);
976 tctl
&= ~E1000_TCTL_EN
;
980 usleep_range(10000, 20000);
982 /* Must acquire the MDIO ownership before MAC reset.
983 * Ownership defaults to firmware after a reset.
985 switch (hw
->mac
.type
) {
987 ret_val
= e1000_get_hw_semaphore_82573(hw
);
991 ret_val
= e1000_get_hw_semaphore_82574(hw
);
999 e_dbg("Issuing a global reset to MAC\n");
1000 ew32(CTRL
, ctrl
| E1000_CTRL_RST
);
1002 /* Must release MDIO ownership and mutex after MAC reset. */
1003 switch (hw
->mac
.type
) {
1005 /* Release mutex only if the hw semaphore is acquired */
1007 e1000_put_hw_semaphore_82573(hw
);
1011 /* Release mutex only if the hw semaphore is acquired */
1013 e1000_put_hw_semaphore_82574(hw
);
1019 if (hw
->nvm
.type
== e1000_nvm_flash_hw
) {
1020 usleep_range(10, 20);
1021 ctrl_ext
= er32(CTRL_EXT
);
1022 ctrl_ext
|= E1000_CTRL_EXT_EE_RST
;
1023 ew32(CTRL_EXT
, ctrl_ext
);
1027 ret_val
= e1000e_get_auto_rd_done(hw
);
1029 /* We don't want to continue accessing MAC registers. */
1032 /* Phy configuration from NVM just starts after EECD_AUTO_RD is set.
1033 * Need to wait for Phy configuration completion before accessing
1037 switch (hw
->mac
.type
) {
1040 /* REQ and GNT bits need to be cleared when using AUTO_RD
1041 * to access the EEPROM.
1044 eecd
&= ~(E1000_EECD_REQ
| E1000_EECD_GNT
);
1056 /* Clear any pending interrupt events. */
1057 ew32(IMC
, 0xffffffff);
1060 if (hw
->mac
.type
== e1000_82571
) {
1061 /* Install any alternate MAC address into RAR0 */
1062 ret_val
= e1000_check_alt_mac_addr_generic(hw
);
1066 e1000e_set_laa_state_82571(hw
, true);
1069 /* Reinitialize the 82571 serdes link state machine */
1070 if (hw
->phy
.media_type
== e1000_media_type_internal_serdes
)
1071 hw
->mac
.serdes_link_state
= e1000_serdes_link_down
;
1077 * e1000_init_hw_82571 - Initialize hardware
1078 * @hw: pointer to the HW structure
1080 * This inits the hardware readying it for operation.
1082 static s32
e1000_init_hw_82571(struct e1000_hw
*hw
)
1084 struct e1000_mac_info
*mac
= &hw
->mac
;
1087 u16 i
, rar_count
= mac
->rar_entry_count
;
1089 e1000_initialize_hw_bits_82571(hw
);
1091 /* Initialize identification LED */
1092 ret_val
= mac
->ops
.id_led_init(hw
);
1093 /* An error is not fatal and we should not stop init due to this */
1095 e_dbg("Error initializing identification LED\n");
1097 /* Disabling VLAN filtering */
1098 e_dbg("Initializing the IEEE VLAN\n");
1099 mac
->ops
.clear_vfta(hw
);
1101 /* Setup the receive address.
1102 * If, however, a locally administered address was assigned to the
1103 * 82571, we must reserve a RAR for it to work around an issue where
1104 * resetting one port will reload the MAC on the other port.
1106 if (e1000e_get_laa_state_82571(hw
))
1108 e1000e_init_rx_addrs(hw
, rar_count
);
1110 /* Zero out the Multicast HASH table */
1111 e_dbg("Zeroing the MTA\n");
1112 for (i
= 0; i
< mac
->mta_reg_count
; i
++)
1113 E1000_WRITE_REG_ARRAY(hw
, E1000_MTA
, i
, 0);
1115 /* Setup link and flow control */
1116 ret_val
= mac
->ops
.setup_link(hw
);
1118 /* Set the transmit descriptor write-back policy */
1119 reg_data
= er32(TXDCTL(0));
1120 reg_data
= ((reg_data
& ~E1000_TXDCTL_WTHRESH
) |
1121 E1000_TXDCTL_FULL_TX_DESC_WB
| E1000_TXDCTL_COUNT_DESC
);
1122 ew32(TXDCTL(0), reg_data
);
1124 /* ...for both queues. */
1125 switch (mac
->type
) {
1127 e1000e_enable_tx_pkt_filtering(hw
);
1131 reg_data
= er32(GCR
);
1132 reg_data
|= E1000_GCR_L1_ACT_WITHOUT_L0S_RX
;
1133 ew32(GCR
, reg_data
);
1136 reg_data
= er32(TXDCTL(1));
1137 reg_data
= ((reg_data
& ~E1000_TXDCTL_WTHRESH
) |
1138 E1000_TXDCTL_FULL_TX_DESC_WB
|
1139 E1000_TXDCTL_COUNT_DESC
);
1140 ew32(TXDCTL(1), reg_data
);
1144 /* Clear all of the statistics registers (clear on read). It is
1145 * important that we do this after we have tried to establish link
1146 * because the symbol error count will increment wildly if there
1149 e1000_clear_hw_cntrs_82571(hw
);
1155 * e1000_initialize_hw_bits_82571 - Initialize hardware-dependent bits
1156 * @hw: pointer to the HW structure
1158 * Initializes required hardware-dependent bits needed for normal operation.
1160 static void e1000_initialize_hw_bits_82571(struct e1000_hw
*hw
)
1164 /* Transmit Descriptor Control 0 */
1165 reg
= er32(TXDCTL(0));
1167 ew32(TXDCTL(0), reg
);
1169 /* Transmit Descriptor Control 1 */
1170 reg
= er32(TXDCTL(1));
1172 ew32(TXDCTL(1), reg
);
1174 /* Transmit Arbitration Control 0 */
1175 reg
= er32(TARC(0));
1176 reg
&= ~(0xF << 27); /* 30:27 */
1177 switch (hw
->mac
.type
) {
1180 reg
|= BIT(23) | BIT(24) | BIT(25) | BIT(26);
1191 /* Transmit Arbitration Control 1 */
1192 reg
= er32(TARC(1));
1193 switch (hw
->mac
.type
) {
1196 reg
&= ~(BIT(29) | BIT(30));
1197 reg
|= BIT(22) | BIT(24) | BIT(25) | BIT(26);
1198 if (er32(TCTL
) & E1000_TCTL_MULR
)
1208 /* Device Control */
1209 switch (hw
->mac
.type
) {
1221 /* Extended Device Control */
1222 switch (hw
->mac
.type
) {
1226 reg
= er32(CTRL_EXT
);
1229 ew32(CTRL_EXT
, reg
);
1235 if (hw
->mac
.type
== e1000_82571
) {
1236 reg
= er32(PBA_ECC
);
1237 reg
|= E1000_PBA_ECC_CORR_EN
;
1241 /* Workaround for hardware errata.
1242 * Ensure that DMA Dynamic Clock gating is disabled on 82571 and 82572
1244 if ((hw
->mac
.type
== e1000_82571
) || (hw
->mac
.type
== e1000_82572
)) {
1245 reg
= er32(CTRL_EXT
);
1246 reg
&= ~E1000_CTRL_EXT_DMA_DYN_CLK_EN
;
1247 ew32(CTRL_EXT
, reg
);
1250 /* Disable IPv6 extension header parsing because some malformed
1251 * IPv6 headers can hang the Rx.
1253 if (hw
->mac
.type
<= e1000_82573
) {
1255 reg
|= (E1000_RFCTL_IPV6_EX_DIS
| E1000_RFCTL_NEW_IPV6_EXT_DIS
);
1259 /* PCI-Ex Control Registers */
1260 switch (hw
->mac
.type
) {
1267 /* Workaround for hardware errata.
1268 * apply workaround for hardware errata documented in errata
1269 * docs Fixes issue where some error prone or unreliable PCIe
1270 * completions are occurring, particularly with ASPM enabled.
1271 * Without fix, issue can cause Tx timeouts.
1283 * e1000_clear_vfta_82571 - Clear VLAN filter table
1284 * @hw: pointer to the HW structure
1286 * Clears the register array which contains the VLAN filter table by
1287 * setting all the values to 0.
1289 static void e1000_clear_vfta_82571(struct e1000_hw
*hw
)
1293 u32 vfta_offset
= 0;
1294 u32 vfta_bit_in_reg
= 0;
1296 switch (hw
->mac
.type
) {
1300 if (hw
->mng_cookie
.vlan_id
!= 0) {
1301 /* The VFTA is a 4096b bit-field, each identifying
1302 * a single VLAN ID. The following operations
1303 * determine which 32b entry (i.e. offset) into the
1304 * array we want to set the VLAN ID (i.e. bit) of
1305 * the manageability unit.
1307 vfta_offset
= (hw
->mng_cookie
.vlan_id
>>
1308 E1000_VFTA_ENTRY_SHIFT
) &
1309 E1000_VFTA_ENTRY_MASK
;
1311 BIT(hw
->mng_cookie
.vlan_id
&
1312 E1000_VFTA_ENTRY_BIT_SHIFT_MASK
);
1318 for (offset
= 0; offset
< E1000_VLAN_FILTER_TBL_SIZE
; offset
++) {
1319 /* If the offset we want to clear is the same offset of the
1320 * manageability VLAN ID, then clear all bits except that of
1321 * the manageability unit.
1323 vfta_value
= (offset
== vfta_offset
) ? vfta_bit_in_reg
: 0;
1324 E1000_WRITE_REG_ARRAY(hw
, E1000_VFTA
, offset
, vfta_value
);
1330 * e1000_check_mng_mode_82574 - Check manageability is enabled
1331 * @hw: pointer to the HW structure
1333 * Reads the NVM Initialization Control Word 2 and returns true
1334 * (>0) if any manageability is enabled, else false (0).
1336 static bool e1000_check_mng_mode_82574(struct e1000_hw
*hw
)
1340 e1000_read_nvm(hw
, NVM_INIT_CONTROL2_REG
, 1, &data
);
1341 return (data
& E1000_NVM_INIT_CTRL2_MNGM
) != 0;
1345 * e1000_led_on_82574 - Turn LED on
1346 * @hw: pointer to the HW structure
1350 static s32
e1000_led_on_82574(struct e1000_hw
*hw
)
1355 ctrl
= hw
->mac
.ledctl_mode2
;
1356 if (!(E1000_STATUS_LU
& er32(STATUS
))) {
1357 /* If no link, then turn LED on by setting the invert bit
1358 * for each LED that's "on" (0x0E) in ledctl_mode2.
1360 for (i
= 0; i
< 4; i
++)
1361 if (((hw
->mac
.ledctl_mode2
>> (i
* 8)) & 0xFF) ==
1362 E1000_LEDCTL_MODE_LED_ON
)
1363 ctrl
|= (E1000_LEDCTL_LED0_IVRT
<< (i
* 8));
1371 * e1000_check_phy_82574 - check 82574 phy hung state
1372 * @hw: pointer to the HW structure
1374 * Returns whether phy is hung or not
1376 bool e1000_check_phy_82574(struct e1000_hw
*hw
)
1378 u16 status_1kbt
= 0;
1379 u16 receive_errors
= 0;
1382 /* Read PHY Receive Error counter first, if its is max - all F's then
1383 * read the Base1000T status register If both are max then PHY is hung.
1385 ret_val
= e1e_rphy(hw
, E1000_RECEIVE_ERROR_COUNTER
, &receive_errors
);
1388 if (receive_errors
== E1000_RECEIVE_ERROR_MAX
) {
1389 ret_val
= e1e_rphy(hw
, E1000_BASE1000T_STATUS
, &status_1kbt
);
1392 if ((status_1kbt
& E1000_IDLE_ERROR_COUNT_MASK
) ==
1393 E1000_IDLE_ERROR_COUNT_MASK
)
1401 * e1000_setup_link_82571 - Setup flow control and link settings
1402 * @hw: pointer to the HW structure
1404 * Determines which flow control settings to use, then configures flow
1405 * control. Calls the appropriate media-specific link configuration
1406 * function. Assuming the adapter has a valid link partner, a valid link
1407 * should be established. Assumes the hardware has previously been reset
1408 * and the transmitter and receiver are not enabled.
1410 static s32
e1000_setup_link_82571(struct e1000_hw
*hw
)
1412 /* 82573 does not have a word in the NVM to determine
1413 * the default flow control setting, so we explicitly
1416 switch (hw
->mac
.type
) {
1420 if (hw
->fc
.requested_mode
== e1000_fc_default
)
1421 hw
->fc
.requested_mode
= e1000_fc_full
;
1427 return e1000e_setup_link_generic(hw
);
1431 * e1000_setup_copper_link_82571 - Configure copper link settings
1432 * @hw: pointer to the HW structure
1434 * Configures the link for auto-neg or forced speed and duplex. Then we check
1435 * for link, once link is established calls to configure collision distance
1436 * and flow control are called.
1438 static s32
e1000_setup_copper_link_82571(struct e1000_hw
*hw
)
1444 ctrl
|= E1000_CTRL_SLU
;
1445 ctrl
&= ~(E1000_CTRL_FRCSPD
| E1000_CTRL_FRCDPX
);
1448 switch (hw
->phy
.type
) {
1451 ret_val
= e1000e_copper_link_setup_m88(hw
);
1453 case e1000_phy_igp_2
:
1454 ret_val
= e1000e_copper_link_setup_igp(hw
);
1457 return -E1000_ERR_PHY
;
1463 return e1000e_setup_copper_link(hw
);
1467 * e1000_setup_fiber_serdes_link_82571 - Setup link for fiber/serdes
1468 * @hw: pointer to the HW structure
1470 * Configures collision distance and flow control for fiber and serdes links.
1471 * Upon successful setup, poll for link.
1473 static s32
e1000_setup_fiber_serdes_link_82571(struct e1000_hw
*hw
)
1475 switch (hw
->mac
.type
) {
1478 /* If SerDes loopback mode is entered, there is no form
1479 * of reset to take the adapter out of that mode. So we
1480 * have to explicitly take the adapter out of loopback
1481 * mode. This prevents drivers from twiddling their thumbs
1482 * if another tool failed to take it out of loopback mode.
1484 ew32(SCTL
, E1000_SCTL_DISABLE_SERDES_LOOPBACK
);
1490 return e1000e_setup_fiber_serdes_link(hw
);
1494 * e1000_check_for_serdes_link_82571 - Check for link (Serdes)
1495 * @hw: pointer to the HW structure
1497 * Reports the link state as up or down.
1499 * If autonegotiation is supported by the link partner, the link state is
1500 * determined by the result of autonegotiation. This is the most likely case.
1501 * If autonegotiation is not supported by the link partner, and the link
1502 * has a valid signal, force the link up.
1504 * The link state is represented internally here by 4 states:
1507 * 2) autoneg_progress
1508 * 3) autoneg_complete (the link successfully autonegotiated)
1509 * 4) forced_up (the link has been forced up, it did not autonegotiate)
1512 static s32
e1000_check_for_serdes_link_82571(struct e1000_hw
*hw
)
1514 struct e1000_mac_info
*mac
= &hw
->mac
;
1523 status
= er32(STATUS
);
1525 /* SYNCH bit and IV bit are sticky */
1526 usleep_range(10, 20);
1529 if ((rxcw
& E1000_RXCW_SYNCH
) && !(rxcw
& E1000_RXCW_IV
)) {
1530 /* Receiver is synchronized with no invalid bits. */
1531 switch (mac
->serdes_link_state
) {
1532 case e1000_serdes_link_autoneg_complete
:
1533 if (!(status
& E1000_STATUS_LU
)) {
1534 /* We have lost link, retry autoneg before
1535 * reporting link failure
1537 mac
->serdes_link_state
=
1538 e1000_serdes_link_autoneg_progress
;
1539 mac
->serdes_has_link
= false;
1540 e_dbg("AN_UP -> AN_PROG\n");
1542 mac
->serdes_has_link
= true;
1546 case e1000_serdes_link_forced_up
:
1547 /* If we are receiving /C/ ordered sets, re-enable
1548 * auto-negotiation in the TXCW register and disable
1549 * forced link in the Device Control register in an
1550 * attempt to auto-negotiate with our link partner.
1552 if (rxcw
& E1000_RXCW_C
) {
1553 /* Enable autoneg, and unforce link up */
1554 ew32(TXCW
, mac
->txcw
);
1555 ew32(CTRL
, (ctrl
& ~E1000_CTRL_SLU
));
1556 mac
->serdes_link_state
=
1557 e1000_serdes_link_autoneg_progress
;
1558 mac
->serdes_has_link
= false;
1559 e_dbg("FORCED_UP -> AN_PROG\n");
1561 mac
->serdes_has_link
= true;
1565 case e1000_serdes_link_autoneg_progress
:
1566 if (rxcw
& E1000_RXCW_C
) {
1567 /* We received /C/ ordered sets, meaning the
1568 * link partner has autonegotiated, and we can
1569 * trust the Link Up (LU) status bit.
1571 if (status
& E1000_STATUS_LU
) {
1572 mac
->serdes_link_state
=
1573 e1000_serdes_link_autoneg_complete
;
1574 e_dbg("AN_PROG -> AN_UP\n");
1575 mac
->serdes_has_link
= true;
1577 /* Autoneg completed, but failed. */
1578 mac
->serdes_link_state
=
1579 e1000_serdes_link_down
;
1580 e_dbg("AN_PROG -> DOWN\n");
1583 /* The link partner did not autoneg.
1584 * Force link up and full duplex, and change
1587 ew32(TXCW
, (mac
->txcw
& ~E1000_TXCW_ANE
));
1588 ctrl
|= (E1000_CTRL_SLU
| E1000_CTRL_FD
);
1591 /* Configure Flow Control after link up. */
1592 ret_val
= e1000e_config_fc_after_link_up(hw
);
1594 e_dbg("Error config flow control\n");
1597 mac
->serdes_link_state
=
1598 e1000_serdes_link_forced_up
;
1599 mac
->serdes_has_link
= true;
1600 e_dbg("AN_PROG -> FORCED_UP\n");
1604 case e1000_serdes_link_down
:
1606 /* The link was down but the receiver has now gained
1607 * valid sync, so lets see if we can bring the link
1610 ew32(TXCW
, mac
->txcw
);
1611 ew32(CTRL
, (ctrl
& ~E1000_CTRL_SLU
));
1612 mac
->serdes_link_state
=
1613 e1000_serdes_link_autoneg_progress
;
1614 mac
->serdes_has_link
= false;
1615 e_dbg("DOWN -> AN_PROG\n");
1619 if (!(rxcw
& E1000_RXCW_SYNCH
)) {
1620 mac
->serdes_has_link
= false;
1621 mac
->serdes_link_state
= e1000_serdes_link_down
;
1622 e_dbg("ANYSTATE -> DOWN\n");
1624 /* Check several times, if SYNCH bit and CONFIG
1625 * bit both are consistently 1 then simply ignore
1626 * the IV bit and restart Autoneg
1628 for (i
= 0; i
< AN_RETRY_COUNT
; i
++) {
1629 usleep_range(10, 20);
1631 if ((rxcw
& E1000_RXCW_SYNCH
) &&
1632 (rxcw
& E1000_RXCW_C
))
1635 if (rxcw
& E1000_RXCW_IV
) {
1636 mac
->serdes_has_link
= false;
1637 mac
->serdes_link_state
=
1638 e1000_serdes_link_down
;
1639 e_dbg("ANYSTATE -> DOWN\n");
1644 if (i
== AN_RETRY_COUNT
) {
1646 txcw
|= E1000_TXCW_ANE
;
1648 mac
->serdes_link_state
=
1649 e1000_serdes_link_autoneg_progress
;
1650 mac
->serdes_has_link
= false;
1651 e_dbg("ANYSTATE -> AN_PROG\n");
1660 * e1000_valid_led_default_82571 - Verify a valid default LED config
1661 * @hw: pointer to the HW structure
1662 * @data: pointer to the NVM (EEPROM)
1664 * Read the EEPROM for the current default LED configuration. If the
1665 * LED configuration is not valid, set to a valid LED configuration.
1667 static s32
e1000_valid_led_default_82571(struct e1000_hw
*hw
, u16
*data
)
1671 ret_val
= e1000_read_nvm(hw
, NVM_ID_LED_SETTINGS
, 1, data
);
1673 e_dbg("NVM Read Error\n");
1677 switch (hw
->mac
.type
) {
1681 if (*data
== ID_LED_RESERVED_F746
)
1682 *data
= ID_LED_DEFAULT_82573
;
1685 if (*data
== ID_LED_RESERVED_0000
||
1686 *data
== ID_LED_RESERVED_FFFF
)
1687 *data
= ID_LED_DEFAULT
;
1695 * e1000e_get_laa_state_82571 - Get locally administered address state
1696 * @hw: pointer to the HW structure
1698 * Retrieve and return the current locally administered address state.
1700 bool e1000e_get_laa_state_82571(struct e1000_hw
*hw
)
1702 if (hw
->mac
.type
!= e1000_82571
)
1705 return hw
->dev_spec
.e82571
.laa_is_present
;
1709 * e1000e_set_laa_state_82571 - Set locally administered address state
1710 * @hw: pointer to the HW structure
1711 * @state: enable/disable locally administered address
1713 * Enable/Disable the current locally administered address state.
1715 void e1000e_set_laa_state_82571(struct e1000_hw
*hw
, bool state
)
1717 if (hw
->mac
.type
!= e1000_82571
)
1720 hw
->dev_spec
.e82571
.laa_is_present
= state
;
1722 /* If workaround is activated... */
1724 /* Hold a copy of the LAA in RAR[14] This is done so that
1725 * between the time RAR[0] gets clobbered and the time it
1726 * gets fixed, the actual LAA is in one of the RARs and no
1727 * incoming packets directed to this port are dropped.
1728 * Eventually the LAA will be in RAR[0] and RAR[14].
1730 hw
->mac
.ops
.rar_set(hw
, hw
->mac
.addr
,
1731 hw
->mac
.rar_entry_count
- 1);
1735 * e1000_fix_nvm_checksum_82571 - Fix EEPROM checksum
1736 * @hw: pointer to the HW structure
1738 * Verifies that the EEPROM has completed the update. After updating the
1739 * EEPROM, we need to check bit 15 in work 0x23 for the checksum fix. If
1740 * the checksum fix is not implemented, we need to set the bit and update
1741 * the checksum. Otherwise, if bit 15 is set and the checksum is incorrect,
1742 * we need to return bad checksum.
1744 static s32
e1000_fix_nvm_checksum_82571(struct e1000_hw
*hw
)
1746 struct e1000_nvm_info
*nvm
= &hw
->nvm
;
1750 if (nvm
->type
!= e1000_nvm_flash_hw
)
1753 /* Check bit 4 of word 10h. If it is 0, firmware is done updating
1754 * 10h-12h. Checksum may need to be fixed.
1756 ret_val
= e1000_read_nvm(hw
, 0x10, 1, &data
);
1760 if (!(data
& 0x10)) {
1761 /* Read 0x23 and check bit 15. This bit is a 1
1762 * when the checksum has already been fixed. If
1763 * the checksum is still wrong and this bit is a
1764 * 1, we need to return bad checksum. Otherwise,
1765 * we need to set this bit to a 1 and update the
1768 ret_val
= e1000_read_nvm(hw
, 0x23, 1, &data
);
1772 if (!(data
& 0x8000)) {
1774 ret_val
= e1000_write_nvm(hw
, 0x23, 1, &data
);
1777 ret_val
= e1000e_update_nvm_checksum(hw
);
1787 * e1000_read_mac_addr_82571 - Read device MAC address
1788 * @hw: pointer to the HW structure
1790 static s32
e1000_read_mac_addr_82571(struct e1000_hw
*hw
)
1792 if (hw
->mac
.type
== e1000_82571
) {
1795 /* If there's an alternate MAC address place it in RAR0
1796 * so that it will override the Si installed default perm
1799 ret_val
= e1000_check_alt_mac_addr_generic(hw
);
1804 return e1000_read_mac_addr_generic(hw
);
1808 * e1000_power_down_phy_copper_82571 - Remove link during PHY power down
1809 * @hw: pointer to the HW structure
1811 * In the case of a PHY power down to save power, or to turn off link during a
1812 * driver unload, or wake on lan is not enabled, remove the link.
1814 static void e1000_power_down_phy_copper_82571(struct e1000_hw
*hw
)
1816 struct e1000_phy_info
*phy
= &hw
->phy
;
1817 struct e1000_mac_info
*mac
= &hw
->mac
;
1819 if (!phy
->ops
.check_reset_block
)
1822 /* If the management interface is not enabled, then power down */
1823 if (!(mac
->ops
.check_mng_mode(hw
) || phy
->ops
.check_reset_block(hw
)))
1824 e1000_power_down_phy_copper(hw
);
1828 * e1000_clear_hw_cntrs_82571 - Clear device specific hardware counters
1829 * @hw: pointer to the HW structure
1831 * Clears the hardware counters by reading the counter registers.
1833 static void e1000_clear_hw_cntrs_82571(struct e1000_hw
*hw
)
1835 e1000e_clear_hw_cntrs_base(hw
);
1873 static const struct e1000_mac_operations e82571_mac_ops
= {
1874 /* .check_mng_mode: mac type dependent */
1875 /* .check_for_link: media type dependent */
1876 .id_led_init
= e1000e_id_led_init_generic
,
1877 .cleanup_led
= e1000e_cleanup_led_generic
,
1878 .clear_hw_cntrs
= e1000_clear_hw_cntrs_82571
,
1879 .get_bus_info
= e1000e_get_bus_info_pcie
,
1880 .set_lan_id
= e1000_set_lan_id_multi_port_pcie
,
1881 /* .get_link_up_info: media type dependent */
1882 /* .led_on: mac type dependent */
1883 .led_off
= e1000e_led_off_generic
,
1884 .update_mc_addr_list
= e1000e_update_mc_addr_list_generic
,
1885 .write_vfta
= e1000_write_vfta_generic
,
1886 .clear_vfta
= e1000_clear_vfta_82571
,
1887 .reset_hw
= e1000_reset_hw_82571
,
1888 .init_hw
= e1000_init_hw_82571
,
1889 .setup_link
= e1000_setup_link_82571
,
1890 /* .setup_physical_interface: media type dependent */
1891 .setup_led
= e1000e_setup_led_generic
,
1892 .config_collision_dist
= e1000e_config_collision_dist_generic
,
1893 .read_mac_addr
= e1000_read_mac_addr_82571
,
1894 .rar_set
= e1000e_rar_set_generic
,
1895 .rar_get_count
= e1000e_rar_get_count_generic
,
1898 static const struct e1000_phy_operations e82_phy_ops_igp
= {
1899 .acquire
= e1000_get_hw_semaphore_82571
,
1900 .check_polarity
= e1000_check_polarity_igp
,
1901 .check_reset_block
= e1000e_check_reset_block_generic
,
1903 .force_speed_duplex
= e1000e_phy_force_speed_duplex_igp
,
1904 .get_cfg_done
= e1000_get_cfg_done_82571
,
1905 .get_cable_length
= e1000e_get_cable_length_igp_2
,
1906 .get_info
= e1000e_get_phy_info_igp
,
1907 .read_reg
= e1000e_read_phy_reg_igp
,
1908 .release
= e1000_put_hw_semaphore_82571
,
1909 .reset
= e1000e_phy_hw_reset_generic
,
1910 .set_d0_lplu_state
= e1000_set_d0_lplu_state_82571
,
1911 .set_d3_lplu_state
= e1000e_set_d3_lplu_state
,
1912 .write_reg
= e1000e_write_phy_reg_igp
,
1913 .cfg_on_link_up
= NULL
,
1916 static const struct e1000_phy_operations e82_phy_ops_m88
= {
1917 .acquire
= e1000_get_hw_semaphore_82571
,
1918 .check_polarity
= e1000_check_polarity_m88
,
1919 .check_reset_block
= e1000e_check_reset_block_generic
,
1920 .commit
= e1000e_phy_sw_reset
,
1921 .force_speed_duplex
= e1000e_phy_force_speed_duplex_m88
,
1922 .get_cfg_done
= e1000e_get_cfg_done_generic
,
1923 .get_cable_length
= e1000e_get_cable_length_m88
,
1924 .get_info
= e1000e_get_phy_info_m88
,
1925 .read_reg
= e1000e_read_phy_reg_m88
,
1926 .release
= e1000_put_hw_semaphore_82571
,
1927 .reset
= e1000e_phy_hw_reset_generic
,
1928 .set_d0_lplu_state
= e1000_set_d0_lplu_state_82571
,
1929 .set_d3_lplu_state
= e1000e_set_d3_lplu_state
,
1930 .write_reg
= e1000e_write_phy_reg_m88
,
1931 .cfg_on_link_up
= NULL
,
1934 static const struct e1000_phy_operations e82_phy_ops_bm
= {
1935 .acquire
= e1000_get_hw_semaphore_82571
,
1936 .check_polarity
= e1000_check_polarity_m88
,
1937 .check_reset_block
= e1000e_check_reset_block_generic
,
1938 .commit
= e1000e_phy_sw_reset
,
1939 .force_speed_duplex
= e1000e_phy_force_speed_duplex_m88
,
1940 .get_cfg_done
= e1000e_get_cfg_done_generic
,
1941 .get_cable_length
= e1000e_get_cable_length_m88
,
1942 .get_info
= e1000e_get_phy_info_m88
,
1943 .read_reg
= e1000e_read_phy_reg_bm2
,
1944 .release
= e1000_put_hw_semaphore_82571
,
1945 .reset
= e1000e_phy_hw_reset_generic
,
1946 .set_d0_lplu_state
= e1000_set_d0_lplu_state_82571
,
1947 .set_d3_lplu_state
= e1000e_set_d3_lplu_state
,
1948 .write_reg
= e1000e_write_phy_reg_bm2
,
1949 .cfg_on_link_up
= NULL
,
1952 static const struct e1000_nvm_operations e82571_nvm_ops
= {
1953 .acquire
= e1000_acquire_nvm_82571
,
1954 .read
= e1000e_read_nvm_eerd
,
1955 .release
= e1000_release_nvm_82571
,
1956 .reload
= e1000e_reload_nvm_generic
,
1957 .update
= e1000_update_nvm_checksum_82571
,
1958 .valid_led_default
= e1000_valid_led_default_82571
,
1959 .validate
= e1000_validate_nvm_checksum_82571
,
1960 .write
= e1000_write_nvm_82571
,
1963 const struct e1000_info e1000_82571_info
= {
1965 .flags
= FLAG_HAS_HW_VLAN_FILTER
1966 | FLAG_HAS_JUMBO_FRAMES
1968 | FLAG_APME_IN_CTRL3
1969 | FLAG_HAS_CTRLEXT_ON_LOAD
1970 | FLAG_HAS_SMART_POWER_DOWN
1971 | FLAG_RESET_OVERWRITES_LAA
/* errata */
1972 | FLAG_TARC_SPEED_MODE_BIT
/* errata */
1973 | FLAG_APME_CHECK_PORT_B
,
1974 .flags2
= FLAG2_DISABLE_ASPM_L1
/* errata 13 */
1977 .max_hw_frame_size
= DEFAULT_JUMBO
,
1978 .get_variants
= e1000_get_variants_82571
,
1979 .mac_ops
= &e82571_mac_ops
,
1980 .phy_ops
= &e82_phy_ops_igp
,
1981 .nvm_ops
= &e82571_nvm_ops
,
1984 const struct e1000_info e1000_82572_info
= {
1986 .flags
= FLAG_HAS_HW_VLAN_FILTER
1987 | FLAG_HAS_JUMBO_FRAMES
1989 | FLAG_APME_IN_CTRL3
1990 | FLAG_HAS_CTRLEXT_ON_LOAD
1991 | FLAG_TARC_SPEED_MODE_BIT
, /* errata */
1992 .flags2
= FLAG2_DISABLE_ASPM_L1
/* errata 13 */
1995 .max_hw_frame_size
= DEFAULT_JUMBO
,
1996 .get_variants
= e1000_get_variants_82571
,
1997 .mac_ops
= &e82571_mac_ops
,
1998 .phy_ops
= &e82_phy_ops_igp
,
1999 .nvm_ops
= &e82571_nvm_ops
,
2002 const struct e1000_info e1000_82573_info
= {
2004 .flags
= FLAG_HAS_HW_VLAN_FILTER
2006 | FLAG_APME_IN_CTRL3
2007 | FLAG_HAS_SMART_POWER_DOWN
2009 | FLAG_HAS_SWSM_ON_LOAD
,
2010 .flags2
= FLAG2_DISABLE_ASPM_L1
2011 | FLAG2_DISABLE_ASPM_L0S
,
2013 .max_hw_frame_size
= VLAN_ETH_FRAME_LEN
+ ETH_FCS_LEN
,
2014 .get_variants
= e1000_get_variants_82571
,
2015 .mac_ops
= &e82571_mac_ops
,
2016 .phy_ops
= &e82_phy_ops_m88
,
2017 .nvm_ops
= &e82571_nvm_ops
,
2020 const struct e1000_info e1000_82574_info
= {
2022 .flags
= FLAG_HAS_HW_VLAN_FILTER
2024 | FLAG_HAS_JUMBO_FRAMES
2026 | FLAG_HAS_HW_TIMESTAMP
2027 | FLAG_APME_IN_CTRL3
2028 | FLAG_HAS_SMART_POWER_DOWN
2030 | FLAG_HAS_CTRLEXT_ON_LOAD
,
2031 .flags2
= FLAG2_CHECK_PHY_HANG
2032 | FLAG2_DISABLE_ASPM_L0S
2033 | FLAG2_DISABLE_ASPM_L1
2034 | FLAG2_NO_DISABLE_RX
2036 | FLAG2_CHECK_SYSTIM_OVERFLOW
,
2038 .max_hw_frame_size
= DEFAULT_JUMBO
,
2039 .get_variants
= e1000_get_variants_82571
,
2040 .mac_ops
= &e82571_mac_ops
,
2041 .phy_ops
= &e82_phy_ops_bm
,
2042 .nvm_ops
= &e82571_nvm_ops
,
2045 const struct e1000_info e1000_82583_info
= {
2047 .flags
= FLAG_HAS_HW_VLAN_FILTER
2049 | FLAG_HAS_HW_TIMESTAMP
2050 | FLAG_APME_IN_CTRL3
2051 | FLAG_HAS_SMART_POWER_DOWN
2053 | FLAG_HAS_JUMBO_FRAMES
2054 | FLAG_HAS_CTRLEXT_ON_LOAD
,
2055 .flags2
= FLAG2_DISABLE_ASPM_L0S
2056 | FLAG2_DISABLE_ASPM_L1
2057 | FLAG2_NO_DISABLE_RX
2058 | FLAG2_CHECK_SYSTIM_OVERFLOW
,
2060 .max_hw_frame_size
= DEFAULT_JUMBO
,
2061 .get_variants
= e1000_get_variants_82571
,
2062 .mac_ops
= &e82571_mac_ops
,
2063 .phy_ops
= &e82_phy_ops_bm
,
2064 .nvm_ops
= &e82571_nvm_ops
,