ixgbe: cleanup copyright string for 2011
[deliverable/linux.git] / drivers / net / ixgbe / ixgbe_x540.c
1 /*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
4 Copyright(c) 1999 - 2011 Intel Corporation.
5
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
23 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26 *******************************************************************************/
27
28 #include <linux/pci.h>
29 #include <linux/delay.h>
30 #include <linux/sched.h>
31
32 #include "ixgbe.h"
33 #include "ixgbe_phy.h"
34
35 #define IXGBE_X540_MAX_TX_QUEUES 128
36 #define IXGBE_X540_MAX_RX_QUEUES 128
37 #define IXGBE_X540_RAR_ENTRIES 128
38 #define IXGBE_X540_MC_TBL_SIZE 128
39 #define IXGBE_X540_VFT_TBL_SIZE 128
40
41 static s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw);
42 static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw);
43 static s32 ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask);
44 static void ixgbe_release_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask);
45 static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw);
46 static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw);
47
48 static enum ixgbe_media_type ixgbe_get_media_type_X540(struct ixgbe_hw *hw)
49 {
50 return ixgbe_media_type_copper;
51 }
52
53 static s32 ixgbe_get_invariants_X540(struct ixgbe_hw *hw)
54 {
55 struct ixgbe_mac_info *mac = &hw->mac;
56
57 /* Call PHY identify routine to get the phy type */
58 ixgbe_identify_phy_generic(hw);
59
60 mac->mcft_size = IXGBE_X540_MC_TBL_SIZE;
61 mac->vft_size = IXGBE_X540_VFT_TBL_SIZE;
62 mac->num_rar_entries = IXGBE_X540_RAR_ENTRIES;
63 mac->max_rx_queues = IXGBE_X540_MAX_RX_QUEUES;
64 mac->max_tx_queues = IXGBE_X540_MAX_TX_QUEUES;
65 mac->max_msix_vectors = ixgbe_get_pcie_msix_count_generic(hw);
66
67 return 0;
68 }
69
70 /**
71 * ixgbe_setup_mac_link_X540 - Set the auto advertised capabilitires
72 * @hw: pointer to hardware structure
73 * @speed: new link speed
74 * @autoneg: true if autonegotiation enabled
75 * @autoneg_wait_to_complete: true when waiting for completion is needed
76 **/
77 static s32 ixgbe_setup_mac_link_X540(struct ixgbe_hw *hw,
78 ixgbe_link_speed speed, bool autoneg,
79 bool autoneg_wait_to_complete)
80 {
81 return hw->phy.ops.setup_link_speed(hw, speed, autoneg,
82 autoneg_wait_to_complete);
83 }
84
85 /**
86 * ixgbe_reset_hw_X540 - Perform hardware reset
87 * @hw: pointer to hardware structure
88 *
89 * Resets the hardware by resetting the transmit and receive units, masks
90 * and clears all interrupts, perform a PHY reset, and perform a link (MAC)
91 * reset.
92 **/
93 static s32 ixgbe_reset_hw_X540(struct ixgbe_hw *hw)
94 {
95 ixgbe_link_speed link_speed;
96 s32 status = 0;
97 u32 ctrl;
98 u32 ctrl_ext;
99 u32 reset_bit;
100 u32 i;
101 u32 autoc;
102 u32 autoc2;
103 bool link_up = false;
104
105 /* Call adapter stop to disable tx/rx and clear interrupts */
106 hw->mac.ops.stop_adapter(hw);
107
108 /*
109 * Prevent the PCI-E bus from from hanging by disabling PCI-E master
110 * access and verify no pending requests before reset
111 */
112 ixgbe_disable_pcie_master(hw);
113
114 mac_reset_top:
115 /*
116 * Issue global reset to the MAC. Needs to be SW reset if link is up.
117 * If link reset is used when link is up, it might reset the PHY when
118 * mng is using it. If link is down or the flag to force full link
119 * reset is set, then perform link reset.
120 */
121 if (hw->force_full_reset) {
122 reset_bit = IXGBE_CTRL_LNK_RST;
123 } else {
124 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
125 if (!link_up)
126 reset_bit = IXGBE_CTRL_LNK_RST;
127 else
128 reset_bit = IXGBE_CTRL_RST;
129 }
130
131 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
132 IXGBE_WRITE_REG(hw, IXGBE_CTRL, (ctrl | reset_bit));
133 IXGBE_WRITE_FLUSH(hw);
134
135 /* Poll for reset bit to self-clear indicating reset is complete */
136 for (i = 0; i < 10; i++) {
137 udelay(1);
138 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
139 if (!(ctrl & reset_bit))
140 break;
141 }
142 if (ctrl & reset_bit) {
143 status = IXGBE_ERR_RESET_FAILED;
144 hw_dbg(hw, "Reset polling failed to complete.\n");
145 }
146
147 /*
148 * Double resets are required for recovery from certain error
149 * conditions. Between resets, it is necessary to stall to allow time
150 * for any pending HW events to complete. We use 1usec since that is
151 * what is needed for ixgbe_disable_pcie_master(). The second reset
152 * then clears out any effects of those events.
153 */
154 if (hw->mac.flags & IXGBE_FLAGS_DOUBLE_RESET_REQUIRED) {
155 hw->mac.flags &= ~IXGBE_FLAGS_DOUBLE_RESET_REQUIRED;
156 udelay(1);
157 goto mac_reset_top;
158 }
159
160 /* Clear PF Reset Done bit so PF/VF Mail Ops can work */
161 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
162 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
163 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
164
165 msleep(50);
166
167 /* Set the Rx packet buffer size. */
168 IXGBE_WRITE_REG(hw, IXGBE_RXPBSIZE(0), 384 << IXGBE_RXPBSIZE_SHIFT);
169
170 /* Store the permanent mac address */
171 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
172
173 /*
174 * Store the original AUTOC/AUTOC2 values if they have not been
175 * stored off yet. Otherwise restore the stored original
176 * values since the reset operation sets back to defaults.
177 */
178 autoc = IXGBE_READ_REG(hw, IXGBE_AUTOC);
179 autoc2 = IXGBE_READ_REG(hw, IXGBE_AUTOC2);
180 if (hw->mac.orig_link_settings_stored == false) {
181 hw->mac.orig_autoc = autoc;
182 hw->mac.orig_autoc2 = autoc2;
183 hw->mac.orig_link_settings_stored = true;
184 } else {
185 if (autoc != hw->mac.orig_autoc)
186 IXGBE_WRITE_REG(hw, IXGBE_AUTOC, (hw->mac.orig_autoc |
187 IXGBE_AUTOC_AN_RESTART));
188
189 if ((autoc2 & IXGBE_AUTOC2_UPPER_MASK) !=
190 (hw->mac.orig_autoc2 & IXGBE_AUTOC2_UPPER_MASK)) {
191 autoc2 &= ~IXGBE_AUTOC2_UPPER_MASK;
192 autoc2 |= (hw->mac.orig_autoc2 &
193 IXGBE_AUTOC2_UPPER_MASK);
194 IXGBE_WRITE_REG(hw, IXGBE_AUTOC2, autoc2);
195 }
196 }
197
198 /*
199 * Store MAC address from RAR0, clear receive address registers, and
200 * clear the multicast table. Also reset num_rar_entries to 128,
201 * since we modify this value when programming the SAN MAC address.
202 */
203 hw->mac.num_rar_entries = IXGBE_X540_MAX_TX_QUEUES;
204 hw->mac.ops.init_rx_addrs(hw);
205
206 /* Store the permanent mac address */
207 hw->mac.ops.get_mac_addr(hw, hw->mac.perm_addr);
208
209 /* Store the permanent SAN mac address */
210 hw->mac.ops.get_san_mac_addr(hw, hw->mac.san_addr);
211
212 /* Add the SAN MAC address to the RAR only if it's a valid address */
213 if (ixgbe_validate_mac_addr(hw->mac.san_addr) == 0) {
214 hw->mac.ops.set_rar(hw, hw->mac.num_rar_entries - 1,
215 hw->mac.san_addr, 0, IXGBE_RAH_AV);
216
217 /* Reserve the last RAR for the SAN MAC address */
218 hw->mac.num_rar_entries--;
219 }
220
221 /* Store the alternative WWNN/WWPN prefix */
222 hw->mac.ops.get_wwn_prefix(hw, &hw->mac.wwnn_prefix,
223 &hw->mac.wwpn_prefix);
224
225 return status;
226 }
227
228 /**
229 * ixgbe_get_supported_physical_layer_X540 - Returns physical layer type
230 * @hw: pointer to hardware structure
231 *
232 * Determines physical layer capabilities of the current configuration.
233 **/
234 static u32 ixgbe_get_supported_physical_layer_X540(struct ixgbe_hw *hw)
235 {
236 u32 physical_layer = IXGBE_PHYSICAL_LAYER_UNKNOWN;
237 u16 ext_ability = 0;
238
239 hw->phy.ops.identify(hw);
240
241 hw->phy.ops.read_reg(hw, MDIO_PMA_EXTABLE, MDIO_MMD_PMAPMD,
242 &ext_ability);
243 if (ext_ability & MDIO_PMA_EXTABLE_10GBT)
244 physical_layer |= IXGBE_PHYSICAL_LAYER_10GBASE_T;
245 if (ext_ability & MDIO_PMA_EXTABLE_1000BT)
246 physical_layer |= IXGBE_PHYSICAL_LAYER_1000BASE_T;
247 if (ext_ability & MDIO_PMA_EXTABLE_100BTX)
248 physical_layer |= IXGBE_PHYSICAL_LAYER_100BASE_TX;
249
250 return physical_layer;
251 }
252
253 /**
254 * ixgbe_init_eeprom_params_X540 - Initialize EEPROM params
255 * @hw: pointer to hardware structure
256 **/
257 static s32 ixgbe_init_eeprom_params_X540(struct ixgbe_hw *hw)
258 {
259 struct ixgbe_eeprom_info *eeprom = &hw->eeprom;
260 u32 eec;
261 u16 eeprom_size;
262
263 if (eeprom->type == ixgbe_eeprom_uninitialized) {
264 eeprom->semaphore_delay = 10;
265 eeprom->type = ixgbe_flash;
266
267 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
268 eeprom_size = (u16)((eec & IXGBE_EEC_SIZE) >>
269 IXGBE_EEC_SIZE_SHIFT);
270 eeprom->word_size = 1 << (eeprom_size +
271 IXGBE_EEPROM_WORD_SIZE_SHIFT);
272
273 hw_dbg(hw, "Eeprom params: type = %d, size = %d\n",
274 eeprom->type, eeprom->word_size);
275 }
276
277 return 0;
278 }
279
280 /**
281 * ixgbe_read_eerd_X540 - Read EEPROM word using EERD
282 * @hw: pointer to hardware structure
283 * @offset: offset of word in the EEPROM to read
284 * @data: word read from the EERPOM
285 **/
286 static s32 ixgbe_read_eerd_X540(struct ixgbe_hw *hw, u16 offset, u16 *data)
287 {
288 s32 status;
289
290 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) == 0)
291 status = ixgbe_read_eerd_generic(hw, offset, data);
292 else
293 status = IXGBE_ERR_SWFW_SYNC;
294
295 ixgbe_release_swfw_sync_X540(hw, IXGBE_GSSR_EEP_SM);
296 return status;
297 }
298
299 /**
300 * ixgbe_write_eewr_X540 - Write EEPROM word using EEWR
301 * @hw: pointer to hardware structure
302 * @offset: offset of word in the EEPROM to write
303 * @data: word write to the EEPROM
304 *
305 * Write a 16 bit word to the EEPROM using the EEWR register.
306 **/
307 static s32 ixgbe_write_eewr_X540(struct ixgbe_hw *hw, u16 offset, u16 data)
308 {
309 u32 eewr;
310 s32 status;
311
312 hw->eeprom.ops.init_params(hw);
313
314 if (offset >= hw->eeprom.word_size) {
315 status = IXGBE_ERR_EEPROM;
316 goto out;
317 }
318
319 eewr = (offset << IXGBE_EEPROM_RW_ADDR_SHIFT) |
320 (data << IXGBE_EEPROM_RW_REG_DATA) |
321 IXGBE_EEPROM_RW_REG_START;
322
323 if (hw->mac.ops.acquire_swfw_sync(hw, IXGBE_GSSR_EEP_SM) == 0) {
324 status = ixgbe_poll_eerd_eewr_done(hw, IXGBE_NVM_POLL_WRITE);
325 if (status != 0) {
326 hw_dbg(hw, "Eeprom write EEWR timed out\n");
327 goto out;
328 }
329
330 IXGBE_WRITE_REG(hw, IXGBE_EEWR, eewr);
331
332 status = ixgbe_poll_eerd_eewr_done(hw, IXGBE_NVM_POLL_WRITE);
333 if (status != 0) {
334 hw_dbg(hw, "Eeprom write EEWR timed out\n");
335 goto out;
336 }
337 } else {
338 status = IXGBE_ERR_SWFW_SYNC;
339 }
340
341 out:
342 ixgbe_release_swfw_sync_X540(hw, IXGBE_GSSR_EEP_SM);
343 return status;
344 }
345
346 /**
347 * ixgbe_calc_eeprom_checksum_X540 - Calculates and returns the checksum
348 * @hw: pointer to hardware structure
349 **/
350 static u16 ixgbe_calc_eeprom_checksum_X540(struct ixgbe_hw *hw)
351 {
352 u16 i;
353 u16 j;
354 u16 checksum = 0;
355 u16 length = 0;
356 u16 pointer = 0;
357 u16 word = 0;
358
359 /* Include 0x0-0x3F in the checksum */
360 for (i = 0; i < IXGBE_EEPROM_CHECKSUM; i++) {
361 if (hw->eeprom.ops.read(hw, i, &word) != 0) {
362 hw_dbg(hw, "EEPROM read failed\n");
363 break;
364 }
365 checksum += word;
366 }
367
368 /*
369 * Include all data from pointers 0x3, 0x6-0xE. This excludes the
370 * FW, PHY module, and PCIe Expansion/Option ROM pointers.
371 */
372 for (i = IXGBE_PCIE_ANALOG_PTR; i < IXGBE_FW_PTR; i++) {
373 if (i == IXGBE_PHY_PTR || i == IXGBE_OPTION_ROM_PTR)
374 continue;
375
376 if (hw->eeprom.ops.read(hw, i, &pointer) != 0) {
377 hw_dbg(hw, "EEPROM read failed\n");
378 break;
379 }
380
381 /* Skip pointer section if the pointer is invalid. */
382 if (pointer == 0xFFFF || pointer == 0 ||
383 pointer >= hw->eeprom.word_size)
384 continue;
385
386 if (hw->eeprom.ops.read(hw, pointer, &length) != 0) {
387 hw_dbg(hw, "EEPROM read failed\n");
388 break;
389 }
390
391 /* Skip pointer section if length is invalid. */
392 if (length == 0xFFFF || length == 0 ||
393 (pointer + length) >= hw->eeprom.word_size)
394 continue;
395
396 for (j = pointer+1; j <= pointer+length; j++) {
397 if (hw->eeprom.ops.read(hw, j, &word) != 0) {
398 hw_dbg(hw, "EEPROM read failed\n");
399 break;
400 }
401 checksum += word;
402 }
403 }
404
405 checksum = (u16)IXGBE_EEPROM_SUM - checksum;
406
407 return checksum;
408 }
409
410 /**
411 * ixgbe_update_eeprom_checksum_X540 - Updates the EEPROM checksum and flash
412 * @hw: pointer to hardware structure
413 *
414 * After writing EEPROM to shadow RAM using EEWR register, software calculates
415 * checksum and updates the EEPROM and instructs the hardware to update
416 * the flash.
417 **/
418 static s32 ixgbe_update_eeprom_checksum_X540(struct ixgbe_hw *hw)
419 {
420 s32 status;
421
422 status = ixgbe_update_eeprom_checksum_generic(hw);
423
424 if (status)
425 status = ixgbe_update_flash_X540(hw);
426
427 return status;
428 }
429
430 /**
431 * ixgbe_update_flash_X540 - Instruct HW to copy EEPROM to Flash device
432 * @hw: pointer to hardware structure
433 *
434 * Set FLUP (bit 23) of the EEC register to instruct Hardware to copy
435 * EEPROM from shadow RAM to the flash device.
436 **/
437 static s32 ixgbe_update_flash_X540(struct ixgbe_hw *hw)
438 {
439 u32 flup;
440 s32 status = IXGBE_ERR_EEPROM;
441
442 status = ixgbe_poll_flash_update_done_X540(hw);
443 if (status == IXGBE_ERR_EEPROM) {
444 hw_dbg(hw, "Flash update time out\n");
445 goto out;
446 }
447
448 flup = IXGBE_READ_REG(hw, IXGBE_EEC) | IXGBE_EEC_FLUP;
449 IXGBE_WRITE_REG(hw, IXGBE_EEC, flup);
450
451 status = ixgbe_poll_flash_update_done_X540(hw);
452 if (status)
453 hw_dbg(hw, "Flash update complete\n");
454 else
455 hw_dbg(hw, "Flash update time out\n");
456
457 if (hw->revision_id == 0) {
458 flup = IXGBE_READ_REG(hw, IXGBE_EEC);
459
460 if (flup & IXGBE_EEC_SEC1VAL) {
461 flup |= IXGBE_EEC_FLUP;
462 IXGBE_WRITE_REG(hw, IXGBE_EEC, flup);
463 }
464
465 status = ixgbe_poll_flash_update_done_X540(hw);
466 if (status)
467 hw_dbg(hw, "Flash update complete\n");
468 else
469 hw_dbg(hw, "Flash update time out\n");
470
471 }
472 out:
473 return status;
474 }
475
476 /**
477 * ixgbe_poll_flash_update_done_X540 - Poll flash update status
478 * @hw: pointer to hardware structure
479 *
480 * Polls the FLUDONE (bit 26) of the EEC Register to determine when the
481 * flash update is done.
482 **/
483 static s32 ixgbe_poll_flash_update_done_X540(struct ixgbe_hw *hw)
484 {
485 u32 i;
486 u32 reg;
487 s32 status = IXGBE_ERR_EEPROM;
488
489 for (i = 0; i < IXGBE_FLUDONE_ATTEMPTS; i++) {
490 reg = IXGBE_READ_REG(hw, IXGBE_EEC);
491 if (reg & IXGBE_EEC_FLUDONE) {
492 status = 0;
493 break;
494 }
495 udelay(5);
496 }
497 return status;
498 }
499
500 /**
501 * ixgbe_acquire_swfw_sync_X540 - Acquire SWFW semaphore
502 * @hw: pointer to hardware structure
503 * @mask: Mask to specify which semaphore to acquire
504 *
505 * Acquires the SWFW semaphore thought the SW_FW_SYNC register for
506 * the specified function (CSR, PHY0, PHY1, NVM, Flash)
507 **/
508 static s32 ixgbe_acquire_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask)
509 {
510 u32 swfw_sync;
511 u32 swmask = mask;
512 u32 fwmask = mask << 5;
513 u32 hwmask = 0;
514 u32 timeout = 200;
515 u32 i;
516
517 if (swmask == IXGBE_GSSR_EEP_SM)
518 hwmask = IXGBE_GSSR_FLASH_SM;
519
520 for (i = 0; i < timeout; i++) {
521 /*
522 * SW NVM semaphore bit is used for access to all
523 * SW_FW_SYNC bits (not just NVM)
524 */
525 if (ixgbe_get_swfw_sync_semaphore(hw))
526 return IXGBE_ERR_SWFW_SYNC;
527
528 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
529 if (!(swfw_sync & (fwmask | swmask | hwmask))) {
530 swfw_sync |= swmask;
531 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
532 ixgbe_release_swfw_sync_semaphore(hw);
533 break;
534 } else {
535 /*
536 * Firmware currently using resource (fwmask),
537 * hardware currently using resource (hwmask),
538 * or other software thread currently using
539 * resource (swmask)
540 */
541 ixgbe_release_swfw_sync_semaphore(hw);
542 msleep(5);
543 }
544 }
545
546 /*
547 * If the resource is not released by the FW/HW the SW can assume that
548 * the FW/HW malfunctions. In that case the SW should sets the
549 * SW bit(s) of the requested resource(s) while ignoring the
550 * corresponding FW/HW bits in the SW_FW_SYNC register.
551 */
552 if (i >= timeout) {
553 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
554 if (swfw_sync & (fwmask | hwmask)) {
555 if (ixgbe_get_swfw_sync_semaphore(hw))
556 return IXGBE_ERR_SWFW_SYNC;
557
558 swfw_sync |= swmask;
559 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
560 ixgbe_release_swfw_sync_semaphore(hw);
561 }
562 }
563
564 msleep(5);
565 return 0;
566 }
567
568 /**
569 * ixgbe_release_swfw_sync_X540 - Release SWFW semaphore
570 * @hw: pointer to hardware structure
571 * @mask: Mask to specify which semaphore to release
572 *
573 * Releases the SWFW semaphore throught the SW_FW_SYNC register
574 * for the specified function (CSR, PHY0, PHY1, EVM, Flash)
575 **/
576 static void ixgbe_release_swfw_sync_X540(struct ixgbe_hw *hw, u16 mask)
577 {
578 u32 swfw_sync;
579 u32 swmask = mask;
580
581 ixgbe_get_swfw_sync_semaphore(hw);
582
583 swfw_sync = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
584 swfw_sync &= ~swmask;
585 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swfw_sync);
586
587 ixgbe_release_swfw_sync_semaphore(hw);
588 msleep(5);
589 }
590
591 /**
592 * ixgbe_get_nvm_semaphore - Get hardware semaphore
593 * @hw: pointer to hardware structure
594 *
595 * Sets the hardware semaphores so SW/FW can gain control of shared resources
596 **/
597 static s32 ixgbe_get_swfw_sync_semaphore(struct ixgbe_hw *hw)
598 {
599 s32 status = IXGBE_ERR_EEPROM;
600 u32 timeout = 2000;
601 u32 i;
602 u32 swsm;
603
604 /* Get SMBI software semaphore between device drivers first */
605 for (i = 0; i < timeout; i++) {
606 /*
607 * If the SMBI bit is 0 when we read it, then the bit will be
608 * set and we have the semaphore
609 */
610 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
611 if (!(swsm & IXGBE_SWSM_SMBI)) {
612 status = 0;
613 break;
614 }
615 udelay(50);
616 }
617
618 /* Now get the semaphore between SW/FW through the REGSMP bit */
619 if (status) {
620 for (i = 0; i < timeout; i++) {
621 swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
622 if (!(swsm & IXGBE_SWFW_REGSMP))
623 break;
624
625 udelay(50);
626 }
627 } else {
628 hw_dbg(hw, "Software semaphore SMBI between device drivers "
629 "not granted.\n");
630 }
631
632 return status;
633 }
634
635 /**
636 * ixgbe_release_nvm_semaphore - Release hardware semaphore
637 * @hw: pointer to hardware structure
638 *
639 * This function clears hardware semaphore bits.
640 **/
641 static void ixgbe_release_swfw_sync_semaphore(struct ixgbe_hw *hw)
642 {
643 u32 swsm;
644
645 /* Release both semaphores by writing 0 to the bits REGSMP and SMBI */
646
647 swsm = IXGBE_READ_REG(hw, IXGBE_SWSM);
648 swsm &= ~IXGBE_SWSM_SMBI;
649 IXGBE_WRITE_REG(hw, IXGBE_SWSM, swsm);
650
651 swsm = IXGBE_READ_REG(hw, IXGBE_SWFW_SYNC);
652 swsm &= ~IXGBE_SWFW_REGSMP;
653 IXGBE_WRITE_REG(hw, IXGBE_SWFW_SYNC, swsm);
654
655 IXGBE_WRITE_FLUSH(hw);
656 }
657
658 static struct ixgbe_mac_operations mac_ops_X540 = {
659 .init_hw = &ixgbe_init_hw_generic,
660 .reset_hw = &ixgbe_reset_hw_X540,
661 .start_hw = &ixgbe_start_hw_generic,
662 .clear_hw_cntrs = &ixgbe_clear_hw_cntrs_generic,
663 .get_media_type = &ixgbe_get_media_type_X540,
664 .get_supported_physical_layer =
665 &ixgbe_get_supported_physical_layer_X540,
666 .enable_rx_dma = &ixgbe_enable_rx_dma_generic,
667 .get_mac_addr = &ixgbe_get_mac_addr_generic,
668 .get_san_mac_addr = &ixgbe_get_san_mac_addr_generic,
669 .get_device_caps = NULL,
670 .get_wwn_prefix = &ixgbe_get_wwn_prefix_generic,
671 .stop_adapter = &ixgbe_stop_adapter_generic,
672 .get_bus_info = &ixgbe_get_bus_info_generic,
673 .set_lan_id = &ixgbe_set_lan_id_multi_port_pcie,
674 .read_analog_reg8 = NULL,
675 .write_analog_reg8 = NULL,
676 .setup_link = &ixgbe_setup_mac_link_X540,
677 .check_link = &ixgbe_check_mac_link_generic,
678 .get_link_capabilities = &ixgbe_get_copper_link_capabilities_generic,
679 .led_on = &ixgbe_led_on_generic,
680 .led_off = &ixgbe_led_off_generic,
681 .blink_led_start = &ixgbe_blink_led_start_generic,
682 .blink_led_stop = &ixgbe_blink_led_stop_generic,
683 .set_rar = &ixgbe_set_rar_generic,
684 .clear_rar = &ixgbe_clear_rar_generic,
685 .set_vmdq = &ixgbe_set_vmdq_generic,
686 .clear_vmdq = &ixgbe_clear_vmdq_generic,
687 .init_rx_addrs = &ixgbe_init_rx_addrs_generic,
688 .update_mc_addr_list = &ixgbe_update_mc_addr_list_generic,
689 .enable_mc = &ixgbe_enable_mc_generic,
690 .disable_mc = &ixgbe_disable_mc_generic,
691 .clear_vfta = &ixgbe_clear_vfta_generic,
692 .set_vfta = &ixgbe_set_vfta_generic,
693 .fc_enable = &ixgbe_fc_enable_generic,
694 .init_uta_tables = &ixgbe_init_uta_tables_generic,
695 .setup_sfp = NULL,
696 .set_mac_anti_spoofing = &ixgbe_set_mac_anti_spoofing,
697 .set_vlan_anti_spoofing = &ixgbe_set_vlan_anti_spoofing,
698 .acquire_swfw_sync = &ixgbe_acquire_swfw_sync_X540,
699 .release_swfw_sync = &ixgbe_release_swfw_sync_X540,
700 };
701
702 static struct ixgbe_eeprom_operations eeprom_ops_X540 = {
703 .init_params = &ixgbe_init_eeprom_params_X540,
704 .read = &ixgbe_read_eerd_X540,
705 .write = &ixgbe_write_eewr_X540,
706 .calc_checksum = &ixgbe_calc_eeprom_checksum_X540,
707 .validate_checksum = &ixgbe_validate_eeprom_checksum_generic,
708 .update_checksum = &ixgbe_update_eeprom_checksum_X540,
709 };
710
711 static struct ixgbe_phy_operations phy_ops_X540 = {
712 .identify = &ixgbe_identify_phy_generic,
713 .identify_sfp = &ixgbe_identify_sfp_module_generic,
714 .init = NULL,
715 .reset = NULL,
716 .read_reg = &ixgbe_read_phy_reg_generic,
717 .write_reg = &ixgbe_write_phy_reg_generic,
718 .setup_link = &ixgbe_setup_phy_link_generic,
719 .setup_link_speed = &ixgbe_setup_phy_link_speed_generic,
720 .read_i2c_byte = &ixgbe_read_i2c_byte_generic,
721 .write_i2c_byte = &ixgbe_write_i2c_byte_generic,
722 .read_i2c_eeprom = &ixgbe_read_i2c_eeprom_generic,
723 .write_i2c_eeprom = &ixgbe_write_i2c_eeprom_generic,
724 .check_overtemp = &ixgbe_tn_check_overtemp,
725 };
726
727 struct ixgbe_info ixgbe_X540_info = {
728 .mac = ixgbe_mac_X540,
729 .get_invariants = &ixgbe_get_invariants_X540,
730 .mac_ops = &mac_ops_X540,
731 .eeprom_ops = &eeprom_ops_X540,
732 .phy_ops = &phy_ops_X540,
733 .mbx_ops = &mbx_ops_generic,
734 };
This page took 0.153178 seconds and 6 git commands to generate.