Merge branch 'perf-fixes-for-linus' of git://git.kernel.org/pub/scm/linux/kernel...
[deliverable/linux.git] / drivers / net / tg3.h
1 /* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2 * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
3 *
4 * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5 * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6 * Copyright (C) 2004 Sun Microsystems Inc.
7 * Copyright (C) 2007-2010 Broadcom Corporation.
8 */
9
10 #ifndef _T3_H
11 #define _T3_H
12
13 #define TG3_64BIT_REG_HIGH 0x00UL
14 #define TG3_64BIT_REG_LOW 0x04UL
15
16 /* Descriptor block info. */
17 #define TG3_BDINFO_HOST_ADDR 0x0UL /* 64-bit */
18 #define TG3_BDINFO_MAXLEN_FLAGS 0x8UL /* 32-bit */
19 #define BDINFO_FLAGS_USE_EXT_RECV 0x00000001 /* ext rx_buffer_desc */
20 #define BDINFO_FLAGS_DISABLED 0x00000002
21 #define BDINFO_FLAGS_MAXLEN_MASK 0xffff0000
22 #define BDINFO_FLAGS_MAXLEN_SHIFT 16
23 #define TG3_BDINFO_NIC_ADDR 0xcUL /* 32-bit */
24 #define TG3_BDINFO_SIZE 0x10UL
25
26 #define TG3_RX_INTERNAL_RING_SZ_5906 32
27
28 #define RX_STD_MAX_SIZE_5705 512
29 #define RX_JUMBO_MAX_SIZE 0xdeadbeef /* XXX */
30
31 /* First 256 bytes are a mirror of PCI config space. */
32 #define TG3PCI_VENDOR 0x00000000
33 #define TG3PCI_VENDOR_BROADCOM 0x14e4
34 #define TG3PCI_DEVICE 0x00000002
35 #define TG3PCI_DEVICE_TIGON3_1 0x1644 /* BCM5700 */
36 #define TG3PCI_DEVICE_TIGON3_2 0x1645 /* BCM5701 */
37 #define TG3PCI_DEVICE_TIGON3_3 0x1646 /* BCM5702 */
38 #define TG3PCI_DEVICE_TIGON3_4 0x1647 /* BCM5703 */
39 #define TG3PCI_DEVICE_TIGON3_5761S 0x1688
40 #define TG3PCI_DEVICE_TIGON3_5761SE 0x1689
41 #define TG3PCI_DEVICE_TIGON3_57780 0x1692
42 #define TG3PCI_DEVICE_TIGON3_57760 0x1690
43 #define TG3PCI_DEVICE_TIGON3_57790 0x1694
44 #define TG3PCI_DEVICE_TIGON3_57788 0x1691
45 #define TG3PCI_DEVICE_TIGON3_5785_G 0x1699 /* GPHY */
46 #define TG3PCI_DEVICE_TIGON3_5785_F 0x16a0 /* 10/100 only */
47 #define TG3PCI_DEVICE_TIGON3_5717 0x1655
48 #define TG3PCI_DEVICE_TIGON3_5718 0x1656
49 #define TG3PCI_DEVICE_TIGON3_5724 0x165c
50 #define TG3PCI_DEVICE_TIGON3_57781 0x16b1
51 #define TG3PCI_DEVICE_TIGON3_57785 0x16b5
52 #define TG3PCI_DEVICE_TIGON3_57761 0x16b0
53 #define TG3PCI_DEVICE_TIGON3_57765 0x16b4
54 #define TG3PCI_DEVICE_TIGON3_57791 0x16b2
55 #define TG3PCI_DEVICE_TIGON3_57795 0x16b6
56 /* 0x04 --> 0x2c unused */
57 #define TG3PCI_SUBVENDOR_ID_BROADCOM PCI_VENDOR_ID_BROADCOM
58 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6 0x1644
59 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5 0x0001
60 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6 0x0002
61 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9 0x0003
62 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1 0x0005
63 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8 0x0006
64 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7 0x0007
65 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10 0x0008
66 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12 0x8008
67 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1 0x0009
68 #define TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2 0x8009
69 #define TG3PCI_SUBVENDOR_ID_3COM PCI_VENDOR_ID_3COM
70 #define TG3PCI_SUBDEVICE_ID_3COM_3C996T 0x1000
71 #define TG3PCI_SUBDEVICE_ID_3COM_3C996BT 0x1006
72 #define TG3PCI_SUBDEVICE_ID_3COM_3C996SX 0x1004
73 #define TG3PCI_SUBDEVICE_ID_3COM_3C1000T 0x1007
74 #define TG3PCI_SUBDEVICE_ID_3COM_3C940BR01 0x1008
75 #define TG3PCI_SUBVENDOR_ID_DELL PCI_VENDOR_ID_DELL
76 #define TG3PCI_SUBDEVICE_ID_DELL_VIPER 0x00d1
77 #define TG3PCI_SUBDEVICE_ID_DELL_JAGUAR 0x0106
78 #define TG3PCI_SUBDEVICE_ID_DELL_MERLOT 0x0109
79 #define TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT 0x010a
80 #define TG3PCI_SUBVENDOR_ID_COMPAQ PCI_VENDOR_ID_COMPAQ
81 #define TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE 0x007c
82 #define TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2 0x009a
83 #define TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING 0x007d
84 #define TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780 0x0085
85 #define TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2 0x0099
86 #define TG3PCI_SUBVENDOR_ID_IBM PCI_VENDOR_ID_IBM
87 #define TG3PCI_SUBDEVICE_ID_IBM_5703SAX2 0x0281
88 /* 0x30 --> 0x64 unused */
89 #define TG3PCI_MSI_DATA 0x00000064
90 /* 0x66 --> 0x68 unused */
91 #define TG3PCI_MISC_HOST_CTRL 0x00000068
92 #define MISC_HOST_CTRL_CLEAR_INT 0x00000001
93 #define MISC_HOST_CTRL_MASK_PCI_INT 0x00000002
94 #define MISC_HOST_CTRL_BYTE_SWAP 0x00000004
95 #define MISC_HOST_CTRL_WORD_SWAP 0x00000008
96 #define MISC_HOST_CTRL_PCISTATE_RW 0x00000010
97 #define MISC_HOST_CTRL_CLKREG_RW 0x00000020
98 #define MISC_HOST_CTRL_REGWORD_SWAP 0x00000040
99 #define MISC_HOST_CTRL_INDIR_ACCESS 0x00000080
100 #define MISC_HOST_CTRL_IRQ_MASK_MODE 0x00000100
101 #define MISC_HOST_CTRL_TAGGED_STATUS 0x00000200
102 #define MISC_HOST_CTRL_CHIPREV 0xffff0000
103 #define MISC_HOST_CTRL_CHIPREV_SHIFT 16
104 #define GET_CHIP_REV_ID(MISC_HOST_CTRL) \
105 (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
106 MISC_HOST_CTRL_CHIPREV_SHIFT)
107 #define CHIPREV_ID_5700_A0 0x7000
108 #define CHIPREV_ID_5700_A1 0x7001
109 #define CHIPREV_ID_5700_B0 0x7100
110 #define CHIPREV_ID_5700_B1 0x7101
111 #define CHIPREV_ID_5700_B3 0x7102
112 #define CHIPREV_ID_5700_ALTIMA 0x7104
113 #define CHIPREV_ID_5700_C0 0x7200
114 #define CHIPREV_ID_5701_A0 0x0000
115 #define CHIPREV_ID_5701_B0 0x0100
116 #define CHIPREV_ID_5701_B2 0x0102
117 #define CHIPREV_ID_5701_B5 0x0105
118 #define CHIPREV_ID_5703_A0 0x1000
119 #define CHIPREV_ID_5703_A1 0x1001
120 #define CHIPREV_ID_5703_A2 0x1002
121 #define CHIPREV_ID_5703_A3 0x1003
122 #define CHIPREV_ID_5704_A0 0x2000
123 #define CHIPREV_ID_5704_A1 0x2001
124 #define CHIPREV_ID_5704_A2 0x2002
125 #define CHIPREV_ID_5704_A3 0x2003
126 #define CHIPREV_ID_5705_A0 0x3000
127 #define CHIPREV_ID_5705_A1 0x3001
128 #define CHIPREV_ID_5705_A2 0x3002
129 #define CHIPREV_ID_5705_A3 0x3003
130 #define CHIPREV_ID_5750_A0 0x4000
131 #define CHIPREV_ID_5750_A1 0x4001
132 #define CHIPREV_ID_5750_A3 0x4003
133 #define CHIPREV_ID_5750_C2 0x4202
134 #define CHIPREV_ID_5752_A0_HW 0x5000
135 #define CHIPREV_ID_5752_A0 0x6000
136 #define CHIPREV_ID_5752_A1 0x6001
137 #define CHIPREV_ID_5714_A2 0x9002
138 #define CHIPREV_ID_5906_A1 0xc001
139 #define CHIPREV_ID_57780_A0 0x57780000
140 #define CHIPREV_ID_57780_A1 0x57780001
141 #define CHIPREV_ID_5717_A0 0x05717000
142 #define CHIPREV_ID_57765_A0 0x57785000
143 #define GET_ASIC_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 12)
144 #define ASIC_REV_5700 0x07
145 #define ASIC_REV_5701 0x00
146 #define ASIC_REV_5703 0x01
147 #define ASIC_REV_5704 0x02
148 #define ASIC_REV_5705 0x03
149 #define ASIC_REV_5750 0x04
150 #define ASIC_REV_5752 0x06
151 #define ASIC_REV_5780 0x08
152 #define ASIC_REV_5714 0x09
153 #define ASIC_REV_5755 0x0a
154 #define ASIC_REV_5787 0x0b
155 #define ASIC_REV_5906 0x0c
156 #define ASIC_REV_USE_PROD_ID_REG 0x0f
157 #define ASIC_REV_5784 0x5784
158 #define ASIC_REV_5761 0x5761
159 #define ASIC_REV_5785 0x5785
160 #define ASIC_REV_57780 0x57780
161 #define ASIC_REV_5717 0x5717
162 #define ASIC_REV_57765 0x57785
163 #define GET_CHIP_REV(CHIP_REV_ID) ((CHIP_REV_ID) >> 8)
164 #define CHIPREV_5700_AX 0x70
165 #define CHIPREV_5700_BX 0x71
166 #define CHIPREV_5700_CX 0x72
167 #define CHIPREV_5701_AX 0x00
168 #define CHIPREV_5703_AX 0x10
169 #define CHIPREV_5704_AX 0x20
170 #define CHIPREV_5704_BX 0x21
171 #define CHIPREV_5750_AX 0x40
172 #define CHIPREV_5750_BX 0x41
173 #define CHIPREV_5784_AX 0x57840
174 #define CHIPREV_5761_AX 0x57610
175 #define GET_METAL_REV(CHIP_REV_ID) ((CHIP_REV_ID) & 0xff)
176 #define METAL_REV_A0 0x00
177 #define METAL_REV_A1 0x01
178 #define METAL_REV_B0 0x00
179 #define METAL_REV_B1 0x01
180 #define METAL_REV_B2 0x02
181 #define TG3PCI_DMA_RW_CTRL 0x0000006c
182 #define DMA_RWCTRL_DIS_CACHE_ALIGNMENT 0x00000001
183 #define DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK 0x00000380
184 #define DMA_RWCTRL_READ_BNDRY_MASK 0x00000700
185 #define DMA_RWCTRL_READ_BNDRY_DISAB 0x00000000
186 #define DMA_RWCTRL_READ_BNDRY_16 0x00000100
187 #define DMA_RWCTRL_READ_BNDRY_128_PCIX 0x00000100
188 #define DMA_RWCTRL_READ_BNDRY_32 0x00000200
189 #define DMA_RWCTRL_READ_BNDRY_256_PCIX 0x00000200
190 #define DMA_RWCTRL_READ_BNDRY_64 0x00000300
191 #define DMA_RWCTRL_READ_BNDRY_384_PCIX 0x00000300
192 #define DMA_RWCTRL_READ_BNDRY_128 0x00000400
193 #define DMA_RWCTRL_READ_BNDRY_256 0x00000500
194 #define DMA_RWCTRL_READ_BNDRY_512 0x00000600
195 #define DMA_RWCTRL_READ_BNDRY_1024 0x00000700
196 #define DMA_RWCTRL_WRITE_BNDRY_MASK 0x00003800
197 #define DMA_RWCTRL_WRITE_BNDRY_DISAB 0x00000000
198 #define DMA_RWCTRL_WRITE_BNDRY_16 0x00000800
199 #define DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
200 #define DMA_RWCTRL_WRITE_BNDRY_32 0x00001000
201 #define DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
202 #define DMA_RWCTRL_WRITE_BNDRY_64 0x00001800
203 #define DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
204 #define DMA_RWCTRL_WRITE_BNDRY_128 0x00002000
205 #define DMA_RWCTRL_WRITE_BNDRY_256 0x00002800
206 #define DMA_RWCTRL_WRITE_BNDRY_512 0x00003000
207 #define DMA_RWCTRL_WRITE_BNDRY_1024 0x00003800
208 #define DMA_RWCTRL_ONE_DMA 0x00004000
209 #define DMA_RWCTRL_READ_WATER 0x00070000
210 #define DMA_RWCTRL_READ_WATER_SHIFT 16
211 #define DMA_RWCTRL_WRITE_WATER 0x00380000
212 #define DMA_RWCTRL_WRITE_WATER_SHIFT 19
213 #define DMA_RWCTRL_USE_MEM_READ_MULT 0x00400000
214 #define DMA_RWCTRL_ASSERT_ALL_BE 0x00800000
215 #define DMA_RWCTRL_PCI_READ_CMD 0x0f000000
216 #define DMA_RWCTRL_PCI_READ_CMD_SHIFT 24
217 #define DMA_RWCTRL_PCI_WRITE_CMD 0xf0000000
218 #define DMA_RWCTRL_PCI_WRITE_CMD_SHIFT 28
219 #define DMA_RWCTRL_WRITE_BNDRY_64_PCIE 0x10000000
220 #define DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
221 #define DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
222 #define TG3PCI_PCISTATE 0x00000070
223 #define PCISTATE_FORCE_RESET 0x00000001
224 #define PCISTATE_INT_NOT_ACTIVE 0x00000002
225 #define PCISTATE_CONV_PCI_MODE 0x00000004
226 #define PCISTATE_BUS_SPEED_HIGH 0x00000008
227 #define PCISTATE_BUS_32BIT 0x00000010
228 #define PCISTATE_ROM_ENABLE 0x00000020
229 #define PCISTATE_ROM_RETRY_ENABLE 0x00000040
230 #define PCISTATE_FLAT_VIEW 0x00000100
231 #define PCISTATE_RETRY_SAME_DMA 0x00002000
232 #define PCISTATE_ALLOW_APE_CTLSPC_WR 0x00010000
233 #define PCISTATE_ALLOW_APE_SHMEM_WR 0x00020000
234 #define TG3PCI_CLOCK_CTRL 0x00000074
235 #define CLOCK_CTRL_CORECLK_DISABLE 0x00000200
236 #define CLOCK_CTRL_RXCLK_DISABLE 0x00000400
237 #define CLOCK_CTRL_TXCLK_DISABLE 0x00000800
238 #define CLOCK_CTRL_ALTCLK 0x00001000
239 #define CLOCK_CTRL_PWRDOWN_PLL133 0x00008000
240 #define CLOCK_CTRL_44MHZ_CORE 0x00040000
241 #define CLOCK_CTRL_625_CORE 0x00100000
242 #define CLOCK_CTRL_FORCE_CLKRUN 0x00200000
243 #define CLOCK_CTRL_CLKRUN_OENABLE 0x00400000
244 #define CLOCK_CTRL_DELAY_PCI_GRANT 0x80000000
245 #define TG3PCI_REG_BASE_ADDR 0x00000078
246 #define TG3PCI_MEM_WIN_BASE_ADDR 0x0000007c
247 #define TG3PCI_REG_DATA 0x00000080
248 #define TG3PCI_MEM_WIN_DATA 0x00000084
249 #define TG3PCI_MISC_LOCAL_CTRL 0x00000090
250 /* 0x94 --> 0x98 unused */
251 #define TG3PCI_STD_RING_PROD_IDX 0x00000098 /* 64-bit */
252 #define TG3PCI_RCV_RET_RING_CON_IDX 0x000000a0 /* 64-bit */
253 /* 0xa8 --> 0xb8 unused */
254 #define TG3PCI_DUAL_MAC_CTRL 0x000000b8
255 #define DUAL_MAC_CTRL_CH_MASK 0x00000003
256 #define DUAL_MAC_CTRL_ID 0x00000004
257 #define TG3PCI_PRODID_ASICREV 0x000000bc
258 #define PROD_ID_ASIC_REV_MASK 0x0fffffff
259 /* 0xc0 --> 0xf4 unused */
260
261 #define TG3PCI_GEN2_PRODID_ASICREV 0x000000f4
262 #define TG3PCI_GEN15_PRODID_ASICREV 0x000000fc
263 /* 0xf8 --> 0x200 unused */
264
265 #define TG3_CORR_ERR_STAT 0x00000110
266 #define TG3_CORR_ERR_STAT_CLEAR 0xffffffff
267 /* 0x114 --> 0x200 unused */
268
269 /* Mailbox registers */
270 #define MAILBOX_INTERRUPT_0 0x00000200 /* 64-bit */
271 #define MAILBOX_INTERRUPT_1 0x00000208 /* 64-bit */
272 #define MAILBOX_INTERRUPT_2 0x00000210 /* 64-bit */
273 #define MAILBOX_INTERRUPT_3 0x00000218 /* 64-bit */
274 #define MAILBOX_GENERAL_0 0x00000220 /* 64-bit */
275 #define MAILBOX_GENERAL_1 0x00000228 /* 64-bit */
276 #define MAILBOX_GENERAL_2 0x00000230 /* 64-bit */
277 #define MAILBOX_GENERAL_3 0x00000238 /* 64-bit */
278 #define MAILBOX_GENERAL_4 0x00000240 /* 64-bit */
279 #define MAILBOX_GENERAL_5 0x00000248 /* 64-bit */
280 #define MAILBOX_GENERAL_6 0x00000250 /* 64-bit */
281 #define MAILBOX_GENERAL_7 0x00000258 /* 64-bit */
282 #define MAILBOX_RELOAD_STAT 0x00000260 /* 64-bit */
283 #define MAILBOX_RCV_STD_PROD_IDX 0x00000268 /* 64-bit */
284 #define TG3_RX_STD_PROD_IDX_REG (MAILBOX_RCV_STD_PROD_IDX + \
285 TG3_64BIT_REG_LOW)
286 #define MAILBOX_RCV_JUMBO_PROD_IDX 0x00000270 /* 64-bit */
287 #define TG3_RX_JMB_PROD_IDX_REG (MAILBOX_RCV_JUMBO_PROD_IDX + \
288 TG3_64BIT_REG_LOW)
289 #define MAILBOX_RCV_MINI_PROD_IDX 0x00000278 /* 64-bit */
290 #define MAILBOX_RCVRET_CON_IDX_0 0x00000280 /* 64-bit */
291 #define MAILBOX_RCVRET_CON_IDX_1 0x00000288 /* 64-bit */
292 #define MAILBOX_RCVRET_CON_IDX_2 0x00000290 /* 64-bit */
293 #define MAILBOX_RCVRET_CON_IDX_3 0x00000298 /* 64-bit */
294 #define MAILBOX_RCVRET_CON_IDX_4 0x000002a0 /* 64-bit */
295 #define MAILBOX_RCVRET_CON_IDX_5 0x000002a8 /* 64-bit */
296 #define MAILBOX_RCVRET_CON_IDX_6 0x000002b0 /* 64-bit */
297 #define MAILBOX_RCVRET_CON_IDX_7 0x000002b8 /* 64-bit */
298 #define MAILBOX_RCVRET_CON_IDX_8 0x000002c0 /* 64-bit */
299 #define MAILBOX_RCVRET_CON_IDX_9 0x000002c8 /* 64-bit */
300 #define MAILBOX_RCVRET_CON_IDX_10 0x000002d0 /* 64-bit */
301 #define MAILBOX_RCVRET_CON_IDX_11 0x000002d8 /* 64-bit */
302 #define MAILBOX_RCVRET_CON_IDX_12 0x000002e0 /* 64-bit */
303 #define MAILBOX_RCVRET_CON_IDX_13 0x000002e8 /* 64-bit */
304 #define MAILBOX_RCVRET_CON_IDX_14 0x000002f0 /* 64-bit */
305 #define MAILBOX_RCVRET_CON_IDX_15 0x000002f8 /* 64-bit */
306 #define MAILBOX_SNDHOST_PROD_IDX_0 0x00000300 /* 64-bit */
307 #define MAILBOX_SNDHOST_PROD_IDX_1 0x00000308 /* 64-bit */
308 #define MAILBOX_SNDHOST_PROD_IDX_2 0x00000310 /* 64-bit */
309 #define MAILBOX_SNDHOST_PROD_IDX_3 0x00000318 /* 64-bit */
310 #define MAILBOX_SNDHOST_PROD_IDX_4 0x00000320 /* 64-bit */
311 #define MAILBOX_SNDHOST_PROD_IDX_5 0x00000328 /* 64-bit */
312 #define MAILBOX_SNDHOST_PROD_IDX_6 0x00000330 /* 64-bit */
313 #define MAILBOX_SNDHOST_PROD_IDX_7 0x00000338 /* 64-bit */
314 #define MAILBOX_SNDHOST_PROD_IDX_8 0x00000340 /* 64-bit */
315 #define MAILBOX_SNDHOST_PROD_IDX_9 0x00000348 /* 64-bit */
316 #define MAILBOX_SNDHOST_PROD_IDX_10 0x00000350 /* 64-bit */
317 #define MAILBOX_SNDHOST_PROD_IDX_11 0x00000358 /* 64-bit */
318 #define MAILBOX_SNDHOST_PROD_IDX_12 0x00000360 /* 64-bit */
319 #define MAILBOX_SNDHOST_PROD_IDX_13 0x00000368 /* 64-bit */
320 #define MAILBOX_SNDHOST_PROD_IDX_14 0x00000370 /* 64-bit */
321 #define MAILBOX_SNDHOST_PROD_IDX_15 0x00000378 /* 64-bit */
322 #define MAILBOX_SNDNIC_PROD_IDX_0 0x00000380 /* 64-bit */
323 #define MAILBOX_SNDNIC_PROD_IDX_1 0x00000388 /* 64-bit */
324 #define MAILBOX_SNDNIC_PROD_IDX_2 0x00000390 /* 64-bit */
325 #define MAILBOX_SNDNIC_PROD_IDX_3 0x00000398 /* 64-bit */
326 #define MAILBOX_SNDNIC_PROD_IDX_4 0x000003a0 /* 64-bit */
327 #define MAILBOX_SNDNIC_PROD_IDX_5 0x000003a8 /* 64-bit */
328 #define MAILBOX_SNDNIC_PROD_IDX_6 0x000003b0 /* 64-bit */
329 #define MAILBOX_SNDNIC_PROD_IDX_7 0x000003b8 /* 64-bit */
330 #define MAILBOX_SNDNIC_PROD_IDX_8 0x000003c0 /* 64-bit */
331 #define MAILBOX_SNDNIC_PROD_IDX_9 0x000003c8 /* 64-bit */
332 #define MAILBOX_SNDNIC_PROD_IDX_10 0x000003d0 /* 64-bit */
333 #define MAILBOX_SNDNIC_PROD_IDX_11 0x000003d8 /* 64-bit */
334 #define MAILBOX_SNDNIC_PROD_IDX_12 0x000003e0 /* 64-bit */
335 #define MAILBOX_SNDNIC_PROD_IDX_13 0x000003e8 /* 64-bit */
336 #define MAILBOX_SNDNIC_PROD_IDX_14 0x000003f0 /* 64-bit */
337 #define MAILBOX_SNDNIC_PROD_IDX_15 0x000003f8 /* 64-bit */
338
339 /* MAC control registers */
340 #define MAC_MODE 0x00000400
341 #define MAC_MODE_RESET 0x00000001
342 #define MAC_MODE_HALF_DUPLEX 0x00000002
343 #define MAC_MODE_PORT_MODE_MASK 0x0000000c
344 #define MAC_MODE_PORT_MODE_TBI 0x0000000c
345 #define MAC_MODE_PORT_MODE_GMII 0x00000008
346 #define MAC_MODE_PORT_MODE_MII 0x00000004
347 #define MAC_MODE_PORT_MODE_NONE 0x00000000
348 #define MAC_MODE_PORT_INT_LPBACK 0x00000010
349 #define MAC_MODE_TAGGED_MAC_CTRL 0x00000080
350 #define MAC_MODE_TX_BURSTING 0x00000100
351 #define MAC_MODE_MAX_DEFER 0x00000200
352 #define MAC_MODE_LINK_POLARITY 0x00000400
353 #define MAC_MODE_RXSTAT_ENABLE 0x00000800
354 #define MAC_MODE_RXSTAT_CLEAR 0x00001000
355 #define MAC_MODE_RXSTAT_FLUSH 0x00002000
356 #define MAC_MODE_TXSTAT_ENABLE 0x00004000
357 #define MAC_MODE_TXSTAT_CLEAR 0x00008000
358 #define MAC_MODE_TXSTAT_FLUSH 0x00010000
359 #define MAC_MODE_SEND_CONFIGS 0x00020000
360 #define MAC_MODE_MAGIC_PKT_ENABLE 0x00040000
361 #define MAC_MODE_ACPI_ENABLE 0x00080000
362 #define MAC_MODE_MIP_ENABLE 0x00100000
363 #define MAC_MODE_TDE_ENABLE 0x00200000
364 #define MAC_MODE_RDE_ENABLE 0x00400000
365 #define MAC_MODE_FHDE_ENABLE 0x00800000
366 #define MAC_MODE_KEEP_FRAME_IN_WOL 0x01000000
367 #define MAC_MODE_APE_RX_EN 0x08000000
368 #define MAC_MODE_APE_TX_EN 0x10000000
369 #define MAC_STATUS 0x00000404
370 #define MAC_STATUS_PCS_SYNCED 0x00000001
371 #define MAC_STATUS_SIGNAL_DET 0x00000002
372 #define MAC_STATUS_RCVD_CFG 0x00000004
373 #define MAC_STATUS_CFG_CHANGED 0x00000008
374 #define MAC_STATUS_SYNC_CHANGED 0x00000010
375 #define MAC_STATUS_PORT_DEC_ERR 0x00000400
376 #define MAC_STATUS_LNKSTATE_CHANGED 0x00001000
377 #define MAC_STATUS_MI_COMPLETION 0x00400000
378 #define MAC_STATUS_MI_INTERRUPT 0x00800000
379 #define MAC_STATUS_AP_ERROR 0x01000000
380 #define MAC_STATUS_ODI_ERROR 0x02000000
381 #define MAC_STATUS_RXSTAT_OVERRUN 0x04000000
382 #define MAC_STATUS_TXSTAT_OVERRUN 0x08000000
383 #define MAC_EVENT 0x00000408
384 #define MAC_EVENT_PORT_DECODE_ERR 0x00000400
385 #define MAC_EVENT_LNKSTATE_CHANGED 0x00001000
386 #define MAC_EVENT_MI_COMPLETION 0x00400000
387 #define MAC_EVENT_MI_INTERRUPT 0x00800000
388 #define MAC_EVENT_AP_ERROR 0x01000000
389 #define MAC_EVENT_ODI_ERROR 0x02000000
390 #define MAC_EVENT_RXSTAT_OVERRUN 0x04000000
391 #define MAC_EVENT_TXSTAT_OVERRUN 0x08000000
392 #define MAC_LED_CTRL 0x0000040c
393 #define LED_CTRL_LNKLED_OVERRIDE 0x00000001
394 #define LED_CTRL_1000MBPS_ON 0x00000002
395 #define LED_CTRL_100MBPS_ON 0x00000004
396 #define LED_CTRL_10MBPS_ON 0x00000008
397 #define LED_CTRL_TRAFFIC_OVERRIDE 0x00000010
398 #define LED_CTRL_TRAFFIC_BLINK 0x00000020
399 #define LED_CTRL_TRAFFIC_LED 0x00000040
400 #define LED_CTRL_1000MBPS_STATUS 0x00000080
401 #define LED_CTRL_100MBPS_STATUS 0x00000100
402 #define LED_CTRL_10MBPS_STATUS 0x00000200
403 #define LED_CTRL_TRAFFIC_STATUS 0x00000400
404 #define LED_CTRL_MODE_MAC 0x00000000
405 #define LED_CTRL_MODE_PHY_1 0x00000800
406 #define LED_CTRL_MODE_PHY_2 0x00001000
407 #define LED_CTRL_MODE_SHASTA_MAC 0x00002000
408 #define LED_CTRL_MODE_SHARED 0x00004000
409 #define LED_CTRL_MODE_COMBO 0x00008000
410 #define LED_CTRL_BLINK_RATE_MASK 0x7ff80000
411 #define LED_CTRL_BLINK_RATE_SHIFT 19
412 #define LED_CTRL_BLINK_PER_OVERRIDE 0x00080000
413 #define LED_CTRL_BLINK_RATE_OVERRIDE 0x80000000
414 #define MAC_ADDR_0_HIGH 0x00000410 /* upper 2 bytes */
415 #define MAC_ADDR_0_LOW 0x00000414 /* lower 4 bytes */
416 #define MAC_ADDR_1_HIGH 0x00000418 /* upper 2 bytes */
417 #define MAC_ADDR_1_LOW 0x0000041c /* lower 4 bytes */
418 #define MAC_ADDR_2_HIGH 0x00000420 /* upper 2 bytes */
419 #define MAC_ADDR_2_LOW 0x00000424 /* lower 4 bytes */
420 #define MAC_ADDR_3_HIGH 0x00000428 /* upper 2 bytes */
421 #define MAC_ADDR_3_LOW 0x0000042c /* lower 4 bytes */
422 #define MAC_ACPI_MBUF_PTR 0x00000430
423 #define MAC_ACPI_LEN_OFFSET 0x00000434
424 #define ACPI_LENOFF_LEN_MASK 0x0000ffff
425 #define ACPI_LENOFF_LEN_SHIFT 0
426 #define ACPI_LENOFF_OFF_MASK 0x0fff0000
427 #define ACPI_LENOFF_OFF_SHIFT 16
428 #define MAC_TX_BACKOFF_SEED 0x00000438
429 #define TX_BACKOFF_SEED_MASK 0x000003ff
430 #define MAC_RX_MTU_SIZE 0x0000043c
431 #define RX_MTU_SIZE_MASK 0x0000ffff
432 #define MAC_PCS_TEST 0x00000440
433 #define PCS_TEST_PATTERN_MASK 0x000fffff
434 #define PCS_TEST_PATTERN_SHIFT 0
435 #define PCS_TEST_ENABLE 0x00100000
436 #define MAC_TX_AUTO_NEG 0x00000444
437 #define TX_AUTO_NEG_MASK 0x0000ffff
438 #define TX_AUTO_NEG_SHIFT 0
439 #define MAC_RX_AUTO_NEG 0x00000448
440 #define RX_AUTO_NEG_MASK 0x0000ffff
441 #define RX_AUTO_NEG_SHIFT 0
442 #define MAC_MI_COM 0x0000044c
443 #define MI_COM_CMD_MASK 0x0c000000
444 #define MI_COM_CMD_WRITE 0x04000000
445 #define MI_COM_CMD_READ 0x08000000
446 #define MI_COM_READ_FAILED 0x10000000
447 #define MI_COM_START 0x20000000
448 #define MI_COM_BUSY 0x20000000
449 #define MI_COM_PHY_ADDR_MASK 0x03e00000
450 #define MI_COM_PHY_ADDR_SHIFT 21
451 #define MI_COM_REG_ADDR_MASK 0x001f0000
452 #define MI_COM_REG_ADDR_SHIFT 16
453 #define MI_COM_DATA_MASK 0x0000ffff
454 #define MAC_MI_STAT 0x00000450
455 #define MAC_MI_STAT_LNKSTAT_ATTN_ENAB 0x00000001
456 #define MAC_MI_STAT_10MBPS_MODE 0x00000002
457 #define MAC_MI_MODE 0x00000454
458 #define MAC_MI_MODE_CLK_10MHZ 0x00000001
459 #define MAC_MI_MODE_SHORT_PREAMBLE 0x00000002
460 #define MAC_MI_MODE_AUTO_POLL 0x00000010
461 #define MAC_MI_MODE_500KHZ_CONST 0x00008000
462 #define MAC_MI_MODE_BASE 0x000c0000 /* XXX magic values XXX */
463 #define MAC_AUTO_POLL_STATUS 0x00000458
464 #define MAC_AUTO_POLL_ERROR 0x00000001
465 #define MAC_TX_MODE 0x0000045c
466 #define TX_MODE_RESET 0x00000001
467 #define TX_MODE_ENABLE 0x00000002
468 #define TX_MODE_FLOW_CTRL_ENABLE 0x00000010
469 #define TX_MODE_BIG_BCKOFF_ENABLE 0x00000020
470 #define TX_MODE_LONG_PAUSE_ENABLE 0x00000040
471 #define MAC_TX_STATUS 0x00000460
472 #define TX_STATUS_XOFFED 0x00000001
473 #define TX_STATUS_SENT_XOFF 0x00000002
474 #define TX_STATUS_SENT_XON 0x00000004
475 #define TX_STATUS_LINK_UP 0x00000008
476 #define TX_STATUS_ODI_UNDERRUN 0x00000010
477 #define TX_STATUS_ODI_OVERRUN 0x00000020
478 #define MAC_TX_LENGTHS 0x00000464
479 #define TX_LENGTHS_SLOT_TIME_MASK 0x000000ff
480 #define TX_LENGTHS_SLOT_TIME_SHIFT 0
481 #define TX_LENGTHS_IPG_MASK 0x00000f00
482 #define TX_LENGTHS_IPG_SHIFT 8
483 #define TX_LENGTHS_IPG_CRS_MASK 0x00003000
484 #define TX_LENGTHS_IPG_CRS_SHIFT 12
485 #define MAC_RX_MODE 0x00000468
486 #define RX_MODE_RESET 0x00000001
487 #define RX_MODE_ENABLE 0x00000002
488 #define RX_MODE_FLOW_CTRL_ENABLE 0x00000004
489 #define RX_MODE_KEEP_MAC_CTRL 0x00000008
490 #define RX_MODE_KEEP_PAUSE 0x00000010
491 #define RX_MODE_ACCEPT_OVERSIZED 0x00000020
492 #define RX_MODE_ACCEPT_RUNTS 0x00000040
493 #define RX_MODE_LEN_CHECK 0x00000080
494 #define RX_MODE_PROMISC 0x00000100
495 #define RX_MODE_NO_CRC_CHECK 0x00000200
496 #define RX_MODE_KEEP_VLAN_TAG 0x00000400
497 #define RX_MODE_RSS_IPV4_HASH_EN 0x00010000
498 #define RX_MODE_RSS_TCP_IPV4_HASH_EN 0x00020000
499 #define RX_MODE_RSS_IPV6_HASH_EN 0x00040000
500 #define RX_MODE_RSS_TCP_IPV6_HASH_EN 0x00080000
501 #define RX_MODE_RSS_ITBL_HASH_BITS_7 0x00700000
502 #define RX_MODE_RSS_ENABLE 0x00800000
503 #define RX_MODE_IPV6_CSUM_ENABLE 0x01000000
504 #define MAC_RX_STATUS 0x0000046c
505 #define RX_STATUS_REMOTE_TX_XOFFED 0x00000001
506 #define RX_STATUS_XOFF_RCVD 0x00000002
507 #define RX_STATUS_XON_RCVD 0x00000004
508 #define MAC_HASH_REG_0 0x00000470
509 #define MAC_HASH_REG_1 0x00000474
510 #define MAC_HASH_REG_2 0x00000478
511 #define MAC_HASH_REG_3 0x0000047c
512 #define MAC_RCV_RULE_0 0x00000480
513 #define MAC_RCV_VALUE_0 0x00000484
514 #define MAC_RCV_RULE_1 0x00000488
515 #define MAC_RCV_VALUE_1 0x0000048c
516 #define MAC_RCV_RULE_2 0x00000490
517 #define MAC_RCV_VALUE_2 0x00000494
518 #define MAC_RCV_RULE_3 0x00000498
519 #define MAC_RCV_VALUE_3 0x0000049c
520 #define MAC_RCV_RULE_4 0x000004a0
521 #define MAC_RCV_VALUE_4 0x000004a4
522 #define MAC_RCV_RULE_5 0x000004a8
523 #define MAC_RCV_VALUE_5 0x000004ac
524 #define MAC_RCV_RULE_6 0x000004b0
525 #define MAC_RCV_VALUE_6 0x000004b4
526 #define MAC_RCV_RULE_7 0x000004b8
527 #define MAC_RCV_VALUE_7 0x000004bc
528 #define MAC_RCV_RULE_8 0x000004c0
529 #define MAC_RCV_VALUE_8 0x000004c4
530 #define MAC_RCV_RULE_9 0x000004c8
531 #define MAC_RCV_VALUE_9 0x000004cc
532 #define MAC_RCV_RULE_10 0x000004d0
533 #define MAC_RCV_VALUE_10 0x000004d4
534 #define MAC_RCV_RULE_11 0x000004d8
535 #define MAC_RCV_VALUE_11 0x000004dc
536 #define MAC_RCV_RULE_12 0x000004e0
537 #define MAC_RCV_VALUE_12 0x000004e4
538 #define MAC_RCV_RULE_13 0x000004e8
539 #define MAC_RCV_VALUE_13 0x000004ec
540 #define MAC_RCV_RULE_14 0x000004f0
541 #define MAC_RCV_VALUE_14 0x000004f4
542 #define MAC_RCV_RULE_15 0x000004f8
543 #define MAC_RCV_VALUE_15 0x000004fc
544 #define RCV_RULE_DISABLE_MASK 0x7fffffff
545 #define MAC_RCV_RULE_CFG 0x00000500
546 #define RCV_RULE_CFG_DEFAULT_CLASS 0x00000008
547 #define MAC_LOW_WMARK_MAX_RX_FRAME 0x00000504
548 /* 0x508 --> 0x520 unused */
549 #define MAC_HASHREGU_0 0x00000520
550 #define MAC_HASHREGU_1 0x00000524
551 #define MAC_HASHREGU_2 0x00000528
552 #define MAC_HASHREGU_3 0x0000052c
553 #define MAC_EXTADDR_0_HIGH 0x00000530
554 #define MAC_EXTADDR_0_LOW 0x00000534
555 #define MAC_EXTADDR_1_HIGH 0x00000538
556 #define MAC_EXTADDR_1_LOW 0x0000053c
557 #define MAC_EXTADDR_2_HIGH 0x00000540
558 #define MAC_EXTADDR_2_LOW 0x00000544
559 #define MAC_EXTADDR_3_HIGH 0x00000548
560 #define MAC_EXTADDR_3_LOW 0x0000054c
561 #define MAC_EXTADDR_4_HIGH 0x00000550
562 #define MAC_EXTADDR_4_LOW 0x00000554
563 #define MAC_EXTADDR_5_HIGH 0x00000558
564 #define MAC_EXTADDR_5_LOW 0x0000055c
565 #define MAC_EXTADDR_6_HIGH 0x00000560
566 #define MAC_EXTADDR_6_LOW 0x00000564
567 #define MAC_EXTADDR_7_HIGH 0x00000568
568 #define MAC_EXTADDR_7_LOW 0x0000056c
569 #define MAC_EXTADDR_8_HIGH 0x00000570
570 #define MAC_EXTADDR_8_LOW 0x00000574
571 #define MAC_EXTADDR_9_HIGH 0x00000578
572 #define MAC_EXTADDR_9_LOW 0x0000057c
573 #define MAC_EXTADDR_10_HIGH 0x00000580
574 #define MAC_EXTADDR_10_LOW 0x00000584
575 #define MAC_EXTADDR_11_HIGH 0x00000588
576 #define MAC_EXTADDR_11_LOW 0x0000058c
577 #define MAC_SERDES_CFG 0x00000590
578 #define MAC_SERDES_CFG_EDGE_SELECT 0x00001000
579 #define MAC_SERDES_STAT 0x00000594
580 /* 0x598 --> 0x5a0 unused */
581 #define MAC_PHYCFG1 0x000005a0
582 #define MAC_PHYCFG1_RGMII_INT 0x00000001
583 #define MAC_PHYCFG1_RXCLK_TO_MASK 0x00001ff0
584 #define MAC_PHYCFG1_RXCLK_TIMEOUT 0x00001000
585 #define MAC_PHYCFG1_TXCLK_TO_MASK 0x01ff0000
586 #define MAC_PHYCFG1_TXCLK_TIMEOUT 0x01000000
587 #define MAC_PHYCFG1_RGMII_EXT_RX_DEC 0x02000000
588 #define MAC_PHYCFG1_RGMII_SND_STAT_EN 0x04000000
589 #define MAC_PHYCFG1_TXC_DRV 0x20000000
590 #define MAC_PHYCFG2 0x000005a4
591 #define MAC_PHYCFG2_INBAND_ENABLE 0x00000001
592 #define MAC_PHYCFG2_EMODE_MASK_MASK 0x000001c0
593 #define MAC_PHYCFG2_EMODE_MASK_AC131 0x000000c0
594 #define MAC_PHYCFG2_EMODE_MASK_50610 0x00000100
595 #define MAC_PHYCFG2_EMODE_MASK_RT8211 0x00000000
596 #define MAC_PHYCFG2_EMODE_MASK_RT8201 0x000001c0
597 #define MAC_PHYCFG2_EMODE_COMP_MASK 0x00000e00
598 #define MAC_PHYCFG2_EMODE_COMP_AC131 0x00000600
599 #define MAC_PHYCFG2_EMODE_COMP_50610 0x00000400
600 #define MAC_PHYCFG2_EMODE_COMP_RT8211 0x00000800
601 #define MAC_PHYCFG2_EMODE_COMP_RT8201 0x00000000
602 #define MAC_PHYCFG2_FMODE_MASK_MASK 0x00007000
603 #define MAC_PHYCFG2_FMODE_MASK_AC131 0x00006000
604 #define MAC_PHYCFG2_FMODE_MASK_50610 0x00004000
605 #define MAC_PHYCFG2_FMODE_MASK_RT8211 0x00000000
606 #define MAC_PHYCFG2_FMODE_MASK_RT8201 0x00007000
607 #define MAC_PHYCFG2_FMODE_COMP_MASK 0x00038000
608 #define MAC_PHYCFG2_FMODE_COMP_AC131 0x00030000
609 #define MAC_PHYCFG2_FMODE_COMP_50610 0x00008000
610 #define MAC_PHYCFG2_FMODE_COMP_RT8211 0x00038000
611 #define MAC_PHYCFG2_FMODE_COMP_RT8201 0x00000000
612 #define MAC_PHYCFG2_GMODE_MASK_MASK 0x001c0000
613 #define MAC_PHYCFG2_GMODE_MASK_AC131 0x001c0000
614 #define MAC_PHYCFG2_GMODE_MASK_50610 0x00100000
615 #define MAC_PHYCFG2_GMODE_MASK_RT8211 0x00000000
616 #define MAC_PHYCFG2_GMODE_MASK_RT8201 0x001c0000
617 #define MAC_PHYCFG2_GMODE_COMP_MASK 0x00e00000
618 #define MAC_PHYCFG2_GMODE_COMP_AC131 0x00e00000
619 #define MAC_PHYCFG2_GMODE_COMP_50610 0x00000000
620 #define MAC_PHYCFG2_GMODE_COMP_RT8211 0x00200000
621 #define MAC_PHYCFG2_GMODE_COMP_RT8201 0x00000000
622 #define MAC_PHYCFG2_ACT_MASK_MASK 0x03000000
623 #define MAC_PHYCFG2_ACT_MASK_AC131 0x03000000
624 #define MAC_PHYCFG2_ACT_MASK_50610 0x01000000
625 #define MAC_PHYCFG2_ACT_MASK_RT8211 0x03000000
626 #define MAC_PHYCFG2_ACT_MASK_RT8201 0x01000000
627 #define MAC_PHYCFG2_ACT_COMP_MASK 0x0c000000
628 #define MAC_PHYCFG2_ACT_COMP_AC131 0x00000000
629 #define MAC_PHYCFG2_ACT_COMP_50610 0x00000000
630 #define MAC_PHYCFG2_ACT_COMP_RT8211 0x00000000
631 #define MAC_PHYCFG2_ACT_COMP_RT8201 0x08000000
632 #define MAC_PHYCFG2_QUAL_MASK_MASK 0x30000000
633 #define MAC_PHYCFG2_QUAL_MASK_AC131 0x30000000
634 #define MAC_PHYCFG2_QUAL_MASK_50610 0x30000000
635 #define MAC_PHYCFG2_QUAL_MASK_RT8211 0x30000000
636 #define MAC_PHYCFG2_QUAL_MASK_RT8201 0x30000000
637 #define MAC_PHYCFG2_QUAL_COMP_MASK 0xc0000000
638 #define MAC_PHYCFG2_QUAL_COMP_AC131 0x00000000
639 #define MAC_PHYCFG2_QUAL_COMP_50610 0x00000000
640 #define MAC_PHYCFG2_QUAL_COMP_RT8211 0x00000000
641 #define MAC_PHYCFG2_QUAL_COMP_RT8201 0x00000000
642 #define MAC_PHYCFG2_50610_LED_MODES \
643 (MAC_PHYCFG2_EMODE_MASK_50610 | \
644 MAC_PHYCFG2_EMODE_COMP_50610 | \
645 MAC_PHYCFG2_FMODE_MASK_50610 | \
646 MAC_PHYCFG2_FMODE_COMP_50610 | \
647 MAC_PHYCFG2_GMODE_MASK_50610 | \
648 MAC_PHYCFG2_GMODE_COMP_50610 | \
649 MAC_PHYCFG2_ACT_MASK_50610 | \
650 MAC_PHYCFG2_ACT_COMP_50610 | \
651 MAC_PHYCFG2_QUAL_MASK_50610 | \
652 MAC_PHYCFG2_QUAL_COMP_50610)
653 #define MAC_PHYCFG2_AC131_LED_MODES \
654 (MAC_PHYCFG2_EMODE_MASK_AC131 | \
655 MAC_PHYCFG2_EMODE_COMP_AC131 | \
656 MAC_PHYCFG2_FMODE_MASK_AC131 | \
657 MAC_PHYCFG2_FMODE_COMP_AC131 | \
658 MAC_PHYCFG2_GMODE_MASK_AC131 | \
659 MAC_PHYCFG2_GMODE_COMP_AC131 | \
660 MAC_PHYCFG2_ACT_MASK_AC131 | \
661 MAC_PHYCFG2_ACT_COMP_AC131 | \
662 MAC_PHYCFG2_QUAL_MASK_AC131 | \
663 MAC_PHYCFG2_QUAL_COMP_AC131)
664 #define MAC_PHYCFG2_RTL8211C_LED_MODES \
665 (MAC_PHYCFG2_EMODE_MASK_RT8211 | \
666 MAC_PHYCFG2_EMODE_COMP_RT8211 | \
667 MAC_PHYCFG2_FMODE_MASK_RT8211 | \
668 MAC_PHYCFG2_FMODE_COMP_RT8211 | \
669 MAC_PHYCFG2_GMODE_MASK_RT8211 | \
670 MAC_PHYCFG2_GMODE_COMP_RT8211 | \
671 MAC_PHYCFG2_ACT_MASK_RT8211 | \
672 MAC_PHYCFG2_ACT_COMP_RT8211 | \
673 MAC_PHYCFG2_QUAL_MASK_RT8211 | \
674 MAC_PHYCFG2_QUAL_COMP_RT8211)
675 #define MAC_PHYCFG2_RTL8201E_LED_MODES \
676 (MAC_PHYCFG2_EMODE_MASK_RT8201 | \
677 MAC_PHYCFG2_EMODE_COMP_RT8201 | \
678 MAC_PHYCFG2_FMODE_MASK_RT8201 | \
679 MAC_PHYCFG2_FMODE_COMP_RT8201 | \
680 MAC_PHYCFG2_GMODE_MASK_RT8201 | \
681 MAC_PHYCFG2_GMODE_COMP_RT8201 | \
682 MAC_PHYCFG2_ACT_MASK_RT8201 | \
683 MAC_PHYCFG2_ACT_COMP_RT8201 | \
684 MAC_PHYCFG2_QUAL_MASK_RT8201 | \
685 MAC_PHYCFG2_QUAL_COMP_RT8201)
686 #define MAC_EXT_RGMII_MODE 0x000005a8
687 #define MAC_RGMII_MODE_TX_ENABLE 0x00000001
688 #define MAC_RGMII_MODE_TX_LOWPWR 0x00000002
689 #define MAC_RGMII_MODE_TX_RESET 0x00000004
690 #define MAC_RGMII_MODE_RX_INT_B 0x00000100
691 #define MAC_RGMII_MODE_RX_QUALITY 0x00000200
692 #define MAC_RGMII_MODE_RX_ACTIVITY 0x00000400
693 #define MAC_RGMII_MODE_RX_ENG_DET 0x00000800
694 /* 0x5ac --> 0x5b0 unused */
695 #define SERDES_RX_CTRL 0x000005b0 /* 5780/5714 only */
696 #define SERDES_RX_SIG_DETECT 0x00000400
697 #define SG_DIG_CTRL 0x000005b0
698 #define SG_DIG_USING_HW_AUTONEG 0x80000000
699 #define SG_DIG_SOFT_RESET 0x40000000
700 #define SG_DIG_DISABLE_LINKRDY 0x20000000
701 #define SG_DIG_CRC16_CLEAR_N 0x01000000
702 #define SG_DIG_EN10B 0x00800000
703 #define SG_DIG_CLEAR_STATUS 0x00400000
704 #define SG_DIG_LOCAL_DUPLEX_STATUS 0x00200000
705 #define SG_DIG_LOCAL_LINK_STATUS 0x00100000
706 #define SG_DIG_SPEED_STATUS_MASK 0x000c0000
707 #define SG_DIG_SPEED_STATUS_SHIFT 18
708 #define SG_DIG_JUMBO_PACKET_DISABLE 0x00020000
709 #define SG_DIG_RESTART_AUTONEG 0x00010000
710 #define SG_DIG_FIBER_MODE 0x00008000
711 #define SG_DIG_REMOTE_FAULT_MASK 0x00006000
712 #define SG_DIG_PAUSE_MASK 0x00001800
713 #define SG_DIG_PAUSE_CAP 0x00000800
714 #define SG_DIG_ASYM_PAUSE 0x00001000
715 #define SG_DIG_GBIC_ENABLE 0x00000400
716 #define SG_DIG_CHECK_END_ENABLE 0x00000200
717 #define SG_DIG_SGMII_AUTONEG_TIMER 0x00000100
718 #define SG_DIG_CLOCK_PHASE_SELECT 0x00000080
719 #define SG_DIG_GMII_INPUT_SELECT 0x00000040
720 #define SG_DIG_MRADV_CRC16_SELECT 0x00000020
721 #define SG_DIG_COMMA_DETECT_ENABLE 0x00000010
722 #define SG_DIG_AUTONEG_TIMER_REDUCE 0x00000008
723 #define SG_DIG_AUTONEG_LOW_ENABLE 0x00000004
724 #define SG_DIG_REMOTE_LOOPBACK 0x00000002
725 #define SG_DIG_LOOPBACK 0x00000001
726 #define SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
727 SG_DIG_LOCAL_DUPLEX_STATUS | \
728 SG_DIG_LOCAL_LINK_STATUS | \
729 (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
730 SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
731 #define SG_DIG_STATUS 0x000005b4
732 #define SG_DIG_CRC16_BUS_MASK 0xffff0000
733 #define SG_DIG_PARTNER_FAULT_MASK 0x00600000 /* If !MRADV_CRC16_SELECT */
734 #define SG_DIG_PARTNER_ASYM_PAUSE 0x00100000 /* If !MRADV_CRC16_SELECT */
735 #define SG_DIG_PARTNER_PAUSE_CAPABLE 0x00080000 /* If !MRADV_CRC16_SELECT */
736 #define SG_DIG_PARTNER_HALF_DUPLEX 0x00040000 /* If !MRADV_CRC16_SELECT */
737 #define SG_DIG_PARTNER_FULL_DUPLEX 0x00020000 /* If !MRADV_CRC16_SELECT */
738 #define SG_DIG_PARTNER_NEXT_PAGE 0x00010000 /* If !MRADV_CRC16_SELECT */
739 #define SG_DIG_AUTONEG_STATE_MASK 0x00000ff0
740 #define SG_DIG_IS_SERDES 0x00000100
741 #define SG_DIG_COMMA_DETECTOR 0x00000008
742 #define SG_DIG_MAC_ACK_STATUS 0x00000004
743 #define SG_DIG_AUTONEG_COMPLETE 0x00000002
744 #define SG_DIG_AUTONEG_ERROR 0x00000001
745 /* 0x5b8 --> 0x600 unused */
746 #define MAC_TX_MAC_STATE_BASE 0x00000600 /* 16 bytes */
747 #define MAC_RX_MAC_STATE_BASE 0x00000610 /* 20 bytes */
748 /* 0x624 --> 0x670 unused */
749
750 #define MAC_RSS_INDIR_TBL_0 0x00000630
751
752 #define MAC_RSS_HASH_KEY_0 0x00000670
753 #define MAC_RSS_HASH_KEY_1 0x00000674
754 #define MAC_RSS_HASH_KEY_2 0x00000678
755 #define MAC_RSS_HASH_KEY_3 0x0000067c
756 #define MAC_RSS_HASH_KEY_4 0x00000680
757 #define MAC_RSS_HASH_KEY_5 0x00000684
758 #define MAC_RSS_HASH_KEY_6 0x00000688
759 #define MAC_RSS_HASH_KEY_7 0x0000068c
760 #define MAC_RSS_HASH_KEY_8 0x00000690
761 #define MAC_RSS_HASH_KEY_9 0x00000694
762 /* 0x698 --> 0x800 unused */
763
764 #define MAC_TX_STATS_OCTETS 0x00000800
765 #define MAC_TX_STATS_RESV1 0x00000804
766 #define MAC_TX_STATS_COLLISIONS 0x00000808
767 #define MAC_TX_STATS_XON_SENT 0x0000080c
768 #define MAC_TX_STATS_XOFF_SENT 0x00000810
769 #define MAC_TX_STATS_RESV2 0x00000814
770 #define MAC_TX_STATS_MAC_ERRORS 0x00000818
771 #define MAC_TX_STATS_SINGLE_COLLISIONS 0x0000081c
772 #define MAC_TX_STATS_MULT_COLLISIONS 0x00000820
773 #define MAC_TX_STATS_DEFERRED 0x00000824
774 #define MAC_TX_STATS_RESV3 0x00000828
775 #define MAC_TX_STATS_EXCESSIVE_COL 0x0000082c
776 #define MAC_TX_STATS_LATE_COL 0x00000830
777 #define MAC_TX_STATS_RESV4_1 0x00000834
778 #define MAC_TX_STATS_RESV4_2 0x00000838
779 #define MAC_TX_STATS_RESV4_3 0x0000083c
780 #define MAC_TX_STATS_RESV4_4 0x00000840
781 #define MAC_TX_STATS_RESV4_5 0x00000844
782 #define MAC_TX_STATS_RESV4_6 0x00000848
783 #define MAC_TX_STATS_RESV4_7 0x0000084c
784 #define MAC_TX_STATS_RESV4_8 0x00000850
785 #define MAC_TX_STATS_RESV4_9 0x00000854
786 #define MAC_TX_STATS_RESV4_10 0x00000858
787 #define MAC_TX_STATS_RESV4_11 0x0000085c
788 #define MAC_TX_STATS_RESV4_12 0x00000860
789 #define MAC_TX_STATS_RESV4_13 0x00000864
790 #define MAC_TX_STATS_RESV4_14 0x00000868
791 #define MAC_TX_STATS_UCAST 0x0000086c
792 #define MAC_TX_STATS_MCAST 0x00000870
793 #define MAC_TX_STATS_BCAST 0x00000874
794 #define MAC_TX_STATS_RESV5_1 0x00000878
795 #define MAC_TX_STATS_RESV5_2 0x0000087c
796 #define MAC_RX_STATS_OCTETS 0x00000880
797 #define MAC_RX_STATS_RESV1 0x00000884
798 #define MAC_RX_STATS_FRAGMENTS 0x00000888
799 #define MAC_RX_STATS_UCAST 0x0000088c
800 #define MAC_RX_STATS_MCAST 0x00000890
801 #define MAC_RX_STATS_BCAST 0x00000894
802 #define MAC_RX_STATS_FCS_ERRORS 0x00000898
803 #define MAC_RX_STATS_ALIGN_ERRORS 0x0000089c
804 #define MAC_RX_STATS_XON_PAUSE_RECVD 0x000008a0
805 #define MAC_RX_STATS_XOFF_PAUSE_RECVD 0x000008a4
806 #define MAC_RX_STATS_MAC_CTRL_RECVD 0x000008a8
807 #define MAC_RX_STATS_XOFF_ENTERED 0x000008ac
808 #define MAC_RX_STATS_FRAME_TOO_LONG 0x000008b0
809 #define MAC_RX_STATS_JABBERS 0x000008b4
810 #define MAC_RX_STATS_UNDERSIZE 0x000008b8
811 /* 0x8bc --> 0xc00 unused */
812
813 /* Send data initiator control registers */
814 #define SNDDATAI_MODE 0x00000c00
815 #define SNDDATAI_MODE_RESET 0x00000001
816 #define SNDDATAI_MODE_ENABLE 0x00000002
817 #define SNDDATAI_MODE_STAT_OFLOW_ENAB 0x00000004
818 #define SNDDATAI_STATUS 0x00000c04
819 #define SNDDATAI_STATUS_STAT_OFLOW 0x00000004
820 #define SNDDATAI_STATSCTRL 0x00000c08
821 #define SNDDATAI_SCTRL_ENABLE 0x00000001
822 #define SNDDATAI_SCTRL_FASTUPD 0x00000002
823 #define SNDDATAI_SCTRL_CLEAR 0x00000004
824 #define SNDDATAI_SCTRL_FLUSH 0x00000008
825 #define SNDDATAI_SCTRL_FORCE_ZERO 0x00000010
826 #define SNDDATAI_STATSENAB 0x00000c0c
827 #define SNDDATAI_STATSINCMASK 0x00000c10
828 #define ISO_PKT_TX 0x00000c20
829 /* 0xc24 --> 0xc80 unused */
830 #define SNDDATAI_COS_CNT_0 0x00000c80
831 #define SNDDATAI_COS_CNT_1 0x00000c84
832 #define SNDDATAI_COS_CNT_2 0x00000c88
833 #define SNDDATAI_COS_CNT_3 0x00000c8c
834 #define SNDDATAI_COS_CNT_4 0x00000c90
835 #define SNDDATAI_COS_CNT_5 0x00000c94
836 #define SNDDATAI_COS_CNT_6 0x00000c98
837 #define SNDDATAI_COS_CNT_7 0x00000c9c
838 #define SNDDATAI_COS_CNT_8 0x00000ca0
839 #define SNDDATAI_COS_CNT_9 0x00000ca4
840 #define SNDDATAI_COS_CNT_10 0x00000ca8
841 #define SNDDATAI_COS_CNT_11 0x00000cac
842 #define SNDDATAI_COS_CNT_12 0x00000cb0
843 #define SNDDATAI_COS_CNT_13 0x00000cb4
844 #define SNDDATAI_COS_CNT_14 0x00000cb8
845 #define SNDDATAI_COS_CNT_15 0x00000cbc
846 #define SNDDATAI_DMA_RDQ_FULL_CNT 0x00000cc0
847 #define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT 0x00000cc4
848 #define SNDDATAI_SDCQ_FULL_CNT 0x00000cc8
849 #define SNDDATAI_NICRNG_SSND_PIDX_CNT 0x00000ccc
850 #define SNDDATAI_STATS_UPDATED_CNT 0x00000cd0
851 #define SNDDATAI_INTERRUPTS_CNT 0x00000cd4
852 #define SNDDATAI_AVOID_INTERRUPTS_CNT 0x00000cd8
853 #define SNDDATAI_SND_THRESH_HIT_CNT 0x00000cdc
854 /* 0xce0 --> 0x1000 unused */
855
856 /* Send data completion control registers */
857 #define SNDDATAC_MODE 0x00001000
858 #define SNDDATAC_MODE_RESET 0x00000001
859 #define SNDDATAC_MODE_ENABLE 0x00000002
860 #define SNDDATAC_MODE_CDELAY 0x00000010
861 /* 0x1004 --> 0x1400 unused */
862
863 /* Send BD ring selector */
864 #define SNDBDS_MODE 0x00001400
865 #define SNDBDS_MODE_RESET 0x00000001
866 #define SNDBDS_MODE_ENABLE 0x00000002
867 #define SNDBDS_MODE_ATTN_ENABLE 0x00000004
868 #define SNDBDS_STATUS 0x00001404
869 #define SNDBDS_STATUS_ERROR_ATTN 0x00000004
870 #define SNDBDS_HWDIAG 0x00001408
871 /* 0x140c --> 0x1440 */
872 #define SNDBDS_SEL_CON_IDX_0 0x00001440
873 #define SNDBDS_SEL_CON_IDX_1 0x00001444
874 #define SNDBDS_SEL_CON_IDX_2 0x00001448
875 #define SNDBDS_SEL_CON_IDX_3 0x0000144c
876 #define SNDBDS_SEL_CON_IDX_4 0x00001450
877 #define SNDBDS_SEL_CON_IDX_5 0x00001454
878 #define SNDBDS_SEL_CON_IDX_6 0x00001458
879 #define SNDBDS_SEL_CON_IDX_7 0x0000145c
880 #define SNDBDS_SEL_CON_IDX_8 0x00001460
881 #define SNDBDS_SEL_CON_IDX_9 0x00001464
882 #define SNDBDS_SEL_CON_IDX_10 0x00001468
883 #define SNDBDS_SEL_CON_IDX_11 0x0000146c
884 #define SNDBDS_SEL_CON_IDX_12 0x00001470
885 #define SNDBDS_SEL_CON_IDX_13 0x00001474
886 #define SNDBDS_SEL_CON_IDX_14 0x00001478
887 #define SNDBDS_SEL_CON_IDX_15 0x0000147c
888 /* 0x1480 --> 0x1800 unused */
889
890 /* Send BD initiator control registers */
891 #define SNDBDI_MODE 0x00001800
892 #define SNDBDI_MODE_RESET 0x00000001
893 #define SNDBDI_MODE_ENABLE 0x00000002
894 #define SNDBDI_MODE_ATTN_ENABLE 0x00000004
895 #define SNDBDI_MODE_MULTI_TXQ_EN 0x00000020
896 #define SNDBDI_STATUS 0x00001804
897 #define SNDBDI_STATUS_ERROR_ATTN 0x00000004
898 #define SNDBDI_IN_PROD_IDX_0 0x00001808
899 #define SNDBDI_IN_PROD_IDX_1 0x0000180c
900 #define SNDBDI_IN_PROD_IDX_2 0x00001810
901 #define SNDBDI_IN_PROD_IDX_3 0x00001814
902 #define SNDBDI_IN_PROD_IDX_4 0x00001818
903 #define SNDBDI_IN_PROD_IDX_5 0x0000181c
904 #define SNDBDI_IN_PROD_IDX_6 0x00001820
905 #define SNDBDI_IN_PROD_IDX_7 0x00001824
906 #define SNDBDI_IN_PROD_IDX_8 0x00001828
907 #define SNDBDI_IN_PROD_IDX_9 0x0000182c
908 #define SNDBDI_IN_PROD_IDX_10 0x00001830
909 #define SNDBDI_IN_PROD_IDX_11 0x00001834
910 #define SNDBDI_IN_PROD_IDX_12 0x00001838
911 #define SNDBDI_IN_PROD_IDX_13 0x0000183c
912 #define SNDBDI_IN_PROD_IDX_14 0x00001840
913 #define SNDBDI_IN_PROD_IDX_15 0x00001844
914 /* 0x1848 --> 0x1c00 unused */
915
916 /* Send BD completion control registers */
917 #define SNDBDC_MODE 0x00001c00
918 #define SNDBDC_MODE_RESET 0x00000001
919 #define SNDBDC_MODE_ENABLE 0x00000002
920 #define SNDBDC_MODE_ATTN_ENABLE 0x00000004
921 /* 0x1c04 --> 0x2000 unused */
922
923 /* Receive list placement control registers */
924 #define RCVLPC_MODE 0x00002000
925 #define RCVLPC_MODE_RESET 0x00000001
926 #define RCVLPC_MODE_ENABLE 0x00000002
927 #define RCVLPC_MODE_CLASS0_ATTN_ENAB 0x00000004
928 #define RCVLPC_MODE_MAPOOR_AATTN_ENAB 0x00000008
929 #define RCVLPC_MODE_STAT_OFLOW_ENAB 0x00000010
930 #define RCVLPC_STATUS 0x00002004
931 #define RCVLPC_STATUS_CLASS0 0x00000004
932 #define RCVLPC_STATUS_MAPOOR 0x00000008
933 #define RCVLPC_STATUS_STAT_OFLOW 0x00000010
934 #define RCVLPC_LOCK 0x00002008
935 #define RCVLPC_LOCK_REQ_MASK 0x0000ffff
936 #define RCVLPC_LOCK_REQ_SHIFT 0
937 #define RCVLPC_LOCK_GRANT_MASK 0xffff0000
938 #define RCVLPC_LOCK_GRANT_SHIFT 16
939 #define RCVLPC_NON_EMPTY_BITS 0x0000200c
940 #define RCVLPC_NON_EMPTY_BITS_MASK 0x0000ffff
941 #define RCVLPC_CONFIG 0x00002010
942 #define RCVLPC_STATSCTRL 0x00002014
943 #define RCVLPC_STATSCTRL_ENABLE 0x00000001
944 #define RCVLPC_STATSCTRL_FASTUPD 0x00000002
945 #define RCVLPC_STATS_ENABLE 0x00002018
946 #define RCVLPC_STATSENAB_ASF_FIX 0x00000002
947 #define RCVLPC_STATSENAB_DACK_FIX 0x00040000
948 #define RCVLPC_STATSENAB_LNGBRST_RFIX 0x00400000
949 #define RCVLPC_STATS_INCMASK 0x0000201c
950 /* 0x2020 --> 0x2100 unused */
951 #define RCVLPC_SELLST_BASE 0x00002100 /* 16 16-byte entries */
952 #define SELLST_TAIL 0x00000004
953 #define SELLST_CONT 0x00000008
954 #define SELLST_UNUSED 0x0000000c
955 #define RCVLPC_COS_CNTL_BASE 0x00002200 /* 16 4-byte entries */
956 #define RCVLPC_DROP_FILTER_CNT 0x00002240
957 #define RCVLPC_DMA_WQ_FULL_CNT 0x00002244
958 #define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT 0x00002248
959 #define RCVLPC_NO_RCV_BD_CNT 0x0000224c
960 #define RCVLPC_IN_DISCARDS_CNT 0x00002250
961 #define RCVLPC_IN_ERRORS_CNT 0x00002254
962 #define RCVLPC_RCV_THRESH_HIT_CNT 0x00002258
963 /* 0x225c --> 0x2400 unused */
964
965 /* Receive Data and Receive BD Initiator Control */
966 #define RCVDBDI_MODE 0x00002400
967 #define RCVDBDI_MODE_RESET 0x00000001
968 #define RCVDBDI_MODE_ENABLE 0x00000002
969 #define RCVDBDI_MODE_JUMBOBD_NEEDED 0x00000004
970 #define RCVDBDI_MODE_FRM_TOO_BIG 0x00000008
971 #define RCVDBDI_MODE_INV_RING_SZ 0x00000010
972 #define RCVDBDI_STATUS 0x00002404
973 #define RCVDBDI_STATUS_JUMBOBD_NEEDED 0x00000004
974 #define RCVDBDI_STATUS_FRM_TOO_BIG 0x00000008
975 #define RCVDBDI_STATUS_INV_RING_SZ 0x00000010
976 #define RCVDBDI_SPLIT_FRAME_MINSZ 0x00002408
977 /* 0x240c --> 0x2440 unused */
978 #define RCVDBDI_JUMBO_BD 0x00002440 /* TG3_BDINFO_... */
979 #define RCVDBDI_STD_BD 0x00002450 /* TG3_BDINFO_... */
980 #define RCVDBDI_MINI_BD 0x00002460 /* TG3_BDINFO_... */
981 #define RCVDBDI_JUMBO_CON_IDX 0x00002470
982 #define RCVDBDI_STD_CON_IDX 0x00002474
983 #define RCVDBDI_MINI_CON_IDX 0x00002478
984 /* 0x247c --> 0x2480 unused */
985 #define RCVDBDI_BD_PROD_IDX_0 0x00002480
986 #define RCVDBDI_BD_PROD_IDX_1 0x00002484
987 #define RCVDBDI_BD_PROD_IDX_2 0x00002488
988 #define RCVDBDI_BD_PROD_IDX_3 0x0000248c
989 #define RCVDBDI_BD_PROD_IDX_4 0x00002490
990 #define RCVDBDI_BD_PROD_IDX_5 0x00002494
991 #define RCVDBDI_BD_PROD_IDX_6 0x00002498
992 #define RCVDBDI_BD_PROD_IDX_7 0x0000249c
993 #define RCVDBDI_BD_PROD_IDX_8 0x000024a0
994 #define RCVDBDI_BD_PROD_IDX_9 0x000024a4
995 #define RCVDBDI_BD_PROD_IDX_10 0x000024a8
996 #define RCVDBDI_BD_PROD_IDX_11 0x000024ac
997 #define RCVDBDI_BD_PROD_IDX_12 0x000024b0
998 #define RCVDBDI_BD_PROD_IDX_13 0x000024b4
999 #define RCVDBDI_BD_PROD_IDX_14 0x000024b8
1000 #define RCVDBDI_BD_PROD_IDX_15 0x000024bc
1001 #define RCVDBDI_HWDIAG 0x000024c0
1002 /* 0x24c4 --> 0x2800 unused */
1003
1004 /* Receive Data Completion Control */
1005 #define RCVDCC_MODE 0x00002800
1006 #define RCVDCC_MODE_RESET 0x00000001
1007 #define RCVDCC_MODE_ENABLE 0x00000002
1008 #define RCVDCC_MODE_ATTN_ENABLE 0x00000004
1009 /* 0x2804 --> 0x2c00 unused */
1010
1011 /* Receive BD Initiator Control Registers */
1012 #define RCVBDI_MODE 0x00002c00
1013 #define RCVBDI_MODE_RESET 0x00000001
1014 #define RCVBDI_MODE_ENABLE 0x00000002
1015 #define RCVBDI_MODE_RCB_ATTN_ENAB 0x00000004
1016 #define RCVBDI_STATUS 0x00002c04
1017 #define RCVBDI_STATUS_RCB_ATTN 0x00000004
1018 #define RCVBDI_JUMBO_PROD_IDX 0x00002c08
1019 #define RCVBDI_STD_PROD_IDX 0x00002c0c
1020 #define RCVBDI_MINI_PROD_IDX 0x00002c10
1021 #define RCVBDI_MINI_THRESH 0x00002c14
1022 #define RCVBDI_STD_THRESH 0x00002c18
1023 #define RCVBDI_JUMBO_THRESH 0x00002c1c
1024 /* 0x2c20 --> 0x2d00 unused */
1025
1026 #define STD_REPLENISH_LWM 0x00002d00
1027 #define JMB_REPLENISH_LWM 0x00002d04
1028 /* 0x2d08 --> 0x3000 unused */
1029
1030 /* Receive BD Completion Control Registers */
1031 #define RCVCC_MODE 0x00003000
1032 #define RCVCC_MODE_RESET 0x00000001
1033 #define RCVCC_MODE_ENABLE 0x00000002
1034 #define RCVCC_MODE_ATTN_ENABLE 0x00000004
1035 #define RCVCC_STATUS 0x00003004
1036 #define RCVCC_STATUS_ERROR_ATTN 0x00000004
1037 #define RCVCC_JUMP_PROD_IDX 0x00003008
1038 #define RCVCC_STD_PROD_IDX 0x0000300c
1039 #define RCVCC_MINI_PROD_IDX 0x00003010
1040 /* 0x3014 --> 0x3400 unused */
1041
1042 /* Receive list selector control registers */
1043 #define RCVLSC_MODE 0x00003400
1044 #define RCVLSC_MODE_RESET 0x00000001
1045 #define RCVLSC_MODE_ENABLE 0x00000002
1046 #define RCVLSC_MODE_ATTN_ENABLE 0x00000004
1047 #define RCVLSC_STATUS 0x00003404
1048 #define RCVLSC_STATUS_ERROR_ATTN 0x00000004
1049 /* 0x3408 --> 0x3600 unused */
1050
1051 /* CPMU registers */
1052 #define TG3_CPMU_CTRL 0x00003600
1053 #define CPMU_CTRL_LINK_IDLE_MODE 0x00000200
1054 #define CPMU_CTRL_LINK_AWARE_MODE 0x00000400
1055 #define CPMU_CTRL_LINK_SPEED_MODE 0x00004000
1056 #define CPMU_CTRL_GPHY_10MB_RXONLY 0x00010000
1057 #define TG3_CPMU_LSPD_10MB_CLK 0x00003604
1058 #define CPMU_LSPD_10MB_MACCLK_MASK 0x001f0000
1059 #define CPMU_LSPD_10MB_MACCLK_6_25 0x00130000
1060 /* 0x3608 --> 0x360c unused */
1061
1062 #define TG3_CPMU_LSPD_1000MB_CLK 0x0000360c
1063 #define CPMU_LSPD_1000MB_MACCLK_62_5 0x00000000
1064 #define CPMU_LSPD_1000MB_MACCLK_12_5 0x00110000
1065 #define CPMU_LSPD_1000MB_MACCLK_MASK 0x001f0000
1066 #define TG3_CPMU_LNK_AWARE_PWRMD 0x00003610
1067 #define CPMU_LNK_AWARE_MACCLK_MASK 0x001f0000
1068 #define CPMU_LNK_AWARE_MACCLK_6_25 0x00130000
1069 /* 0x3614 --> 0x361c unused */
1070
1071 #define TG3_CPMU_HST_ACC 0x0000361c
1072 #define CPMU_HST_ACC_MACCLK_MASK 0x001f0000
1073 #define CPMU_HST_ACC_MACCLK_6_25 0x00130000
1074 /* 0x3620 --> 0x362c unused */
1075
1076 #define TG3_CPMU_STATUS 0x0000362c
1077 #define TG3_CPMU_STATUS_PCIE_FUNC 0x20000000
1078 #define TG3_CPMU_CLCK_STAT 0x00003630
1079 #define CPMU_CLCK_STAT_MAC_CLCK_MASK 0x001f0000
1080 #define CPMU_CLCK_STAT_MAC_CLCK_62_5 0x00000000
1081 #define CPMU_CLCK_STAT_MAC_CLCK_12_5 0x00110000
1082 #define CPMU_CLCK_STAT_MAC_CLCK_6_25 0x00130000
1083 /* 0x3634 --> 0x365c unused */
1084
1085 #define TG3_CPMU_MUTEX_REQ 0x0000365c
1086 #define CPMU_MUTEX_REQ_DRIVER 0x00001000
1087 #define TG3_CPMU_MUTEX_GNT 0x00003660
1088 #define CPMU_MUTEX_GNT_DRIVER 0x00001000
1089 #define TG3_CPMU_PHY_STRAP 0x00003664
1090 #define TG3_CPMU_PHY_STRAP_IS_SERDES 0x00000020
1091 /* 0x3664 --> 0x3800 unused */
1092
1093 /* Mbuf cluster free registers */
1094 #define MBFREE_MODE 0x00003800
1095 #define MBFREE_MODE_RESET 0x00000001
1096 #define MBFREE_MODE_ENABLE 0x00000002
1097 #define MBFREE_STATUS 0x00003804
1098 /* 0x3808 --> 0x3c00 unused */
1099
1100 /* Host coalescing control registers */
1101 #define HOSTCC_MODE 0x00003c00
1102 #define HOSTCC_MODE_RESET 0x00000001
1103 #define HOSTCC_MODE_ENABLE 0x00000002
1104 #define HOSTCC_MODE_ATTN 0x00000004
1105 #define HOSTCC_MODE_NOW 0x00000008
1106 #define HOSTCC_MODE_FULL_STATUS 0x00000000
1107 #define HOSTCC_MODE_64BYTE 0x00000080
1108 #define HOSTCC_MODE_32BYTE 0x00000100
1109 #define HOSTCC_MODE_CLRTICK_RXBD 0x00000200
1110 #define HOSTCC_MODE_CLRTICK_TXBD 0x00000400
1111 #define HOSTCC_MODE_NOINT_ON_NOW 0x00000800
1112 #define HOSTCC_MODE_NOINT_ON_FORCE 0x00001000
1113 #define HOSTCC_MODE_COAL_VEC1_NOW 0x00002000
1114 #define HOSTCC_STATUS 0x00003c04
1115 #define HOSTCC_STATUS_ERROR_ATTN 0x00000004
1116 #define HOSTCC_RXCOL_TICKS 0x00003c08
1117 #define LOW_RXCOL_TICKS 0x00000032
1118 #define LOW_RXCOL_TICKS_CLRTCKS 0x00000014
1119 #define DEFAULT_RXCOL_TICKS 0x00000048
1120 #define HIGH_RXCOL_TICKS 0x00000096
1121 #define MAX_RXCOL_TICKS 0x000003ff
1122 #define HOSTCC_TXCOL_TICKS 0x00003c0c
1123 #define LOW_TXCOL_TICKS 0x00000096
1124 #define LOW_TXCOL_TICKS_CLRTCKS 0x00000048
1125 #define DEFAULT_TXCOL_TICKS 0x0000012c
1126 #define HIGH_TXCOL_TICKS 0x00000145
1127 #define MAX_TXCOL_TICKS 0x000003ff
1128 #define HOSTCC_RXMAX_FRAMES 0x00003c10
1129 #define LOW_RXMAX_FRAMES 0x00000005
1130 #define DEFAULT_RXMAX_FRAMES 0x00000008
1131 #define HIGH_RXMAX_FRAMES 0x00000012
1132 #define MAX_RXMAX_FRAMES 0x000000ff
1133 #define HOSTCC_TXMAX_FRAMES 0x00003c14
1134 #define LOW_TXMAX_FRAMES 0x00000035
1135 #define DEFAULT_TXMAX_FRAMES 0x0000004b
1136 #define HIGH_TXMAX_FRAMES 0x00000052
1137 #define MAX_TXMAX_FRAMES 0x000000ff
1138 #define HOSTCC_RXCOAL_TICK_INT 0x00003c18
1139 #define DEFAULT_RXCOAL_TICK_INT 0x00000019
1140 #define DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
1141 #define MAX_RXCOAL_TICK_INT 0x000003ff
1142 #define HOSTCC_TXCOAL_TICK_INT 0x00003c1c
1143 #define DEFAULT_TXCOAL_TICK_INT 0x00000019
1144 #define DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
1145 #define MAX_TXCOAL_TICK_INT 0x000003ff
1146 #define HOSTCC_RXCOAL_MAXF_INT 0x00003c20
1147 #define DEFAULT_RXCOAL_MAXF_INT 0x00000005
1148 #define MAX_RXCOAL_MAXF_INT 0x000000ff
1149 #define HOSTCC_TXCOAL_MAXF_INT 0x00003c24
1150 #define DEFAULT_TXCOAL_MAXF_INT 0x00000005
1151 #define MAX_TXCOAL_MAXF_INT 0x000000ff
1152 #define HOSTCC_STAT_COAL_TICKS 0x00003c28
1153 #define DEFAULT_STAT_COAL_TICKS 0x000f4240
1154 #define MAX_STAT_COAL_TICKS 0xd693d400
1155 #define MIN_STAT_COAL_TICKS 0x00000064
1156 /* 0x3c2c --> 0x3c30 unused */
1157 #define HOSTCC_STATS_BLK_HOST_ADDR 0x00003c30 /* 64-bit */
1158 #define HOSTCC_STATUS_BLK_HOST_ADDR 0x00003c38 /* 64-bit */
1159 #define HOSTCC_STATS_BLK_NIC_ADDR 0x00003c40
1160 #define HOSTCC_STATUS_BLK_NIC_ADDR 0x00003c44
1161 #define HOSTCC_FLOW_ATTN 0x00003c48
1162 /* 0x3c4c --> 0x3c50 unused */
1163 #define HOSTCC_JUMBO_CON_IDX 0x00003c50
1164 #define HOSTCC_STD_CON_IDX 0x00003c54
1165 #define HOSTCC_MINI_CON_IDX 0x00003c58
1166 /* 0x3c5c --> 0x3c80 unused */
1167 #define HOSTCC_RET_PROD_IDX_0 0x00003c80
1168 #define HOSTCC_RET_PROD_IDX_1 0x00003c84
1169 #define HOSTCC_RET_PROD_IDX_2 0x00003c88
1170 #define HOSTCC_RET_PROD_IDX_3 0x00003c8c
1171 #define HOSTCC_RET_PROD_IDX_4 0x00003c90
1172 #define HOSTCC_RET_PROD_IDX_5 0x00003c94
1173 #define HOSTCC_RET_PROD_IDX_6 0x00003c98
1174 #define HOSTCC_RET_PROD_IDX_7 0x00003c9c
1175 #define HOSTCC_RET_PROD_IDX_8 0x00003ca0
1176 #define HOSTCC_RET_PROD_IDX_9 0x00003ca4
1177 #define HOSTCC_RET_PROD_IDX_10 0x00003ca8
1178 #define HOSTCC_RET_PROD_IDX_11 0x00003cac
1179 #define HOSTCC_RET_PROD_IDX_12 0x00003cb0
1180 #define HOSTCC_RET_PROD_IDX_13 0x00003cb4
1181 #define HOSTCC_RET_PROD_IDX_14 0x00003cb8
1182 #define HOSTCC_RET_PROD_IDX_15 0x00003cbc
1183 #define HOSTCC_SND_CON_IDX_0 0x00003cc0
1184 #define HOSTCC_SND_CON_IDX_1 0x00003cc4
1185 #define HOSTCC_SND_CON_IDX_2 0x00003cc8
1186 #define HOSTCC_SND_CON_IDX_3 0x00003ccc
1187 #define HOSTCC_SND_CON_IDX_4 0x00003cd0
1188 #define HOSTCC_SND_CON_IDX_5 0x00003cd4
1189 #define HOSTCC_SND_CON_IDX_6 0x00003cd8
1190 #define HOSTCC_SND_CON_IDX_7 0x00003cdc
1191 #define HOSTCC_SND_CON_IDX_8 0x00003ce0
1192 #define HOSTCC_SND_CON_IDX_9 0x00003ce4
1193 #define HOSTCC_SND_CON_IDX_10 0x00003ce8
1194 #define HOSTCC_SND_CON_IDX_11 0x00003cec
1195 #define HOSTCC_SND_CON_IDX_12 0x00003cf0
1196 #define HOSTCC_SND_CON_IDX_13 0x00003cf4
1197 #define HOSTCC_SND_CON_IDX_14 0x00003cf8
1198 #define HOSTCC_SND_CON_IDX_15 0x00003cfc
1199 #define HOSTCC_STATBLCK_RING1 0x00003d00
1200 /* 0x3d00 --> 0x3d80 unused */
1201
1202 #define HOSTCC_RXCOL_TICKS_VEC1 0x00003d80
1203 #define HOSTCC_TXCOL_TICKS_VEC1 0x00003d84
1204 #define HOSTCC_RXMAX_FRAMES_VEC1 0x00003d88
1205 #define HOSTCC_TXMAX_FRAMES_VEC1 0x00003d8c
1206 #define HOSTCC_RXCOAL_MAXF_INT_VEC1 0x00003d90
1207 #define HOSTCC_TXCOAL_MAXF_INT_VEC1 0x00003d94
1208 /* 0x3d98 --> 0x4000 unused */
1209
1210 /* Memory arbiter control registers */
1211 #define MEMARB_MODE 0x00004000
1212 #define MEMARB_MODE_RESET 0x00000001
1213 #define MEMARB_MODE_ENABLE 0x00000002
1214 #define MEMARB_STATUS 0x00004004
1215 #define MEMARB_TRAP_ADDR_LOW 0x00004008
1216 #define MEMARB_TRAP_ADDR_HIGH 0x0000400c
1217 /* 0x4010 --> 0x4400 unused */
1218
1219 /* Buffer manager control registers */
1220 #define BUFMGR_MODE 0x00004400
1221 #define BUFMGR_MODE_RESET 0x00000001
1222 #define BUFMGR_MODE_ENABLE 0x00000002
1223 #define BUFMGR_MODE_ATTN_ENABLE 0x00000004
1224 #define BUFMGR_MODE_BM_TEST 0x00000008
1225 #define BUFMGR_MODE_MBLOW_ATTN_ENAB 0x00000010
1226 #define BUFMGR_STATUS 0x00004404
1227 #define BUFMGR_STATUS_ERROR 0x00000004
1228 #define BUFMGR_STATUS_MBLOW 0x00000010
1229 #define BUFMGR_MB_POOL_ADDR 0x00004408
1230 #define BUFMGR_MB_POOL_SIZE 0x0000440c
1231 #define BUFMGR_MB_RDMA_LOW_WATER 0x00004410
1232 #define DEFAULT_MB_RDMA_LOW_WATER 0x00000050
1233 #define DEFAULT_MB_RDMA_LOW_WATER_5705 0x00000000
1234 #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
1235 #define DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
1236 #define BUFMGR_MB_MACRX_LOW_WATER 0x00004414
1237 #define DEFAULT_MB_MACRX_LOW_WATER 0x00000020
1238 #define DEFAULT_MB_MACRX_LOW_WATER_5705 0x00000010
1239 #define DEFAULT_MB_MACRX_LOW_WATER_5906 0x00000004
1240 #define DEFAULT_MB_MACRX_LOW_WATER_57765 0x0000002a
1241 #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
1242 #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
1243 #define DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765 0x0000007e
1244 #define BUFMGR_MB_HIGH_WATER 0x00004418
1245 #define DEFAULT_MB_HIGH_WATER 0x00000060
1246 #define DEFAULT_MB_HIGH_WATER_5705 0x00000060
1247 #define DEFAULT_MB_HIGH_WATER_5906 0x00000010
1248 #define DEFAULT_MB_HIGH_WATER_57765 0x000000a0
1249 #define DEFAULT_MB_HIGH_WATER_JUMBO 0x0000017c
1250 #define DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
1251 #define DEFAULT_MB_HIGH_WATER_JUMBO_57765 0x000000ea
1252 #define BUFMGR_RX_MB_ALLOC_REQ 0x0000441c
1253 #define BUFMGR_MB_ALLOC_BIT 0x10000000
1254 #define BUFMGR_RX_MB_ALLOC_RESP 0x00004420
1255 #define BUFMGR_TX_MB_ALLOC_REQ 0x00004424
1256 #define BUFMGR_TX_MB_ALLOC_RESP 0x00004428
1257 #define BUFMGR_DMA_DESC_POOL_ADDR 0x0000442c
1258 #define BUFMGR_DMA_DESC_POOL_SIZE 0x00004430
1259 #define BUFMGR_DMA_LOW_WATER 0x00004434
1260 #define DEFAULT_DMA_LOW_WATER 0x00000005
1261 #define BUFMGR_DMA_HIGH_WATER 0x00004438
1262 #define DEFAULT_DMA_HIGH_WATER 0x0000000a
1263 #define BUFMGR_RX_DMA_ALLOC_REQ 0x0000443c
1264 #define BUFMGR_RX_DMA_ALLOC_RESP 0x00004440
1265 #define BUFMGR_TX_DMA_ALLOC_REQ 0x00004444
1266 #define BUFMGR_TX_DMA_ALLOC_RESP 0x00004448
1267 #define BUFMGR_HWDIAG_0 0x0000444c
1268 #define BUFMGR_HWDIAG_1 0x00004450
1269 #define BUFMGR_HWDIAG_2 0x00004454
1270 /* 0x4458 --> 0x4800 unused */
1271
1272 /* Read DMA control registers */
1273 #define RDMAC_MODE 0x00004800
1274 #define RDMAC_MODE_RESET 0x00000001
1275 #define RDMAC_MODE_ENABLE 0x00000002
1276 #define RDMAC_MODE_TGTABORT_ENAB 0x00000004
1277 #define RDMAC_MODE_MSTABORT_ENAB 0x00000008
1278 #define RDMAC_MODE_PARITYERR_ENAB 0x00000010
1279 #define RDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1280 #define RDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1281 #define RDMAC_MODE_FIFOURUN_ENAB 0x00000080
1282 #define RDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1283 #define RDMAC_MODE_LNGREAD_ENAB 0x00000200
1284 #define RDMAC_MODE_SPLIT_ENABLE 0x00000800
1285 #define RDMAC_MODE_BD_SBD_CRPT_ENAB 0x00000800
1286 #define RDMAC_MODE_SPLIT_RESET 0x00001000
1287 #define RDMAC_MODE_MBUF_RBD_CRPT_ENAB 0x00001000
1288 #define RDMAC_MODE_MBUF_SBD_CRPT_ENAB 0x00002000
1289 #define RDMAC_MODE_FIFO_SIZE_128 0x00020000
1290 #define RDMAC_MODE_FIFO_LONG_BURST 0x00030000
1291 #define RDMAC_MODE_MULT_DMA_RD_DIS 0x01000000
1292 #define RDMAC_MODE_IPV4_LSO_EN 0x08000000
1293 #define RDMAC_MODE_IPV6_LSO_EN 0x10000000
1294 #define RDMAC_STATUS 0x00004804
1295 #define RDMAC_STATUS_TGTABORT 0x00000004
1296 #define RDMAC_STATUS_MSTABORT 0x00000008
1297 #define RDMAC_STATUS_PARITYERR 0x00000010
1298 #define RDMAC_STATUS_ADDROFLOW 0x00000020
1299 #define RDMAC_STATUS_FIFOOFLOW 0x00000040
1300 #define RDMAC_STATUS_FIFOURUN 0x00000080
1301 #define RDMAC_STATUS_FIFOOREAD 0x00000100
1302 #define RDMAC_STATUS_LNGREAD 0x00000200
1303 /* 0x4808 --> 0x4c00 unused */
1304
1305 /* Write DMA control registers */
1306 #define WDMAC_MODE 0x00004c00
1307 #define WDMAC_MODE_RESET 0x00000001
1308 #define WDMAC_MODE_ENABLE 0x00000002
1309 #define WDMAC_MODE_TGTABORT_ENAB 0x00000004
1310 #define WDMAC_MODE_MSTABORT_ENAB 0x00000008
1311 #define WDMAC_MODE_PARITYERR_ENAB 0x00000010
1312 #define WDMAC_MODE_ADDROFLOW_ENAB 0x00000020
1313 #define WDMAC_MODE_FIFOOFLOW_ENAB 0x00000040
1314 #define WDMAC_MODE_FIFOURUN_ENAB 0x00000080
1315 #define WDMAC_MODE_FIFOOREAD_ENAB 0x00000100
1316 #define WDMAC_MODE_LNGREAD_ENAB 0x00000200
1317 #define WDMAC_MODE_RX_ACCEL 0x00000400
1318 #define WDMAC_MODE_STATUS_TAG_FIX 0x20000000
1319 #define WDMAC_MODE_BURST_ALL_DATA 0xc0000000
1320 #define WDMAC_STATUS 0x00004c04
1321 #define WDMAC_STATUS_TGTABORT 0x00000004
1322 #define WDMAC_STATUS_MSTABORT 0x00000008
1323 #define WDMAC_STATUS_PARITYERR 0x00000010
1324 #define WDMAC_STATUS_ADDROFLOW 0x00000020
1325 #define WDMAC_STATUS_FIFOOFLOW 0x00000040
1326 #define WDMAC_STATUS_FIFOURUN 0x00000080
1327 #define WDMAC_STATUS_FIFOOREAD 0x00000100
1328 #define WDMAC_STATUS_LNGREAD 0x00000200
1329 /* 0x4c08 --> 0x5000 unused */
1330
1331 /* Per-cpu register offsets (arm9) */
1332 #define CPU_MODE 0x00000000
1333 #define CPU_MODE_RESET 0x00000001
1334 #define CPU_MODE_HALT 0x00000400
1335 #define CPU_STATE 0x00000004
1336 #define CPU_EVTMASK 0x00000008
1337 /* 0xc --> 0x1c reserved */
1338 #define CPU_PC 0x0000001c
1339 #define CPU_INSN 0x00000020
1340 #define CPU_SPAD_UFLOW 0x00000024
1341 #define CPU_WDOG_CLEAR 0x00000028
1342 #define CPU_WDOG_VECTOR 0x0000002c
1343 #define CPU_WDOG_PC 0x00000030
1344 #define CPU_HW_BP 0x00000034
1345 /* 0x38 --> 0x44 unused */
1346 #define CPU_WDOG_SAVED_STATE 0x00000044
1347 #define CPU_LAST_BRANCH_ADDR 0x00000048
1348 #define CPU_SPAD_UFLOW_SET 0x0000004c
1349 /* 0x50 --> 0x200 unused */
1350 #define CPU_R0 0x00000200
1351 #define CPU_R1 0x00000204
1352 #define CPU_R2 0x00000208
1353 #define CPU_R3 0x0000020c
1354 #define CPU_R4 0x00000210
1355 #define CPU_R5 0x00000214
1356 #define CPU_R6 0x00000218
1357 #define CPU_R7 0x0000021c
1358 #define CPU_R8 0x00000220
1359 #define CPU_R9 0x00000224
1360 #define CPU_R10 0x00000228
1361 #define CPU_R11 0x0000022c
1362 #define CPU_R12 0x00000230
1363 #define CPU_R13 0x00000234
1364 #define CPU_R14 0x00000238
1365 #define CPU_R15 0x0000023c
1366 #define CPU_R16 0x00000240
1367 #define CPU_R17 0x00000244
1368 #define CPU_R18 0x00000248
1369 #define CPU_R19 0x0000024c
1370 #define CPU_R20 0x00000250
1371 #define CPU_R21 0x00000254
1372 #define CPU_R22 0x00000258
1373 #define CPU_R23 0x0000025c
1374 #define CPU_R24 0x00000260
1375 #define CPU_R25 0x00000264
1376 #define CPU_R26 0x00000268
1377 #define CPU_R27 0x0000026c
1378 #define CPU_R28 0x00000270
1379 #define CPU_R29 0x00000274
1380 #define CPU_R30 0x00000278
1381 #define CPU_R31 0x0000027c
1382 /* 0x280 --> 0x400 unused */
1383
1384 #define RX_CPU_BASE 0x00005000
1385 #define RX_CPU_MODE 0x00005000
1386 #define RX_CPU_STATE 0x00005004
1387 #define RX_CPU_PGMCTR 0x0000501c
1388 #define RX_CPU_HWBKPT 0x00005034
1389 #define TX_CPU_BASE 0x00005400
1390 #define TX_CPU_MODE 0x00005400
1391 #define TX_CPU_STATE 0x00005404
1392 #define TX_CPU_PGMCTR 0x0000541c
1393
1394 #define VCPU_STATUS 0x00005100
1395 #define VCPU_STATUS_INIT_DONE 0x04000000
1396 #define VCPU_STATUS_DRV_RESET 0x08000000
1397
1398 #define VCPU_CFGSHDW 0x00005104
1399 #define VCPU_CFGSHDW_WOL_ENABLE 0x00000001
1400 #define VCPU_CFGSHDW_WOL_MAGPKT 0x00000004
1401 #define VCPU_CFGSHDW_ASPM_DBNC 0x00001000
1402
1403 /* Mailboxes */
1404 #define GRCMBOX_BASE 0x00005600
1405 #define GRCMBOX_INTERRUPT_0 0x00005800 /* 64-bit */
1406 #define GRCMBOX_INTERRUPT_1 0x00005808 /* 64-bit */
1407 #define GRCMBOX_INTERRUPT_2 0x00005810 /* 64-bit */
1408 #define GRCMBOX_INTERRUPT_3 0x00005818 /* 64-bit */
1409 #define GRCMBOX_GENERAL_0 0x00005820 /* 64-bit */
1410 #define GRCMBOX_GENERAL_1 0x00005828 /* 64-bit */
1411 #define GRCMBOX_GENERAL_2 0x00005830 /* 64-bit */
1412 #define GRCMBOX_GENERAL_3 0x00005838 /* 64-bit */
1413 #define GRCMBOX_GENERAL_4 0x00005840 /* 64-bit */
1414 #define GRCMBOX_GENERAL_5 0x00005848 /* 64-bit */
1415 #define GRCMBOX_GENERAL_6 0x00005850 /* 64-bit */
1416 #define GRCMBOX_GENERAL_7 0x00005858 /* 64-bit */
1417 #define GRCMBOX_RELOAD_STAT 0x00005860 /* 64-bit */
1418 #define GRCMBOX_RCVSTD_PROD_IDX 0x00005868 /* 64-bit */
1419 #define GRCMBOX_RCVJUMBO_PROD_IDX 0x00005870 /* 64-bit */
1420 #define GRCMBOX_RCVMINI_PROD_IDX 0x00005878 /* 64-bit */
1421 #define GRCMBOX_RCVRET_CON_IDX_0 0x00005880 /* 64-bit */
1422 #define GRCMBOX_RCVRET_CON_IDX_1 0x00005888 /* 64-bit */
1423 #define GRCMBOX_RCVRET_CON_IDX_2 0x00005890 /* 64-bit */
1424 #define GRCMBOX_RCVRET_CON_IDX_3 0x00005898 /* 64-bit */
1425 #define GRCMBOX_RCVRET_CON_IDX_4 0x000058a0 /* 64-bit */
1426 #define GRCMBOX_RCVRET_CON_IDX_5 0x000058a8 /* 64-bit */
1427 #define GRCMBOX_RCVRET_CON_IDX_6 0x000058b0 /* 64-bit */
1428 #define GRCMBOX_RCVRET_CON_IDX_7 0x000058b8 /* 64-bit */
1429 #define GRCMBOX_RCVRET_CON_IDX_8 0x000058c0 /* 64-bit */
1430 #define GRCMBOX_RCVRET_CON_IDX_9 0x000058c8 /* 64-bit */
1431 #define GRCMBOX_RCVRET_CON_IDX_10 0x000058d0 /* 64-bit */
1432 #define GRCMBOX_RCVRET_CON_IDX_11 0x000058d8 /* 64-bit */
1433 #define GRCMBOX_RCVRET_CON_IDX_12 0x000058e0 /* 64-bit */
1434 #define GRCMBOX_RCVRET_CON_IDX_13 0x000058e8 /* 64-bit */
1435 #define GRCMBOX_RCVRET_CON_IDX_14 0x000058f0 /* 64-bit */
1436 #define GRCMBOX_RCVRET_CON_IDX_15 0x000058f8 /* 64-bit */
1437 #define GRCMBOX_SNDHOST_PROD_IDX_0 0x00005900 /* 64-bit */
1438 #define GRCMBOX_SNDHOST_PROD_IDX_1 0x00005908 /* 64-bit */
1439 #define GRCMBOX_SNDHOST_PROD_IDX_2 0x00005910 /* 64-bit */
1440 #define GRCMBOX_SNDHOST_PROD_IDX_3 0x00005918 /* 64-bit */
1441 #define GRCMBOX_SNDHOST_PROD_IDX_4 0x00005920 /* 64-bit */
1442 #define GRCMBOX_SNDHOST_PROD_IDX_5 0x00005928 /* 64-bit */
1443 #define GRCMBOX_SNDHOST_PROD_IDX_6 0x00005930 /* 64-bit */
1444 #define GRCMBOX_SNDHOST_PROD_IDX_7 0x00005938 /* 64-bit */
1445 #define GRCMBOX_SNDHOST_PROD_IDX_8 0x00005940 /* 64-bit */
1446 #define GRCMBOX_SNDHOST_PROD_IDX_9 0x00005948 /* 64-bit */
1447 #define GRCMBOX_SNDHOST_PROD_IDX_10 0x00005950 /* 64-bit */
1448 #define GRCMBOX_SNDHOST_PROD_IDX_11 0x00005958 /* 64-bit */
1449 #define GRCMBOX_SNDHOST_PROD_IDX_12 0x00005960 /* 64-bit */
1450 #define GRCMBOX_SNDHOST_PROD_IDX_13 0x00005968 /* 64-bit */
1451 #define GRCMBOX_SNDHOST_PROD_IDX_14 0x00005970 /* 64-bit */
1452 #define GRCMBOX_SNDHOST_PROD_IDX_15 0x00005978 /* 64-bit */
1453 #define GRCMBOX_SNDNIC_PROD_IDX_0 0x00005980 /* 64-bit */
1454 #define GRCMBOX_SNDNIC_PROD_IDX_1 0x00005988 /* 64-bit */
1455 #define GRCMBOX_SNDNIC_PROD_IDX_2 0x00005990 /* 64-bit */
1456 #define GRCMBOX_SNDNIC_PROD_IDX_3 0x00005998 /* 64-bit */
1457 #define GRCMBOX_SNDNIC_PROD_IDX_4 0x000059a0 /* 64-bit */
1458 #define GRCMBOX_SNDNIC_PROD_IDX_5 0x000059a8 /* 64-bit */
1459 #define GRCMBOX_SNDNIC_PROD_IDX_6 0x000059b0 /* 64-bit */
1460 #define GRCMBOX_SNDNIC_PROD_IDX_7 0x000059b8 /* 64-bit */
1461 #define GRCMBOX_SNDNIC_PROD_IDX_8 0x000059c0 /* 64-bit */
1462 #define GRCMBOX_SNDNIC_PROD_IDX_9 0x000059c8 /* 64-bit */
1463 #define GRCMBOX_SNDNIC_PROD_IDX_10 0x000059d0 /* 64-bit */
1464 #define GRCMBOX_SNDNIC_PROD_IDX_11 0x000059d8 /* 64-bit */
1465 #define GRCMBOX_SNDNIC_PROD_IDX_12 0x000059e0 /* 64-bit */
1466 #define GRCMBOX_SNDNIC_PROD_IDX_13 0x000059e8 /* 64-bit */
1467 #define GRCMBOX_SNDNIC_PROD_IDX_14 0x000059f0 /* 64-bit */
1468 #define GRCMBOX_SNDNIC_PROD_IDX_15 0x000059f8 /* 64-bit */
1469 #define GRCMBOX_HIGH_PRIO_EV_VECTOR 0x00005a00
1470 #define GRCMBOX_HIGH_PRIO_EV_MASK 0x00005a04
1471 #define GRCMBOX_LOW_PRIO_EV_VEC 0x00005a08
1472 #define GRCMBOX_LOW_PRIO_EV_MASK 0x00005a0c
1473 /* 0x5a10 --> 0x5c00 */
1474
1475 /* Flow Through queues */
1476 #define FTQ_RESET 0x00005c00
1477 /* 0x5c04 --> 0x5c10 unused */
1478 #define FTQ_DMA_NORM_READ_CTL 0x00005c10
1479 #define FTQ_DMA_NORM_READ_FULL_CNT 0x00005c14
1480 #define FTQ_DMA_NORM_READ_FIFO_ENQDEQ 0x00005c18
1481 #define FTQ_DMA_NORM_READ_WRITE_PEEK 0x00005c1c
1482 #define FTQ_DMA_HIGH_READ_CTL 0x00005c20
1483 #define FTQ_DMA_HIGH_READ_FULL_CNT 0x00005c24
1484 #define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ 0x00005c28
1485 #define FTQ_DMA_HIGH_READ_WRITE_PEEK 0x00005c2c
1486 #define FTQ_DMA_COMP_DISC_CTL 0x00005c30
1487 #define FTQ_DMA_COMP_DISC_FULL_CNT 0x00005c34
1488 #define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ 0x00005c38
1489 #define FTQ_DMA_COMP_DISC_WRITE_PEEK 0x00005c3c
1490 #define FTQ_SEND_BD_COMP_CTL 0x00005c40
1491 #define FTQ_SEND_BD_COMP_FULL_CNT 0x00005c44
1492 #define FTQ_SEND_BD_COMP_FIFO_ENQDEQ 0x00005c48
1493 #define FTQ_SEND_BD_COMP_WRITE_PEEK 0x00005c4c
1494 #define FTQ_SEND_DATA_INIT_CTL 0x00005c50
1495 #define FTQ_SEND_DATA_INIT_FULL_CNT 0x00005c54
1496 #define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ 0x00005c58
1497 #define FTQ_SEND_DATA_INIT_WRITE_PEEK 0x00005c5c
1498 #define FTQ_DMA_NORM_WRITE_CTL 0x00005c60
1499 #define FTQ_DMA_NORM_WRITE_FULL_CNT 0x00005c64
1500 #define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ 0x00005c68
1501 #define FTQ_DMA_NORM_WRITE_WRITE_PEEK 0x00005c6c
1502 #define FTQ_DMA_HIGH_WRITE_CTL 0x00005c70
1503 #define FTQ_DMA_HIGH_WRITE_FULL_CNT 0x00005c74
1504 #define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ 0x00005c78
1505 #define FTQ_DMA_HIGH_WRITE_WRITE_PEEK 0x00005c7c
1506 #define FTQ_SWTYPE1_CTL 0x00005c80
1507 #define FTQ_SWTYPE1_FULL_CNT 0x00005c84
1508 #define FTQ_SWTYPE1_FIFO_ENQDEQ 0x00005c88
1509 #define FTQ_SWTYPE1_WRITE_PEEK 0x00005c8c
1510 #define FTQ_SEND_DATA_COMP_CTL 0x00005c90
1511 #define FTQ_SEND_DATA_COMP_FULL_CNT 0x00005c94
1512 #define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ 0x00005c98
1513 #define FTQ_SEND_DATA_COMP_WRITE_PEEK 0x00005c9c
1514 #define FTQ_HOST_COAL_CTL 0x00005ca0
1515 #define FTQ_HOST_COAL_FULL_CNT 0x00005ca4
1516 #define FTQ_HOST_COAL_FIFO_ENQDEQ 0x00005ca8
1517 #define FTQ_HOST_COAL_WRITE_PEEK 0x00005cac
1518 #define FTQ_MAC_TX_CTL 0x00005cb0
1519 #define FTQ_MAC_TX_FULL_CNT 0x00005cb4
1520 #define FTQ_MAC_TX_FIFO_ENQDEQ 0x00005cb8
1521 #define FTQ_MAC_TX_WRITE_PEEK 0x00005cbc
1522 #define FTQ_MB_FREE_CTL 0x00005cc0
1523 #define FTQ_MB_FREE_FULL_CNT 0x00005cc4
1524 #define FTQ_MB_FREE_FIFO_ENQDEQ 0x00005cc8
1525 #define FTQ_MB_FREE_WRITE_PEEK 0x00005ccc
1526 #define FTQ_RCVBD_COMP_CTL 0x00005cd0
1527 #define FTQ_RCVBD_COMP_FULL_CNT 0x00005cd4
1528 #define FTQ_RCVBD_COMP_FIFO_ENQDEQ 0x00005cd8
1529 #define FTQ_RCVBD_COMP_WRITE_PEEK 0x00005cdc
1530 #define FTQ_RCVLST_PLMT_CTL 0x00005ce0
1531 #define FTQ_RCVLST_PLMT_FULL_CNT 0x00005ce4
1532 #define FTQ_RCVLST_PLMT_FIFO_ENQDEQ 0x00005ce8
1533 #define FTQ_RCVLST_PLMT_WRITE_PEEK 0x00005cec
1534 #define FTQ_RCVDATA_INI_CTL 0x00005cf0
1535 #define FTQ_RCVDATA_INI_FULL_CNT 0x00005cf4
1536 #define FTQ_RCVDATA_INI_FIFO_ENQDEQ 0x00005cf8
1537 #define FTQ_RCVDATA_INI_WRITE_PEEK 0x00005cfc
1538 #define FTQ_RCVDATA_COMP_CTL 0x00005d00
1539 #define FTQ_RCVDATA_COMP_FULL_CNT 0x00005d04
1540 #define FTQ_RCVDATA_COMP_FIFO_ENQDEQ 0x00005d08
1541 #define FTQ_RCVDATA_COMP_WRITE_PEEK 0x00005d0c
1542 #define FTQ_SWTYPE2_CTL 0x00005d10
1543 #define FTQ_SWTYPE2_FULL_CNT 0x00005d14
1544 #define FTQ_SWTYPE2_FIFO_ENQDEQ 0x00005d18
1545 #define FTQ_SWTYPE2_WRITE_PEEK 0x00005d1c
1546 /* 0x5d20 --> 0x6000 unused */
1547
1548 /* Message signaled interrupt registers */
1549 #define MSGINT_MODE 0x00006000
1550 #define MSGINT_MODE_RESET 0x00000001
1551 #define MSGINT_MODE_ENABLE 0x00000002
1552 #define MSGINT_MODE_ONE_SHOT_DISABLE 0x00000020
1553 #define MSGINT_MODE_MULTIVEC_EN 0x00000080
1554 #define MSGINT_STATUS 0x00006004
1555 #define MSGINT_FIFO 0x00006008
1556 /* 0x600c --> 0x6400 unused */
1557
1558 /* DMA completion registers */
1559 #define DMAC_MODE 0x00006400
1560 #define DMAC_MODE_RESET 0x00000001
1561 #define DMAC_MODE_ENABLE 0x00000002
1562 /* 0x6404 --> 0x6800 unused */
1563
1564 /* GRC registers */
1565 #define GRC_MODE 0x00006800
1566 #define GRC_MODE_UPD_ON_COAL 0x00000001
1567 #define GRC_MODE_BSWAP_NONFRM_DATA 0x00000002
1568 #define GRC_MODE_WSWAP_NONFRM_DATA 0x00000004
1569 #define GRC_MODE_BSWAP_DATA 0x00000010
1570 #define GRC_MODE_WSWAP_DATA 0x00000020
1571 #define GRC_MODE_SPLITHDR 0x00000100
1572 #define GRC_MODE_NOFRM_CRACKING 0x00000200
1573 #define GRC_MODE_INCL_CRC 0x00000400
1574 #define GRC_MODE_ALLOW_BAD_FRMS 0x00000800
1575 #define GRC_MODE_NOIRQ_ON_SENDS 0x00002000
1576 #define GRC_MODE_NOIRQ_ON_RCV 0x00004000
1577 #define GRC_MODE_FORCE_PCI32BIT 0x00008000
1578 #define GRC_MODE_HOST_STACKUP 0x00010000
1579 #define GRC_MODE_HOST_SENDBDS 0x00020000
1580 #define GRC_MODE_NO_TX_PHDR_CSUM 0x00100000
1581 #define GRC_MODE_NVRAM_WR_ENABLE 0x00200000
1582 #define GRC_MODE_PCIE_TL_SEL 0x00000000
1583 #define GRC_MODE_PCIE_PL_SEL 0x00400000
1584 #define GRC_MODE_NO_RX_PHDR_CSUM 0x00800000
1585 #define GRC_MODE_IRQ_ON_TX_CPU_ATTN 0x01000000
1586 #define GRC_MODE_IRQ_ON_RX_CPU_ATTN 0x02000000
1587 #define GRC_MODE_IRQ_ON_MAC_ATTN 0x04000000
1588 #define GRC_MODE_IRQ_ON_DMA_ATTN 0x08000000
1589 #define GRC_MODE_IRQ_ON_FLOW_ATTN 0x10000000
1590 #define GRC_MODE_4X_NIC_SEND_RINGS 0x20000000
1591 #define GRC_MODE_PCIE_DL_SEL 0x20000000
1592 #define GRC_MODE_MCAST_FRM_ENABLE 0x40000000
1593 #define GRC_MODE_PCIE_HI_1K_EN 0x80000000
1594 #define GRC_MODE_PCIE_PORT_MASK (GRC_MODE_PCIE_TL_SEL | \
1595 GRC_MODE_PCIE_PL_SEL | \
1596 GRC_MODE_PCIE_DL_SEL | \
1597 GRC_MODE_PCIE_HI_1K_EN)
1598 #define GRC_MISC_CFG 0x00006804
1599 #define GRC_MISC_CFG_CORECLK_RESET 0x00000001
1600 #define GRC_MISC_CFG_PRESCALAR_MASK 0x000000fe
1601 #define GRC_MISC_CFG_PRESCALAR_SHIFT 1
1602 #define GRC_MISC_CFG_BOARD_ID_MASK 0x0001e000
1603 #define GRC_MISC_CFG_BOARD_ID_5700 0x0001e000
1604 #define GRC_MISC_CFG_BOARD_ID_5701 0x00000000
1605 #define GRC_MISC_CFG_BOARD_ID_5702FE 0x00004000
1606 #define GRC_MISC_CFG_BOARD_ID_5703 0x00000000
1607 #define GRC_MISC_CFG_BOARD_ID_5703S 0x00002000
1608 #define GRC_MISC_CFG_BOARD_ID_5704 0x00000000
1609 #define GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1610 #define GRC_MISC_CFG_BOARD_ID_5704_A2 0x00008000
1611 #define GRC_MISC_CFG_BOARD_ID_5788 0x00010000
1612 #define GRC_MISC_CFG_BOARD_ID_5788M 0x00018000
1613 #define GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
1614 #define GRC_MISC_CFG_EPHY_IDDQ 0x00200000
1615 #define GRC_MISC_CFG_KEEP_GPHY_POWER 0x04000000
1616 #define GRC_LOCAL_CTRL 0x00006808
1617 #define GRC_LCLCTRL_INT_ACTIVE 0x00000001
1618 #define GRC_LCLCTRL_CLEARINT 0x00000002
1619 #define GRC_LCLCTRL_SETINT 0x00000004
1620 #define GRC_LCLCTRL_INT_ON_ATTN 0x00000008
1621 #define GRC_LCLCTRL_GPIO_UART_SEL 0x00000010 /* 5755 only */
1622 #define GRC_LCLCTRL_USE_SIG_DETECT 0x00000010 /* 5714/5780 only */
1623 #define GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020 /* 5714/5780 only */
1624 #define GRC_LCLCTRL_GPIO_INPUT3 0x00000020
1625 #define GRC_LCLCTRL_GPIO_OE3 0x00000040
1626 #define GRC_LCLCTRL_GPIO_OUTPUT3 0x00000080
1627 #define GRC_LCLCTRL_GPIO_INPUT0 0x00000100
1628 #define GRC_LCLCTRL_GPIO_INPUT1 0x00000200
1629 #define GRC_LCLCTRL_GPIO_INPUT2 0x00000400
1630 #define GRC_LCLCTRL_GPIO_OE0 0x00000800
1631 #define GRC_LCLCTRL_GPIO_OE1 0x00001000
1632 #define GRC_LCLCTRL_GPIO_OE2 0x00002000
1633 #define GRC_LCLCTRL_GPIO_OUTPUT0 0x00004000
1634 #define GRC_LCLCTRL_GPIO_OUTPUT1 0x00008000
1635 #define GRC_LCLCTRL_GPIO_OUTPUT2 0x00010000
1636 #define GRC_LCLCTRL_EXTMEM_ENABLE 0x00020000
1637 #define GRC_LCLCTRL_MEMSZ_MASK 0x001c0000
1638 #define GRC_LCLCTRL_MEMSZ_256K 0x00000000
1639 #define GRC_LCLCTRL_MEMSZ_512K 0x00040000
1640 #define GRC_LCLCTRL_MEMSZ_1M 0x00080000
1641 #define GRC_LCLCTRL_MEMSZ_2M 0x000c0000
1642 #define GRC_LCLCTRL_MEMSZ_4M 0x00100000
1643 #define GRC_LCLCTRL_MEMSZ_8M 0x00140000
1644 #define GRC_LCLCTRL_MEMSZ_16M 0x00180000
1645 #define GRC_LCLCTRL_BANK_SELECT 0x00200000
1646 #define GRC_LCLCTRL_SSRAM_TYPE 0x00400000
1647 #define GRC_LCLCTRL_AUTO_SEEPROM 0x01000000
1648 #define GRC_TIMER 0x0000680c
1649 #define GRC_RX_CPU_EVENT 0x00006810
1650 #define GRC_RX_CPU_DRIVER_EVENT 0x00004000
1651 #define GRC_RX_TIMER_REF 0x00006814
1652 #define GRC_RX_CPU_SEM 0x00006818
1653 #define GRC_REMOTE_RX_CPU_ATTN 0x0000681c
1654 #define GRC_TX_CPU_EVENT 0x00006820
1655 #define GRC_TX_TIMER_REF 0x00006824
1656 #define GRC_TX_CPU_SEM 0x00006828
1657 #define GRC_REMOTE_TX_CPU_ATTN 0x0000682c
1658 #define GRC_MEM_POWER_UP 0x00006830 /* 64-bit */
1659 #define GRC_EEPROM_ADDR 0x00006838
1660 #define EEPROM_ADDR_WRITE 0x00000000
1661 #define EEPROM_ADDR_READ 0x80000000
1662 #define EEPROM_ADDR_COMPLETE 0x40000000
1663 #define EEPROM_ADDR_FSM_RESET 0x20000000
1664 #define EEPROM_ADDR_DEVID_MASK 0x1c000000
1665 #define EEPROM_ADDR_DEVID_SHIFT 26
1666 #define EEPROM_ADDR_START 0x02000000
1667 #define EEPROM_ADDR_CLKPERD_SHIFT 16
1668 #define EEPROM_ADDR_ADDR_MASK 0x0000ffff
1669 #define EEPROM_ADDR_ADDR_SHIFT 0
1670 #define EEPROM_DEFAULT_CLOCK_PERIOD 0x60
1671 #define EEPROM_CHIP_SIZE (64 * 1024)
1672 #define GRC_EEPROM_DATA 0x0000683c
1673 #define GRC_EEPROM_CTRL 0x00006840
1674 #define GRC_MDI_CTRL 0x00006844
1675 #define GRC_SEEPROM_DELAY 0x00006848
1676 /* 0x684c --> 0x6890 unused */
1677 #define GRC_VCPU_EXT_CTRL 0x00006890
1678 #define GRC_VCPU_EXT_CTRL_HALT_CPU 0x00400000
1679 #define GRC_VCPU_EXT_CTRL_DISABLE_WOL 0x20000000
1680 #define GRC_FASTBOOT_PC 0x00006894 /* 5752, 5755, 5787 */
1681
1682 /* 0x6c00 --> 0x7000 unused */
1683
1684 /* NVRAM Control registers */
1685 #define NVRAM_CMD 0x00007000
1686 #define NVRAM_CMD_RESET 0x00000001
1687 #define NVRAM_CMD_DONE 0x00000008
1688 #define NVRAM_CMD_GO 0x00000010
1689 #define NVRAM_CMD_WR 0x00000020
1690 #define NVRAM_CMD_RD 0x00000000
1691 #define NVRAM_CMD_ERASE 0x00000040
1692 #define NVRAM_CMD_FIRST 0x00000080
1693 #define NVRAM_CMD_LAST 0x00000100
1694 #define NVRAM_CMD_WREN 0x00010000
1695 #define NVRAM_CMD_WRDI 0x00020000
1696 #define NVRAM_STAT 0x00007004
1697 #define NVRAM_WRDATA 0x00007008
1698 #define NVRAM_ADDR 0x0000700c
1699 #define NVRAM_ADDR_MSK 0x00ffffff
1700 #define NVRAM_RDDATA 0x00007010
1701 #define NVRAM_CFG1 0x00007014
1702 #define NVRAM_CFG1_FLASHIF_ENAB 0x00000001
1703 #define NVRAM_CFG1_BUFFERED_MODE 0x00000002
1704 #define NVRAM_CFG1_PASS_THRU 0x00000004
1705 #define NVRAM_CFG1_STATUS_BITS 0x00000070
1706 #define NVRAM_CFG1_BIT_BANG 0x00000008
1707 #define NVRAM_CFG1_FLASH_SIZE 0x02000000
1708 #define NVRAM_CFG1_COMPAT_BYPASS 0x80000000
1709 #define NVRAM_CFG1_VENDOR_MASK 0x03000003
1710 #define FLASH_VENDOR_ATMEL_EEPROM 0x02000000
1711 #define FLASH_VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1712 #define FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED 0x00000003
1713 #define FLASH_VENDOR_ST 0x03000001
1714 #define FLASH_VENDOR_SAIFUN 0x01000003
1715 #define FLASH_VENDOR_SST_SMALL 0x00000001
1716 #define FLASH_VENDOR_SST_LARGE 0x02000001
1717 #define NVRAM_CFG1_5752VENDOR_MASK 0x03c00003
1718 #define FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ 0x00000000
1719 #define FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ 0x02000000
1720 #define FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED 0x02000003
1721 #define FLASH_5752VENDOR_ST_M45PE10 0x02400000
1722 #define FLASH_5752VENDOR_ST_M45PE20 0x02400002
1723 #define FLASH_5752VENDOR_ST_M45PE40 0x02400001
1724 #define FLASH_5755VENDOR_ATMEL_FLASH_1 0x03400001
1725 #define FLASH_5755VENDOR_ATMEL_FLASH_2 0x03400002
1726 #define FLASH_5755VENDOR_ATMEL_FLASH_3 0x03400000
1727 #define FLASH_5755VENDOR_ATMEL_FLASH_4 0x00000003
1728 #define FLASH_5755VENDOR_ATMEL_FLASH_5 0x02000003
1729 #define FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ 0x03c00003
1730 #define FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ 0x03c00002
1731 #define FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ 0x03000003
1732 #define FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ 0x03000002
1733 #define FLASH_5787VENDOR_MICRO_EEPROM_64KHZ 0x03000000
1734 #define FLASH_5787VENDOR_MICRO_EEPROM_376KHZ 0x02000000
1735 #define FLASH_5761VENDOR_ATMEL_MDB021D 0x00800003
1736 #define FLASH_5761VENDOR_ATMEL_MDB041D 0x00800000
1737 #define FLASH_5761VENDOR_ATMEL_MDB081D 0x00800002
1738 #define FLASH_5761VENDOR_ATMEL_MDB161D 0x00800001
1739 #define FLASH_5761VENDOR_ATMEL_ADB021D 0x00000003
1740 #define FLASH_5761VENDOR_ATMEL_ADB041D 0x00000000
1741 #define FLASH_5761VENDOR_ATMEL_ADB081D 0x00000002
1742 #define FLASH_5761VENDOR_ATMEL_ADB161D 0x00000001
1743 #define FLASH_5761VENDOR_ST_M_M45PE20 0x02800001
1744 #define FLASH_5761VENDOR_ST_M_M45PE40 0x02800000
1745 #define FLASH_5761VENDOR_ST_M_M45PE80 0x02800002
1746 #define FLASH_5761VENDOR_ST_M_M45PE16 0x02800003
1747 #define FLASH_5761VENDOR_ST_A_M45PE20 0x02000001
1748 #define FLASH_5761VENDOR_ST_A_M45PE40 0x02000000
1749 #define FLASH_5761VENDOR_ST_A_M45PE80 0x02000002
1750 #define FLASH_5761VENDOR_ST_A_M45PE16 0x02000003
1751 #define FLASH_57780VENDOR_ATMEL_AT45DB011D 0x00400000
1752 #define FLASH_57780VENDOR_ATMEL_AT45DB011B 0x03400000
1753 #define FLASH_57780VENDOR_ATMEL_AT45DB021D 0x00400002
1754 #define FLASH_57780VENDOR_ATMEL_AT45DB021B 0x03400002
1755 #define FLASH_57780VENDOR_ATMEL_AT45DB041D 0x00400001
1756 #define FLASH_57780VENDOR_ATMEL_AT45DB041B 0x03400001
1757 #define FLASH_5717VENDOR_ATMEL_EEPROM 0x02000001
1758 #define FLASH_5717VENDOR_MICRO_EEPROM 0x02000003
1759 #define FLASH_5717VENDOR_ATMEL_MDB011D 0x01000001
1760 #define FLASH_5717VENDOR_ATMEL_MDB021D 0x01000003
1761 #define FLASH_5717VENDOR_ST_M_M25PE10 0x02000000
1762 #define FLASH_5717VENDOR_ST_M_M25PE20 0x02000002
1763 #define FLASH_5717VENDOR_ST_M_M45PE10 0x00000001
1764 #define FLASH_5717VENDOR_ST_M_M45PE20 0x00000003
1765 #define FLASH_5717VENDOR_ATMEL_ADB011B 0x01400000
1766 #define FLASH_5717VENDOR_ATMEL_ADB021B 0x01400002
1767 #define FLASH_5717VENDOR_ATMEL_ADB011D 0x01400001
1768 #define FLASH_5717VENDOR_ATMEL_ADB021D 0x01400003
1769 #define FLASH_5717VENDOR_ST_A_M25PE10 0x02400000
1770 #define FLASH_5717VENDOR_ST_A_M25PE20 0x02400002
1771 #define FLASH_5717VENDOR_ST_A_M45PE10 0x02400001
1772 #define FLASH_5717VENDOR_ST_A_M45PE20 0x02400003
1773 #define FLASH_5717VENDOR_ATMEL_45USPT 0x03400000
1774 #define FLASH_5717VENDOR_ST_25USPT 0x03400002
1775 #define FLASH_5717VENDOR_ST_45USPT 0x03400001
1776 #define NVRAM_CFG1_5752PAGE_SIZE_MASK 0x70000000
1777 #define FLASH_5752PAGE_SIZE_256 0x00000000
1778 #define FLASH_5752PAGE_SIZE_512 0x10000000
1779 #define FLASH_5752PAGE_SIZE_1K 0x20000000
1780 #define FLASH_5752PAGE_SIZE_2K 0x30000000
1781 #define FLASH_5752PAGE_SIZE_4K 0x40000000
1782 #define FLASH_5752PAGE_SIZE_264 0x50000000
1783 #define FLASH_5752PAGE_SIZE_528 0x60000000
1784 #define NVRAM_CFG2 0x00007018
1785 #define NVRAM_CFG3 0x0000701c
1786 #define NVRAM_SWARB 0x00007020
1787 #define SWARB_REQ_SET0 0x00000001
1788 #define SWARB_REQ_SET1 0x00000002
1789 #define SWARB_REQ_SET2 0x00000004
1790 #define SWARB_REQ_SET3 0x00000008
1791 #define SWARB_REQ_CLR0 0x00000010
1792 #define SWARB_REQ_CLR1 0x00000020
1793 #define SWARB_REQ_CLR2 0x00000040
1794 #define SWARB_REQ_CLR3 0x00000080
1795 #define SWARB_GNT0 0x00000100
1796 #define SWARB_GNT1 0x00000200
1797 #define SWARB_GNT2 0x00000400
1798 #define SWARB_GNT3 0x00000800
1799 #define SWARB_REQ0 0x00001000
1800 #define SWARB_REQ1 0x00002000
1801 #define SWARB_REQ2 0x00004000
1802 #define SWARB_REQ3 0x00008000
1803 #define NVRAM_ACCESS 0x00007024
1804 #define ACCESS_ENABLE 0x00000001
1805 #define ACCESS_WR_ENABLE 0x00000002
1806 #define NVRAM_WRITE1 0x00007028
1807 /* 0x702c unused */
1808
1809 #define NVRAM_ADDR_LOCKOUT 0x00007030
1810 /* 0x7034 --> 0x7500 unused */
1811
1812 #define OTP_MODE 0x00007500
1813 #define OTP_MODE_OTP_THRU_GRC 0x00000001
1814 #define OTP_CTRL 0x00007504
1815 #define OTP_CTRL_OTP_PROG_ENABLE 0x00200000
1816 #define OTP_CTRL_OTP_CMD_READ 0x00000000
1817 #define OTP_CTRL_OTP_CMD_INIT 0x00000008
1818 #define OTP_CTRL_OTP_CMD_START 0x00000001
1819 #define OTP_STATUS 0x00007508
1820 #define OTP_STATUS_CMD_DONE 0x00000001
1821 #define OTP_ADDRESS 0x0000750c
1822 #define OTP_ADDRESS_MAGIC1 0x000000a0
1823 #define OTP_ADDRESS_MAGIC2 0x00000080
1824 /* 0x7510 unused */
1825
1826 #define OTP_READ_DATA 0x00007514
1827 /* 0x7518 --> 0x7c04 unused */
1828
1829 #define PCIE_TRANSACTION_CFG 0x00007c04
1830 #define PCIE_TRANS_CFG_1SHOT_MSI 0x20000000
1831 #define PCIE_TRANS_CFG_LOM 0x00000020
1832 /* 0x7c08 --> 0x7d28 unused */
1833
1834 #define PCIE_PWR_MGMT_THRESH 0x00007d28
1835 #define PCIE_PWR_MGMT_L1_THRESH_MSK 0x0000ff00
1836 #define PCIE_PWR_MGMT_L1_THRESH_4MS 0x0000ff00
1837 #define PCIE_PWR_MGMT_EXT_ASPM_TMR_EN 0x01000000
1838 /* 0x7d2c --> 0x7d54 unused */
1839
1840 #define TG3_PCIE_LNKCTL 0x00007d54
1841 #define TG3_PCIE_LNKCTL_L1_PLL_PD_EN 0x00000008
1842 #define TG3_PCIE_LNKCTL_L1_PLL_PD_DIS 0x00000080
1843 /* 0x7d58 --> 0x7e70 unused */
1844
1845 #define TG3_PCIE_EIDLE_DELAY 0x00007e70
1846 #define TG3_PCIE_EIDLE_DELAY_MASK 0x0000001f
1847 #define TG3_PCIE_EIDLE_DELAY_13_CLKS 0x0000000c
1848 /* 0x7e74 --> 0x8000 unused */
1849
1850
1851 /* Alternate PCIE definitions */
1852 #define TG3_PCIE_TLDLPL_PORT 0x00007c00
1853 #define TG3_PCIE_PL_LO_PHYCTL1 0x00000004
1854 #define TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN 0x00001000
1855 #define TG3_PCIE_PL_LO_PHYCTL5 0x00000014
1856 #define TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ 0x80000000
1857
1858 /* OTP bit definitions */
1859 #define TG3_OTP_AGCTGT_MASK 0x000000e0
1860 #define TG3_OTP_AGCTGT_SHIFT 1
1861 #define TG3_OTP_HPFFLTR_MASK 0x00000300
1862 #define TG3_OTP_HPFFLTR_SHIFT 1
1863 #define TG3_OTP_HPFOVER_MASK 0x00000400
1864 #define TG3_OTP_HPFOVER_SHIFT 1
1865 #define TG3_OTP_LPFDIS_MASK 0x00000800
1866 #define TG3_OTP_LPFDIS_SHIFT 11
1867 #define TG3_OTP_VDAC_MASK 0xff000000
1868 #define TG3_OTP_VDAC_SHIFT 24
1869 #define TG3_OTP_10BTAMP_MASK 0x0000f000
1870 #define TG3_OTP_10BTAMP_SHIFT 8
1871 #define TG3_OTP_ROFF_MASK 0x00e00000
1872 #define TG3_OTP_ROFF_SHIFT 11
1873 #define TG3_OTP_RCOFF_MASK 0x001c0000
1874 #define TG3_OTP_RCOFF_SHIFT 16
1875
1876 #define TG3_OTP_DEFAULT 0x286c1640
1877
1878
1879 /* Hardware Legacy NVRAM layout */
1880 #define TG3_NVM_VPD_OFF 0x100
1881 #define TG3_NVM_VPD_LEN 256
1882
1883 /* Hardware Selfboot NVRAM layout */
1884 #define TG3_NVM_HWSB_CFG1 0x00000004
1885 #define TG3_NVM_HWSB_CFG1_MAJMSK 0xf8000000
1886 #define TG3_NVM_HWSB_CFG1_MAJSFT 27
1887 #define TG3_NVM_HWSB_CFG1_MINMSK 0x07c00000
1888 #define TG3_NVM_HWSB_CFG1_MINSFT 22
1889
1890 #define TG3_EEPROM_MAGIC 0x669955aa
1891 #define TG3_EEPROM_MAGIC_FW 0xa5000000
1892 #define TG3_EEPROM_MAGIC_FW_MSK 0xff000000
1893 #define TG3_EEPROM_SB_FORMAT_MASK 0x00e00000
1894 #define TG3_EEPROM_SB_FORMAT_1 0x00200000
1895 #define TG3_EEPROM_SB_REVISION_MASK 0x001f0000
1896 #define TG3_EEPROM_SB_REVISION_0 0x00000000
1897 #define TG3_EEPROM_SB_REVISION_2 0x00020000
1898 #define TG3_EEPROM_SB_REVISION_3 0x00030000
1899 #define TG3_EEPROM_SB_REVISION_4 0x00040000
1900 #define TG3_EEPROM_SB_REVISION_5 0x00050000
1901 #define TG3_EEPROM_MAGIC_HW 0xabcd
1902 #define TG3_EEPROM_MAGIC_HW_MSK 0xffff
1903
1904 #define TG3_NVM_DIR_START 0x18
1905 #define TG3_NVM_DIR_END 0x78
1906 #define TG3_NVM_DIRENT_SIZE 0xc
1907 #define TG3_NVM_DIRTYPE_SHIFT 24
1908 #define TG3_NVM_DIRTYPE_ASFINI 1
1909 #define TG3_NVM_PTREV_BCVER 0x94
1910 #define TG3_NVM_BCVER_MAJMSK 0x0000ff00
1911 #define TG3_NVM_BCVER_MAJSFT 8
1912 #define TG3_NVM_BCVER_MINMSK 0x000000ff
1913
1914 #define TG3_EEPROM_SB_F1R0_EDH_OFF 0x10
1915 #define TG3_EEPROM_SB_F1R2_EDH_OFF 0x14
1916 #define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
1917 #define TG3_EEPROM_SB_F1R3_EDH_OFF 0x18
1918 #define TG3_EEPROM_SB_F1R4_EDH_OFF 0x1c
1919 #define TG3_EEPROM_SB_F1R5_EDH_OFF 0x20
1920 #define TG3_EEPROM_SB_EDH_MAJ_MASK 0x00000700
1921 #define TG3_EEPROM_SB_EDH_MAJ_SHFT 8
1922 #define TG3_EEPROM_SB_EDH_MIN_MASK 0x000000ff
1923 #define TG3_EEPROM_SB_EDH_BLD_MASK 0x0000f800
1924 #define TG3_EEPROM_SB_EDH_BLD_SHFT 11
1925
1926
1927 /* 32K Window into NIC internal memory */
1928 #define NIC_SRAM_WIN_BASE 0x00008000
1929
1930 /* Offsets into first 32k of NIC internal memory. */
1931 #define NIC_SRAM_PAGE_ZERO 0x00000000
1932 #define NIC_SRAM_SEND_RCB 0x00000100 /* 16 * TG3_BDINFO_... */
1933 #define NIC_SRAM_RCV_RET_RCB 0x00000200 /* 16 * TG3_BDINFO_... */
1934 #define NIC_SRAM_STATS_BLK 0x00000300
1935 #define NIC_SRAM_STATUS_BLK 0x00000b00
1936
1937 #define NIC_SRAM_FIRMWARE_MBOX 0x00000b50
1938 #define NIC_SRAM_FIRMWARE_MBOX_MAGIC1 0x4B657654
1939 #define NIC_SRAM_FIRMWARE_MBOX_MAGIC2 0x4861764b /* !dma on linkchg */
1940
1941 #define NIC_SRAM_DATA_SIG 0x00000b54
1942 #define NIC_SRAM_DATA_SIG_MAGIC 0x4b657654 /* ascii for 'KevT' */
1943
1944 #define NIC_SRAM_DATA_CFG 0x00000b58
1945 #define NIC_SRAM_DATA_CFG_LED_MODE_MASK 0x0000000c
1946 #define NIC_SRAM_DATA_CFG_LED_MODE_MAC 0x00000000
1947 #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_1 0x00000004
1948 #define NIC_SRAM_DATA_CFG_LED_MODE_PHY_2 0x00000008
1949 #define NIC_SRAM_DATA_CFG_PHY_TYPE_MASK 0x00000030
1950 #define NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN 0x00000000
1951 #define NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER 0x00000010
1952 #define NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER 0x00000020
1953 #define NIC_SRAM_DATA_CFG_WOL_ENABLE 0x00000040
1954 #define NIC_SRAM_DATA_CFG_ASF_ENABLE 0x00000080
1955 #define NIC_SRAM_DATA_CFG_EEPROM_WP 0x00000100
1956 #define NIC_SRAM_DATA_CFG_MINI_PCI 0x00001000
1957 #define NIC_SRAM_DATA_CFG_FIBER_WOL 0x00004000
1958 #define NIC_SRAM_DATA_CFG_NO_GPIO2 0x00100000
1959 #define NIC_SRAM_DATA_CFG_APE_ENABLE 0x00200000
1960
1961 #define NIC_SRAM_DATA_VER 0x00000b5c
1962 #define NIC_SRAM_DATA_VER_SHIFT 16
1963
1964 #define NIC_SRAM_DATA_PHY_ID 0x00000b74
1965 #define NIC_SRAM_DATA_PHY_ID1_MASK 0xffff0000
1966 #define NIC_SRAM_DATA_PHY_ID2_MASK 0x0000ffff
1967
1968 #define NIC_SRAM_FW_CMD_MBOX 0x00000b78
1969 #define FWCMD_NICDRV_ALIVE 0x00000001
1970 #define FWCMD_NICDRV_PAUSE_FW 0x00000002
1971 #define FWCMD_NICDRV_IPV4ADDR_CHG 0x00000003
1972 #define FWCMD_NICDRV_IPV6ADDR_CHG 0x00000004
1973 #define FWCMD_NICDRV_FIX_DMAR 0x00000005
1974 #define FWCMD_NICDRV_FIX_DMAW 0x00000006
1975 #define FWCMD_NICDRV_LINK_UPDATE 0x0000000c
1976 #define FWCMD_NICDRV_ALIVE2 0x0000000d
1977 #define FWCMD_NICDRV_ALIVE3 0x0000000e
1978 #define NIC_SRAM_FW_CMD_LEN_MBOX 0x00000b7c
1979 #define NIC_SRAM_FW_CMD_DATA_MBOX 0x00000b80
1980 #define NIC_SRAM_FW_ASF_STATUS_MBOX 0x00000c00
1981 #define NIC_SRAM_FW_DRV_STATE_MBOX 0x00000c04
1982 #define DRV_STATE_START 0x00000001
1983 #define DRV_STATE_START_DONE 0x80000001
1984 #define DRV_STATE_UNLOAD 0x00000002
1985 #define DRV_STATE_UNLOAD_DONE 0x80000002
1986 #define DRV_STATE_WOL 0x00000003
1987 #define DRV_STATE_SUSPEND 0x00000004
1988
1989 #define NIC_SRAM_FW_RESET_TYPE_MBOX 0x00000c08
1990
1991 #define NIC_SRAM_MAC_ADDR_HIGH_MBOX 0x00000c14
1992 #define NIC_SRAM_MAC_ADDR_LOW_MBOX 0x00000c18
1993
1994 #define NIC_SRAM_WOL_MBOX 0x00000d30
1995 #define WOL_SIGNATURE 0x474c0000
1996 #define WOL_DRV_STATE_SHUTDOWN 0x00000001
1997 #define WOL_DRV_WOL 0x00000002
1998 #define WOL_SET_MAGIC_PKT 0x00000004
1999
2000 #define NIC_SRAM_DATA_CFG_2 0x00000d38
2001
2002 #define NIC_SRAM_DATA_CFG_2_APD_EN 0x00000400
2003 #define SHASTA_EXT_LED_MODE_MASK 0x00018000
2004 #define SHASTA_EXT_LED_LEGACY 0x00000000
2005 #define SHASTA_EXT_LED_SHARED 0x00008000
2006 #define SHASTA_EXT_LED_MAC 0x00010000
2007 #define SHASTA_EXT_LED_COMBO 0x00018000
2008
2009 #define NIC_SRAM_DATA_CFG_3 0x00000d3c
2010 #define NIC_SRAM_ASPM_DEBOUNCE 0x00000002
2011
2012 #define NIC_SRAM_DATA_CFG_4 0x00000d60
2013 #define NIC_SRAM_GMII_MODE 0x00000002
2014 #define NIC_SRAM_RGMII_INBAND_DISABLE 0x00000004
2015 #define NIC_SRAM_RGMII_EXT_IBND_RX_EN 0x00000008
2016 #define NIC_SRAM_RGMII_EXT_IBND_TX_EN 0x00000010
2017
2018 #define NIC_SRAM_RX_MINI_BUFFER_DESC 0x00001000
2019
2020 #define NIC_SRAM_DMA_DESC_POOL_BASE 0x00002000
2021 #define NIC_SRAM_DMA_DESC_POOL_SIZE 0x00002000
2022 #define NIC_SRAM_TX_BUFFER_DESC 0x00004000 /* 512 entries */
2023 #define NIC_SRAM_RX_BUFFER_DESC 0x00006000 /* 256 entries */
2024 #define NIC_SRAM_RX_JUMBO_BUFFER_DESC 0x00007000 /* 256 entries */
2025 #define NIC_SRAM_MBUF_POOL_BASE 0x00008000
2026 #define NIC_SRAM_MBUF_POOL_SIZE96 0x00018000
2027 #define NIC_SRAM_MBUF_POOL_SIZE64 0x00010000
2028 #define NIC_SRAM_MBUF_POOL_BASE5705 0x00010000
2029 #define NIC_SRAM_MBUF_POOL_SIZE5705 0x0000e000
2030
2031
2032 /* Currently this is fixed. */
2033 #define TG3_PHY_PCIE_ADDR 0x00
2034 #define TG3_PHY_MII_ADDR 0x01
2035
2036
2037 /*** Tigon3 specific PHY PCIE registers. ***/
2038
2039 #define TG3_PCIEPHY_BLOCK_ADDR 0x1f
2040 #define TG3_PCIEPHY_XGXS_BLK1 0x0801
2041 #define TG3_PCIEPHY_TXB_BLK 0x0861
2042 #define TG3_PCIEPHY_BLOCK_SHIFT 4
2043
2044 /* TG3_PCIEPHY_TXB_BLK */
2045 #define TG3_PCIEPHY_TX0CTRL1 0x15
2046 #define TG3_PCIEPHY_TX0CTRL1_TXOCM 0x0003
2047 #define TG3_PCIEPHY_TX0CTRL1_RDCTL 0x0008
2048 #define TG3_PCIEPHY_TX0CTRL1_TXCMV 0x0030
2049 #define TG3_PCIEPHY_TX0CTRL1_TKSEL 0x0040
2050 #define TG3_PCIEPHY_TX0CTRL1_NB_EN 0x0400
2051
2052 /* TG3_PCIEPHY_XGXS_BLK1 */
2053 #define TG3_PCIEPHY_PWRMGMT4 0x1a
2054 #define TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN 0x0038
2055 #define TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN 0x4000
2056
2057
2058 /*** Tigon3 specific PHY MII registers. ***/
2059 #define TG3_BMCR_SPEED1000 0x0040
2060
2061 #define MII_TG3_CTRL 0x09 /* 1000-baseT control register */
2062 #define MII_TG3_CTRL_ADV_1000_HALF 0x0100
2063 #define MII_TG3_CTRL_ADV_1000_FULL 0x0200
2064 #define MII_TG3_CTRL_AS_MASTER 0x0800
2065 #define MII_TG3_CTRL_ENABLE_AS_MASTER 0x1000
2066
2067 #define MII_TG3_EXT_CTRL 0x10 /* Extended control register */
2068 #define MII_TG3_EXT_CTRL_FIFO_ELASTIC 0x0001
2069 #define MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
2070 #define MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
2071 #define MII_TG3_EXT_CTRL_TBI 0x8000
2072
2073 #define MII_TG3_EXT_STAT 0x11 /* Extended status register */
2074 #define MII_TG3_EXT_STAT_LPASS 0x0100
2075
2076 #define MII_TG3_DSP_RW_PORT 0x15 /* DSP coefficient read/write port */
2077
2078 #define MII_TG3_DSP_ADDRESS 0x17 /* DSP address register */
2079
2080 #define MII_TG3_DSP_TAP1 0x0001
2081 #define MII_TG3_DSP_TAP1_AGCTGT_DFLT 0x0007
2082 #define MII_TG3_DSP_AADJ1CH0 0x001f
2083 #define MII_TG3_DSP_AADJ1CH3 0x601f
2084 #define MII_TG3_DSP_AADJ1CH3_ADCCKADJ 0x0002
2085 #define MII_TG3_DSP_EXP8 0x0f08
2086 #define MII_TG3_DSP_EXP8_REJ2MHz 0x0001
2087 #define MII_TG3_DSP_EXP8_AEDW 0x0200
2088 #define MII_TG3_DSP_EXP75 0x0f75
2089 #define MII_TG3_DSP_EXP96 0x0f96
2090 #define MII_TG3_DSP_EXP97 0x0f97
2091
2092 #define MII_TG3_AUX_CTRL 0x18 /* auxilliary control register */
2093
2094 #define MII_TG3_AUXCTL_PCTL_100TX_LPWR 0x0010
2095 #define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020
2096 #define MII_TG3_AUXCTL_PCTL_VREG_11V 0x0180
2097 #define MII_TG3_AUXCTL_SHDWSEL_PWRCTL 0x0002
2098
2099 #define MII_TG3_AUXCTL_MISC_WREN 0x8000
2100 #define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
2101 #define MII_TG3_AUXCTL_MISC_RDSEL_MISC 0x7000
2102 #define MII_TG3_AUXCTL_SHDWSEL_MISC 0x0007
2103
2104 #define MII_TG3_AUXCTL_ACTL_SMDSP_ENA 0x0800
2105 #define MII_TG3_AUXCTL_ACTL_TX_6DB 0x0400
2106 #define MII_TG3_AUXCTL_SHDWSEL_AUXCTL 0x0000
2107
2108 #define MII_TG3_AUX_STAT 0x19 /* auxilliary status register */
2109 #define MII_TG3_AUX_STAT_LPASS 0x0004
2110 #define MII_TG3_AUX_STAT_SPDMASK 0x0700
2111 #define MII_TG3_AUX_STAT_10HALF 0x0100
2112 #define MII_TG3_AUX_STAT_10FULL 0x0200
2113 #define MII_TG3_AUX_STAT_100HALF 0x0300
2114 #define MII_TG3_AUX_STAT_100_4 0x0400
2115 #define MII_TG3_AUX_STAT_100FULL 0x0500
2116 #define MII_TG3_AUX_STAT_1000HALF 0x0600
2117 #define MII_TG3_AUX_STAT_1000FULL 0x0700
2118 #define MII_TG3_AUX_STAT_100 0x0008
2119 #define MII_TG3_AUX_STAT_FULL 0x0001
2120
2121 #define MII_TG3_ISTAT 0x1a /* IRQ status register */
2122 #define MII_TG3_IMASK 0x1b /* IRQ mask register */
2123
2124 /* ISTAT/IMASK event bits */
2125 #define MII_TG3_INT_LINKCHG 0x0002
2126 #define MII_TG3_INT_SPEEDCHG 0x0004
2127 #define MII_TG3_INT_DUPLEXCHG 0x0008
2128 #define MII_TG3_INT_ANEG_PAGE_RX 0x0400
2129
2130 #define MII_TG3_MISC_SHDW 0x1c
2131 #define MII_TG3_MISC_SHDW_WREN 0x8000
2132
2133 #define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
2134 #define MII_TG3_MISC_SHDW_APD_ENABLE 0x0020
2135 #define MII_TG3_MISC_SHDW_APD_SEL 0x2800
2136
2137 #define MII_TG3_MISC_SHDW_SCR5_C125OE 0x0001
2138 #define MII_TG3_MISC_SHDW_SCR5_DLLAPD 0x0002
2139 #define MII_TG3_MISC_SHDW_SCR5_SDTL 0x0004
2140 #define MII_TG3_MISC_SHDW_SCR5_DLPTLM 0x0008
2141 #define MII_TG3_MISC_SHDW_SCR5_LPED 0x0010
2142 #define MII_TG3_MISC_SHDW_SCR5_SEL 0x1400
2143
2144 #define MII_TG3_TEST1 0x1e
2145 #define MII_TG3_TEST1_TRIM_EN 0x0010
2146 #define MII_TG3_TEST1_CRC_EN 0x8000
2147
2148
2149 /* Fast Ethernet Tranceiver definitions */
2150 #define MII_TG3_FET_PTEST 0x17
2151 #define MII_TG3_FET_PTEST_FRC_TX_LINK 0x1000
2152 #define MII_TG3_FET_PTEST_FRC_TX_LOCK 0x0800
2153
2154 #define MII_TG3_FET_TEST 0x1f
2155 #define MII_TG3_FET_SHADOW_EN 0x0080
2156
2157 #define MII_TG3_FET_SHDW_MISCCTRL 0x10
2158 #define MII_TG3_FET_SHDW_MISCCTRL_MDIX 0x4000
2159
2160 #define MII_TG3_FET_SHDW_AUXMODE4 0x1a
2161 #define MII_TG3_FET_SHDW_AUXMODE4_SBPD 0x0008
2162
2163 #define MII_TG3_FET_SHDW_AUXSTAT2 0x1b
2164 #define MII_TG3_FET_SHDW_AUXSTAT2_APD 0x0020
2165
2166
2167 /* APE registers. Accessible through BAR1 */
2168 #define TG3_APE_EVENT 0x000c
2169 #define APE_EVENT_1 0x00000001
2170 #define TG3_APE_LOCK_REQ 0x002c
2171 #define APE_LOCK_REQ_DRIVER 0x00001000
2172 #define TG3_APE_LOCK_GRANT 0x004c
2173 #define APE_LOCK_GRANT_DRIVER 0x00001000
2174 #define TG3_APE_SEG_SIG 0x4000
2175 #define APE_SEG_SIG_MAGIC 0x41504521
2176
2177 /* APE shared memory. Accessible through BAR1 */
2178 #define TG3_APE_FW_STATUS 0x400c
2179 #define APE_FW_STATUS_READY 0x00000100
2180 #define TG3_APE_FW_VERSION 0x4018
2181 #define APE_FW_VERSION_MAJMSK 0xff000000
2182 #define APE_FW_VERSION_MAJSFT 24
2183 #define APE_FW_VERSION_MINMSK 0x00ff0000
2184 #define APE_FW_VERSION_MINSFT 16
2185 #define APE_FW_VERSION_REVMSK 0x0000ff00
2186 #define APE_FW_VERSION_REVSFT 8
2187 #define APE_FW_VERSION_BLDMSK 0x000000ff
2188 #define TG3_APE_HOST_SEG_SIG 0x4200
2189 #define APE_HOST_SEG_SIG_MAGIC 0x484f5354
2190 #define TG3_APE_HOST_SEG_LEN 0x4204
2191 #define APE_HOST_SEG_LEN_MAGIC 0x0000001c
2192 #define TG3_APE_HOST_INIT_COUNT 0x4208
2193 #define TG3_APE_HOST_DRIVER_ID 0x420c
2194 #define APE_HOST_DRIVER_ID_MAGIC 0xf0035100
2195 #define TG3_APE_HOST_BEHAVIOR 0x4210
2196 #define APE_HOST_BEHAV_NO_PHYLOCK 0x00000001
2197 #define TG3_APE_HOST_HEARTBEAT_INT_MS 0x4214
2198 #define APE_HOST_HEARTBEAT_INT_DISABLE 0
2199 #define APE_HOST_HEARTBEAT_INT_5SEC 5000
2200 #define TG3_APE_HOST_HEARTBEAT_COUNT 0x4218
2201
2202 #define TG3_APE_EVENT_STATUS 0x4300
2203
2204 #define APE_EVENT_STATUS_DRIVER_EVNT 0x00000010
2205 #define APE_EVENT_STATUS_STATE_CHNGE 0x00000500
2206 #define APE_EVENT_STATUS_STATE_START 0x00010000
2207 #define APE_EVENT_STATUS_STATE_UNLOAD 0x00020000
2208 #define APE_EVENT_STATUS_STATE_WOL 0x00030000
2209 #define APE_EVENT_STATUS_STATE_SUSPEND 0x00040000
2210 #define APE_EVENT_STATUS_EVENT_PENDING 0x80000000
2211
2212 /* APE convenience enumerations. */
2213 #define TG3_APE_LOCK_GRC 1
2214 #define TG3_APE_LOCK_MEM 4
2215
2216 #define TG3_EEPROM_SB_F1R2_MBA_OFF 0x10
2217
2218
2219 /* There are two ways to manage the TX descriptors on the tigon3.
2220 * Either the descriptors are in host DMA'able memory, or they
2221 * exist only in the cards on-chip SRAM. All 16 send bds are under
2222 * the same mode, they may not be configured individually.
2223 *
2224 * This driver always uses host memory TX descriptors.
2225 *
2226 * To use host memory TX descriptors:
2227 * 1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
2228 * Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
2229 * 2) Allocate DMA'able memory.
2230 * 3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2231 * a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
2232 * obtained in step 2
2233 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
2234 * c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
2235 * of TX descriptors. Leave flags field clear.
2236 * 4) Access TX descriptors via host memory. The chip
2237 * will refetch into local SRAM as needed when producer
2238 * index mailboxes are updated.
2239 *
2240 * To use on-chip TX descriptors:
2241 * 1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
2242 * Make sure GRC_MODE_HOST_SENDBDS is clear.
2243 * 2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2244 * a) Set TG3_BDINFO_HOST_ADDR to zero.
2245 * b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
2246 * c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
2247 * 3) Access TX descriptors directly in on-chip SRAM
2248 * using normal {read,write}l(). (and not using
2249 * pointer dereferencing of ioremap()'d memory like
2250 * the broken Broadcom driver does)
2251 *
2252 * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
2253 * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
2254 */
2255 struct tg3_tx_buffer_desc {
2256 u32 addr_hi;
2257 u32 addr_lo;
2258
2259 u32 len_flags;
2260 #define TXD_FLAG_TCPUDP_CSUM 0x0001
2261 #define TXD_FLAG_IP_CSUM 0x0002
2262 #define TXD_FLAG_END 0x0004
2263 #define TXD_FLAG_IP_FRAG 0x0008
2264 #define TXD_FLAG_JMB_PKT 0x0008
2265 #define TXD_FLAG_IP_FRAG_END 0x0010
2266 #define TXD_FLAG_VLAN 0x0040
2267 #define TXD_FLAG_COAL_NOW 0x0080
2268 #define TXD_FLAG_CPU_PRE_DMA 0x0100
2269 #define TXD_FLAG_CPU_POST_DMA 0x0200
2270 #define TXD_FLAG_ADD_SRC_ADDR 0x1000
2271 #define TXD_FLAG_CHOOSE_SRC_ADDR 0x6000
2272 #define TXD_FLAG_NO_CRC 0x8000
2273 #define TXD_LEN_SHIFT 16
2274
2275 u32 vlan_tag;
2276 #define TXD_VLAN_TAG_SHIFT 0
2277 #define TXD_MSS_SHIFT 16
2278 };
2279
2280 #define TXD_ADDR 0x00UL /* 64-bit */
2281 #define TXD_LEN_FLAGS 0x08UL /* 32-bit (upper 16-bits are len) */
2282 #define TXD_VLAN_TAG 0x0cUL /* 32-bit (upper 16-bits are tag) */
2283 #define TXD_SIZE 0x10UL
2284
2285 struct tg3_rx_buffer_desc {
2286 u32 addr_hi;
2287 u32 addr_lo;
2288
2289 u32 idx_len;
2290 #define RXD_IDX_MASK 0xffff0000
2291 #define RXD_IDX_SHIFT 16
2292 #define RXD_LEN_MASK 0x0000ffff
2293 #define RXD_LEN_SHIFT 0
2294
2295 u32 type_flags;
2296 #define RXD_TYPE_SHIFT 16
2297 #define RXD_FLAGS_SHIFT 0
2298
2299 #define RXD_FLAG_END 0x0004
2300 #define RXD_FLAG_MINI 0x0800
2301 #define RXD_FLAG_JUMBO 0x0020
2302 #define RXD_FLAG_VLAN 0x0040
2303 #define RXD_FLAG_ERROR 0x0400
2304 #define RXD_FLAG_IP_CSUM 0x1000
2305 #define RXD_FLAG_TCPUDP_CSUM 0x2000
2306 #define RXD_FLAG_IS_TCP 0x4000
2307
2308 u32 ip_tcp_csum;
2309 #define RXD_IPCSUM_MASK 0xffff0000
2310 #define RXD_IPCSUM_SHIFT 16
2311 #define RXD_TCPCSUM_MASK 0x0000ffff
2312 #define RXD_TCPCSUM_SHIFT 0
2313
2314 u32 err_vlan;
2315
2316 #define RXD_VLAN_MASK 0x0000ffff
2317
2318 #define RXD_ERR_BAD_CRC 0x00010000
2319 #define RXD_ERR_COLLISION 0x00020000
2320 #define RXD_ERR_LINK_LOST 0x00040000
2321 #define RXD_ERR_PHY_DECODE 0x00080000
2322 #define RXD_ERR_ODD_NIBBLE_RCVD_MII 0x00100000
2323 #define RXD_ERR_MAC_ABRT 0x00200000
2324 #define RXD_ERR_TOO_SMALL 0x00400000
2325 #define RXD_ERR_NO_RESOURCES 0x00800000
2326 #define RXD_ERR_HUGE_FRAME 0x01000000
2327 #define RXD_ERR_MASK 0xffff0000
2328
2329 u32 reserved;
2330 u32 opaque;
2331 #define RXD_OPAQUE_INDEX_MASK 0x0000ffff
2332 #define RXD_OPAQUE_INDEX_SHIFT 0
2333 #define RXD_OPAQUE_RING_STD 0x00010000
2334 #define RXD_OPAQUE_RING_JUMBO 0x00020000
2335 #define RXD_OPAQUE_RING_MINI 0x00040000
2336 #define RXD_OPAQUE_RING_MASK 0x00070000
2337 };
2338
2339 struct tg3_ext_rx_buffer_desc {
2340 struct {
2341 u32 addr_hi;
2342 u32 addr_lo;
2343 } addrlist[3];
2344 u32 len2_len1;
2345 u32 resv_len3;
2346 struct tg3_rx_buffer_desc std;
2347 };
2348
2349 /* We only use this when testing out the DMA engine
2350 * at probe time. This is the internal format of buffer
2351 * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
2352 */
2353 struct tg3_internal_buffer_desc {
2354 u32 addr_hi;
2355 u32 addr_lo;
2356 u32 nic_mbuf;
2357 /* XXX FIX THIS */
2358 #ifdef __BIG_ENDIAN
2359 u16 cqid_sqid;
2360 u16 len;
2361 #else
2362 u16 len;
2363 u16 cqid_sqid;
2364 #endif
2365 u32 flags;
2366 u32 __cookie1;
2367 u32 __cookie2;
2368 u32 __cookie3;
2369 };
2370
2371 #define TG3_HW_STATUS_SIZE 0x50
2372 struct tg3_hw_status {
2373 u32 status;
2374 #define SD_STATUS_UPDATED 0x00000001
2375 #define SD_STATUS_LINK_CHG 0x00000002
2376 #define SD_STATUS_ERROR 0x00000004
2377
2378 u32 status_tag;
2379
2380 #ifdef __BIG_ENDIAN
2381 u16 rx_consumer;
2382 u16 rx_jumbo_consumer;
2383 #else
2384 u16 rx_jumbo_consumer;
2385 u16 rx_consumer;
2386 #endif
2387
2388 #ifdef __BIG_ENDIAN
2389 u16 reserved;
2390 u16 rx_mini_consumer;
2391 #else
2392 u16 rx_mini_consumer;
2393 u16 reserved;
2394 #endif
2395 struct {
2396 #ifdef __BIG_ENDIAN
2397 u16 tx_consumer;
2398 u16 rx_producer;
2399 #else
2400 u16 rx_producer;
2401 u16 tx_consumer;
2402 #endif
2403 } idx[16];
2404 };
2405
2406 typedef struct {
2407 u32 high, low;
2408 } tg3_stat64_t;
2409
2410 struct tg3_hw_stats {
2411 u8 __reserved0[0x400-0x300];
2412
2413 /* Statistics maintained by Receive MAC. */
2414 tg3_stat64_t rx_octets;
2415 u64 __reserved1;
2416 tg3_stat64_t rx_fragments;
2417 tg3_stat64_t rx_ucast_packets;
2418 tg3_stat64_t rx_mcast_packets;
2419 tg3_stat64_t rx_bcast_packets;
2420 tg3_stat64_t rx_fcs_errors;
2421 tg3_stat64_t rx_align_errors;
2422 tg3_stat64_t rx_xon_pause_rcvd;
2423 tg3_stat64_t rx_xoff_pause_rcvd;
2424 tg3_stat64_t rx_mac_ctrl_rcvd;
2425 tg3_stat64_t rx_xoff_entered;
2426 tg3_stat64_t rx_frame_too_long_errors;
2427 tg3_stat64_t rx_jabbers;
2428 tg3_stat64_t rx_undersize_packets;
2429 tg3_stat64_t rx_in_length_errors;
2430 tg3_stat64_t rx_out_length_errors;
2431 tg3_stat64_t rx_64_or_less_octet_packets;
2432 tg3_stat64_t rx_65_to_127_octet_packets;
2433 tg3_stat64_t rx_128_to_255_octet_packets;
2434 tg3_stat64_t rx_256_to_511_octet_packets;
2435 tg3_stat64_t rx_512_to_1023_octet_packets;
2436 tg3_stat64_t rx_1024_to_1522_octet_packets;
2437 tg3_stat64_t rx_1523_to_2047_octet_packets;
2438 tg3_stat64_t rx_2048_to_4095_octet_packets;
2439 tg3_stat64_t rx_4096_to_8191_octet_packets;
2440 tg3_stat64_t rx_8192_to_9022_octet_packets;
2441
2442 u64 __unused0[37];
2443
2444 /* Statistics maintained by Transmit MAC. */
2445 tg3_stat64_t tx_octets;
2446 u64 __reserved2;
2447 tg3_stat64_t tx_collisions;
2448 tg3_stat64_t tx_xon_sent;
2449 tg3_stat64_t tx_xoff_sent;
2450 tg3_stat64_t tx_flow_control;
2451 tg3_stat64_t tx_mac_errors;
2452 tg3_stat64_t tx_single_collisions;
2453 tg3_stat64_t tx_mult_collisions;
2454 tg3_stat64_t tx_deferred;
2455 u64 __reserved3;
2456 tg3_stat64_t tx_excessive_collisions;
2457 tg3_stat64_t tx_late_collisions;
2458 tg3_stat64_t tx_collide_2times;
2459 tg3_stat64_t tx_collide_3times;
2460 tg3_stat64_t tx_collide_4times;
2461 tg3_stat64_t tx_collide_5times;
2462 tg3_stat64_t tx_collide_6times;
2463 tg3_stat64_t tx_collide_7times;
2464 tg3_stat64_t tx_collide_8times;
2465 tg3_stat64_t tx_collide_9times;
2466 tg3_stat64_t tx_collide_10times;
2467 tg3_stat64_t tx_collide_11times;
2468 tg3_stat64_t tx_collide_12times;
2469 tg3_stat64_t tx_collide_13times;
2470 tg3_stat64_t tx_collide_14times;
2471 tg3_stat64_t tx_collide_15times;
2472 tg3_stat64_t tx_ucast_packets;
2473 tg3_stat64_t tx_mcast_packets;
2474 tg3_stat64_t tx_bcast_packets;
2475 tg3_stat64_t tx_carrier_sense_errors;
2476 tg3_stat64_t tx_discards;
2477 tg3_stat64_t tx_errors;
2478
2479 u64 __unused1[31];
2480
2481 /* Statistics maintained by Receive List Placement. */
2482 tg3_stat64_t COS_rx_packets[16];
2483 tg3_stat64_t COS_rx_filter_dropped;
2484 tg3_stat64_t dma_writeq_full;
2485 tg3_stat64_t dma_write_prioq_full;
2486 tg3_stat64_t rxbds_empty;
2487 tg3_stat64_t rx_discards;
2488 tg3_stat64_t rx_errors;
2489 tg3_stat64_t rx_threshold_hit;
2490
2491 u64 __unused2[9];
2492
2493 /* Statistics maintained by Send Data Initiator. */
2494 tg3_stat64_t COS_out_packets[16];
2495 tg3_stat64_t dma_readq_full;
2496 tg3_stat64_t dma_read_prioq_full;
2497 tg3_stat64_t tx_comp_queue_full;
2498
2499 /* Statistics maintained by Host Coalescing. */
2500 tg3_stat64_t ring_set_send_prod_index;
2501 tg3_stat64_t ring_status_update;
2502 tg3_stat64_t nic_irqs;
2503 tg3_stat64_t nic_avoided_irqs;
2504 tg3_stat64_t nic_tx_threshold_hit;
2505
2506 u8 __reserved4[0xb00-0x9c0];
2507 };
2508
2509 /* 'mapping' is superfluous as the chip does not write into
2510 * the tx/rx post rings so we could just fetch it from there.
2511 * But the cache behavior is better how we are doing it now.
2512 */
2513 struct ring_info {
2514 struct sk_buff *skb;
2515 DEFINE_DMA_UNMAP_ADDR(mapping);
2516 };
2517
2518 struct tg3_config_info {
2519 u32 flags;
2520 };
2521
2522 struct tg3_link_config {
2523 /* Describes what we're trying to get. */
2524 u32 advertising;
2525 u16 speed;
2526 u8 duplex;
2527 u8 autoneg;
2528 u8 flowctrl;
2529
2530 /* Describes what we actually have. */
2531 u8 active_flowctrl;
2532
2533 u8 active_duplex;
2534 #define SPEED_INVALID 0xffff
2535 #define DUPLEX_INVALID 0xff
2536 #define AUTONEG_INVALID 0xff
2537 u16 active_speed;
2538
2539 /* When we go in and out of low power mode we need
2540 * to swap with this state.
2541 */
2542 int phy_is_low_power;
2543 u16 orig_speed;
2544 u8 orig_duplex;
2545 u8 orig_autoneg;
2546 u32 orig_advertising;
2547 };
2548
2549 struct tg3_bufmgr_config {
2550 u32 mbuf_read_dma_low_water;
2551 u32 mbuf_mac_rx_low_water;
2552 u32 mbuf_high_water;
2553
2554 u32 mbuf_read_dma_low_water_jumbo;
2555 u32 mbuf_mac_rx_low_water_jumbo;
2556 u32 mbuf_high_water_jumbo;
2557
2558 u32 dma_low_water;
2559 u32 dma_high_water;
2560 };
2561
2562 struct tg3_ethtool_stats {
2563 /* Statistics maintained by Receive MAC. */
2564 u64 rx_octets;
2565 u64 rx_fragments;
2566 u64 rx_ucast_packets;
2567 u64 rx_mcast_packets;
2568 u64 rx_bcast_packets;
2569 u64 rx_fcs_errors;
2570 u64 rx_align_errors;
2571 u64 rx_xon_pause_rcvd;
2572 u64 rx_xoff_pause_rcvd;
2573 u64 rx_mac_ctrl_rcvd;
2574 u64 rx_xoff_entered;
2575 u64 rx_frame_too_long_errors;
2576 u64 rx_jabbers;
2577 u64 rx_undersize_packets;
2578 u64 rx_in_length_errors;
2579 u64 rx_out_length_errors;
2580 u64 rx_64_or_less_octet_packets;
2581 u64 rx_65_to_127_octet_packets;
2582 u64 rx_128_to_255_octet_packets;
2583 u64 rx_256_to_511_octet_packets;
2584 u64 rx_512_to_1023_octet_packets;
2585 u64 rx_1024_to_1522_octet_packets;
2586 u64 rx_1523_to_2047_octet_packets;
2587 u64 rx_2048_to_4095_octet_packets;
2588 u64 rx_4096_to_8191_octet_packets;
2589 u64 rx_8192_to_9022_octet_packets;
2590
2591 /* Statistics maintained by Transmit MAC. */
2592 u64 tx_octets;
2593 u64 tx_collisions;
2594 u64 tx_xon_sent;
2595 u64 tx_xoff_sent;
2596 u64 tx_flow_control;
2597 u64 tx_mac_errors;
2598 u64 tx_single_collisions;
2599 u64 tx_mult_collisions;
2600 u64 tx_deferred;
2601 u64 tx_excessive_collisions;
2602 u64 tx_late_collisions;
2603 u64 tx_collide_2times;
2604 u64 tx_collide_3times;
2605 u64 tx_collide_4times;
2606 u64 tx_collide_5times;
2607 u64 tx_collide_6times;
2608 u64 tx_collide_7times;
2609 u64 tx_collide_8times;
2610 u64 tx_collide_9times;
2611 u64 tx_collide_10times;
2612 u64 tx_collide_11times;
2613 u64 tx_collide_12times;
2614 u64 tx_collide_13times;
2615 u64 tx_collide_14times;
2616 u64 tx_collide_15times;
2617 u64 tx_ucast_packets;
2618 u64 tx_mcast_packets;
2619 u64 tx_bcast_packets;
2620 u64 tx_carrier_sense_errors;
2621 u64 tx_discards;
2622 u64 tx_errors;
2623
2624 /* Statistics maintained by Receive List Placement. */
2625 u64 dma_writeq_full;
2626 u64 dma_write_prioq_full;
2627 u64 rxbds_empty;
2628 u64 rx_discards;
2629 u64 rx_errors;
2630 u64 rx_threshold_hit;
2631
2632 /* Statistics maintained by Send Data Initiator. */
2633 u64 dma_readq_full;
2634 u64 dma_read_prioq_full;
2635 u64 tx_comp_queue_full;
2636
2637 /* Statistics maintained by Host Coalescing. */
2638 u64 ring_set_send_prod_index;
2639 u64 ring_status_update;
2640 u64 nic_irqs;
2641 u64 nic_avoided_irqs;
2642 u64 nic_tx_threshold_hit;
2643 };
2644
2645 struct tg3_rx_prodring_set {
2646 u32 rx_std_prod_idx;
2647 u32 rx_std_cons_idx;
2648 u32 rx_jmb_prod_idx;
2649 u32 rx_jmb_cons_idx;
2650 struct tg3_rx_buffer_desc *rx_std;
2651 struct tg3_ext_rx_buffer_desc *rx_jmb;
2652 struct ring_info *rx_std_buffers;
2653 struct ring_info *rx_jmb_buffers;
2654 dma_addr_t rx_std_mapping;
2655 dma_addr_t rx_jmb_mapping;
2656 };
2657
2658 #define TG3_IRQ_MAX_VECS 5
2659
2660 struct tg3_napi {
2661 struct napi_struct napi ____cacheline_aligned;
2662 struct tg3 *tp;
2663 struct tg3_hw_status *hw_status;
2664
2665 u32 last_tag;
2666 u32 last_irq_tag;
2667 u32 int_mbox;
2668 u32 coal_now;
2669 u32 tx_prod;
2670 u32 tx_cons;
2671 u32 tx_pending;
2672 u32 prodmbox;
2673
2674 u32 consmbox;
2675 u32 rx_rcb_ptr;
2676 u16 *rx_rcb_prod_idx;
2677 struct tg3_rx_prodring_set *prodring;
2678
2679 struct tg3_rx_buffer_desc *rx_rcb;
2680 struct tg3_tx_buffer_desc *tx_ring;
2681 struct ring_info *tx_buffers;
2682
2683 dma_addr_t status_mapping;
2684 dma_addr_t rx_rcb_mapping;
2685 dma_addr_t tx_desc_mapping;
2686
2687 char irq_lbl[IFNAMSIZ];
2688 unsigned int irq_vec;
2689 };
2690
2691 struct tg3 {
2692 /* begin "general, frequently-used members" cacheline section */
2693
2694 /* If the IRQ handler (which runs lockless) needs to be
2695 * quiesced, the following bitmask state is used. The
2696 * SYNC flag is set by non-IRQ context code to initiate
2697 * the quiescence.
2698 *
2699 * When the IRQ handler notices that SYNC is set, it
2700 * disables interrupts and returns.
2701 *
2702 * When all outstanding IRQ handlers have returned after
2703 * the SYNC flag has been set, the setter can be assured
2704 * that interrupts will no longer get run.
2705 *
2706 * In this way all SMP driver locks are never acquired
2707 * in hw IRQ context, only sw IRQ context or lower.
2708 */
2709 unsigned int irq_sync;
2710
2711 /* SMP locking strategy:
2712 *
2713 * lock: Held during reset, PHY access, timer, and when
2714 * updating tg3_flags and tg3_flags2.
2715 *
2716 * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
2717 * netif_tx_lock when it needs to call
2718 * netif_wake_queue.
2719 *
2720 * Both of these locks are to be held with BH safety.
2721 *
2722 * Because the IRQ handler, tg3_poll, and tg3_start_xmit
2723 * are running lockless, it is necessary to completely
2724 * quiesce the chip with tg3_netif_stop and tg3_full_lock
2725 * before reconfiguring the device.
2726 *
2727 * indirect_lock: Held when accessing registers indirectly
2728 * with IRQ disabling.
2729 */
2730 spinlock_t lock;
2731 spinlock_t indirect_lock;
2732
2733 u32 (*read32) (struct tg3 *, u32);
2734 void (*write32) (struct tg3 *, u32, u32);
2735 u32 (*read32_mbox) (struct tg3 *, u32);
2736 void (*write32_mbox) (struct tg3 *, u32,
2737 u32);
2738 void __iomem *regs;
2739 void __iomem *aperegs;
2740 struct net_device *dev;
2741 struct pci_dev *pdev;
2742
2743 u32 coal_now;
2744 u32 msg_enable;
2745
2746 /* begin "tx thread" cacheline section */
2747 void (*write32_tx_mbox) (struct tg3 *, u32,
2748 u32);
2749
2750 /* begin "rx thread" cacheline section */
2751 struct tg3_napi napi[TG3_IRQ_MAX_VECS];
2752 void (*write32_rx_mbox) (struct tg3 *, u32,
2753 u32);
2754 u32 rx_copy_thresh;
2755 u32 rx_pending;
2756 u32 rx_jumbo_pending;
2757 u32 rx_std_max_post;
2758 u32 rx_offset;
2759 u32 rx_pkt_map_sz;
2760 #if TG3_VLAN_TAG_USED
2761 struct vlan_group *vlgrp;
2762 #endif
2763
2764 struct tg3_rx_prodring_set prodring[TG3_IRQ_MAX_VECS];
2765
2766
2767 /* begin "everything else" cacheline(s) section */
2768 struct net_device_stats net_stats;
2769 struct net_device_stats net_stats_prev;
2770 struct tg3_ethtool_stats estats;
2771 struct tg3_ethtool_stats estats_prev;
2772
2773 union {
2774 unsigned long phy_crc_errors;
2775 unsigned long last_event_jiffies;
2776 };
2777
2778 u32 tg3_flags;
2779 #define TG3_FLAG_TAGGED_STATUS 0x00000001
2780 #define TG3_FLAG_TXD_MBOX_HWBUG 0x00000002
2781 #define TG3_FLAG_RX_CHECKSUMS 0x00000004
2782 #define TG3_FLAG_USE_LINKCHG_REG 0x00000008
2783 #define TG3_FLAG_USE_MI_INTERRUPT 0x00000010
2784 #define TG3_FLAG_ENABLE_ASF 0x00000020
2785 #define TG3_FLAG_ASPM_WORKAROUND 0x00000040
2786 #define TG3_FLAG_POLL_SERDES 0x00000080
2787 #define TG3_FLAG_MBOX_WRITE_REORDER 0x00000100
2788 #define TG3_FLAG_PCIX_TARGET_HWBUG 0x00000200
2789 #define TG3_FLAG_WOL_SPEED_100MB 0x00000400
2790 #define TG3_FLAG_WOL_ENABLE 0x00000800
2791 #define TG3_FLAG_EEPROM_WRITE_PROT 0x00001000
2792 #define TG3_FLAG_NVRAM 0x00002000
2793 #define TG3_FLAG_NVRAM_BUFFERED 0x00004000
2794 #define TG3_FLAG_SUPPORT_MSI 0x00008000
2795 #define TG3_FLAG_SUPPORT_MSIX 0x00010000
2796 #define TG3_FLAG_SUPPORT_MSI_OR_MSIX (TG3_FLAG_SUPPORT_MSI | \
2797 TG3_FLAG_SUPPORT_MSIX)
2798 #define TG3_FLAG_PCIX_MODE 0x00020000
2799 #define TG3_FLAG_PCI_HIGH_SPEED 0x00040000
2800 #define TG3_FLAG_PCI_32BIT 0x00080000
2801 #define TG3_FLAG_SRAM_USE_CONFIG 0x00100000
2802 #define TG3_FLAG_TX_RECOVERY_PENDING 0x00200000
2803 #define TG3_FLAG_WOL_CAP 0x00400000
2804 #define TG3_FLAG_JUMBO_RING_ENABLE 0x00800000
2805 #define TG3_FLAG_10_100_ONLY 0x01000000
2806 #define TG3_FLAG_PAUSE_AUTONEG 0x02000000
2807 #define TG3_FLAG_CPMU_PRESENT 0x04000000
2808 #define TG3_FLAG_40BIT_DMA_BUG 0x08000000
2809 #define TG3_FLAG_BROKEN_CHECKSUMS 0x10000000
2810 #define TG3_FLAG_JUMBO_CAPABLE 0x20000000
2811 #define TG3_FLAG_CHIP_RESETTING 0x40000000
2812 #define TG3_FLAG_INIT_COMPLETE 0x80000000
2813 u32 tg3_flags2;
2814 #define TG3_FLG2_RESTART_TIMER 0x00000001
2815 #define TG3_FLG2_TSO_BUG 0x00000002
2816 #define TG3_FLG2_NO_ETH_WIRE_SPEED 0x00000004
2817 #define TG3_FLG2_IS_5788 0x00000008
2818 #define TG3_FLG2_MAX_RXPEND_64 0x00000010
2819 #define TG3_FLG2_TSO_CAPABLE 0x00000020
2820 #define TG3_FLG2_PHY_ADC_BUG 0x00000040
2821 #define TG3_FLG2_PHY_5704_A0_BUG 0x00000080
2822 #define TG3_FLG2_PHY_BER_BUG 0x00000100
2823 #define TG3_FLG2_PCI_EXPRESS 0x00000200
2824 #define TG3_FLG2_ASF_NEW_HANDSHAKE 0x00000400
2825 #define TG3_FLG2_HW_AUTONEG 0x00000800
2826 #define TG3_FLG2_IS_NIC 0x00001000
2827 #define TG3_FLG2_PHY_SERDES 0x00002000
2828 #define TG3_FLG2_CAPACITIVE_COUPLING 0x00004000
2829 #define TG3_FLG2_FLASH 0x00008000
2830 #define TG3_FLG2_HW_TSO_1 0x00010000
2831 #define TG3_FLG2_SERDES_PREEMPHASIS 0x00020000
2832 #define TG3_FLG2_5705_PLUS 0x00040000
2833 #define TG3_FLG2_5750_PLUS 0x00080000
2834 #define TG3_FLG2_HW_TSO_3 0x00100000
2835 #define TG3_FLG2_USING_MSI 0x00200000
2836 #define TG3_FLG2_USING_MSIX 0x00400000
2837 #define TG3_FLG2_USING_MSI_OR_MSIX (TG3_FLG2_USING_MSI | \
2838 TG3_FLG2_USING_MSIX)
2839 #define TG3_FLG2_MII_SERDES 0x00800000
2840 #define TG3_FLG2_ANY_SERDES (TG3_FLG2_PHY_SERDES | \
2841 TG3_FLG2_MII_SERDES)
2842 #define TG3_FLG2_PARALLEL_DETECT 0x01000000
2843 #define TG3_FLG2_ICH_WORKAROUND 0x02000000
2844 #define TG3_FLG2_5780_CLASS 0x04000000
2845 #define TG3_FLG2_HW_TSO_2 0x08000000
2846 #define TG3_FLG2_HW_TSO (TG3_FLG2_HW_TSO_1 | \
2847 TG3_FLG2_HW_TSO_2 | \
2848 TG3_FLG2_HW_TSO_3)
2849 #define TG3_FLG2_1SHOT_MSI 0x10000000
2850 #define TG3_FLG2_PHY_JITTER_BUG 0x20000000
2851 #define TG3_FLG2_NO_FWARE_REPORTED 0x40000000
2852 #define TG3_FLG2_PHY_ADJUST_TRIM 0x80000000
2853 u32 tg3_flags3;
2854 #define TG3_FLG3_NO_NVRAM_ADDR_TRANS 0x00000001
2855 #define TG3_FLG3_ENABLE_APE 0x00000002
2856 #define TG3_FLG3_PROTECTED_NVRAM 0x00000004
2857 #define TG3_FLG3_5701_DMA_BUG 0x00000008
2858 #define TG3_FLG3_USE_PHYLIB 0x00000010
2859 #define TG3_FLG3_MDIOBUS_INITED 0x00000020
2860 #define TG3_FLG3_PHY_CONNECTED 0x00000080
2861 #define TG3_FLG3_RGMII_INBAND_DISABLE 0x00000100
2862 #define TG3_FLG3_RGMII_EXT_IBND_RX_EN 0x00000200
2863 #define TG3_FLG3_RGMII_EXT_IBND_TX_EN 0x00000400
2864 #define TG3_FLG3_CLKREQ_BUG 0x00000800
2865 #define TG3_FLG3_PHY_ENABLE_APD 0x00001000
2866 #define TG3_FLG3_5755_PLUS 0x00002000
2867 #define TG3_FLG3_NO_NVRAM 0x00004000
2868 #define TG3_FLG3_PHY_IS_FET 0x00010000
2869 #define TG3_FLG3_ENABLE_RSS 0x00020000
2870 #define TG3_FLG3_ENABLE_TSS 0x00040000
2871 #define TG3_FLG3_4G_DMA_BNDRY_BUG 0x00080000
2872 #define TG3_FLG3_40BIT_DMA_LIMIT_BUG 0x00100000
2873 #define TG3_FLG3_SHORT_DMA_BUG 0x00200000
2874 #define TG3_FLG3_USE_JUMBO_BDFLAG 0x00400000
2875 #define TG3_FLG3_L1PLLPD_EN 0x00800000
2876
2877 struct timer_list timer;
2878 u16 timer_counter;
2879 u16 timer_multiplier;
2880 u32 timer_offset;
2881 u16 asf_counter;
2882 u16 asf_multiplier;
2883
2884 /* 1 second counter for transient serdes link events */
2885 u32 serdes_counter;
2886 #define SERDES_AN_TIMEOUT_5704S 2
2887 #define SERDES_PARALLEL_DET_TIMEOUT 1
2888 #define SERDES_AN_TIMEOUT_5714S 1
2889
2890 struct tg3_link_config link_config;
2891 struct tg3_bufmgr_config bufmgr_config;
2892
2893 /* cache h/w values, often passed straight to h/w */
2894 u32 rx_mode;
2895 u32 tx_mode;
2896 u32 mac_mode;
2897 u32 mi_mode;
2898 u32 misc_host_ctrl;
2899 u32 grc_mode;
2900 u32 grc_local_ctrl;
2901 u32 dma_rwctrl;
2902 u32 coalesce_mode;
2903 u32 pwrmgmt_thresh;
2904
2905 /* PCI block */
2906 u32 pci_chip_rev_id;
2907 u16 pci_cmd;
2908 u8 pci_cacheline_sz;
2909 u8 pci_lat_timer;
2910
2911 int pm_cap;
2912 int msi_cap;
2913 union {
2914 int pcix_cap;
2915 int pcie_cap;
2916 };
2917
2918 struct mii_bus *mdio_bus;
2919 int mdio_irq[PHY_MAX_ADDR];
2920
2921 u8 phy_addr;
2922
2923 /* PHY info */
2924 u32 phy_id;
2925 #define TG3_PHY_ID_MASK 0xfffffff0
2926 #define TG3_PHY_ID_BCM5400 0x60008040
2927 #define TG3_PHY_ID_BCM5401 0x60008050
2928 #define TG3_PHY_ID_BCM5411 0x60008070
2929 #define TG3_PHY_ID_BCM5701 0x60008110
2930 #define TG3_PHY_ID_BCM5703 0x60008160
2931 #define TG3_PHY_ID_BCM5704 0x60008190
2932 #define TG3_PHY_ID_BCM5705 0x600081a0
2933 #define TG3_PHY_ID_BCM5750 0x60008180
2934 #define TG3_PHY_ID_BCM5752 0x60008100
2935 #define TG3_PHY_ID_BCM5714 0x60008340
2936 #define TG3_PHY_ID_BCM5780 0x60008350
2937 #define TG3_PHY_ID_BCM5755 0xbc050cc0
2938 #define TG3_PHY_ID_BCM5787 0xbc050ce0
2939 #define TG3_PHY_ID_BCM5756 0xbc050ed0
2940 #define TG3_PHY_ID_BCM5784 0xbc050fa0
2941 #define TG3_PHY_ID_BCM5761 0xbc050fd0
2942 #define TG3_PHY_ID_BCM5718C 0x5c0d8a00
2943 #define TG3_PHY_ID_BCM5718S 0xbc050ff0
2944 #define TG3_PHY_ID_BCM57765 0x5c0d8a40
2945 #define TG3_PHY_ID_BCM5906 0xdc00ac40
2946 #define TG3_PHY_ID_BCM8002 0x60010140
2947 #define TG3_PHY_ID_INVALID 0xffffffff
2948
2949 #define PHY_ID_RTL8211C 0x001cc910
2950 #define PHY_ID_RTL8201E 0x00008200
2951
2952 #define TG3_PHY_ID_REV_MASK 0x0000000f
2953 #define TG3_PHY_REV_BCM5401_B0 0x1
2954
2955 /* This macro assumes the passed PHY ID is
2956 * already masked with TG3_PHY_ID_MASK.
2957 */
2958 #define TG3_KNOWN_PHY_ID(X) \
2959 ((X) == TG3_PHY_ID_BCM5400 || (X) == TG3_PHY_ID_BCM5401 || \
2960 (X) == TG3_PHY_ID_BCM5411 || (X) == TG3_PHY_ID_BCM5701 || \
2961 (X) == TG3_PHY_ID_BCM5703 || (X) == TG3_PHY_ID_BCM5704 || \
2962 (X) == TG3_PHY_ID_BCM5705 || (X) == TG3_PHY_ID_BCM5750 || \
2963 (X) == TG3_PHY_ID_BCM5752 || (X) == TG3_PHY_ID_BCM5714 || \
2964 (X) == TG3_PHY_ID_BCM5780 || (X) == TG3_PHY_ID_BCM5787 || \
2965 (X) == TG3_PHY_ID_BCM5755 || (X) == TG3_PHY_ID_BCM5756 || \
2966 (X) == TG3_PHY_ID_BCM5906 || (X) == TG3_PHY_ID_BCM5761 || \
2967 (X) == TG3_PHY_ID_BCM5718C || (X) == TG3_PHY_ID_BCM5718S || \
2968 (X) == TG3_PHY_ID_BCM57765 || (X) == TG3_PHY_ID_BCM8002)
2969
2970 u32 led_ctrl;
2971 u32 phy_otp;
2972
2973 #define TG3_BPN_SIZE 24
2974 char board_part_number[TG3_BPN_SIZE];
2975 #define TG3_VER_SIZE ETHTOOL_FWVERS_LEN
2976 char fw_ver[TG3_VER_SIZE];
2977 u32 nic_sram_data_cfg;
2978 u32 pci_clock_ctrl;
2979 struct pci_dev *pdev_peer;
2980
2981 struct tg3_hw_stats *hw_stats;
2982 dma_addr_t stats_mapping;
2983 struct work_struct reset_task;
2984
2985 int nvram_lock_cnt;
2986 u32 nvram_size;
2987 #define TG3_NVRAM_SIZE_64KB 0x00010000
2988 #define TG3_NVRAM_SIZE_128KB 0x00020000
2989 #define TG3_NVRAM_SIZE_256KB 0x00040000
2990 #define TG3_NVRAM_SIZE_512KB 0x00080000
2991 #define TG3_NVRAM_SIZE_1MB 0x00100000
2992 #define TG3_NVRAM_SIZE_2MB 0x00200000
2993
2994 u32 nvram_pagesize;
2995 u32 nvram_jedecnum;
2996
2997 #define JEDEC_ATMEL 0x1f
2998 #define JEDEC_ST 0x20
2999 #define JEDEC_SAIFUN 0x4f
3000 #define JEDEC_SST 0xbf
3001
3002 #define ATMEL_AT24C64_CHIP_SIZE TG3_NVRAM_SIZE_64KB
3003 #define ATMEL_AT24C64_PAGE_SIZE (32)
3004
3005 #define ATMEL_AT24C512_CHIP_SIZE TG3_NVRAM_SIZE_512KB
3006 #define ATMEL_AT24C512_PAGE_SIZE (128)
3007
3008 #define ATMEL_AT45DB0X1B_PAGE_POS 9
3009 #define ATMEL_AT45DB0X1B_PAGE_SIZE 264
3010
3011 #define ATMEL_AT25F512_PAGE_SIZE 256
3012
3013 #define ST_M45PEX0_PAGE_SIZE 256
3014
3015 #define SAIFUN_SA25F0XX_PAGE_SIZE 256
3016
3017 #define SST_25VF0X0_PAGE_SIZE 4098
3018
3019 unsigned int irq_max;
3020 unsigned int irq_cnt;
3021
3022 struct ethtool_coalesce coal;
3023
3024 /* firmware info */
3025 const char *fw_needed;
3026 const struct firmware *fw;
3027 u32 fw_len; /* includes BSS */
3028 };
3029
3030 #endif /* !(_T3_H) */
This page took 0.095451 seconds and 5 git commands to generate.