2 * R8A7790 processor support
4 * Copyright (C) 2013 Renesas Electronics Corporation
5 * Copyright (C) 2013 Magnus Damm
6 * Copyright (C) 2012 Renesas Solutions Corp.
7 * Copyright (C) 2012 Kuninori Morimoto <kuninori.morimoto.gx@renesas.com>
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; version 2 of the
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
24 #include <linux/kernel.h>
25 #include <linux/platform_data/gpio-rcar.h>
30 #define PORT_GP_1(bank, pin, fn, sfx) fn(bank, pin, GP_##bank##_##pin, sfx)
32 #define PORT_GP_32(bank, fn, sfx) \
33 PORT_GP_1(bank, 0, fn, sfx), PORT_GP_1(bank, 1, fn, sfx), \
34 PORT_GP_1(bank, 2, fn, sfx), PORT_GP_1(bank, 3, fn, sfx), \
35 PORT_GP_1(bank, 4, fn, sfx), PORT_GP_1(bank, 5, fn, sfx), \
36 PORT_GP_1(bank, 6, fn, sfx), PORT_GP_1(bank, 7, fn, sfx), \
37 PORT_GP_1(bank, 8, fn, sfx), PORT_GP_1(bank, 9, fn, sfx), \
38 PORT_GP_1(bank, 10, fn, sfx), PORT_GP_1(bank, 11, fn, sfx), \
39 PORT_GP_1(bank, 12, fn, sfx), PORT_GP_1(bank, 13, fn, sfx), \
40 PORT_GP_1(bank, 14, fn, sfx), PORT_GP_1(bank, 15, fn, sfx), \
41 PORT_GP_1(bank, 16, fn, sfx), PORT_GP_1(bank, 17, fn, sfx), \
42 PORT_GP_1(bank, 18, fn, sfx), PORT_GP_1(bank, 19, fn, sfx), \
43 PORT_GP_1(bank, 20, fn, sfx), PORT_GP_1(bank, 21, fn, sfx), \
44 PORT_GP_1(bank, 22, fn, sfx), PORT_GP_1(bank, 23, fn, sfx), \
45 PORT_GP_1(bank, 24, fn, sfx), PORT_GP_1(bank, 25, fn, sfx), \
46 PORT_GP_1(bank, 26, fn, sfx), PORT_GP_1(bank, 27, fn, sfx), \
47 PORT_GP_1(bank, 28, fn, sfx), PORT_GP_1(bank, 29, fn, sfx), \
48 PORT_GP_1(bank, 30, fn, sfx), PORT_GP_1(bank, 31, fn, sfx)
50 #define PORT_GP_32_REV(bank, fn, sfx) \
51 PORT_GP_1(bank, 31, fn, sfx), PORT_GP_1(bank, 30, fn, sfx), \
52 PORT_GP_1(bank, 29, fn, sfx), PORT_GP_1(bank, 28, fn, sfx), \
53 PORT_GP_1(bank, 27, fn, sfx), PORT_GP_1(bank, 26, fn, sfx), \
54 PORT_GP_1(bank, 25, fn, sfx), PORT_GP_1(bank, 24, fn, sfx), \
55 PORT_GP_1(bank, 23, fn, sfx), PORT_GP_1(bank, 22, fn, sfx), \
56 PORT_GP_1(bank, 21, fn, sfx), PORT_GP_1(bank, 20, fn, sfx), \
57 PORT_GP_1(bank, 19, fn, sfx), PORT_GP_1(bank, 18, fn, sfx), \
58 PORT_GP_1(bank, 17, fn, sfx), PORT_GP_1(bank, 16, fn, sfx), \
59 PORT_GP_1(bank, 15, fn, sfx), PORT_GP_1(bank, 14, fn, sfx), \
60 PORT_GP_1(bank, 13, fn, sfx), PORT_GP_1(bank, 12, fn, sfx), \
61 PORT_GP_1(bank, 11, fn, sfx), PORT_GP_1(bank, 10, fn, sfx), \
62 PORT_GP_1(bank, 9, fn, sfx), PORT_GP_1(bank, 8, fn, sfx), \
63 PORT_GP_1(bank, 7, fn, sfx), PORT_GP_1(bank, 6, fn, sfx), \
64 PORT_GP_1(bank, 5, fn, sfx), PORT_GP_1(bank, 4, fn, sfx), \
65 PORT_GP_1(bank, 3, fn, sfx), PORT_GP_1(bank, 2, fn, sfx), \
66 PORT_GP_1(bank, 1, fn, sfx), PORT_GP_1(bank, 0, fn, sfx)
68 #define CPU_ALL_PORT(fn, sfx) \
69 PORT_GP_32(0, fn, sfx), \
70 PORT_GP_32(1, fn, sfx), \
71 PORT_GP_32(2, fn, sfx), \
72 PORT_GP_32(3, fn, sfx), \
73 PORT_GP_32(4, fn, sfx), \
74 PORT_GP_32(5, fn, sfx)
76 #define _GP_PORT_ALL(bank, pin, name, sfx) name##_##sfx
78 #define _GP_GPIO(bank, pin, _name, sfx) \
79 [(bank * 32) + pin] = { \
80 .name = __stringify(_name), \
81 .enum_id = _name##_DATA, \
84 #define _GP_DATA(bank, pin, name, sfx) \
85 PINMUX_DATA(name##_DATA, name##_FN)
87 #define GP_ALL(str) CPU_ALL_PORT(_GP_PORT_ALL, str)
88 #define PINMUX_GPIO_GP_ALL() CPU_ALL_PORT(_GP_GPIO, unused)
89 #define PINMUX_DATA_GP_ALL() CPU_ALL_PORT(_GP_DATA, unused)
91 #define PINMUX_IPSR_DATA(ipsr, fn) PINMUX_DATA(fn##_MARK, FN_##ipsr, FN_##fn)
92 #define PINMUX_IPSR_MODSEL_DATA(ipsr, fn, ms) PINMUX_DATA(fn##_MARK, FN_##ms, \
102 PINMUX_FUNCTION_BEGIN
,
106 FN_IP0_2_0
, FN_IP0_5_3
, FN_IP0_8_6
, FN_IP0_11_9
, FN_IP0_15_12
,
107 FN_IP0_19_16
, FN_IP0_22_20
, FN_IP0_26_23
, FN_IP0_30_27
,
108 FN_IP1_3_0
, FN_IP1_7_4
, FN_IP1_11_8
, FN_IP1_14_12
,
109 FN_IP1_17_15
, FN_IP1_21_18
, FN_IP1_25_22
, FN_IP1_27_26
,
110 FN_IP1_29_28
, FN_IP2_2_0
, FN_IP2_5_3
, FN_IP2_8_6
, FN_IP2_11_9
,
111 FN_IP2_14_12
, FN_IP2_17_15
, FN_IP2_21_18
, FN_IP2_25_22
,
112 FN_IP2_28_26
, FN_IP3_3_0
, FN_IP3_7_4
, FN_IP3_11_8
,
113 FN_IP3_14_12
, FN_IP3_17_15
,
116 FN_IP3_19_18
, FN_IP3_22_20
, FN_IP3_25_23
, FN_IP3_28_26
,
117 FN_IP3_31_29
, FN_IP4_2_0
, FN_IP4_5_3
, FN_IP4_8_6
, FN_IP4_11_9
,
118 FN_IP4_14_12
, FN_IP4_17_15
, FN_IP4_20_18
, FN_IP4_23_21
,
119 FN_IP4_26_24
, FN_IP4_29_27
, FN_IP5_2_0
, FN_IP5_5_3
, FN_IP5_9_6
,
120 FN_IP5_12_10
, FN_IP5_14_13
, FN_IP5_17_15
, FN_IP5_20_18
,
121 FN_IP5_23_21
, FN_IP5_26_24
, FN_IP5_29_27
, FN_IP6_2_0
,
122 FN_IP6_5_3
, FN_IP6_8_6
, FN_IP6_10_9
, FN_IP6_13_11
,
125 FN_IP7_28_27
, FN_IP7_30_29
, FN_IP8_1_0
, FN_IP8_3_2
, FN_IP8_5_4
,
126 FN_IP8_7_6
, FN_IP8_9_8
, FN_IP8_11_10
, FN_IP8_13_12
, FN_IP8_15_14
,
127 FN_IP8_17_16
, FN_IP8_19_18
, FN_IP8_21_20
, FN_IP8_23_22
,
128 FN_IP8_25_24
, FN_IP8_26
, FN_IP8_27
, FN_VI1_DATA7_VI1_B7
,
129 FN_IP6_16_14
, FN_IP6_19_17
, FN_IP6_22_20
, FN_IP6_25_23
,
130 FN_IP6_28_26
, FN_IP6_31_29
, FN_IP7_2_0
, FN_IP7_5_3
, FN_IP7_7_6
,
131 FN_IP7_9_8
, FN_IP7_12_10
, FN_IP7_15_13
,
134 FN_IP8_28
, FN_IP8_30_29
, FN_IP9_1_0
, FN_IP9_3_2
, FN_IP9_5_4
,
135 FN_IP9_7_6
, FN_IP9_11_8
, FN_IP9_15_12
, FN_IP9_17_16
, FN_IP9_19_18
,
136 FN_IP9_21_20
, FN_IP9_23_22
, FN_IP9_25_24
, FN_IP9_27_26
,
137 FN_IP9_31_28
, FN_IP10_3_0
, FN_IP10_6_4
, FN_IP10_10_7
, FN_IP10_14_11
,
138 FN_IP10_18_15
, FN_IP10_22_19
, FN_IP10_25_23
, FN_IP10_29_26
,
139 FN_IP11_3_0
, FN_IP11_4
, FN_IP11_6_5
, FN_IP11_8_7
, FN_IP11_10_9
,
140 FN_IP11_12_11
, FN_IP11_14_13
, FN_IP11_17_15
, FN_IP11_21_18
,
143 FN_IP11_23_22
, FN_IP11_26_24
, FN_IP11_29_27
, FN_IP11_31_30
,
144 FN_IP12_1_0
, FN_IP12_3_2
, FN_IP12_5_4
, FN_IP12_7_6
, FN_IP12_10_8
,
145 FN_IP12_13_11
, FN_IP12_16_14
, FN_IP12_19_17
, FN_IP12_22_20
,
146 FN_IP12_24_23
, FN_IP12_27_25
, FN_IP12_30_28
, FN_IP13_2_0
,
147 FN_IP13_6_3
, FN_IP13_9_7
, FN_IP13_12_10
, FN_IP13_15_13
,
148 FN_IP13_18_16
, FN_IP13_22_19
, FN_IP13_25_23
, FN_IP13_28_26
,
149 FN_IP13_30_29
, FN_IP14_2_0
, FN_IP14_5_3
, FN_IP14_8_6
, FN_IP14_11_9
,
150 FN_IP14_15_12
, FN_IP14_18_16
,
153 FN_IP14_21_19
, FN_IP14_24_22
, FN_IP14_27_25
, FN_IP14_30_28
,
154 FN_IP15_2_0
, FN_IP15_5_3
, FN_IP15_8_6
, FN_IP15_11_9
, FN_IP15_13_12
,
155 FN_IP15_15_14
, FN_IP15_17_16
, FN_IP15_19_18
, FN_IP15_22_20
,
156 FN_IP15_25_23
, FN_IP15_27_26
, FN_IP15_29_28
, FN_IP16_2_0
,
157 FN_IP16_5_3
, FN_USB0_PWEN
, FN_USB0_OVC_VBUS
, FN_IP16_6
, FN_IP16_7
,
158 FN_USB2_PWEN
, FN_USB2_OVC
, FN_AVS1
, FN_AVS2
, FN_DU_DOTCLKIN0
,
159 FN_IP7_26_25
, FN_DU_DOTCLKIN2
, FN_IP7_18_16
, FN_IP7_21_19
, FN_IP7_24_22
,
162 FN_D0
, FN_MSIOF3_SCK_B
, FN_VI3_DATA0
, FN_VI0_G4
, FN_VI0_G4_B
,
163 FN_D1
, FN_MSIOF3_SYNC_B
, FN_VI3_DATA1
, FN_VI0_G5
,
164 FN_VI0_G5_B
, FN_D2
, FN_MSIOF3_RXD_B
, FN_VI3_DATA2
,
165 FN_VI0_G6
, FN_VI0_G6_B
, FN_D3
, FN_MSIOF3_TXD_B
,
166 FN_VI3_DATA3
, FN_VI0_G7
, FN_VI0_G7_B
, FN_D4
,
167 FN_SCIFB1_RXD_F
, FN_SCIFB0_RXD_C
, FN_VI3_DATA4
,
168 FN_VI0_R0
, FN_VI0_R0_B
, FN_RX0_B
, FN_D5
,
169 FN_SCIFB1_TXD_F
, FN_SCIFB0_TXD_C
, FN_VI3_DATA5
,
170 FN_VI0_R1
, FN_VI0_R1_B
, FN_TX0_B
, FN_D6
,
171 FN_IIC2_SCL_C
, FN_VI3_DATA6
, FN_VI0_R2
, FN_VI0_R2_B
,
172 FN_I2C2_SCL_C
, FN_D7
, FN_AD_DI_B
, FN_IIC2_SDA_C
,
173 FN_VI3_DATA7
, FN_VI0_R3
, FN_VI0_R3_B
, FN_I2C2_SDA_C
,
174 FN_D8
, FN_SCIFA1_SCK_C
, FN_AVB_TXD0
,
175 FN_VI0_G0
, FN_VI0_G0_B
, FN_VI2_DATA0_VI2_B0
,
178 FN_D9
, FN_SCIFA1_RXD_C
, FN_AVB_TXD1
,
179 FN_VI0_G1
, FN_VI0_G1_B
, FN_VI2_DATA1_VI2_B1
, FN_D10
,
180 FN_SCIFA1_TXD_C
, FN_AVB_TXD2
,
181 FN_VI0_G2
, FN_VI0_G2_B
, FN_VI2_DATA2_VI2_B2
, FN_D11
,
182 FN_SCIFA1_CTS_N_C
, FN_AVB_TXD3
,
183 FN_VI0_G3
, FN_VI0_G3_B
, FN_VI2_DATA3_VI2_B3
,
184 FN_D12
, FN_SCIFA1_RTS_N_C
, FN_AVB_TXD4
,
185 FN_VI0_HSYNC_N
, FN_VI0_HSYNC_N_B
, FN_VI2_DATA4_VI2_B4
,
186 FN_D13
, FN_AVB_TXD5
, FN_VI0_VSYNC_N
,
187 FN_VI0_VSYNC_N_B
, FN_VI2_DATA5_VI2_B5
, FN_D14
,
188 FN_SCIFB1_RXD_C
, FN_AVB_TXD6
, FN_RX1_B
,
189 FN_VI0_CLKENB
, FN_VI0_CLKENB_B
, FN_VI2_DATA6_VI2_B6
,
190 FN_D15
, FN_SCIFB1_TXD_C
, FN_AVB_TXD7
, FN_TX1_B
,
191 FN_VI0_FIELD
, FN_VI0_FIELD_B
, FN_VI2_DATA7_VI2_B7
,
192 FN_A0
, FN_PWM3
, FN_A1
, FN_PWM4
,
195 FN_A2
, FN_PWM5
, FN_MSIOF1_SS1_B
, FN_A3
,
196 FN_PWM6
, FN_MSIOF1_SS2_B
, FN_A4
, FN_MSIOF1_TXD_B
,
197 FN_TPU0TO0
, FN_A5
, FN_SCIFA1_TXD_B
, FN_TPU0TO1
,
198 FN_A6
, FN_SCIFA1_RTS_N_B
, FN_TPU0TO2
, FN_A7
,
199 FN_SCIFA1_SCK_B
, FN_AUDIO_CLKOUT_B
, FN_TPU0TO3
,
200 FN_A8
, FN_SCIFA1_RXD_B
, FN_SSI_SCK5_B
, FN_VI0_R4
,
201 FN_VI0_R4_B
, FN_SCIFB2_RXD_C
, FN_VI2_DATA0_VI2_B0_B
,
202 FN_A9
, FN_SCIFA1_CTS_N_B
, FN_SSI_WS5_B
, FN_VI0_R5
,
203 FN_VI0_R5_B
, FN_SCIFB2_TXD_C
, FN_VI2_DATA1_VI2_B1_B
,
204 FN_A10
, FN_SSI_SDATA5_B
, FN_MSIOF2_SYNC
, FN_VI0_R6
,
205 FN_VI0_R6_B
, FN_VI2_DATA2_VI2_B2_B
,
208 FN_A11
, FN_SCIFB2_CTS_N_B
, FN_MSIOF2_SCK
, FN_VI1_R0
,
209 FN_VI1_R0_B
, FN_VI2_G0
, FN_VI2_DATA3_VI2_B3_B
,
210 FN_A12
, FN_SCIFB2_RXD_B
, FN_MSIOF2_TXD
, FN_VI1_R1
,
211 FN_VI1_R1_B
, FN_VI2_G1
, FN_VI2_DATA4_VI2_B4_B
,
212 FN_A13
, FN_SCIFB2_RTS_N_B
, FN_EX_WAIT2
,
213 FN_MSIOF2_RXD
, FN_VI1_R2
, FN_VI1_R2_B
, FN_VI2_G2
,
214 FN_VI2_DATA5_VI2_B5_B
, FN_A14
, FN_SCIFB2_TXD_B
,
215 FN_ATACS11_N
, FN_MSIOF2_SS1
, FN_A15
, FN_SCIFB2_SCK_B
,
216 FN_ATARD1_N
, FN_MSIOF2_SS2
, FN_A16
, FN_ATAWR1_N
,
217 FN_A17
, FN_AD_DO_B
, FN_ATADIR1_N
, FN_A18
,
218 FN_AD_CLK_B
, FN_ATAG1_N
, FN_A19
, FN_AD_NCS_N_B
,
219 FN_ATACS01_N
, FN_EX_WAIT0_B
, FN_A20
, FN_SPCLK
,
220 FN_VI1_R3
, FN_VI1_R3_B
, FN_VI2_G4
,
223 FN_A21
, FN_MOSI_IO0
, FN_VI1_R4
, FN_VI1_R4_B
, FN_VI2_G5
,
224 FN_A22
, FN_MISO_IO1
, FN_VI1_R5
, FN_VI1_R5_B
,
225 FN_VI2_G6
, FN_A23
, FN_IO2
, FN_VI1_G7
,
226 FN_VI1_G7_B
, FN_VI2_G7
, FN_A24
, FN_IO3
,
227 FN_VI1_R7
, FN_VI1_R7_B
, FN_VI2_CLKENB
,
228 FN_VI2_CLKENB_B
, FN_A25
, FN_SSL
, FN_VI1_G6
,
229 FN_VI1_G6_B
, FN_VI2_FIELD
, FN_VI2_FIELD_B
, FN_CS0_N
,
230 FN_VI1_R6
, FN_VI1_R6_B
, FN_VI2_G3
, FN_MSIOF0_SS2_B
,
231 FN_CS1_N_A26
, FN_SPEEDIN
, FN_VI0_R7
, FN_VI0_R7_B
,
232 FN_VI2_CLK
, FN_VI2_CLK_B
, FN_EX_CS0_N
, FN_HRX1_B
,
233 FN_VI1_G5
, FN_VI1_G5_B
, FN_VI2_R0
, FN_HTX0_B
,
234 FN_MSIOF0_SS1_B
, FN_EX_CS1_N
, FN_GPS_CLK
,
235 FN_HCTS1_N_B
, FN_VI1_FIELD
, FN_VI1_FIELD_B
,
236 FN_VI2_R1
, FN_EX_CS2_N
, FN_GPS_SIGN
, FN_HRTS1_N_B
,
237 FN_VI3_CLKENB
, FN_VI1_G0
, FN_VI1_G0_B
, FN_VI2_R2
,
240 FN_EX_CS3_N
, FN_GPS_MAG
, FN_VI3_FIELD
, FN_VI1_G1
, FN_VI1_G1_B
,
241 FN_VI2_R3
, FN_EX_CS4_N
, FN_MSIOF1_SCK_B
, FN_VI3_HSYNC_N
,
242 FN_VI2_HSYNC_N
, FN_IIC1_SCL
, FN_VI2_HSYNC_N_B
,
243 FN_INTC_EN0_N
, FN_I2C1_SCL
, FN_EX_CS5_N
, FN_CAN0_RX
,
244 FN_MSIOF1_RXD_B
, FN_VI3_VSYNC_N
, FN_VI1_G2
,
245 FN_VI1_G2_B
, FN_VI2_R4
, FN_IIC1_SDA
, FN_INTC_EN1_N
,
246 FN_I2C1_SDA
, FN_BS_N
, FN_IETX
, FN_HTX1_B
,
247 FN_CAN1_TX
, FN_DRACK0
, FN_IETX_C
, FN_RD_N
,
248 FN_CAN0_TX
, FN_SCIFA0_SCK_B
, FN_RD_WR_N
, FN_VI1_G3
,
249 FN_VI1_G3_B
, FN_VI2_R5
, FN_SCIFA0_RXD_B
,
250 FN_INTC_IRQ4_N
, FN_WE0_N
, FN_IECLK
, FN_CAN_CLK
,
251 FN_VI2_VSYNC_N
, FN_SCIFA0_TXD_B
, FN_VI2_VSYNC_N_B
,
252 FN_WE1_N
, FN_IERX
, FN_CAN1_RX
, FN_VI1_G4
,
253 FN_VI1_G4_B
, FN_VI2_R6
, FN_SCIFA0_CTS_N_B
,
254 FN_IERX_C
, FN_EX_WAIT0
, FN_IRQ3
, FN_INTC_IRQ3_N
,
255 FN_VI3_CLK
, FN_SCIFA0_RTS_N_B
, FN_HRX0_B
,
256 FN_MSIOF0_SCK_B
, FN_DREQ0_N
, FN_VI1_HSYNC_N
,
257 FN_VI1_HSYNC_N_B
, FN_VI2_R7
, FN_SSI_SCK78_C
,
261 FN_DACK0
, FN_IRQ0
, FN_INTC_IRQ0_N
, FN_SSI_SCK6_B
,
262 FN_VI1_VSYNC_N
, FN_VI1_VSYNC_N_B
, FN_SSI_WS78_C
,
263 FN_DREQ1_N
, FN_VI1_CLKENB
, FN_VI1_CLKENB_B
,
264 FN_SSI_SDATA7_C
, FN_SSI_SCK78_B
, FN_DACK1
, FN_IRQ1
,
265 FN_INTC_IRQ1_N
, FN_SSI_WS6_B
, FN_SSI_SDATA8_C
,
266 FN_DREQ2_N
, FN_HSCK1_B
, FN_HCTS0_N_B
,
267 FN_MSIOF0_TXD_B
, FN_DACK2
, FN_IRQ2
, FN_INTC_IRQ2_N
,
268 FN_SSI_SDATA6_B
, FN_HRTS0_N_B
, FN_MSIOF0_RXD_B
,
269 FN_ETH_CRS_DV
, FN_STP_ISCLK_0_B
,
270 FN_TS_SDEN0_D
, FN_GLO_Q0_C
, FN_IIC2_SCL_E
,
271 FN_I2C2_SCL_E
, FN_ETH_RX_ER
,
272 FN_STP_ISD_0_B
, FN_TS_SPSYNC0_D
, FN_GLO_Q1_C
,
273 FN_IIC2_SDA_E
, FN_I2C2_SDA_E
, FN_ETH_RXD0
,
274 FN_STP_ISEN_0_B
, FN_TS_SDAT0_D
, FN_GLO_I0_C
,
275 FN_SCIFB1_SCK_G
, FN_SCK1_E
, FN_ETH_RXD1
,
276 FN_HRX0_E
, FN_STP_ISSYNC_0_B
,
277 FN_TS_SCK0_D
, FN_GLO_I1_C
, FN_SCIFB1_RXD_G
,
278 FN_RX1_E
, FN_ETH_LINK
, FN_HTX0_E
,
279 FN_STP_IVCXO27_0_B
, FN_SCIFB1_TXD_G
, FN_TX1_E
,
280 FN_ETH_REF_CLK
, FN_HCTS0_N_E
,
281 FN_STP_IVCXO27_1_B
, FN_HRX0_F
,
284 FN_ETH_MDIO
, FN_HRTS0_N_E
,
285 FN_SIM0_D_C
, FN_HCTS0_N_F
, FN_ETH_TXD1
,
286 FN_HTX0_F
, FN_BPFCLK_G
, FN_RDS_CLK_F
,
287 FN_ETH_TX_EN
, FN_SIM0_CLK_C
,
288 FN_HRTS0_N_F
, FN_ETH_MAGIC
,
289 FN_SIM0_RST_C
, FN_ETH_TXD0
,
290 FN_STP_ISCLK_1_B
, FN_TS_SDEN1_C
, FN_GLO_SCLK_C
,
291 FN_ETH_MDC
, FN_STP_ISD_1_B
,
292 FN_TS_SPSYNC1_C
, FN_GLO_SDATA_C
, FN_PWM0
,
293 FN_SCIFA2_SCK_C
, FN_STP_ISEN_1_B
, FN_TS_SDAT1_C
,
294 FN_GLO_SS_C
, FN_PWM1
, FN_SCIFA2_TXD_C
,
295 FN_STP_ISSYNC_1_B
, FN_TS_SCK1_C
, FN_GLO_RFON_C
,
296 FN_PCMOE_N
, FN_PWM2
, FN_PWMFSW0
, FN_SCIFA2_RXD_C
,
297 FN_PCMWE_N
, FN_IECLK_C
, FN_DU1_DOTCLKIN
,
298 FN_AUDIO_CLKC
, FN_AUDIO_CLKOUT_C
, FN_VI0_CLK
,
299 FN_ATACS00_N
, FN_AVB_RXD1
,
300 FN_VI0_DATA0_VI0_B0
, FN_ATACS10_N
, FN_AVB_RXD2
,
303 FN_VI0_DATA1_VI0_B1
, FN_ATARD0_N
, FN_AVB_RXD3
,
304 FN_VI0_DATA2_VI0_B2
, FN_ATAWR0_N
,
305 FN_AVB_RXD4
, FN_VI0_DATA3_VI0_B3
, FN_ATADIR0_N
,
306 FN_AVB_RXD5
, FN_VI0_DATA4_VI0_B4
, FN_ATAG0_N
,
307 FN_AVB_RXD6
, FN_VI0_DATA5_VI0_B5
, FN_EX_WAIT1
,
308 FN_AVB_RXD7
, FN_VI0_DATA6_VI0_B6
, FN_AVB_RX_ER
,
309 FN_VI0_DATA7_VI0_B7
, FN_AVB_RX_CLK
,
310 FN_VI1_CLK
, FN_AVB_RX_DV
,
311 FN_VI1_DATA0_VI1_B0
, FN_SCIFA1_SCK_D
,
312 FN_AVB_CRS
, FN_VI1_DATA1_VI1_B1
,
313 FN_SCIFA1_RXD_D
, FN_AVB_MDC
,
314 FN_VI1_DATA2_VI1_B2
, FN_SCIFA1_TXD_D
, FN_AVB_MDIO
,
315 FN_VI1_DATA3_VI1_B3
, FN_SCIFA1_CTS_N_D
,
316 FN_AVB_GTX_CLK
, FN_VI1_DATA4_VI1_B4
, FN_SCIFA1_RTS_N_D
,
317 FN_AVB_MAGIC
, FN_VI1_DATA5_VI1_B5
,
318 FN_AVB_PHY_INT
, FN_VI1_DATA6_VI1_B6
, FN_AVB_GTXREFCLK
,
319 FN_SD0_CLK
, FN_VI1_DATA0_VI1_B0_B
, FN_SD0_CMD
,
320 FN_SCIFB1_SCK_B
, FN_VI1_DATA1_VI1_B1_B
,
323 FN_SD0_DAT0
, FN_SCIFB1_RXD_B
, FN_VI1_DATA2_VI1_B2_B
,
324 FN_SD0_DAT1
, FN_SCIFB1_TXD_B
, FN_VI1_DATA3_VI1_B3_B
,
325 FN_SD0_DAT2
, FN_SCIFB1_CTS_N_B
, FN_VI1_DATA4_VI1_B4_B
,
326 FN_SD0_DAT3
, FN_SCIFB1_RTS_N_B
, FN_VI1_DATA5_VI1_B5_B
,
327 FN_SD0_CD
, FN_MMC0_D6
, FN_TS_SDEN0_B
, FN_USB0_EXTP
,
328 FN_GLO_SCLK
, FN_VI1_DATA6_VI1_B6_B
, FN_IIC1_SCL_B
,
329 FN_I2C1_SCL_B
, FN_VI2_DATA6_VI2_B6_B
, FN_SD0_WP
,
330 FN_MMC0_D7
, FN_TS_SPSYNC0_B
, FN_USB0_IDIN
,
331 FN_GLO_SDATA
, FN_VI1_DATA7_VI1_B7_B
, FN_IIC1_SDA_B
,
332 FN_I2C1_SDA_B
, FN_VI2_DATA7_VI2_B7_B
, FN_SD1_CLK
,
333 FN_AVB_TX_EN
, FN_SD1_CMD
,
334 FN_AVB_TX_ER
, FN_SCIFB0_SCK_B
,
335 FN_SD1_DAT0
, FN_AVB_TX_CLK
,
336 FN_SCIFB0_RXD_B
, FN_SD1_DAT1
, FN_AVB_LINK
,
337 FN_SCIFB0_TXD_B
, FN_SD1_DAT2
,
338 FN_AVB_COL
, FN_SCIFB0_CTS_N_B
,
339 FN_SD1_DAT3
, FN_AVB_RXD0
,
340 FN_SCIFB0_RTS_N_B
, FN_SD1_CD
, FN_MMC1_D6
,
341 FN_TS_SDEN1
, FN_USB1_EXTP
, FN_GLO_SS
, FN_VI0_CLK_B
,
342 FN_IIC2_SCL_D
, FN_I2C2_SCL_D
, FN_SIM0_CLK_B
,
346 FN_SD1_WP
, FN_MMC1_D7
, FN_TS_SPSYNC1
, FN_USB1_IDIN
,
347 FN_GLO_RFON
, FN_VI1_CLK_B
, FN_IIC2_SDA_D
, FN_I2C2_SDA_D
,
348 FN_SIM0_D_B
, FN_SD2_CLK
, FN_MMC0_CLK
, FN_SIM0_CLK
,
349 FN_VI0_DATA0_VI0_B0_B
, FN_TS_SDEN0_C
, FN_GLO_SCLK_B
,
350 FN_VI3_DATA0_B
, FN_SD2_CMD
, FN_MMC0_CMD
, FN_SIM0_D
,
351 FN_VI0_DATA1_VI0_B1_B
, FN_SCIFB1_SCK_E
, FN_SCK1_D
,
352 FN_TS_SPSYNC0_C
, FN_GLO_SDATA_B
, FN_VI3_DATA1_B
,
353 FN_SD2_DAT0
, FN_MMC0_D0
, FN_FMCLK_B
,
354 FN_VI0_DATA2_VI0_B2_B
, FN_SCIFB1_RXD_E
, FN_RX1_D
,
355 FN_TS_SDAT0_C
, FN_GLO_SS_B
, FN_VI3_DATA2_B
,
356 FN_SD2_DAT1
, FN_MMC0_D1
, FN_FMIN_B
, FN_RDS_DATA
,
357 FN_VI0_DATA3_VI0_B3_B
, FN_SCIFB1_TXD_E
, FN_TX1_D
,
358 FN_TS_SCK0_C
, FN_GLO_RFON_B
, FN_VI3_DATA3_B
,
359 FN_SD2_DAT2
, FN_MMC0_D2
, FN_BPFCLK_B
, FN_RDS_CLK
,
360 FN_VI0_DATA4_VI0_B4_B
, FN_HRX0_D
, FN_TS_SDEN1_B
,
361 FN_GLO_Q0_B
, FN_VI3_DATA4_B
, FN_SD2_DAT3
,
362 FN_MMC0_D3
, FN_SIM0_RST
, FN_VI0_DATA5_VI0_B5_B
,
363 FN_HTX0_D
, FN_TS_SPSYNC1_B
, FN_GLO_Q1_B
,
364 FN_VI3_DATA5_B
, FN_SD2_CD
, FN_MMC0_D4
,
365 FN_TS_SDAT0_B
, FN_USB2_EXTP
, FN_GLO_I0
,
366 FN_VI0_DATA6_VI0_B6_B
, FN_HCTS0_N_D
, FN_TS_SDAT1_B
,
367 FN_GLO_I0_B
, FN_VI3_DATA6_B
,
370 FN_SD2_WP
, FN_MMC0_D5
, FN_TS_SCK0_B
, FN_USB2_IDIN
,
371 FN_GLO_I1
, FN_VI0_DATA7_VI0_B7_B
, FN_HRTS0_N_D
,
372 FN_TS_SCK1_B
, FN_GLO_I1_B
, FN_VI3_DATA7_B
,
373 FN_SD3_CLK
, FN_MMC1_CLK
, FN_SD3_CMD
, FN_MMC1_CMD
,
374 FN_MTS_N
, FN_SD3_DAT0
, FN_MMC1_D0
, FN_STM_N
,
375 FN_SD3_DAT1
, FN_MMC1_D1
, FN_MDATA
, FN_SD3_DAT2
,
376 FN_MMC1_D2
, FN_SDATA
, FN_SD3_DAT3
, FN_MMC1_D3
,
377 FN_SCKZ
, FN_SD3_CD
, FN_MMC1_D4
, FN_TS_SDAT1
,
378 FN_VSP
, FN_GLO_Q0
, FN_SIM0_RST_B
, FN_SD3_WP
,
379 FN_MMC1_D5
, FN_TS_SCK1
, FN_GLO_Q1
, FN_FMIN_C
,
380 FN_RDS_DATA_B
, FN_FMIN_E
, FN_RDS_DATA_D
, FN_FMIN_F
,
381 FN_RDS_DATA_E
, FN_MLB_CLK
, FN_IIC2_SCL_B
, FN_I2C2_SCL_B
,
382 FN_MLB_SIG
, FN_SCIFB1_RXD_D
, FN_RX1_C
, FN_IIC2_SDA_B
,
383 FN_I2C2_SDA_B
, FN_MLB_DAT
, FN_SPV_EVEN
,
384 FN_SCIFB1_TXD_D
, FN_TX1_C
, FN_BPFCLK_C
,
385 FN_RDS_CLK_B
, FN_SSI_SCK0129
, FN_CAN_CLK_B
,
389 FN_SSI_WS0129
, FN_CAN0_TX_B
, FN_MOUT1
,
390 FN_SSI_SDATA0
, FN_CAN0_RX_B
, FN_MOUT2
,
391 FN_SSI_SDATA1
, FN_CAN1_TX_B
, FN_MOUT5
,
392 FN_SSI_SDATA2
, FN_CAN1_RX_B
, FN_SSI_SCK1
, FN_MOUT6
,
393 FN_SSI_SCK34
, FN_STP_OPWM_0
, FN_SCIFB0_SCK
,
394 FN_MSIOF1_SCK
, FN_CAN_DEBUG_HW_TRIGGER
, FN_SSI_WS34
,
395 FN_STP_IVCXO27_0
, FN_SCIFB0_RXD
, FN_MSIOF1_SYNC
,
396 FN_CAN_STEP0
, FN_SSI_SDATA3
, FN_STP_ISCLK_0
,
397 FN_SCIFB0_TXD
, FN_MSIOF1_SS1
, FN_CAN_TXCLK
,
398 FN_SSI_SCK4
, FN_STP_ISD_0
, FN_SCIFB0_CTS_N
,
399 FN_MSIOF1_SS2
, FN_SSI_SCK5_C
, FN_CAN_DEBUGOUT0
,
400 FN_SSI_WS4
, FN_STP_ISEN_0
, FN_SCIFB0_RTS_N
,
401 FN_MSIOF1_TXD
, FN_SSI_WS5_C
, FN_CAN_DEBUGOUT1
,
402 FN_SSI_SDATA4
, FN_STP_ISSYNC_0
, FN_MSIOF1_RXD
,
403 FN_CAN_DEBUGOUT2
, FN_SSI_SCK5
, FN_SCIFB1_SCK
,
404 FN_IERX_B
, FN_DU2_EXHSYNC_DU2_HSYNC
, FN_QSTH_QHS
,
405 FN_CAN_DEBUGOUT3
, FN_SSI_WS5
, FN_SCIFB1_RXD
,
406 FN_IECLK_B
, FN_DU2_EXVSYNC_DU2_VSYNC
, FN_QSTB_QHE
,
410 FN_SSI_SDATA5
, FN_SCIFB1_TXD
, FN_IETX_B
, FN_DU2_DR2
,
411 FN_LCDOUT2
, FN_CAN_DEBUGOUT5
, FN_SSI_SCK6
,
412 FN_SCIFB1_CTS_N
, FN_BPFCLK_D
, FN_RDS_CLK_C
,
413 FN_DU2_DR3
, FN_LCDOUT3
, FN_CAN_DEBUGOUT6
,
414 FN_BPFCLK_F
, FN_RDS_CLK_E
, FN_SSI_WS6
,
415 FN_SCIFB1_RTS_N
, FN_CAN0_TX_D
, FN_DU2_DR4
,
416 FN_LCDOUT4
, FN_CAN_DEBUGOUT7
, FN_SSI_SDATA6
,
417 FN_FMIN_D
, FN_RDS_DATA_C
, FN_DU2_DR5
, FN_LCDOUT5
,
418 FN_CAN_DEBUGOUT8
, FN_SSI_SCK78
, FN_STP_IVCXO27_1
,
419 FN_SCK1
, FN_SCIFA1_SCK
, FN_DU2_DR6
, FN_LCDOUT6
,
420 FN_CAN_DEBUGOUT9
, FN_SSI_WS78
, FN_STP_ISCLK_1
,
421 FN_SCIFB2_SCK
, FN_SCIFA2_CTS_N
, FN_DU2_DR7
,
422 FN_LCDOUT7
, FN_CAN_DEBUGOUT10
, FN_SSI_SDATA7
,
423 FN_STP_ISD_1
, FN_SCIFB2_RXD
, FN_SCIFA2_RTS_N
,
424 FN_TCLK2
, FN_QSTVA_QVS
, FN_CAN_DEBUGOUT11
,
425 FN_BPFCLK_E
, FN_RDS_CLK_D
, FN_SSI_SDATA7_B
,
426 FN_FMIN_G
, FN_RDS_DATA_F
, FN_SSI_SDATA8
,
427 FN_STP_ISEN_1
, FN_SCIFB2_TXD
, FN_CAN0_TX_C
,
428 FN_CAN_DEBUGOUT12
, FN_SSI_SDATA8_B
, FN_SSI_SDATA9
,
429 FN_STP_ISSYNC_1
, FN_SCIFB2_CTS_N
, FN_SSI_WS1
,
430 FN_SSI_SDATA5_C
, FN_CAN_DEBUGOUT13
, FN_AUDIO_CLKA
,
431 FN_SCIFB2_RTS_N
, FN_CAN_DEBUGOUT14
,
434 FN_AUDIO_CLKB
, FN_SCIF_CLK
, FN_CAN0_RX_D
,
435 FN_DVC_MUTE
, FN_CAN0_RX_C
, FN_CAN_DEBUGOUT15
,
436 FN_REMOCON
, FN_SCIFA0_SCK
, FN_HSCK1
, FN_SCK0
,
437 FN_MSIOF3_SS2
, FN_DU2_DG2
, FN_LCDOUT10
, FN_IIC1_SDA_C
,
438 FN_I2C1_SDA_C
, FN_SCIFA0_RXD
, FN_HRX1
, FN_RX0
,
439 FN_DU2_DR0
, FN_LCDOUT0
, FN_SCIFA0_TXD
, FN_HTX1
,
440 FN_TX0
, FN_DU2_DR1
, FN_LCDOUT1
, FN_SCIFA0_CTS_N
,
441 FN_HCTS1_N
, FN_CTS0_N
, FN_MSIOF3_SYNC
, FN_DU2_DG3
,
442 FN_LCDOUT11
, FN_PWM0_B
, FN_IIC1_SCL_C
, FN_I2C1_SCL_C
,
443 FN_SCIFA0_RTS_N
, FN_HRTS1_N
, FN_RTS0_N
,
444 FN_MSIOF3_SS1
, FN_DU2_DG0
, FN_LCDOUT8
, FN_PWM1_B
,
445 FN_SCIFA1_RXD
, FN_AD_DI
, FN_RX1
,
446 FN_DU2_EXODDF_DU2_ODDF_DISP_CDE
, FN_QCPV_QDE
,
447 FN_SCIFA1_TXD
, FN_AD_DO
, FN_TX1
, FN_DU2_DG1
,
448 FN_LCDOUT9
, FN_SCIFA1_CTS_N
, FN_AD_CLK
,
449 FN_CTS1_N
, FN_MSIOF3_RXD
, FN_DU0_DOTCLKOUT
, FN_QCLK
,
450 FN_SCIFA1_RTS_N
, FN_AD_NCS_N
, FN_RTS1_N
,
451 FN_MSIOF3_TXD
, FN_DU1_DOTCLKOUT
, FN_QSTVB_QVE
,
455 FN_SCIFA2_SCK
, FN_FMCLK
, FN_MSIOF3_SCK
, FN_DU2_DG7
,
456 FN_LCDOUT15
, FN_SCIF_CLK_B
, FN_SCIFA2_RXD
, FN_FMIN
,
457 FN_DU2_DB0
, FN_LCDOUT16
, FN_IIC2_SCL
, FN_I2C2_SCL
,
458 FN_SCIFA2_TXD
, FN_BPFCLK
, FN_DU2_DB1
, FN_LCDOUT17
,
459 FN_IIC2_SDA
, FN_I2C2_SDA
, FN_HSCK0
, FN_TS_SDEN0
,
460 FN_DU2_DG4
, FN_LCDOUT12
, FN_HCTS0_N_C
, FN_HRX0
,
461 FN_DU2_DB2
, FN_LCDOUT18
, FN_HTX0
, FN_DU2_DB3
,
462 FN_LCDOUT19
, FN_HCTS0_N
, FN_SSI_SCK9
, FN_DU2_DB4
,
463 FN_LCDOUT20
, FN_HRTS0_N
, FN_SSI_WS9
, FN_DU2_DB5
,
464 FN_LCDOUT21
, FN_MSIOF0_SCK
, FN_TS_SDAT0
, FN_ADICLK
,
465 FN_DU2_DB6
, FN_LCDOUT22
, FN_MSIOF0_SYNC
, FN_TS_SCK0
,
466 FN_SSI_SCK2
, FN_ADIDATA
, FN_DU2_DB7
, FN_LCDOUT23
,
467 FN_SCIFA2_RXD_B
, FN_MSIOF0_SS1
, FN_ADICHS0
,
468 FN_DU2_DG5
, FN_LCDOUT13
, FN_MSIOF0_TXD
, FN_ADICHS1
,
469 FN_DU2_DG6
, FN_LCDOUT14
,
472 FN_MSIOF0_SS2
, FN_AUDIO_CLKOUT
, FN_ADICHS2
,
473 FN_DU2_DISP
, FN_QPOLA
, FN_HTX0_C
, FN_SCIFA2_TXD_B
,
474 FN_MSIOF0_RXD
, FN_TS_SPSYNC0
, FN_SSI_WS2
,
475 FN_ADICS_SAMP
, FN_DU2_CDE
, FN_QPOLB
, FN_HRX0_C
,
476 FN_USB1_PWEN
, FN_AUDIO_CLKOUT_D
, FN_USB1_OVC
,
479 FN_SEL_SCIF1_0
, FN_SEL_SCIF1_1
, FN_SEL_SCIF1_2
, FN_SEL_SCIF1_3
,
481 FN_SEL_SCIFB_0
, FN_SEL_SCIFB_1
, FN_SEL_SCIFB_2
,
482 FN_SEL_SCIFB2_0
, FN_SEL_SCIFB2_1
, FN_SEL_SCIFB2_2
,
483 FN_SEL_SCIFB1_0
, FN_SEL_SCIFB1_1
, FN_SEL_SCIFB1_2
, FN_SEL_SCIFB1_3
,
485 FN_SEL_SCIFB1_5
, FN_SEL_SCIFB1_6
,
486 FN_SEL_SCIFA1_0
, FN_SEL_SCIFA1_1
, FN_SEL_SCIFA1_2
, FN_SEL_SCIFA1_3
,
487 FN_SEL_SCIF0_0
, FN_SEL_SCIF0_1
,
488 FN_SEL_SCFA_0
, FN_SEL_SCFA_1
,
489 FN_SEL_SOF1_0
, FN_SEL_SOF1_1
,
490 FN_SEL_SSI7_0
, FN_SEL_SSI7_1
, FN_SEL_SSI7_2
,
491 FN_SEL_SSI6_0
, FN_SEL_SSI6_1
,
492 FN_SEL_SSI5_0
, FN_SEL_SSI5_1
, FN_SEL_SSI5_2
,
493 FN_SEL_VI3_0
, FN_SEL_VI3_1
,
494 FN_SEL_VI2_0
, FN_SEL_VI2_1
,
495 FN_SEL_VI1_0
, FN_SEL_VI1_1
,
496 FN_SEL_VI0_0
, FN_SEL_VI0_1
,
497 FN_SEL_TSIF1_0
, FN_SEL_TSIF1_1
, FN_SEL_TSIF1_2
,
498 FN_SEL_LBS_0
, FN_SEL_LBS_1
,
499 FN_SEL_TSIF0_0
, FN_SEL_TSIF0_1
, FN_SEL_TSIF0_2
, FN_SEL_TSIF0_3
,
500 FN_SEL_SOF3_0
, FN_SEL_SOF3_1
,
501 FN_SEL_SOF0_0
, FN_SEL_SOF0_1
,
503 FN_SEL_TMU1_0
, FN_SEL_TMU1_1
,
504 FN_SEL_HSCIF1_0
, FN_SEL_HSCIF1_1
,
505 FN_SEL_SCIFCLK_0
, FN_SEL_SCIFCLK_1
,
506 FN_SEL_CAN0_0
, FN_SEL_CAN0_1
, FN_SEL_CAN0_2
, FN_SEL_CAN0_3
,
507 FN_SEL_CANCLK_0
, FN_SEL_CANCLK_1
,
508 FN_SEL_SCIFA2_0
, FN_SEL_SCIFA2_1
, FN_SEL_SCIFA2_2
,
509 FN_SEL_CAN1_0
, FN_SEL_CAN1_1
,
510 FN_SEL_ADI_0
, FN_SEL_ADI_1
,
511 FN_SEL_SSP_0
, FN_SEL_SSP_1
,
512 FN_SEL_FM_0
, FN_SEL_FM_1
, FN_SEL_FM_2
, FN_SEL_FM_3
,
513 FN_SEL_FM_4
, FN_SEL_FM_5
, FN_SEL_FM_6
,
514 FN_SEL_HSCIF0_0
, FN_SEL_HSCIF0_1
, FN_SEL_HSCIF0_2
, FN_SEL_HSCIF0_3
,
515 FN_SEL_HSCIF0_4
, FN_SEL_HSCIF0_5
,
516 FN_SEL_GPS_0
, FN_SEL_GPS_1
, FN_SEL_GPS_2
,
517 FN_SEL_RDS_0
, FN_SEL_RDS_1
, FN_SEL_RDS_2
,
518 FN_SEL_RDS_3
, FN_SEL_RDS_4
, FN_SEL_RDS_5
,
519 FN_SEL_SIM_0
, FN_SEL_SIM_1
, FN_SEL_SIM_2
,
520 FN_SEL_SSI8_0
, FN_SEL_SSI8_1
, FN_SEL_SSI8_2
,
522 FN_SEL_IICDVFS_0
, FN_SEL_IICDVFS_1
,
523 FN_SEL_IIC0_0
, FN_SEL_IIC0_1
,
524 FN_SEL_IEB_0
, FN_SEL_IEB_1
, FN_SEL_IEB_2
,
525 FN_SEL_IIC2_0
, FN_SEL_IIC2_1
, FN_SEL_IIC2_2
, FN_SEL_IIC2_3
,
527 FN_SEL_IIC1_0
, FN_SEL_IIC1_1
, FN_SEL_IIC1_2
,
528 FN_SEL_I2C2_0
, FN_SEL_I2C2_1
, FN_SEL_I2C2_2
, FN_SEL_I2C2_3
,
530 FN_SEL_I2C1_0
, FN_SEL_I2C1_1
, FN_SEL_I2C1_2
,
535 VI1_DATA7_VI1_B7_MARK
,
537 USB0_PWEN_MARK
, USB0_OVC_VBUS_MARK
,
538 USB2_PWEN_MARK
, USB2_OVC_MARK
, AVS1_MARK
, AVS2_MARK
,
539 DU_DOTCLKIN0_MARK
, DU_DOTCLKIN2_MARK
,
541 D0_MARK
, MSIOF3_SCK_B_MARK
, VI3_DATA0_MARK
, VI0_G4_MARK
, VI0_G4_B_MARK
,
542 D1_MARK
, MSIOF3_SYNC_B_MARK
, VI3_DATA1_MARK
, VI0_G5_MARK
,
543 VI0_G5_B_MARK
, D2_MARK
, MSIOF3_RXD_B_MARK
, VI3_DATA2_MARK
,
544 VI0_G6_MARK
, VI0_G6_B_MARK
, D3_MARK
, MSIOF3_TXD_B_MARK
,
545 VI3_DATA3_MARK
, VI0_G7_MARK
, VI0_G7_B_MARK
, D4_MARK
,
546 SCIFB1_RXD_F_MARK
, SCIFB0_RXD_C_MARK
, VI3_DATA4_MARK
,
547 VI0_R0_MARK
, VI0_R0_B_MARK
, RX0_B_MARK
, D5_MARK
,
548 SCIFB1_TXD_F_MARK
, SCIFB0_TXD_C_MARK
, VI3_DATA5_MARK
,
549 VI0_R1_MARK
, VI0_R1_B_MARK
, TX0_B_MARK
, D6_MARK
,
550 IIC2_SCL_C_MARK
, VI3_DATA6_MARK
, VI0_R2_MARK
, VI0_R2_B_MARK
,
551 I2C2_SCL_C_MARK
, D7_MARK
, AD_DI_B_MARK
, IIC2_SDA_C_MARK
,
552 VI3_DATA7_MARK
, VI0_R3_MARK
, VI0_R3_B_MARK
, I2C2_SDA_C_MARK
,
553 D8_MARK
, SCIFA1_SCK_C_MARK
, AVB_TXD0_MARK
,
554 VI0_G0_MARK
, VI0_G0_B_MARK
, VI2_DATA0_VI2_B0_MARK
,
556 D9_MARK
, SCIFA1_RXD_C_MARK
, AVB_TXD1_MARK
,
557 VI0_G1_MARK
, VI0_G1_B_MARK
, VI2_DATA1_VI2_B1_MARK
, D10_MARK
,
558 SCIFA1_TXD_C_MARK
, AVB_TXD2_MARK
,
559 VI0_G2_MARK
, VI0_G2_B_MARK
, VI2_DATA2_VI2_B2_MARK
, D11_MARK
,
560 SCIFA1_CTS_N_C_MARK
, AVB_TXD3_MARK
,
561 VI0_G3_MARK
, VI0_G3_B_MARK
, VI2_DATA3_VI2_B3_MARK
,
562 D12_MARK
, SCIFA1_RTS_N_C_MARK
, AVB_TXD4_MARK
,
563 VI0_HSYNC_N_MARK
, VI0_HSYNC_N_B_MARK
, VI2_DATA4_VI2_B4_MARK
,
564 D13_MARK
, AVB_TXD5_MARK
, VI0_VSYNC_N_MARK
,
565 VI0_VSYNC_N_B_MARK
, VI2_DATA5_VI2_B5_MARK
, D14_MARK
,
566 SCIFB1_RXD_C_MARK
, AVB_TXD6_MARK
, RX1_B_MARK
,
567 VI0_CLKENB_MARK
, VI0_CLKENB_B_MARK
, VI2_DATA6_VI2_B6_MARK
,
568 D15_MARK
, SCIFB1_TXD_C_MARK
, AVB_TXD7_MARK
, TX1_B_MARK
,
569 VI0_FIELD_MARK
, VI0_FIELD_B_MARK
, VI2_DATA7_VI2_B7_MARK
,
570 A0_MARK
, PWM3_MARK
, A1_MARK
, PWM4_MARK
,
572 A2_MARK
, PWM5_MARK
, MSIOF1_SS1_B_MARK
, A3_MARK
,
573 PWM6_MARK
, MSIOF1_SS2_B_MARK
, A4_MARK
, MSIOF1_TXD_B_MARK
,
574 TPU0TO0_MARK
, A5_MARK
, SCIFA1_TXD_B_MARK
, TPU0TO1_MARK
,
575 A6_MARK
, SCIFA1_RTS_N_B_MARK
, TPU0TO2_MARK
, A7_MARK
,
576 SCIFA1_SCK_B_MARK
, AUDIO_CLKOUT_B_MARK
, TPU0TO3_MARK
,
577 A8_MARK
, SCIFA1_RXD_B_MARK
, SSI_SCK5_B_MARK
, VI0_R4_MARK
,
578 VI0_R4_B_MARK
, SCIFB2_RXD_C_MARK
, VI2_DATA0_VI2_B0_B_MARK
,
579 A9_MARK
, SCIFA1_CTS_N_B_MARK
, SSI_WS5_B_MARK
, VI0_R5_MARK
,
580 VI0_R5_B_MARK
, SCIFB2_TXD_C_MARK
, VI2_DATA1_VI2_B1_B_MARK
,
581 A10_MARK
, SSI_SDATA5_B_MARK
, MSIOF2_SYNC_MARK
, VI0_R6_MARK
,
582 VI0_R6_B_MARK
, VI2_DATA2_VI2_B2_B_MARK
,
584 A11_MARK
, SCIFB2_CTS_N_B_MARK
, MSIOF2_SCK_MARK
, VI1_R0_MARK
,
585 VI1_R0_B_MARK
, VI2_G0_MARK
, VI2_DATA3_VI2_B3_B_MARK
,
586 A12_MARK
, SCIFB2_RXD_B_MARK
, MSIOF2_TXD_MARK
, VI1_R1_MARK
,
587 VI1_R1_B_MARK
, VI2_G1_MARK
, VI2_DATA4_VI2_B4_B_MARK
,
588 A13_MARK
, SCIFB2_RTS_N_B_MARK
, EX_WAIT2_MARK
,
589 MSIOF2_RXD_MARK
, VI1_R2_MARK
, VI1_R2_B_MARK
, VI2_G2_MARK
,
590 VI2_DATA5_VI2_B5_B_MARK
, A14_MARK
, SCIFB2_TXD_B_MARK
,
591 ATACS11_N_MARK
, MSIOF2_SS1_MARK
, A15_MARK
, SCIFB2_SCK_B_MARK
,
592 ATARD1_N_MARK
, MSIOF2_SS2_MARK
, A16_MARK
, ATAWR1_N_MARK
,
593 A17_MARK
, AD_DO_B_MARK
, ATADIR1_N_MARK
, A18_MARK
,
594 AD_CLK_B_MARK
, ATAG1_N_MARK
, A19_MARK
, AD_NCS_N_B_MARK
,
595 ATACS01_N_MARK
, EX_WAIT0_B_MARK
, A20_MARK
, SPCLK_MARK
,
596 VI1_R3_MARK
, VI1_R3_B_MARK
, VI2_G4_MARK
,
598 A21_MARK
, MOSI_IO0_MARK
, VI1_R4_MARK
, VI1_R4_B_MARK
, VI2_G5_MARK
,
599 A22_MARK
, MISO_IO1_MARK
, VI1_R5_MARK
, VI1_R5_B_MARK
,
600 VI2_G6_MARK
, A23_MARK
, IO2_MARK
, VI1_G7_MARK
,
601 VI1_G7_B_MARK
, VI2_G7_MARK
, A24_MARK
, IO3_MARK
,
602 VI1_R7_MARK
, VI1_R7_B_MARK
, VI2_CLKENB_MARK
,
603 VI2_CLKENB_B_MARK
, A25_MARK
, SSL_MARK
, VI1_G6_MARK
,
604 VI1_G6_B_MARK
, VI2_FIELD_MARK
, VI2_FIELD_B_MARK
, CS0_N_MARK
,
605 VI1_R6_MARK
, VI1_R6_B_MARK
, VI2_G3_MARK
, MSIOF0_SS2_B_MARK
,
606 CS1_N_A26_MARK
, SPEEDIN_MARK
, VI0_R7_MARK
, VI0_R7_B_MARK
,
607 VI2_CLK_MARK
, VI2_CLK_B_MARK
, EX_CS0_N_MARK
, HRX1_B_MARK
,
608 VI1_G5_MARK
, VI1_G5_B_MARK
, VI2_R0_MARK
, HTX0_B_MARK
,
609 MSIOF0_SS1_B_MARK
, EX_CS1_N_MARK
, GPS_CLK_MARK
,
610 HCTS1_N_B_MARK
, VI1_FIELD_MARK
, VI1_FIELD_B_MARK
,
611 VI2_R1_MARK
, EX_CS2_N_MARK
, GPS_SIGN_MARK
, HRTS1_N_B_MARK
,
612 VI3_CLKENB_MARK
, VI1_G0_MARK
, VI1_G0_B_MARK
, VI2_R2_MARK
,
614 EX_CS3_N_MARK
, GPS_MAG_MARK
, VI3_FIELD_MARK
,
615 VI1_G1_MARK
, VI1_G1_B_MARK
, VI2_R3_MARK
,
616 EX_CS4_N_MARK
, MSIOF1_SCK_B_MARK
, VI3_HSYNC_N_MARK
,
617 VI2_HSYNC_N_MARK
, IIC1_SCL_MARK
, VI2_HSYNC_N_B_MARK
,
618 INTC_EN0_N_MARK
, I2C1_SCL_MARK
, EX_CS5_N_MARK
, CAN0_RX_MARK
,
619 MSIOF1_RXD_B_MARK
, VI3_VSYNC_N_MARK
, VI1_G2_MARK
,
620 VI1_G2_B_MARK
, VI2_R4_MARK
, IIC1_SDA_MARK
, INTC_EN1_N_MARK
,
621 I2C1_SDA_MARK
, BS_N_MARK
, IETX_MARK
, HTX1_B_MARK
,
622 CAN1_TX_MARK
, DRACK0_MARK
, IETX_C_MARK
, RD_N_MARK
,
623 CAN0_TX_MARK
, SCIFA0_SCK_B_MARK
, RD_WR_N_MARK
, VI1_G3_MARK
,
624 VI1_G3_B_MARK
, VI2_R5_MARK
, SCIFA0_RXD_B_MARK
,
625 INTC_IRQ4_N_MARK
, WE0_N_MARK
, IECLK_MARK
, CAN_CLK_MARK
,
626 VI2_VSYNC_N_MARK
, SCIFA0_TXD_B_MARK
, VI2_VSYNC_N_B_MARK
,
627 WE1_N_MARK
, IERX_MARK
, CAN1_RX_MARK
, VI1_G4_MARK
,
628 VI1_G4_B_MARK
, VI2_R6_MARK
, SCIFA0_CTS_N_B_MARK
,
629 IERX_C_MARK
, EX_WAIT0_MARK
, IRQ3_MARK
, INTC_IRQ3_N_MARK
,
630 VI3_CLK_MARK
, SCIFA0_RTS_N_B_MARK
, HRX0_B_MARK
,
631 MSIOF0_SCK_B_MARK
, DREQ0_N_MARK
, VI1_HSYNC_N_MARK
,
632 VI1_HSYNC_N_B_MARK
, VI2_R7_MARK
, SSI_SCK78_C_MARK
,
635 DACK0_MARK
, IRQ0_MARK
, INTC_IRQ0_N_MARK
, SSI_SCK6_B_MARK
,
636 VI1_VSYNC_N_MARK
, VI1_VSYNC_N_B_MARK
, SSI_WS78_C_MARK
,
637 DREQ1_N_MARK
, VI1_CLKENB_MARK
, VI1_CLKENB_B_MARK
,
638 SSI_SDATA7_C_MARK
, SSI_SCK78_B_MARK
, DACK1_MARK
, IRQ1_MARK
,
639 INTC_IRQ1_N_MARK
, SSI_WS6_B_MARK
, SSI_SDATA8_C_MARK
,
640 DREQ2_N_MARK
, HSCK1_B_MARK
, HCTS0_N_B_MARK
,
641 MSIOF0_TXD_B_MARK
, DACK2_MARK
, IRQ2_MARK
, INTC_IRQ2_N_MARK
,
642 SSI_SDATA6_B_MARK
, HRTS0_N_B_MARK
, MSIOF0_RXD_B_MARK
,
643 ETH_CRS_DV_MARK
, STP_ISCLK_0_B_MARK
,
644 TS_SDEN0_D_MARK
, GLO_Q0_C_MARK
, IIC2_SCL_E_MARK
,
645 I2C2_SCL_E_MARK
, ETH_RX_ER_MARK
,
646 STP_ISD_0_B_MARK
, TS_SPSYNC0_D_MARK
, GLO_Q1_C_MARK
,
647 IIC2_SDA_E_MARK
, I2C2_SDA_E_MARK
, ETH_RXD0_MARK
,
648 STP_ISEN_0_B_MARK
, TS_SDAT0_D_MARK
, GLO_I0_C_MARK
,
649 SCIFB1_SCK_G_MARK
, SCK1_E_MARK
, ETH_RXD1_MARK
,
650 HRX0_E_MARK
, STP_ISSYNC_0_B_MARK
,
651 TS_SCK0_D_MARK
, GLO_I1_C_MARK
, SCIFB1_RXD_G_MARK
,
652 RX1_E_MARK
, ETH_LINK_MARK
, HTX0_E_MARK
,
653 STP_IVCXO27_0_B_MARK
, SCIFB1_TXD_G_MARK
, TX1_E_MARK
,
654 ETH_REF_CLK_MARK
, HCTS0_N_E_MARK
,
655 STP_IVCXO27_1_B_MARK
, HRX0_F_MARK
,
657 ETH_MDIO_MARK
, HRTS0_N_E_MARK
,
658 SIM0_D_C_MARK
, HCTS0_N_F_MARK
, ETH_TXD1_MARK
,
659 HTX0_F_MARK
, BPFCLK_G_MARK
, RDS_CLK_F_MARK
,
660 ETH_TX_EN_MARK
, SIM0_CLK_C_MARK
,
661 HRTS0_N_F_MARK
, ETH_MAGIC_MARK
,
662 SIM0_RST_C_MARK
, ETH_TXD0_MARK
,
663 STP_ISCLK_1_B_MARK
, TS_SDEN1_C_MARK
, GLO_SCLK_C_MARK
,
664 ETH_MDC_MARK
, STP_ISD_1_B_MARK
,
665 TS_SPSYNC1_C_MARK
, GLO_SDATA_C_MARK
, PWM0_MARK
,
666 SCIFA2_SCK_C_MARK
, STP_ISEN_1_B_MARK
, TS_SDAT1_C_MARK
,
667 GLO_SS_C_MARK
, PWM1_MARK
, SCIFA2_TXD_C_MARK
,
668 STP_ISSYNC_1_B_MARK
, TS_SCK1_C_MARK
, GLO_RFON_C_MARK
,
669 PCMOE_N_MARK
, PWM2_MARK
, PWMFSW0_MARK
, SCIFA2_RXD_C_MARK
,
670 PCMWE_N_MARK
, IECLK_C_MARK
, DU1_DOTCLKIN_MARK
,
671 AUDIO_CLKC_MARK
, AUDIO_CLKOUT_C_MARK
, VI0_CLK_MARK
,
672 ATACS00_N_MARK
, AVB_RXD1_MARK
,
673 VI0_DATA0_VI0_B0_MARK
, ATACS10_N_MARK
, AVB_RXD2_MARK
,
675 VI0_DATA1_VI0_B1_MARK
, ATARD0_N_MARK
, AVB_RXD3_MARK
,
676 VI0_DATA2_VI0_B2_MARK
, ATAWR0_N_MARK
,
677 AVB_RXD4_MARK
, VI0_DATA3_VI0_B3_MARK
, ATADIR0_N_MARK
,
678 AVB_RXD5_MARK
, VI0_DATA4_VI0_B4_MARK
, ATAG0_N_MARK
,
679 AVB_RXD6_MARK
, VI0_DATA5_VI0_B5_MARK
, EX_WAIT1_MARK
,
680 AVB_RXD7_MARK
, VI0_DATA6_VI0_B6_MARK
, AVB_RX_ER_MARK
,
681 VI0_DATA7_VI0_B7_MARK
, AVB_RX_CLK_MARK
,
682 VI1_CLK_MARK
, AVB_RX_DV_MARK
,
683 VI1_DATA0_VI1_B0_MARK
, SCIFA1_SCK_D_MARK
,
684 AVB_CRS_MARK
, VI1_DATA1_VI1_B1_MARK
,
685 SCIFA1_RXD_D_MARK
, AVB_MDC_MARK
,
686 VI1_DATA2_VI1_B2_MARK
, SCIFA1_TXD_D_MARK
, AVB_MDIO_MARK
,
687 VI1_DATA3_VI1_B3_MARK
, SCIFA1_CTS_N_D_MARK
,
688 AVB_GTX_CLK_MARK
, VI1_DATA4_VI1_B4_MARK
, SCIFA1_RTS_N_D_MARK
,
689 AVB_MAGIC_MARK
, VI1_DATA5_VI1_B5_MARK
,
690 AVB_PHY_INT_MARK
, VI1_DATA6_VI1_B6_MARK
, AVB_GTXREFCLK_MARK
,
691 SD0_CLK_MARK
, VI1_DATA0_VI1_B0_B_MARK
, SD0_CMD_MARK
,
692 SCIFB1_SCK_B_MARK
, VI1_DATA1_VI1_B1_B_MARK
,
694 SD0_DAT0_MARK
, SCIFB1_RXD_B_MARK
, VI1_DATA2_VI1_B2_B_MARK
,
695 SD0_DAT1_MARK
, SCIFB1_TXD_B_MARK
, VI1_DATA3_VI1_B3_B_MARK
,
696 SD0_DAT2_MARK
, SCIFB1_CTS_N_B_MARK
, VI1_DATA4_VI1_B4_B_MARK
,
697 SD0_DAT3_MARK
, SCIFB1_RTS_N_B_MARK
, VI1_DATA5_VI1_B5_B_MARK
,
698 SD0_CD_MARK
, MMC0_D6_MARK
, TS_SDEN0_B_MARK
, USB0_EXTP_MARK
,
699 GLO_SCLK_MARK
, VI1_DATA6_VI1_B6_B_MARK
, IIC1_SCL_B_MARK
,
700 I2C1_SCL_B_MARK
, VI2_DATA6_VI2_B6_B_MARK
, SD0_WP_MARK
,
701 MMC0_D7_MARK
, TS_SPSYNC0_B_MARK
, USB0_IDIN_MARK
,
702 GLO_SDATA_MARK
, VI1_DATA7_VI1_B7_B_MARK
, IIC1_SDA_B_MARK
,
703 I2C1_SDA_B_MARK
, VI2_DATA7_VI2_B7_B_MARK
, SD1_CLK_MARK
,
704 AVB_TX_EN_MARK
, SD1_CMD_MARK
,
705 AVB_TX_ER_MARK
, SCIFB0_SCK_B_MARK
,
706 SD1_DAT0_MARK
, AVB_TX_CLK_MARK
,
707 SCIFB0_RXD_B_MARK
, SD1_DAT1_MARK
, AVB_LINK_MARK
,
708 SCIFB0_TXD_B_MARK
, SD1_DAT2_MARK
,
709 AVB_COL_MARK
, SCIFB0_CTS_N_B_MARK
,
710 SD1_DAT3_MARK
, AVB_RXD0_MARK
,
711 SCIFB0_RTS_N_B_MARK
, SD1_CD_MARK
, MMC1_D6_MARK
,
712 TS_SDEN1_MARK
, USB1_EXTP_MARK
, GLO_SS_MARK
, VI0_CLK_B_MARK
,
713 IIC2_SCL_D_MARK
, I2C2_SCL_D_MARK
, SIM0_CLK_B_MARK
,
716 SD1_WP_MARK
, MMC1_D7_MARK
, TS_SPSYNC1_MARK
, USB1_IDIN_MARK
,
717 GLO_RFON_MARK
, VI1_CLK_B_MARK
, IIC2_SDA_D_MARK
, I2C2_SDA_D_MARK
,
718 SIM0_D_B_MARK
, SD2_CLK_MARK
, MMC0_CLK_MARK
, SIM0_CLK_MARK
,
719 VI0_DATA0_VI0_B0_B_MARK
, TS_SDEN0_C_MARK
, GLO_SCLK_B_MARK
,
720 VI3_DATA0_B_MARK
, SD2_CMD_MARK
, MMC0_CMD_MARK
, SIM0_D_MARK
,
721 VI0_DATA1_VI0_B1_B_MARK
, SCIFB1_SCK_E_MARK
, SCK1_D_MARK
,
722 TS_SPSYNC0_C_MARK
, GLO_SDATA_B_MARK
, VI3_DATA1_B_MARK
,
723 SD2_DAT0_MARK
, MMC0_D0_MARK
, FMCLK_B_MARK
,
724 VI0_DATA2_VI0_B2_B_MARK
, SCIFB1_RXD_E_MARK
, RX1_D_MARK
,
725 TS_SDAT0_C_MARK
, GLO_SS_B_MARK
, VI3_DATA2_B_MARK
,
726 SD2_DAT1_MARK
, MMC0_D1_MARK
, FMIN_B_MARK
, RDS_DATA_MARK
,
727 VI0_DATA3_VI0_B3_B_MARK
, SCIFB1_TXD_E_MARK
, TX1_D_MARK
,
728 TS_SCK0_C_MARK
, GLO_RFON_B_MARK
, VI3_DATA3_B_MARK
,
729 SD2_DAT2_MARK
, MMC0_D2_MARK
, BPFCLK_B_MARK
, RDS_CLK_MARK
,
730 VI0_DATA4_VI0_B4_B_MARK
, HRX0_D_MARK
, TS_SDEN1_B_MARK
,
731 GLO_Q0_B_MARK
, VI3_DATA4_B_MARK
, SD2_DAT3_MARK
,
732 MMC0_D3_MARK
, SIM0_RST_MARK
, VI0_DATA5_VI0_B5_B_MARK
,
733 HTX0_D_MARK
, TS_SPSYNC1_B_MARK
, GLO_Q1_B_MARK
,
734 VI3_DATA5_B_MARK
, SD2_CD_MARK
, MMC0_D4_MARK
,
735 TS_SDAT0_B_MARK
, USB2_EXTP_MARK
, GLO_I0_MARK
,
736 VI0_DATA6_VI0_B6_B_MARK
, HCTS0_N_D_MARK
, TS_SDAT1_B_MARK
,
737 GLO_I0_B_MARK
, VI3_DATA6_B_MARK
,
739 SD2_WP_MARK
, MMC0_D5_MARK
, TS_SCK0_B_MARK
, USB2_IDIN_MARK
,
740 GLO_I1_MARK
, VI0_DATA7_VI0_B7_B_MARK
, HRTS0_N_D_MARK
,
741 TS_SCK1_B_MARK
, GLO_I1_B_MARK
, VI3_DATA7_B_MARK
,
742 SD3_CLK_MARK
, MMC1_CLK_MARK
, SD3_CMD_MARK
, MMC1_CMD_MARK
,
743 MTS_N_MARK
, SD3_DAT0_MARK
, MMC1_D0_MARK
, STM_N_MARK
,
744 SD3_DAT1_MARK
, MMC1_D1_MARK
, MDATA_MARK
, SD3_DAT2_MARK
,
745 MMC1_D2_MARK
, SDATA_MARK
, SD3_DAT3_MARK
, MMC1_D3_MARK
,
746 SCKZ_MARK
, SD3_CD_MARK
, MMC1_D4_MARK
, TS_SDAT1_MARK
,
747 VSP_MARK
, GLO_Q0_MARK
, SIM0_RST_B_MARK
, SD3_WP_MARK
,
748 MMC1_D5_MARK
, TS_SCK1_MARK
, GLO_Q1_MARK
, FMIN_C_MARK
,
749 RDS_DATA_B_MARK
, FMIN_E_MARK
, RDS_DATA_D_MARK
, FMIN_F_MARK
,
750 RDS_DATA_E_MARK
, MLB_CLK_MARK
, IIC2_SCL_B_MARK
, I2C2_SCL_B_MARK
,
751 MLB_SIG_MARK
, SCIFB1_RXD_D_MARK
, RX1_C_MARK
, IIC2_SDA_B_MARK
,
752 I2C2_SDA_B_MARK
, MLB_DAT_MARK
, SPV_EVEN_MARK
,
753 SCIFB1_TXD_D_MARK
, TX1_C_MARK
, BPFCLK_C_MARK
,
754 RDS_CLK_B_MARK
, SSI_SCK0129_MARK
, CAN_CLK_B_MARK
,
757 SSI_WS0129_MARK
, CAN0_TX_B_MARK
, MOUT1_MARK
,
758 SSI_SDATA0_MARK
, CAN0_RX_B_MARK
, MOUT2_MARK
,
759 SSI_SDATA1_MARK
, CAN1_TX_B_MARK
, MOUT5_MARK
,
760 SSI_SDATA2_MARK
, CAN1_RX_B_MARK
, SSI_SCK1_MARK
, MOUT6_MARK
,
761 SSI_SCK34_MARK
, STP_OPWM_0_MARK
, SCIFB0_SCK_MARK
,
762 MSIOF1_SCK_MARK
, CAN_DEBUG_HW_TRIGGER_MARK
, SSI_WS34_MARK
,
763 STP_IVCXO27_0_MARK
, SCIFB0_RXD_MARK
, MSIOF1_SYNC_MARK
,
764 CAN_STEP0_MARK
, SSI_SDATA3_MARK
, STP_ISCLK_0_MARK
,
765 SCIFB0_TXD_MARK
, MSIOF1_SS1_MARK
, CAN_TXCLK_MARK
,
766 SSI_SCK4_MARK
, STP_ISD_0_MARK
, SCIFB0_CTS_N_MARK
,
767 MSIOF1_SS2_MARK
, SSI_SCK5_C_MARK
, CAN_DEBUGOUT0_MARK
,
768 SSI_WS4_MARK
, STP_ISEN_0_MARK
, SCIFB0_RTS_N_MARK
,
769 MSIOF1_TXD_MARK
, SSI_WS5_C_MARK
, CAN_DEBUGOUT1_MARK
,
770 SSI_SDATA4_MARK
, STP_ISSYNC_0_MARK
, MSIOF1_RXD_MARK
,
771 CAN_DEBUGOUT2_MARK
, SSI_SCK5_MARK
, SCIFB1_SCK_MARK
,
772 IERX_B_MARK
, DU2_EXHSYNC_DU2_HSYNC_MARK
, QSTH_QHS_MARK
,
773 CAN_DEBUGOUT3_MARK
, SSI_WS5_MARK
, SCIFB1_RXD_MARK
,
774 IECLK_B_MARK
, DU2_EXVSYNC_DU2_VSYNC_MARK
, QSTB_QHE_MARK
,
777 SSI_SDATA5_MARK
, SCIFB1_TXD_MARK
, IETX_B_MARK
, DU2_DR2_MARK
,
778 LCDOUT2_MARK
, CAN_DEBUGOUT5_MARK
, SSI_SCK6_MARK
,
779 SCIFB1_CTS_N_MARK
, BPFCLK_D_MARK
, RDS_CLK_C_MARK
,
780 DU2_DR3_MARK
, LCDOUT3_MARK
, CAN_DEBUGOUT6_MARK
,
781 BPFCLK_F_MARK
, RDS_CLK_E_MARK
, SSI_WS6_MARK
,
782 SCIFB1_RTS_N_MARK
, CAN0_TX_D_MARK
, DU2_DR4_MARK
,
783 LCDOUT4_MARK
, CAN_DEBUGOUT7_MARK
, SSI_SDATA6_MARK
,
784 FMIN_D_MARK
, RDS_DATA_C_MARK
, DU2_DR5_MARK
, LCDOUT5_MARK
,
785 CAN_DEBUGOUT8_MARK
, SSI_SCK78_MARK
, STP_IVCXO27_1_MARK
,
786 SCK1_MARK
, SCIFA1_SCK_MARK
, DU2_DR6_MARK
, LCDOUT6_MARK
,
787 CAN_DEBUGOUT9_MARK
, SSI_WS78_MARK
, STP_ISCLK_1_MARK
,
788 SCIFB2_SCK_MARK
, SCIFA2_CTS_N_MARK
, DU2_DR7_MARK
,
789 LCDOUT7_MARK
, CAN_DEBUGOUT10_MARK
, SSI_SDATA7_MARK
,
790 STP_ISD_1_MARK
, SCIFB2_RXD_MARK
, SCIFA2_RTS_N_MARK
,
791 TCLK2_MARK
, QSTVA_QVS_MARK
, CAN_DEBUGOUT11_MARK
,
792 BPFCLK_E_MARK
, RDS_CLK_D_MARK
, SSI_SDATA7_B_MARK
,
793 FMIN_G_MARK
, RDS_DATA_F_MARK
, SSI_SDATA8_MARK
,
794 STP_ISEN_1_MARK
, SCIFB2_TXD_MARK
, CAN0_TX_C_MARK
,
795 CAN_DEBUGOUT12_MARK
, SSI_SDATA8_B_MARK
, SSI_SDATA9_MARK
,
796 STP_ISSYNC_1_MARK
, SCIFB2_CTS_N_MARK
, SSI_WS1_MARK
,
797 SSI_SDATA5_C_MARK
, CAN_DEBUGOUT13_MARK
, AUDIO_CLKA_MARK
,
798 SCIFB2_RTS_N_MARK
, CAN_DEBUGOUT14_MARK
,
800 AUDIO_CLKB_MARK
, SCIF_CLK_MARK
, CAN0_RX_D_MARK
,
801 DVC_MUTE_MARK
, CAN0_RX_C_MARK
, CAN_DEBUGOUT15_MARK
,
802 REMOCON_MARK
, SCIFA0_SCK_MARK
, HSCK1_MARK
, SCK0_MARK
,
803 MSIOF3_SS2_MARK
, DU2_DG2_MARK
, LCDOUT10_MARK
, IIC1_SDA_C_MARK
,
804 I2C1_SDA_C_MARK
, SCIFA0_RXD_MARK
, HRX1_MARK
, RX0_MARK
,
805 DU2_DR0_MARK
, LCDOUT0_MARK
, SCIFA0_TXD_MARK
, HTX1_MARK
,
806 TX0_MARK
, DU2_DR1_MARK
, LCDOUT1_MARK
, SCIFA0_CTS_N_MARK
,
807 HCTS1_N_MARK
, CTS0_N_MARK
, MSIOF3_SYNC_MARK
, DU2_DG3_MARK
,
808 LCDOUT11_MARK
, PWM0_B_MARK
, IIC1_SCL_C_MARK
, I2C1_SCL_C_MARK
,
809 SCIFA0_RTS_N_MARK
, HRTS1_N_MARK
, RTS0_N_MARK
,
810 MSIOF3_SS1_MARK
, DU2_DG0_MARK
, LCDOUT8_MARK
, PWM1_B_MARK
,
811 SCIFA1_RXD_MARK
, AD_DI_MARK
, RX1_MARK
,
812 DU2_EXODDF_DU2_ODDF_DISP_CDE_MARK
, QCPV_QDE_MARK
,
813 SCIFA1_TXD_MARK
, AD_DO_MARK
, TX1_MARK
, DU2_DG1_MARK
,
814 LCDOUT9_MARK
, SCIFA1_CTS_N_MARK
, AD_CLK_MARK
,
815 CTS1_N_MARK
, MSIOF3_RXD_MARK
, DU0_DOTCLKOUT_MARK
, QCLK_MARK
,
816 SCIFA1_RTS_N_MARK
, AD_NCS_N_MARK
, RTS1_N_MARK
,
817 MSIOF3_TXD_MARK
, DU1_DOTCLKOUT_MARK
, QSTVB_QVE_MARK
,
820 SCIFA2_SCK_MARK
, FMCLK_MARK
, MSIOF3_SCK_MARK
, DU2_DG7_MARK
,
821 LCDOUT15_MARK
, SCIF_CLK_B_MARK
, SCIFA2_RXD_MARK
, FMIN_MARK
,
822 DU2_DB0_MARK
, LCDOUT16_MARK
, IIC2_SCL_MARK
, I2C2_SCL_MARK
,
823 SCIFA2_TXD_MARK
, BPFCLK_MARK
, DU2_DB1_MARK
, LCDOUT17_MARK
,
824 IIC2_SDA_MARK
, I2C2_SDA_MARK
, HSCK0_MARK
, TS_SDEN0_MARK
,
825 DU2_DG4_MARK
, LCDOUT12_MARK
, HCTS0_N_C_MARK
, HRX0_MARK
,
826 DU2_DB2_MARK
, LCDOUT18_MARK
, HTX0_MARK
, DU2_DB3_MARK
,
827 LCDOUT19_MARK
, HCTS0_N_MARK
, SSI_SCK9_MARK
, DU2_DB4_MARK
,
828 LCDOUT20_MARK
, HRTS0_N_MARK
, SSI_WS9_MARK
, DU2_DB5_MARK
,
829 LCDOUT21_MARK
, MSIOF0_SCK_MARK
, TS_SDAT0_MARK
, ADICLK_MARK
,
830 DU2_DB6_MARK
, LCDOUT22_MARK
, MSIOF0_SYNC_MARK
, TS_SCK0_MARK
,
831 SSI_SCK2_MARK
, ADIDATA_MARK
, DU2_DB7_MARK
, LCDOUT23_MARK
,
832 SCIFA2_RXD_B_MARK
, MSIOF0_SS1_MARK
, ADICHS0_MARK
,
833 DU2_DG5_MARK
, LCDOUT13_MARK
, MSIOF0_TXD_MARK
, ADICHS1_MARK
,
834 DU2_DG6_MARK
, LCDOUT14_MARK
,
836 MSIOF0_SS2_MARK
, AUDIO_CLKOUT_MARK
, ADICHS2_MARK
,
837 DU2_DISP_MARK
, QPOLA_MARK
, HTX0_C_MARK
, SCIFA2_TXD_B_MARK
,
838 MSIOF0_RXD_MARK
, TS_SPSYNC0_MARK
, SSI_WS2_MARK
,
839 ADICS_SAMP_MARK
, DU2_CDE_MARK
, QPOLB_MARK
, HRX0_C_MARK
,
840 USB1_PWEN_MARK
, AUDIO_CLKOUT_D_MARK
, USB1_OVC_MARK
,
845 static const pinmux_enum_t pinmux_data
[] = {
846 PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
848 PINMUX_DATA(VI1_DATA7_VI1_B7_MARK
, FN_VI1_DATA7_VI1_B7
),
849 PINMUX_DATA(USB0_PWEN_MARK
, FN_USB0_PWEN
),
850 PINMUX_DATA(USB0_OVC_VBUS_MARK
, FN_USB0_OVC_VBUS
),
851 PINMUX_DATA(USB2_PWEN_MARK
, FN_USB2_PWEN
),
852 PINMUX_DATA(USB2_OVC_MARK
, FN_USB2_OVC
),
853 PINMUX_DATA(AVS1_MARK
, FN_AVS1
),
854 PINMUX_DATA(AVS2_MARK
, FN_AVS2
),
855 PINMUX_DATA(DU_DOTCLKIN0_MARK
, FN_DU_DOTCLKIN0
),
856 PINMUX_DATA(DU_DOTCLKIN2_MARK
, FN_DU_DOTCLKIN2
),
858 PINMUX_IPSR_DATA(IP0_2_0
, D0
),
859 PINMUX_IPSR_MODSEL_DATA(IP0_2_0
, MSIOF3_SCK_B
, SEL_SOF3_1
),
860 PINMUX_IPSR_MODSEL_DATA(IP0_2_0
, VI3_DATA0
, SEL_VI3_0
),
861 PINMUX_IPSR_MODSEL_DATA(IP0_2_0
, VI0_G4
, SEL_VI0_0
),
862 PINMUX_IPSR_MODSEL_DATA(IP0_2_0
, VI0_G4_B
, SEL_VI0_1
),
863 PINMUX_IPSR_DATA(IP0_5_3
, D1
),
864 PINMUX_IPSR_MODSEL_DATA(IP0_5_3
, MSIOF3_SYNC_B
, SEL_SOF3_1
),
865 PINMUX_IPSR_MODSEL_DATA(IP0_5_3
, VI3_DATA1
, SEL_VI3_0
),
866 PINMUX_IPSR_MODSEL_DATA(IP0_5_3
, VI0_G5
, SEL_VI0_0
),
867 PINMUX_IPSR_MODSEL_DATA(IP0_5_3
, VI0_G5_B
, SEL_VI0_1
),
868 PINMUX_IPSR_DATA(IP0_8_6
, D2
),
869 PINMUX_IPSR_MODSEL_DATA(IP0_8_6
, MSIOF3_RXD_B
, SEL_SOF3_1
),
870 PINMUX_IPSR_MODSEL_DATA(IP0_8_6
, VI3_DATA2
, SEL_VI3_0
),
871 PINMUX_IPSR_MODSEL_DATA(IP0_8_6
, VI0_G6
, SEL_VI0_0
),
872 PINMUX_IPSR_MODSEL_DATA(IP0_8_6
, VI0_G6_B
, SEL_VI0_1
),
873 PINMUX_IPSR_DATA(IP0_11_9
, D3
),
874 PINMUX_IPSR_MODSEL_DATA(IP0_11_9
, MSIOF3_TXD_B
, SEL_SOF3_1
),
875 PINMUX_IPSR_MODSEL_DATA(IP0_11_9
, VI3_DATA3
, SEL_VI3_0
),
876 PINMUX_IPSR_MODSEL_DATA(IP0_11_9
, VI0_G7
, SEL_VI0_0
),
877 PINMUX_IPSR_MODSEL_DATA(IP0_11_9
, VI0_G7_B
, SEL_VI0_1
),
878 PINMUX_IPSR_DATA(IP0_15_12
, D4
),
879 PINMUX_IPSR_MODSEL_DATA(IP0_15_12
, SCIFB1_RXD_F
, SEL_SCIFB1_5
),
880 PINMUX_IPSR_MODSEL_DATA(IP0_15_12
, SCIFB0_RXD_C
, SEL_SCIFB_2
),
881 PINMUX_IPSR_MODSEL_DATA(IP0_15_12
, VI3_DATA4
, SEL_VI3_0
),
882 PINMUX_IPSR_MODSEL_DATA(IP0_15_12
, VI0_R0
, SEL_VI0_0
),
883 PINMUX_IPSR_MODSEL_DATA(IP0_15_12
, VI0_R0_B
, SEL_VI0_1
),
884 PINMUX_IPSR_MODSEL_DATA(IP0_15_12
, RX0_B
, SEL_SCIF0_1
),
885 PINMUX_IPSR_DATA(IP0_19_16
, D5
),
886 PINMUX_IPSR_MODSEL_DATA(IP0_19_16
, SCIFB1_TXD_F
, SEL_SCIFB1_5
),
887 PINMUX_IPSR_MODSEL_DATA(IP0_19_16
, SCIFB0_TXD_C
, SEL_SCIFB_2
),
888 PINMUX_IPSR_MODSEL_DATA(IP0_19_16
, VI3_DATA5
, SEL_VI3_0
),
889 PINMUX_IPSR_MODSEL_DATA(IP0_19_16
, VI0_R1
, SEL_VI0_0
),
890 PINMUX_IPSR_MODSEL_DATA(IP0_19_16
, VI0_R1_B
, SEL_VI0_1
),
891 PINMUX_IPSR_MODSEL_DATA(IP0_19_16
, TX0_B
, SEL_SCIF0_1
),
892 PINMUX_IPSR_DATA(IP0_22_20
, D6
),
893 PINMUX_IPSR_MODSEL_DATA(IP0_22_20
, IIC2_SCL_C
, SEL_IIC2_2
),
894 PINMUX_IPSR_MODSEL_DATA(IP0_22_20
, VI3_DATA6
, SEL_VI3_0
),
895 PINMUX_IPSR_MODSEL_DATA(IP0_22_20
, VI0_R2
, SEL_VI0_0
),
896 PINMUX_IPSR_MODSEL_DATA(IP0_22_20
, VI0_R2_B
, SEL_VI0_1
),
897 PINMUX_IPSR_MODSEL_DATA(IP0_22_20
, I2C2_SCL_C
, SEL_I2C2_2
),
898 PINMUX_IPSR_DATA(IP0_26_23
, D7
),
899 PINMUX_IPSR_MODSEL_DATA(IP0_26_23
, AD_DI_B
, SEL_ADI_1
),
900 PINMUX_IPSR_MODSEL_DATA(IP0_26_23
, IIC2_SDA_C
, SEL_IIC2_2
),
901 PINMUX_IPSR_MODSEL_DATA(IP0_26_23
, VI3_DATA7
, SEL_VI3_0
),
902 PINMUX_IPSR_MODSEL_DATA(IP0_26_23
, VI0_R3
, SEL_VI0_0
),
903 PINMUX_IPSR_MODSEL_DATA(IP0_26_23
, VI0_R3_B
, SEL_VI0_1
),
904 PINMUX_IPSR_MODSEL_DATA(IP0_26_23
, I2C2_SDA_C
, SEL_I2C2_2
),
905 PINMUX_IPSR_DATA(IP0_30_27
, D8
),
906 PINMUX_IPSR_MODSEL_DATA(IP0_30_27
, SCIFA1_SCK_C
, SEL_SCIFA1_2
),
907 PINMUX_IPSR_DATA(IP0_30_27
, AVB_TXD0
),
908 PINMUX_IPSR_MODSEL_DATA(IP0_30_27
, VI0_G0
, SEL_VI0_0
),
909 PINMUX_IPSR_MODSEL_DATA(IP0_30_27
, VI0_G0_B
, SEL_VI0_1
),
910 PINMUX_IPSR_MODSEL_DATA(IP0_30_27
, VI2_DATA0_VI2_B0
, SEL_VI2_0
),
912 PINMUX_IPSR_DATA(IP1_3_0
, D9
),
913 PINMUX_IPSR_MODSEL_DATA(IP1_3_0
, SCIFA1_RXD_C
, SEL_SCIFA1_2
),
914 PINMUX_IPSR_DATA(IP1_3_0
, AVB_TXD1
),
915 PINMUX_IPSR_MODSEL_DATA(IP1_3_0
, VI0_G1
, SEL_VI0_0
),
916 PINMUX_IPSR_MODSEL_DATA(IP1_3_0
, VI0_G1_B
, SEL_VI0_1
),
917 PINMUX_IPSR_MODSEL_DATA(IP1_3_0
, VI2_DATA1_VI2_B1
, SEL_VI2_0
),
918 PINMUX_IPSR_DATA(IP1_7_4
, D10
),
919 PINMUX_IPSR_MODSEL_DATA(IP1_7_4
, SCIFA1_TXD_C
, SEL_SCIFA1_2
),
920 PINMUX_IPSR_DATA(IP1_7_4
, AVB_TXD2
),
921 PINMUX_IPSR_MODSEL_DATA(IP1_7_4
, VI0_G2
, SEL_VI0_0
),
922 PINMUX_IPSR_MODSEL_DATA(IP1_7_4
, VI0_G2_B
, SEL_VI0_1
),
923 PINMUX_IPSR_MODSEL_DATA(IP1_7_4
, VI2_DATA2_VI2_B2
, SEL_VI2_0
),
924 PINMUX_IPSR_DATA(IP1_11_8
, D11
),
925 PINMUX_IPSR_MODSEL_DATA(IP1_11_8
, SCIFA1_CTS_N_C
, SEL_SCIFA1_2
),
926 PINMUX_IPSR_DATA(IP1_11_8
, AVB_TXD3
),
927 PINMUX_IPSR_MODSEL_DATA(IP1_11_8
, VI0_G3
, SEL_VI0_0
),
928 PINMUX_IPSR_MODSEL_DATA(IP1_11_8
, VI0_G3_B
, SEL_VI0_1
),
929 PINMUX_IPSR_MODSEL_DATA(IP1_11_8
, VI2_DATA3_VI2_B3
, SEL_VI2_0
),
930 PINMUX_IPSR_DATA(IP1_14_12
, D12
),
931 PINMUX_IPSR_MODSEL_DATA(IP1_14_12
, SCIFA1_RTS_N_C
, SEL_SCIFA1_2
),
932 PINMUX_IPSR_DATA(IP1_14_12
, AVB_TXD4
),
933 PINMUX_IPSR_MODSEL_DATA(IP1_14_12
, VI0_HSYNC_N
, SEL_VI0_0
),
934 PINMUX_IPSR_MODSEL_DATA(IP1_14_12
, VI0_HSYNC_N_B
, SEL_VI0_1
),
935 PINMUX_IPSR_MODSEL_DATA(IP1_14_12
, VI2_DATA4_VI2_B4
, SEL_VI2_0
),
936 PINMUX_IPSR_DATA(IP1_17_15
, D13
),
937 PINMUX_IPSR_MODSEL_DATA(IP1_17_15
, AVB_TXD5
, SEL_SCIFA1_2
),
938 PINMUX_IPSR_MODSEL_DATA(IP1_17_15
, VI0_VSYNC_N
, SEL_VI0_0
),
939 PINMUX_IPSR_MODSEL_DATA(IP1_17_15
, VI0_VSYNC_N_B
, SEL_VI0_1
),
940 PINMUX_IPSR_MODSEL_DATA(IP1_17_15
, VI2_DATA5_VI2_B5
, SEL_VI2_0
),
941 PINMUX_IPSR_DATA(IP1_21_18
, D14
),
942 PINMUX_IPSR_MODSEL_DATA(IP1_21_18
, SCIFB1_RXD_C
, SEL_SCIFB1_2
),
943 PINMUX_IPSR_DATA(IP1_21_18
, AVB_TXD6
),
944 PINMUX_IPSR_MODSEL_DATA(IP1_21_18
, RX1_B
, SEL_SCIF1_1
),
945 PINMUX_IPSR_MODSEL_DATA(IP1_21_18
, VI0_CLKENB
, SEL_VI0_0
),
946 PINMUX_IPSR_MODSEL_DATA(IP1_21_18
, VI0_CLKENB_B
, SEL_VI0_1
),
947 PINMUX_IPSR_MODSEL_DATA(IP1_21_18
, VI2_DATA6_VI2_B6
, SEL_VI2_0
),
948 PINMUX_IPSR_DATA(IP1_25_22
, D15
),
949 PINMUX_IPSR_MODSEL_DATA(IP1_25_22
, SCIFB1_TXD_C
, SEL_SCIFB1_2
),
950 PINMUX_IPSR_DATA(IP1_25_22
, AVB_TXD7
),
951 PINMUX_IPSR_MODSEL_DATA(IP1_25_22
, TX1_B
, SEL_SCIF1_1
),
952 PINMUX_IPSR_MODSEL_DATA(IP1_25_22
, VI0_FIELD
, SEL_VI0_0
),
953 PINMUX_IPSR_MODSEL_DATA(IP1_25_22
, VI0_FIELD_B
, SEL_VI0_1
),
954 PINMUX_IPSR_MODSEL_DATA(IP1_25_22
, VI2_DATA7_VI2_B7
, SEL_VI2_0
),
955 PINMUX_IPSR_DATA(IP1_27_26
, A0
),
956 PINMUX_IPSR_DATA(IP1_27_26
, PWM3
),
957 PINMUX_IPSR_DATA(IP1_29_28
, A1
),
958 PINMUX_IPSR_DATA(IP1_29_28
, PWM4
),
960 PINMUX_IPSR_DATA(IP2_2_0
, A2
),
961 PINMUX_IPSR_DATA(IP2_2_0
, PWM5
),
962 PINMUX_IPSR_MODSEL_DATA(IP2_2_0
, MSIOF1_SS1_B
, SEL_SOF1_1
),
963 PINMUX_IPSR_DATA(IP2_5_3
, A3
),
964 PINMUX_IPSR_DATA(IP2_5_3
, PWM6
),
965 PINMUX_IPSR_MODSEL_DATA(IP2_5_3
, MSIOF1_SS2_B
, SEL_SOF1_1
),
966 PINMUX_IPSR_DATA(IP2_8_6
, A4
),
967 PINMUX_IPSR_MODSEL_DATA(IP2_8_6
, MSIOF1_TXD_B
, SEL_SOF1_1
),
968 PINMUX_IPSR_DATA(IP2_8_6
, TPU0TO0
),
969 PINMUX_IPSR_DATA(IP2_11_9
, A5
),
970 PINMUX_IPSR_MODSEL_DATA(IP2_11_9
, SCIFA1_TXD_B
, SEL_SCIFA1_1
),
971 PINMUX_IPSR_DATA(IP2_11_9
, TPU0TO1
),
972 PINMUX_IPSR_DATA(IP2_14_12
, A6
),
973 PINMUX_IPSR_MODSEL_DATA(IP2_14_12
, SCIFA1_RTS_N_B
, SEL_SCIFA1_1
),
974 PINMUX_IPSR_DATA(IP2_14_12
, TPU0TO2
),
975 PINMUX_IPSR_DATA(IP2_17_15
, A7
),
976 PINMUX_IPSR_MODSEL_DATA(IP2_17_15
, SCIFA1_SCK_B
, SEL_SCIFA1_1
),
977 PINMUX_IPSR_DATA(IP2_17_15
, AUDIO_CLKOUT_B
),
978 PINMUX_IPSR_DATA(IP2_17_15
, TPU0TO3
),
979 PINMUX_IPSR_DATA(IP2_21_18
, A8
),
980 PINMUX_IPSR_MODSEL_DATA(IP2_21_18
, SCIFA1_RXD_B
, SEL_SCIFA1_1
),
981 PINMUX_IPSR_MODSEL_DATA(IP2_21_18
, SSI_SCK5_B
, SEL_SSI5_1
),
982 PINMUX_IPSR_MODSEL_DATA(IP2_21_18
, VI0_R4
, SEL_VI0_0
),
983 PINMUX_IPSR_MODSEL_DATA(IP2_21_18
, VI0_R4_B
, SEL_VI0_1
),
984 PINMUX_IPSR_MODSEL_DATA(IP2_21_18
, SCIFB2_RXD_C
, SEL_SCIFB2_2
),
985 PINMUX_IPSR_MODSEL_DATA(IP2_21_18
, VI2_DATA0_VI2_B0_B
, SEL_VI2_1
),
986 PINMUX_IPSR_DATA(IP2_25_22
, A9
),
987 PINMUX_IPSR_MODSEL_DATA(IP2_25_22
, SCIFA1_CTS_N_B
, SEL_SCIFA1_1
),
988 PINMUX_IPSR_MODSEL_DATA(IP2_25_22
, SSI_WS5_B
, SEL_SSI5_1
),
989 PINMUX_IPSR_MODSEL_DATA(IP2_25_22
, VI0_R5
, SEL_VI0_0
),
990 PINMUX_IPSR_MODSEL_DATA(IP2_25_22
, VI0_R5_B
, SEL_VI0_1
),
991 PINMUX_IPSR_MODSEL_DATA(IP2_25_22
, SCIFB2_TXD_C
, SEL_SCIFB2_2
),
992 PINMUX_IPSR_MODSEL_DATA(IP2_25_22
, VI2_DATA1_VI2_B1_B
, SEL_VI2_1
),
993 PINMUX_IPSR_DATA(IP2_28_26
, A10
),
994 PINMUX_IPSR_MODSEL_DATA(IP2_28_26
, SSI_SDATA5_B
, SEL_SSI5_1
),
995 PINMUX_IPSR_DATA(IP2_28_26
, MSIOF2_SYNC
),
996 PINMUX_IPSR_MODSEL_DATA(IP2_28_26
, VI0_R6
, SEL_VI0_0
),
997 PINMUX_IPSR_MODSEL_DATA(IP2_28_26
, VI0_R6_B
, SEL_VI0_1
),
998 PINMUX_IPSR_MODSEL_DATA(IP2_28_26
, VI2_DATA2_VI2_B2_B
, SEL_VI2_1
),
1000 PINMUX_IPSR_DATA(IP3_3_0
, A11
),
1001 PINMUX_IPSR_MODSEL_DATA(IP3_3_0
, SCIFB2_CTS_N_B
, SEL_SCIFB2_1
),
1002 PINMUX_IPSR_DATA(IP3_3_0
, MSIOF2_SCK
),
1003 PINMUX_IPSR_MODSEL_DATA(IP3_3_0
, VI1_R0
, SEL_VI1_0
),
1004 PINMUX_IPSR_MODSEL_DATA(IP3_3_0
, VI1_R0_B
, SEL_VI1_1
),
1005 PINMUX_IPSR_DATA(IP3_3_0
, VI2_G0
),
1006 PINMUX_IPSR_DATA(IP3_3_0
, VI2_DATA3_VI2_B3_B
),
1007 PINMUX_IPSR_DATA(IP3_7_4
, A12
),
1008 PINMUX_IPSR_MODSEL_DATA(IP3_7_4
, SCIFB2_RXD_B
, SEL_SCIFB2_1
),
1009 PINMUX_IPSR_DATA(IP3_7_4
, MSIOF2_TXD
),
1010 PINMUX_IPSR_MODSEL_DATA(IP3_7_4
, VI1_R1
, SEL_VI1_0
),
1011 PINMUX_IPSR_MODSEL_DATA(IP3_7_4
, VI1_R1_B
, SEL_VI1_1
),
1012 PINMUX_IPSR_DATA(IP3_7_4
, VI2_G1
),
1013 PINMUX_IPSR_DATA(IP3_7_4
, VI2_DATA4_VI2_B4_B
),
1014 PINMUX_IPSR_DATA(IP3_11_8
, A13
),
1015 PINMUX_IPSR_MODSEL_DATA(IP3_11_8
, SCIFB2_RTS_N_B
, SEL_SCIFB2_1
),
1016 PINMUX_IPSR_DATA(IP3_11_8
, EX_WAIT2
),
1017 PINMUX_IPSR_DATA(IP3_11_8
, MSIOF2_RXD
),
1018 PINMUX_IPSR_MODSEL_DATA(IP3_11_8
, VI1_R2
, SEL_VI1_0
),
1019 PINMUX_IPSR_MODSEL_DATA(IP3_11_8
, VI1_R2_B
, SEL_VI1_1
),
1020 PINMUX_IPSR_DATA(IP3_11_8
, VI2_G2
),
1021 PINMUX_IPSR_MODSEL_DATA(IP3_11_8
, VI2_DATA5_VI2_B5_B
, SEL_VI2_0
),
1022 PINMUX_IPSR_DATA(IP3_14_12
, A14
),
1023 PINMUX_IPSR_MODSEL_DATA(IP3_14_12
, SCIFB2_TXD_B
, SEL_SCIFB2_1
),
1024 PINMUX_IPSR_DATA(IP3_14_12
, ATACS11_N
),
1025 PINMUX_IPSR_DATA(IP3_14_12
, MSIOF2_SS1
),
1026 PINMUX_IPSR_DATA(IP3_17_15
, A15
),
1027 PINMUX_IPSR_MODSEL_DATA(IP3_17_15
, SCIFB2_SCK_B
, SEL_SCIFB2_1
),
1028 PINMUX_IPSR_DATA(IP3_17_15
, ATARD1_N
),
1029 PINMUX_IPSR_DATA(IP3_17_15
, MSIOF2_SS2
),
1030 PINMUX_IPSR_DATA(IP3_19_18
, A16
),
1031 PINMUX_IPSR_DATA(IP3_19_18
, ATAWR1_N
),
1032 PINMUX_IPSR_DATA(IP3_22_20
, A17
),
1033 PINMUX_IPSR_MODSEL_DATA(IP3_22_20
, AD_DO_B
, SEL_ADI_1
),
1034 PINMUX_IPSR_DATA(IP3_22_20
, ATADIR1_N
),
1035 PINMUX_IPSR_DATA(IP3_25_23
, A18
),
1036 PINMUX_IPSR_MODSEL_DATA(IP3_25_23
, AD_CLK_B
, SEL_ADI_1
),
1037 PINMUX_IPSR_DATA(IP3_25_23
, ATAG1_N
),
1038 PINMUX_IPSR_DATA(IP3_28_26
, A19
),
1039 PINMUX_IPSR_MODSEL_DATA(IP3_28_26
, AD_NCS_N_B
, SEL_ADI_1
),
1040 PINMUX_IPSR_DATA(IP3_28_26
, ATACS01_N
),
1041 PINMUX_IPSR_MODSEL_DATA(IP3_28_26
, EX_WAIT0_B
, SEL_LBS_1
),
1042 PINMUX_IPSR_DATA(IP3_31_29
, A20
),
1043 PINMUX_IPSR_DATA(IP3_31_29
, SPCLK
),
1044 PINMUX_IPSR_MODSEL_DATA(IP3_31_29
, VI1_R3
, SEL_VI1_0
),
1045 PINMUX_IPSR_MODSEL_DATA(IP3_31_29
, VI1_R3_B
, SEL_VI1_1
),
1046 PINMUX_IPSR_DATA(IP3_31_29
, VI2_G4
),
1048 PINMUX_IPSR_DATA(IP4_2_0
, A21
),
1049 PINMUX_IPSR_DATA(IP4_2_0
, MOSI_IO0
),
1050 PINMUX_IPSR_MODSEL_DATA(IP4_2_0
, VI1_R4
, SEL_VI1_0
),
1051 PINMUX_IPSR_MODSEL_DATA(IP4_2_0
, VI1_R4_B
, SEL_VI1_1
),
1052 PINMUX_IPSR_DATA(IP4_2_0
, VI2_G5
),
1053 PINMUX_IPSR_DATA(IP4_5_3
, A22
),
1054 PINMUX_IPSR_DATA(IP4_5_3
, MISO_IO1
),
1055 PINMUX_IPSR_MODSEL_DATA(IP4_5_3
, VI1_R5
, SEL_VI1_0
),
1056 PINMUX_IPSR_MODSEL_DATA(IP4_5_3
, VI1_R5_B
, SEL_VI1_1
),
1057 PINMUX_IPSR_DATA(IP4_5_3
, VI2_G6
),
1058 PINMUX_IPSR_DATA(IP4_8_6
, A23
),
1059 PINMUX_IPSR_DATA(IP4_8_6
, IO2
),
1060 PINMUX_IPSR_MODSEL_DATA(IP4_8_6
, VI1_G7
, SEL_VI1_0
),
1061 PINMUX_IPSR_MODSEL_DATA(IP4_8_6
, VI1_G7_B
, SEL_VI1_1
),
1062 PINMUX_IPSR_DATA(IP4_8_6
, VI2_G7
),
1063 PINMUX_IPSR_DATA(IP4_11_9
, A24
),
1064 PINMUX_IPSR_DATA(IP4_11_9
, IO3
),
1065 PINMUX_IPSR_MODSEL_DATA(IP4_11_9
, VI1_R7
, SEL_VI1_0
),
1066 PINMUX_IPSR_MODSEL_DATA(IP4_11_9
, VI1_R7_B
, SEL_VI1_1
),
1067 PINMUX_IPSR_MODSEL_DATA(IP4_11_9
, VI2_CLKENB
, SEL_VI2_0
),
1068 PINMUX_IPSR_MODSEL_DATA(IP4_11_9
, VI2_CLKENB_B
, SEL_VI2_1
),
1069 PINMUX_IPSR_DATA(IP4_14_12
, A25
),
1070 PINMUX_IPSR_DATA(IP4_14_12
, SSL
),
1071 PINMUX_IPSR_MODSEL_DATA(IP4_14_12
, VI1_G6
, SEL_VI1_0
),
1072 PINMUX_IPSR_MODSEL_DATA(IP4_14_12
, VI1_G6_B
, SEL_VI1_1
),
1073 PINMUX_IPSR_MODSEL_DATA(IP4_14_12
, VI2_FIELD
, SEL_VI2_0
),
1074 PINMUX_IPSR_MODSEL_DATA(IP4_14_12
, VI2_FIELD_B
, SEL_VI2_1
),
1075 PINMUX_IPSR_DATA(IP4_17_15
, CS0_N
),
1076 PINMUX_IPSR_MODSEL_DATA(IP4_17_15
, VI1_R6
, SEL_VI1_0
),
1077 PINMUX_IPSR_MODSEL_DATA(IP4_17_15
, VI1_R6_B
, SEL_VI1_1
),
1078 PINMUX_IPSR_DATA(IP4_17_15
, VI2_G3
),
1079 PINMUX_IPSR_MODSEL_DATA(IP4_17_15
, MSIOF0_SS2_B
, SEL_SOF0_1
),
1080 PINMUX_IPSR_DATA(IP4_20_18
, CS1_N_A26
),
1081 PINMUX_IPSR_DATA(IP4_20_18
, SPEEDIN
),
1082 PINMUX_IPSR_MODSEL_DATA(IP4_20_18
, VI0_R7
, SEL_VI0_0
),
1083 PINMUX_IPSR_MODSEL_DATA(IP4_20_18
, VI0_R7_B
, SEL_VI0_1
),
1084 PINMUX_IPSR_MODSEL_DATA(IP4_20_18
, VI2_CLK
, SEL_VI2_0
),
1085 PINMUX_IPSR_MODSEL_DATA(IP4_20_18
, VI2_CLK_B
, SEL_VI2_1
),
1086 PINMUX_IPSR_DATA(IP4_23_21
, EX_CS0_N
),
1087 PINMUX_IPSR_MODSEL_DATA(IP4_23_21
, HRX1_B
, SEL_HSCIF1_1
),
1088 PINMUX_IPSR_MODSEL_DATA(IP4_23_21
, VI1_G5
, SEL_VI1_0
),
1089 PINMUX_IPSR_MODSEL_DATA(IP4_23_21
, VI1_G5_B
, SEL_VI1_1
),
1090 PINMUX_IPSR_DATA(IP4_23_21
, VI2_R0
),
1091 PINMUX_IPSR_MODSEL_DATA(IP4_23_21
, HTX0_B
, SEL_HSCIF0_1
),
1092 PINMUX_IPSR_MODSEL_DATA(IP4_23_21
, MSIOF0_SS1_B
, SEL_SOF0_1
),
1093 PINMUX_IPSR_DATA(IP4_26_24
, EX_CS1_N
),
1094 PINMUX_IPSR_DATA(IP4_26_24
, GPS_CLK
),
1095 PINMUX_IPSR_MODSEL_DATA(IP4_26_24
, HCTS1_N_B
, SEL_HSCIF1_1
),
1096 PINMUX_IPSR_MODSEL_DATA(IP4_26_24
, VI1_FIELD
, SEL_VI1_0
),
1097 PINMUX_IPSR_MODSEL_DATA(IP4_26_24
, VI1_FIELD_B
, SEL_VI1_1
),
1098 PINMUX_IPSR_DATA(IP4_26_24
, VI2_R1
),
1099 PINMUX_IPSR_DATA(IP4_29_27
, EX_CS2_N
),
1100 PINMUX_IPSR_DATA(IP4_29_27
, GPS_SIGN
),
1101 PINMUX_IPSR_MODSEL_DATA(IP4_29_27
, HRTS1_N_B
, SEL_HSCIF1_1
),
1102 PINMUX_IPSR_DATA(IP4_29_27
, VI3_CLKENB
),
1103 PINMUX_IPSR_MODSEL_DATA(IP4_29_27
, VI1_G0
, SEL_VI1_0
),
1104 PINMUX_IPSR_MODSEL_DATA(IP4_29_27
, VI1_G0_B
, SEL_VI1_1
),
1105 PINMUX_IPSR_DATA(IP4_29_27
, VI2_R2
),
1107 PINMUX_IPSR_DATA(IP5_2_0
, EX_CS3_N
),
1108 PINMUX_IPSR_DATA(IP5_2_0
, GPS_MAG
),
1109 PINMUX_IPSR_DATA(IP5_2_0
, VI3_FIELD
),
1110 PINMUX_IPSR_MODSEL_DATA(IP5_2_0
, VI1_G1
, SEL_VI1_0
),
1111 PINMUX_IPSR_MODSEL_DATA(IP5_2_0
, VI1_G1_B
, SEL_VI1_1
),
1112 PINMUX_IPSR_DATA(IP5_2_0
, VI2_R3
),
1113 PINMUX_IPSR_MODSEL_DATA(IP5_5_3
, EX_CS4_N
, SEL_I2C1_0
),
1114 PINMUX_IPSR_MODSEL_DATA(IP5_5_3
, MSIOF1_SCK_B
, SEL_SOF1_1
),
1115 PINMUX_IPSR_DATA(IP5_5_3
, VI3_HSYNC_N
),
1116 PINMUX_IPSR_MODSEL_DATA(IP5_5_3
, VI2_HSYNC_N
, SEL_VI2_0
),
1117 PINMUX_IPSR_MODSEL_DATA(IP5_5_3
, IIC1_SCL
, SEL_IIC1_0
),
1118 PINMUX_IPSR_MODSEL_DATA(IP5_5_3
, VI2_HSYNC_N_B
, SEL_VI2_1
),
1119 PINMUX_IPSR_DATA(IP5_5_3
, INTC_EN0_N
),
1120 PINMUX_IPSR_MODSEL_DATA(IP5_5_3
, I2C1_SCL
, SEL_I2C1_0
),
1121 PINMUX_IPSR_DATA(IP5_9_6
, EX_CS5_N
),
1122 PINMUX_IPSR_MODSEL_DATA(IP5_9_6
, CAN0_RX
, SEL_CAN0_0
),
1123 PINMUX_IPSR_MODSEL_DATA(IP5_9_6
, MSIOF1_RXD_B
, SEL_SOF1_1
),
1124 PINMUX_IPSR_DATA(IP5_9_6
, VI3_VSYNC_N
),
1125 PINMUX_IPSR_MODSEL_DATA(IP5_9_6
, VI1_G2
, SEL_VI1_0
),
1126 PINMUX_IPSR_MODSEL_DATA(IP5_9_6
, VI1_G2_B
, SEL_VI1_1
),
1127 PINMUX_IPSR_DATA(IP5_9_6
, VI2_R4
),
1128 PINMUX_IPSR_MODSEL_DATA(IP5_9_6
, IIC1_SDA
, SEL_IIC1_0
),
1129 PINMUX_IPSR_DATA(IP5_9_6
, INTC_EN1_N
),
1130 PINMUX_IPSR_MODSEL_DATA(IP5_9_6
, I2C1_SDA
, SEL_I2C1_0
),
1131 PINMUX_IPSR_DATA(IP5_12_10
, BS_N
),
1132 PINMUX_IPSR_MODSEL_DATA(IP5_12_10
, IETX
, SEL_IEB_0
),
1133 PINMUX_IPSR_MODSEL_DATA(IP5_12_10
, HTX1_B
, SEL_HSCIF1_1
),
1134 PINMUX_IPSR_MODSEL_DATA(IP5_12_10
, CAN1_TX
, SEL_CAN1_0
),
1135 PINMUX_IPSR_DATA(IP5_12_10
, DRACK0
),
1136 PINMUX_IPSR_MODSEL_DATA(IP5_12_10
, IETX_C
, SEL_IEB_2
),
1137 PINMUX_IPSR_DATA(IP5_14_13
, RD_N
),
1138 PINMUX_IPSR_MODSEL_DATA(IP5_14_13
, CAN0_TX
, SEL_CAN0_0
),
1139 PINMUX_IPSR_MODSEL_DATA(IP5_14_13
, SCIFA0_SCK_B
, SEL_SCFA_1
),
1140 PINMUX_IPSR_DATA(IP5_17_15
, RD_WR_N
),
1141 PINMUX_IPSR_MODSEL_DATA(IP5_17_15
, VI1_G3
, SEL_VI1_0
),
1142 PINMUX_IPSR_MODSEL_DATA(IP5_17_15
, VI1_G3_B
, SEL_VI1_1
),
1143 PINMUX_IPSR_DATA(IP5_17_15
, VI2_R5
),
1144 PINMUX_IPSR_MODSEL_DATA(IP5_17_15
, SCIFA0_RXD_B
, SEL_SCFA_1
),
1145 PINMUX_IPSR_DATA(IP5_17_15
, INTC_IRQ4_N
),
1146 PINMUX_IPSR_DATA(IP5_20_18
, WE0_N
),
1147 PINMUX_IPSR_MODSEL_DATA(IP5_20_18
, IECLK
, SEL_IEB_0
),
1148 PINMUX_IPSR_MODSEL_DATA(IP5_20_18
, CAN_CLK
, SEL_CANCLK_0
),
1149 PINMUX_IPSR_MODSEL_DATA(IP5_20_18
, VI2_VSYNC_N
, SEL_VI2_0
),
1150 PINMUX_IPSR_MODSEL_DATA(IP5_20_18
, SCIFA0_TXD_B
, SEL_SCFA_1
),
1151 PINMUX_IPSR_MODSEL_DATA(IP5_20_18
, VI2_VSYNC_N_B
, SEL_VI2_1
),
1152 PINMUX_IPSR_DATA(IP5_23_21
, WE1_N
),
1153 PINMUX_IPSR_MODSEL_DATA(IP5_23_21
, IERX
, SEL_IEB_0
),
1154 PINMUX_IPSR_MODSEL_DATA(IP5_23_21
, CAN1_RX
, SEL_CAN1_0
),
1155 PINMUX_IPSR_MODSEL_DATA(IP5_23_21
, VI1_G4
, SEL_VI1_0
),
1156 PINMUX_IPSR_MODSEL_DATA(IP5_23_21
, VI1_G4_B
, SEL_VI1_1
),
1157 PINMUX_IPSR_DATA(IP5_23_21
, VI2_R6
),
1158 PINMUX_IPSR_MODSEL_DATA(IP5_23_21
, SCIFA0_CTS_N_B
, SEL_SCFA_1
),
1159 PINMUX_IPSR_MODSEL_DATA(IP5_23_21
, IERX_C
, SEL_IEB_2
),
1160 PINMUX_IPSR_DATA(IP5_26_24
, EX_WAIT0
),
1161 PINMUX_IPSR_DATA(IP5_26_24
, IRQ3
),
1162 PINMUX_IPSR_DATA(IP5_26_24
, INTC_IRQ3_N
),
1163 PINMUX_IPSR_MODSEL_DATA(IP5_26_24
, VI3_CLK
, SEL_VI3_0
),
1164 PINMUX_IPSR_MODSEL_DATA(IP5_26_24
, SCIFA0_RTS_N_B
, SEL_SCFA_1
),
1165 PINMUX_IPSR_MODSEL_DATA(IP5_26_24
, HRX0_B
, SEL_HSCIF0_1
),
1166 PINMUX_IPSR_MODSEL_DATA(IP5_26_24
, MSIOF0_SCK_B
, SEL_SOF0_1
),
1167 PINMUX_IPSR_DATA(IP5_29_27
, DREQ0_N
),
1168 PINMUX_IPSR_MODSEL_DATA(IP5_29_27
, VI1_HSYNC_N
, SEL_VI1_0
),
1169 PINMUX_IPSR_MODSEL_DATA(IP5_29_27
, VI1_HSYNC_N_B
, SEL_VI1_1
),
1170 PINMUX_IPSR_DATA(IP5_29_27
, VI2_R7
),
1171 PINMUX_IPSR_MODSEL_DATA(IP5_29_27
, SSI_SCK78_C
, SEL_SSI7_2
),
1172 PINMUX_IPSR_MODSEL_DATA(IP5_29_27
, SSI_WS78_B
, SEL_SSI7_1
),
1174 PINMUX_IPSR_DATA(IP6_2_0
, DACK0
),
1175 PINMUX_IPSR_DATA(IP6_2_0
, IRQ0
),
1176 PINMUX_IPSR_DATA(IP6_2_0
, INTC_IRQ0_N
),
1177 PINMUX_IPSR_MODSEL_DATA(IP6_2_0
, SSI_SCK6_B
, SEL_SSI6_1
),
1178 PINMUX_IPSR_MODSEL_DATA(IP6_2_0
, VI1_VSYNC_N
, SEL_VI1_0
),
1179 PINMUX_IPSR_MODSEL_DATA(IP6_2_0
, VI1_VSYNC_N_B
, SEL_VI1_1
),
1180 PINMUX_IPSR_MODSEL_DATA(IP6_2_0
, SSI_WS78_C
, SEL_SSI7_2
),
1181 PINMUX_IPSR_DATA(IP6_5_3
, DREQ1_N
),
1182 PINMUX_IPSR_MODSEL_DATA(IP6_5_3
, VI1_CLKENB
, SEL_VI1_0
),
1183 PINMUX_IPSR_MODSEL_DATA(IP6_5_3
, VI1_CLKENB_B
, SEL_VI1_1
),
1184 PINMUX_IPSR_MODSEL_DATA(IP6_5_3
, SSI_SDATA7_C
, SEL_SSI7_2
),
1185 PINMUX_IPSR_MODSEL_DATA(IP6_5_3
, SSI_SCK78_B
, SEL_SSI7_1
),
1186 PINMUX_IPSR_DATA(IP6_8_6
, DACK1
),
1187 PINMUX_IPSR_DATA(IP6_8_6
, IRQ1
),
1188 PINMUX_IPSR_DATA(IP6_8_6
, INTC_IRQ1_N
),
1189 PINMUX_IPSR_MODSEL_DATA(IP6_8_6
, SSI_WS6_B
, SEL_SSI6_1
),
1190 PINMUX_IPSR_MODSEL_DATA(IP6_8_6
, SSI_SDATA8_C
, SEL_SSI8_2
),
1191 PINMUX_IPSR_DATA(IP6_10_9
, DREQ2_N
),
1192 PINMUX_IPSR_MODSEL_DATA(IP6_10_9
, HSCK1_B
, SEL_HSCIF1_1
),
1193 PINMUX_IPSR_MODSEL_DATA(IP6_10_9
, HCTS0_N_B
, SEL_HSCIF0_1
),
1194 PINMUX_IPSR_MODSEL_DATA(IP6_10_9
, MSIOF0_TXD_B
, SEL_SOF0_1
),
1195 PINMUX_IPSR_DATA(IP6_13_11
, DACK2
),
1196 PINMUX_IPSR_DATA(IP6_13_11
, IRQ2
),
1197 PINMUX_IPSR_DATA(IP6_13_11
, INTC_IRQ2_N
),
1198 PINMUX_IPSR_MODSEL_DATA(IP6_13_11
, SSI_SDATA6_B
, SEL_SSI6_1
),
1199 PINMUX_IPSR_MODSEL_DATA(IP6_13_11
, HRTS0_N_B
, SEL_HSCIF0_1
),
1200 PINMUX_IPSR_MODSEL_DATA(IP6_13_11
, MSIOF0_RXD_B
, SEL_SOF0_1
),
1201 PINMUX_IPSR_DATA(IP6_16_14
, ETH_CRS_DV
),
1202 PINMUX_IPSR_MODSEL_DATA(IP6_16_14
, STP_ISCLK_0_B
, SEL_SSP_1
),
1203 PINMUX_IPSR_MODSEL_DATA(IP6_16_14
, TS_SDEN0_D
, SEL_TSIF0_3
),
1204 PINMUX_IPSR_MODSEL_DATA(IP6_16_14
, GLO_Q0_C
, SEL_GPS_2
),
1205 PINMUX_IPSR_MODSEL_DATA(IP6_16_14
, IIC2_SCL_E
, SEL_IIC2_4
),
1206 PINMUX_IPSR_MODSEL_DATA(IP6_16_14
, I2C2_SCL_E
, SEL_I2C2_4
),
1207 PINMUX_IPSR_DATA(IP6_19_17
, ETH_RX_ER
),
1208 PINMUX_IPSR_MODSEL_DATA(IP6_19_17
, STP_ISD_0_B
, SEL_SSP_1
),
1209 PINMUX_IPSR_MODSEL_DATA(IP6_19_17
, TS_SPSYNC0_D
, SEL_TSIF0_3
),
1210 PINMUX_IPSR_MODSEL_DATA(IP6_19_17
, GLO_Q1_C
, SEL_GPS_2
),
1211 PINMUX_IPSR_MODSEL_DATA(IP6_19_17
, IIC2_SDA_E
, SEL_IIC2_4
),
1212 PINMUX_IPSR_MODSEL_DATA(IP6_19_17
, I2C2_SDA_E
, SEL_I2C2_4
),
1213 PINMUX_IPSR_DATA(IP6_22_20
, ETH_RXD0
),
1214 PINMUX_IPSR_MODSEL_DATA(IP6_22_20
, STP_ISEN_0_B
, SEL_SSP_1
),
1215 PINMUX_IPSR_MODSEL_DATA(IP6_22_20
, TS_SDAT0_D
, SEL_TSIF0_3
),
1216 PINMUX_IPSR_MODSEL_DATA(IP6_22_20
, GLO_I0_C
, SEL_GPS_2
),
1217 PINMUX_IPSR_MODSEL_DATA(IP6_22_20
, SCIFB1_SCK_G
, SEL_SCIFB1_6
),
1218 PINMUX_IPSR_MODSEL_DATA(IP6_22_20
, SCK1_E
, SEL_SCIF1_4
),
1219 PINMUX_IPSR_DATA(IP6_25_23
, ETH_RXD1
),
1220 PINMUX_IPSR_MODSEL_DATA(IP6_25_23
, HRX0_E
, SEL_HSCIF0_4
),
1221 PINMUX_IPSR_MODSEL_DATA(IP6_25_23
, STP_ISSYNC_0_B
, SEL_SSP_1
),
1222 PINMUX_IPSR_MODSEL_DATA(IP6_25_23
, TS_SCK0_D
, SEL_TSIF0_3
),
1223 PINMUX_IPSR_MODSEL_DATA(IP6_25_23
, GLO_I1_C
, SEL_GPS_2
),
1224 PINMUX_IPSR_MODSEL_DATA(IP6_25_23
, SCIFB1_RXD_G
, SEL_SCIFB1_6
),
1225 PINMUX_IPSR_MODSEL_DATA(IP6_25_23
, RX1_E
, SEL_SCIF1_4
),
1226 PINMUX_IPSR_DATA(IP6_28_26
, ETH_LINK
),
1227 PINMUX_IPSR_MODSEL_DATA(IP6_28_26
, HTX0_E
, SEL_HSCIF0_4
),
1228 PINMUX_IPSR_MODSEL_DATA(IP6_28_26
, STP_IVCXO27_0_B
, SEL_SSP_1
),
1229 PINMUX_IPSR_MODSEL_DATA(IP6_28_26
, SCIFB1_TXD_G
, SEL_SCIFB1_6
),
1230 PINMUX_IPSR_MODSEL_DATA(IP6_28_26
, TX1_E
, SEL_SCIF1_4
),
1231 PINMUX_IPSR_DATA(IP6_31_29
, ETH_REF_CLK
),
1232 PINMUX_IPSR_MODSEL_DATA(IP6_31_29
, HCTS0_N_E
, SEL_HSCIF0_4
),
1233 PINMUX_IPSR_MODSEL_DATA(IP6_31_29
, STP_IVCXO27_1_B
, SEL_SSP_1
),
1234 PINMUX_IPSR_MODSEL_DATA(IP6_31_29
, HRX0_F
, SEL_HSCIF0_5
),
1236 PINMUX_IPSR_DATA(IP7_2_0
, ETH_MDIO
),
1237 PINMUX_IPSR_MODSEL_DATA(IP7_2_0
, HRTS0_N_E
, SEL_HSCIF0_4
),
1238 PINMUX_IPSR_MODSEL_DATA(IP7_2_0
, SIM0_D_C
, SEL_SIM_2
),
1239 PINMUX_IPSR_MODSEL_DATA(IP7_2_0
, HCTS0_N_F
, SEL_HSCIF0_5
),
1240 PINMUX_IPSR_DATA(IP7_5_3
, ETH_TXD1
),
1241 PINMUX_IPSR_MODSEL_DATA(IP7_5_3
, HTX0_F
, SEL_HSCIF0_4
),
1242 PINMUX_IPSR_MODSEL_DATA(IP7_5_3
, BPFCLK_G
, SEL_SIM_2
),
1243 PINMUX_IPSR_MODSEL_DATA(IP7_5_3
, RDS_CLK_F
, SEL_HSCIF0_5
),
1244 PINMUX_IPSR_DATA(IP7_7_6
, ETH_TX_EN
),
1245 PINMUX_IPSR_MODSEL_DATA(IP7_7_6
, SIM0_CLK_C
, SEL_SIM_2
),
1246 PINMUX_IPSR_MODSEL_DATA(IP7_7_6
, HRTS0_N_F
, SEL_HSCIF0_5
),
1247 PINMUX_IPSR_DATA(IP7_9_8
, ETH_MAGIC
),
1248 PINMUX_IPSR_MODSEL_DATA(IP7_9_8
, SIM0_RST_C
, SEL_SIM_2
),
1249 PINMUX_IPSR_DATA(IP7_12_10
, ETH_TXD0
),
1250 PINMUX_IPSR_MODSEL_DATA(IP7_12_10
, STP_ISCLK_1_B
, SEL_SSP_1
),
1251 PINMUX_IPSR_MODSEL_DATA(IP7_12_10
, TS_SDEN1_C
, SEL_TSIF1_2
),
1252 PINMUX_IPSR_MODSEL_DATA(IP7_12_10
, GLO_SCLK_C
, SEL_GPS_2
),
1253 PINMUX_IPSR_DATA(IP7_15_13
, ETH_MDC
),
1254 PINMUX_IPSR_MODSEL_DATA(IP7_15_13
, STP_ISD_1_B
, SEL_SSP_1
),
1255 PINMUX_IPSR_MODSEL_DATA(IP7_15_13
, TS_SPSYNC1_C
, SEL_TSIF1_2
),
1256 PINMUX_IPSR_MODSEL_DATA(IP7_15_13
, GLO_SDATA_C
, SEL_GPS_2
),
1257 PINMUX_IPSR_DATA(IP7_18_16
, PWM0
),
1258 PINMUX_IPSR_MODSEL_DATA(IP7_18_16
, SCIFA2_SCK_C
, SEL_SCIFA2_2
),
1259 PINMUX_IPSR_MODSEL_DATA(IP7_18_16
, STP_ISEN_1_B
, SEL_SSP_1
),
1260 PINMUX_IPSR_MODSEL_DATA(IP7_18_16
, TS_SDAT1_C
, SEL_TSIF1_2
),
1261 PINMUX_IPSR_MODSEL_DATA(IP7_18_16
, GLO_SS_C
, SEL_GPS_2
),
1262 PINMUX_IPSR_DATA(IP7_21_19
, PWM1
),
1263 PINMUX_IPSR_MODSEL_DATA(IP7_21_19
, SCIFA2_TXD_C
, SEL_SCIFA2_2
),
1264 PINMUX_IPSR_MODSEL_DATA(IP7_21_19
, STP_ISSYNC_1_B
, SEL_SSP_1
),
1265 PINMUX_IPSR_MODSEL_DATA(IP7_21_19
, TS_SCK1_C
, SEL_TSIF1_2
),
1266 PINMUX_IPSR_MODSEL_DATA(IP7_21_19
, GLO_RFON_C
, SEL_GPS_2
),
1267 PINMUX_IPSR_DATA(IP7_21_19
, PCMOE_N
),
1268 PINMUX_IPSR_DATA(IP7_24_22
, PWM2
),
1269 PINMUX_IPSR_DATA(IP7_24_22
, PWMFSW0
),
1270 PINMUX_IPSR_MODSEL_DATA(IP7_24_22
, SCIFA2_RXD_C
, SEL_SCIFA2_2
),
1271 PINMUX_IPSR_DATA(IP7_24_22
, PCMWE_N
),
1272 PINMUX_IPSR_MODSEL_DATA(IP7_24_22
, IECLK_C
, SEL_IEB_2
),
1273 PINMUX_IPSR_DATA(IP7_26_25
, DU1_DOTCLKIN
),
1274 PINMUX_IPSR_DATA(IP7_26_25
, AUDIO_CLKC
),
1275 PINMUX_IPSR_DATA(IP7_26_25
, AUDIO_CLKOUT_C
),
1276 PINMUX_IPSR_MODSEL_DATA(IP7_28_27
, VI0_CLK
, SEL_VI0_0
),
1277 PINMUX_IPSR_DATA(IP7_28_27
, ATACS00_N
),
1278 PINMUX_IPSR_DATA(IP7_28_27
, AVB_RXD1
),
1279 PINMUX_IPSR_MODSEL_DATA(IP7_30_29
, VI0_DATA0_VI0_B0
, SEL_VI0_0
),
1280 PINMUX_IPSR_DATA(IP7_30_29
, ATACS10_N
),
1281 PINMUX_IPSR_DATA(IP7_30_29
, AVB_RXD2
),
1283 PINMUX_IPSR_MODSEL_DATA(IP8_1_0
, VI0_DATA1_VI0_B1
, SEL_VI0_0
),
1284 PINMUX_IPSR_DATA(IP8_1_0
, ATARD0_N
),
1285 PINMUX_IPSR_DATA(IP8_1_0
, AVB_RXD3
),
1286 PINMUX_IPSR_MODSEL_DATA(IP8_3_2
, VI0_DATA2_VI0_B2
, SEL_VI0_0
),
1287 PINMUX_IPSR_DATA(IP8_3_2
, ATAWR0_N
),
1288 PINMUX_IPSR_DATA(IP8_3_2
, AVB_RXD4
),
1289 PINMUX_IPSR_MODSEL_DATA(IP8_5_4
, VI0_DATA3_VI0_B3
, SEL_VI0_0
),
1290 PINMUX_IPSR_DATA(IP8_5_4
, ATADIR0_N
),
1291 PINMUX_IPSR_DATA(IP8_5_4
, AVB_RXD5
),
1292 PINMUX_IPSR_MODSEL_DATA(IP8_7_6
, VI0_DATA4_VI0_B4
, SEL_VI0_0
),
1293 PINMUX_IPSR_DATA(IP8_7_6
, ATAG0_N
),
1294 PINMUX_IPSR_DATA(IP8_7_6
, AVB_RXD6
),
1295 PINMUX_IPSR_MODSEL_DATA(IP8_9_8
, VI0_DATA5_VI0_B5
, SEL_VI0_0
),
1296 PINMUX_IPSR_DATA(IP8_9_8
, EX_WAIT1
),
1297 PINMUX_IPSR_DATA(IP8_9_8
, AVB_RXD7
),
1298 PINMUX_IPSR_MODSEL_DATA(IP8_11_10
, VI0_DATA6_VI0_B6
, SEL_VI0_0
),
1299 PINMUX_IPSR_DATA(IP8_11_10
, AVB_RX_ER
),
1300 PINMUX_IPSR_MODSEL_DATA(IP8_13_12
, VI0_DATA7_VI0_B7
, SEL_VI0_0
),
1301 PINMUX_IPSR_DATA(IP8_13_12
, AVB_RX_CLK
),
1302 PINMUX_IPSR_MODSEL_DATA(IP8_15_14
, VI1_CLK
, SEL_VI1_0
),
1303 PINMUX_IPSR_DATA(IP8_15_14
, AVB_RX_DV
),
1304 PINMUX_IPSR_MODSEL_DATA(IP8_17_16
, VI1_DATA0_VI1_B0
, SEL_VI1_0
),
1305 PINMUX_IPSR_MODSEL_DATA(IP8_17_16
, SCIFA1_SCK_D
, SEL_SCIFA1_3
),
1306 PINMUX_IPSR_DATA(IP8_17_16
, AVB_CRS
),
1307 PINMUX_IPSR_MODSEL_DATA(IP8_19_18
, VI1_DATA1_VI1_B1
, SEL_VI1_0
),
1308 PINMUX_IPSR_MODSEL_DATA(IP8_19_18
, SCIFA1_RXD_D
, SEL_SCIFA1_3
),
1309 PINMUX_IPSR_DATA(IP8_19_18
, AVB_MDC
),
1310 PINMUX_IPSR_MODSEL_DATA(IP8_21_20
, VI1_DATA2_VI1_B2
, SEL_VI1_0
),
1311 PINMUX_IPSR_MODSEL_DATA(IP8_21_20
, SCIFA1_TXD_D
, SEL_SCIFA1_3
),
1312 PINMUX_IPSR_DATA(IP8_21_20
, AVB_MDIO
),
1313 PINMUX_IPSR_MODSEL_DATA(IP8_23_22
, VI1_DATA3_VI1_B3
, SEL_VI1_0
),
1314 PINMUX_IPSR_MODSEL_DATA(IP8_23_22
, SCIFA1_CTS_N_D
, SEL_SCIFA1_3
),
1315 PINMUX_IPSR_DATA(IP8_23_22
, AVB_GTX_CLK
),
1316 PINMUX_IPSR_MODSEL_DATA(IP8_25_24
, VI1_DATA4_VI1_B4
, SEL_VI1_0
),
1317 PINMUX_IPSR_MODSEL_DATA(IP8_25_24
, SCIFA1_RTS_N_D
, SEL_SCIFA1_3
),
1318 PINMUX_IPSR_DATA(IP8_25_24
, AVB_MAGIC
),
1319 PINMUX_IPSR_MODSEL_DATA(IP8_26
, VI1_DATA5_VI1_B5
, SEL_VI1_0
),
1320 PINMUX_IPSR_MODSEL_DATA(IP8_26
, AVB_PHY_INT
, SEL_SCIFA1_3
),
1321 PINMUX_IPSR_MODSEL_DATA(IP8_27
, VI1_DATA6_VI1_B6
, SEL_VI1_0
),
1322 PINMUX_IPSR_DATA(IP8_27
, AVB_GTXREFCLK
),
1323 PINMUX_IPSR_DATA(IP8_28
, SD0_CLK
),
1324 PINMUX_IPSR_MODSEL_DATA(IP8_28
, VI1_DATA0_VI1_B0_B
, SEL_VI1_1
),
1325 PINMUX_IPSR_DATA(IP8_30_29
, SD0_CMD
),
1326 PINMUX_IPSR_MODSEL_DATA(IP8_30_29
, SCIFB1_SCK_B
, SEL_SCIFB1_1
),
1327 PINMUX_IPSR_MODSEL_DATA(IP8_30_29
, VI1_DATA1_VI1_B1_B
, SEL_VI1_1
),
1329 PINMUX_IPSR_DATA(IP9_1_0
, SD0_DAT0
),
1330 PINMUX_IPSR_MODSEL_DATA(IP9_1_0
, SCIFB1_RXD_B
, SEL_SCIFB1_1
),
1331 PINMUX_IPSR_MODSEL_DATA(IP9_1_0
, VI1_DATA2_VI1_B2_B
, SEL_VI1_1
),
1332 PINMUX_IPSR_DATA(IP9_3_2
, SD0_DAT1
),
1333 PINMUX_IPSR_MODSEL_DATA(IP9_3_2
, SCIFB1_TXD_B
, SEL_SCIFB1_1
),
1334 PINMUX_IPSR_MODSEL_DATA(IP9_3_2
, VI1_DATA3_VI1_B3_B
, SEL_VI1_1
),
1335 PINMUX_IPSR_DATA(IP9_5_4
, SD0_DAT2
),
1336 PINMUX_IPSR_MODSEL_DATA(IP9_5_4
, SCIFB1_CTS_N_B
, SEL_SCIFB1_1
),
1337 PINMUX_IPSR_MODSEL_DATA(IP9_5_4
, VI1_DATA4_VI1_B4_B
, SEL_VI1_1
),
1338 PINMUX_IPSR_DATA(IP9_7_6
, SD0_DAT3
),
1339 PINMUX_IPSR_MODSEL_DATA(IP9_7_6
, SCIFB1_RTS_N_B
, SEL_SCIFB1_1
),
1340 PINMUX_IPSR_MODSEL_DATA(IP9_7_6
, VI1_DATA5_VI1_B5_B
, SEL_VI1_1
),
1341 PINMUX_IPSR_DATA(IP9_11_8
, SD0_CD
),
1342 PINMUX_IPSR_DATA(IP9_11_8
, MMC0_D6
),
1343 PINMUX_IPSR_MODSEL_DATA(IP9_11_8
, TS_SDEN0_B
, SEL_TSIF0_1
),
1344 PINMUX_IPSR_DATA(IP9_11_8
, USB0_EXTP
),
1345 PINMUX_IPSR_MODSEL_DATA(IP9_11_8
, GLO_SCLK
, SEL_GPS_0
),
1346 PINMUX_IPSR_MODSEL_DATA(IP9_11_8
, VI1_DATA6_VI1_B6_B
, SEL_VI1_1
),
1347 PINMUX_IPSR_MODSEL_DATA(IP9_11_8
, IIC1_SCL_B
, SEL_IIC1_1
),
1348 PINMUX_IPSR_MODSEL_DATA(IP9_11_8
, I2C1_SCL_B
, SEL_I2C1_1
),
1349 PINMUX_IPSR_MODSEL_DATA(IP9_11_8
, VI2_DATA6_VI2_B6_B
, SEL_VI2_1
),
1350 PINMUX_IPSR_DATA(IP9_15_12
, SD0_WP
),
1351 PINMUX_IPSR_DATA(IP9_15_12
, MMC0_D7
),
1352 PINMUX_IPSR_MODSEL_DATA(IP9_15_12
, TS_SPSYNC0_B
, SEL_TSIF0_1
),
1353 PINMUX_IPSR_DATA(IP9_15_12
, USB0_IDIN
),
1354 PINMUX_IPSR_MODSEL_DATA(IP9_15_12
, GLO_SDATA
, SEL_GPS_0
),
1355 PINMUX_IPSR_MODSEL_DATA(IP9_15_12
, VI1_DATA7_VI1_B7_B
, SEL_VI1_1
),
1356 PINMUX_IPSR_MODSEL_DATA(IP9_15_12
, IIC1_SDA_B
, SEL_IIC1_1
),
1357 PINMUX_IPSR_MODSEL_DATA(IP9_15_12
, I2C1_SDA_B
, SEL_I2C1_1
),
1358 PINMUX_IPSR_MODSEL_DATA(IP9_15_12
, VI2_DATA7_VI2_B7_B
, SEL_VI2_1
),
1359 PINMUX_IPSR_DATA(IP9_17_16
, SD1_CLK
),
1360 PINMUX_IPSR_DATA(IP9_17_16
, AVB_TX_EN
),
1361 PINMUX_IPSR_DATA(IP9_19_18
, SD1_CMD
),
1362 PINMUX_IPSR_DATA(IP9_19_18
, AVB_TX_ER
),
1363 PINMUX_IPSR_MODSEL_DATA(IP9_19_18
, SCIFB0_SCK_B
, SEL_SCIFB_1
),
1364 PINMUX_IPSR_DATA(IP9_21_20
, SD1_DAT0
),
1365 PINMUX_IPSR_DATA(IP9_21_20
, AVB_TX_CLK
),
1366 PINMUX_IPSR_MODSEL_DATA(IP9_21_20
, SCIFB0_RXD_B
, SEL_SCIFB_1
),
1367 PINMUX_IPSR_DATA(IP9_23_22
, SD1_DAT1
),
1368 PINMUX_IPSR_DATA(IP9_23_22
, AVB_LINK
),
1369 PINMUX_IPSR_MODSEL_DATA(IP9_23_22
, SCIFB0_TXD_B
, SEL_SCIFB_1
),
1370 PINMUX_IPSR_DATA(IP9_25_24
, SD1_DAT2
),
1371 PINMUX_IPSR_DATA(IP9_25_24
, AVB_COL
),
1372 PINMUX_IPSR_MODSEL_DATA(IP9_25_24
, SCIFB0_CTS_N_B
, SEL_SCIFB_1
),
1373 PINMUX_IPSR_DATA(IP9_27_26
, SD1_DAT3
),
1374 PINMUX_IPSR_DATA(IP9_27_26
, AVB_RXD0
),
1375 PINMUX_IPSR_MODSEL_DATA(IP9_27_26
, SCIFB0_RTS_N_B
, SEL_SCIFB_1
),
1376 PINMUX_IPSR_DATA(IP9_31_28
, SD1_CD
),
1377 PINMUX_IPSR_DATA(IP9_31_28
, MMC1_D6
),
1378 PINMUX_IPSR_MODSEL_DATA(IP9_31_28
, TS_SDEN1
, SEL_TSIF1_0
),
1379 PINMUX_IPSR_DATA(IP9_31_28
, USB1_EXTP
),
1380 PINMUX_IPSR_MODSEL_DATA(IP9_31_28
, GLO_SS
, SEL_GPS_0
),
1381 PINMUX_IPSR_MODSEL_DATA(IP9_31_28
, VI0_CLK_B
, SEL_VI0_1
),
1382 PINMUX_IPSR_MODSEL_DATA(IP9_31_28
, IIC2_SCL_D
, SEL_IIC2_3
),
1383 PINMUX_IPSR_MODSEL_DATA(IP9_31_28
, I2C2_SCL_D
, SEL_I2C2_3
),
1384 PINMUX_IPSR_MODSEL_DATA(IP9_31_28
, SIM0_CLK_B
, SEL_SIM_1
),
1385 PINMUX_IPSR_MODSEL_DATA(IP9_31_28
, VI3_CLK_B
, SEL_VI3_1
),
1387 PINMUX_IPSR_DATA(IP10_3_0
, SD1_WP
),
1388 PINMUX_IPSR_DATA(IP10_3_0
, MMC1_D7
),
1389 PINMUX_IPSR_MODSEL_DATA(IP10_3_0
, TS_SPSYNC1
, SEL_TSIF1_0
),
1390 PINMUX_IPSR_DATA(IP10_3_0
, USB1_IDIN
),
1391 PINMUX_IPSR_MODSEL_DATA(IP10_3_0
, GLO_RFON
, SEL_GPS_0
),
1392 PINMUX_IPSR_MODSEL_DATA(IP10_3_0
, VI1_CLK_B
, SEL_VI1_1
),
1393 PINMUX_IPSR_MODSEL_DATA(IP10_3_0
, IIC2_SDA_D
, SEL_IIC2_3
),
1394 PINMUX_IPSR_MODSEL_DATA(IP10_3_0
, I2C2_SDA_D
, SEL_I2C2_3
),
1395 PINMUX_IPSR_MODSEL_DATA(IP10_3_0
, SIM0_D_B
, SEL_SIM_1
),
1396 PINMUX_IPSR_DATA(IP10_6_4
, SD2_CLK
),
1397 PINMUX_IPSR_DATA(IP10_6_4
, MMC0_CLK
),
1398 PINMUX_IPSR_MODSEL_DATA(IP10_6_4
, SIM0_CLK
, SEL_SIM_0
),
1399 PINMUX_IPSR_MODSEL_DATA(IP10_6_4
, VI0_DATA0_VI0_B0_B
, SEL_VI0_1
),
1400 PINMUX_IPSR_MODSEL_DATA(IP10_6_4
, TS_SDEN0_C
, SEL_TSIF0_2
),
1401 PINMUX_IPSR_MODSEL_DATA(IP10_6_4
, GLO_SCLK_B
, SEL_GPS_1
),
1402 PINMUX_IPSR_MODSEL_DATA(IP10_6_4
, VI3_DATA0_B
, SEL_VI3_1
),
1403 PINMUX_IPSR_DATA(IP10_10_7
, SD2_CMD
),
1404 PINMUX_IPSR_DATA(IP10_10_7
, MMC0_CMD
),
1405 PINMUX_IPSR_MODSEL_DATA(IP10_10_7
, SIM0_D
, SEL_SIM_0
),
1406 PINMUX_IPSR_MODSEL_DATA(IP10_10_7
, VI0_DATA1_VI0_B1_B
, SEL_VI0_1
),
1407 PINMUX_IPSR_MODSEL_DATA(IP10_10_7
, SCIFB1_SCK_E
, SEL_SCIFB1_4
),
1408 PINMUX_IPSR_MODSEL_DATA(IP10_10_7
, SCK1_D
, SEL_SCIF1_3
),
1409 PINMUX_IPSR_MODSEL_DATA(IP10_10_7
, TS_SPSYNC0_C
, SEL_TSIF0_2
),
1410 PINMUX_IPSR_MODSEL_DATA(IP10_10_7
, GLO_SDATA_B
, SEL_GPS_1
),
1411 PINMUX_IPSR_MODSEL_DATA(IP10_10_7
, VI3_DATA1_B
, SEL_VI3_1
),
1412 PINMUX_IPSR_DATA(IP10_14_11
, SD2_DAT0
),
1413 PINMUX_IPSR_DATA(IP10_14_11
, MMC0_D0
),
1414 PINMUX_IPSR_MODSEL_DATA(IP10_14_11
, FMCLK_B
, SEL_FM_1
),
1415 PINMUX_IPSR_MODSEL_DATA(IP10_14_11
, VI0_DATA2_VI0_B2_B
, SEL_VI0_1
),
1416 PINMUX_IPSR_MODSEL_DATA(IP10_14_11
, SCIFB1_RXD_E
, SEL_SCIFB1_4
),
1417 PINMUX_IPSR_MODSEL_DATA(IP10_14_11
, RX1_D
, SEL_SCIF1_3
),
1418 PINMUX_IPSR_MODSEL_DATA(IP10_14_11
, TS_SDAT0_C
, SEL_TSIF0_2
),
1419 PINMUX_IPSR_MODSEL_DATA(IP10_14_11
, GLO_SS_B
, SEL_GPS_1
),
1420 PINMUX_IPSR_MODSEL_DATA(IP10_14_11
, VI3_DATA2_B
, SEL_VI3_1
),
1421 PINMUX_IPSR_DATA(IP10_18_15
, SD2_DAT1
),
1422 PINMUX_IPSR_DATA(IP10_18_15
, MMC0_D1
),
1423 PINMUX_IPSR_MODSEL_DATA(IP10_18_15
, FMIN_B
, SEL_FM_1
),
1424 PINMUX_IPSR_MODSEL_DATA(IP10_18_15
, RDS_DATA
, SEL_RDS_0
),
1425 PINMUX_IPSR_MODSEL_DATA(IP10_18_15
, VI0_DATA3_VI0_B3_B
, SEL_VI0_1
),
1426 PINMUX_IPSR_MODSEL_DATA(IP10_18_15
, SCIFB1_TXD_E
, SEL_SCIFB1_4
),
1427 PINMUX_IPSR_MODSEL_DATA(IP10_18_15
, TX1_D
, SEL_SCIF1_3
),
1428 PINMUX_IPSR_MODSEL_DATA(IP10_18_15
, TS_SCK0_C
, SEL_TSIF0_2
),
1429 PINMUX_IPSR_MODSEL_DATA(IP10_18_15
, GLO_RFON_B
, SEL_GPS_1
),
1430 PINMUX_IPSR_MODSEL_DATA(IP10_18_15
, VI3_DATA3_B
, SEL_VI3_1
),
1431 PINMUX_IPSR_DATA(IP10_22_19
, SD2_DAT2
),
1432 PINMUX_IPSR_DATA(IP10_22_19
, MMC0_D2
),
1433 PINMUX_IPSR_MODSEL_DATA(IP10_22_19
, BPFCLK_B
, SEL_FM_1
),
1434 PINMUX_IPSR_MODSEL_DATA(IP10_22_19
, RDS_CLK
, SEL_RDS_0
),
1435 PINMUX_IPSR_MODSEL_DATA(IP10_22_19
, VI0_DATA4_VI0_B4_B
, SEL_VI0_1
),
1436 PINMUX_IPSR_MODSEL_DATA(IP10_22_19
, HRX0_D
, SEL_HSCIF0_3
),
1437 PINMUX_IPSR_MODSEL_DATA(IP10_22_19
, TS_SDEN1_B
, SEL_TSIF1_1
),
1438 PINMUX_IPSR_MODSEL_DATA(IP10_22_19
, GLO_Q0_B
, SEL_GPS_1
),
1439 PINMUX_IPSR_MODSEL_DATA(IP10_22_19
, VI3_DATA4_B
, SEL_VI3_1
),
1440 PINMUX_IPSR_DATA(IP10_25_23
, SD2_DAT3
),
1441 PINMUX_IPSR_DATA(IP10_25_23
, MMC0_D3
),
1442 PINMUX_IPSR_MODSEL_DATA(IP10_25_23
, SIM0_RST
, SEL_SIM_0
),
1443 PINMUX_IPSR_MODSEL_DATA(IP10_25_23
, VI0_DATA5_VI0_B5_B
, SEL_VI0_1
),
1444 PINMUX_IPSR_MODSEL_DATA(IP10_25_23
, HTX0_D
, SEL_HSCIF0_3
),
1445 PINMUX_IPSR_MODSEL_DATA(IP10_25_23
, TS_SPSYNC1_B
, SEL_TSIF1_1
),
1446 PINMUX_IPSR_MODSEL_DATA(IP10_25_23
, GLO_Q1_B
, SEL_GPS_1
),
1447 PINMUX_IPSR_MODSEL_DATA(IP10_25_23
, VI3_DATA5_B
, SEL_VI3_1
),
1448 PINMUX_IPSR_DATA(IP10_29_26
, SD2_CD
),
1449 PINMUX_IPSR_DATA(IP10_29_26
, MMC0_D4
),
1450 PINMUX_IPSR_MODSEL_DATA(IP10_29_26
, TS_SDAT0_B
, SEL_TSIF0_1
),
1451 PINMUX_IPSR_DATA(IP10_29_26
, USB2_EXTP
),
1452 PINMUX_IPSR_MODSEL_DATA(IP10_29_26
, GLO_I0
, SEL_GPS_0
),
1453 PINMUX_IPSR_MODSEL_DATA(IP10_29_26
, VI0_DATA6_VI0_B6_B
, SEL_VI0_1
),
1454 PINMUX_IPSR_MODSEL_DATA(IP10_29_26
, HCTS0_N_D
, SEL_HSCIF0_3
),
1455 PINMUX_IPSR_MODSEL_DATA(IP10_29_26
, TS_SDAT1_B
, SEL_TSIF1_1
),
1456 PINMUX_IPSR_MODSEL_DATA(IP10_29_26
, GLO_I0_B
, SEL_GPS_1
),
1457 PINMUX_IPSR_MODSEL_DATA(IP10_29_26
, VI3_DATA6_B
, SEL_VI3_1
),
1459 PINMUX_IPSR_DATA(IP11_3_0
, SD2_WP
),
1460 PINMUX_IPSR_DATA(IP11_3_0
, MMC0_D5
),
1461 PINMUX_IPSR_MODSEL_DATA(IP11_3_0
, TS_SCK0_B
, SEL_TSIF0_1
),
1462 PINMUX_IPSR_DATA(IP11_3_0
, USB2_IDIN
),
1463 PINMUX_IPSR_MODSEL_DATA(IP11_3_0
, GLO_I1
, SEL_GPS_0
),
1464 PINMUX_IPSR_MODSEL_DATA(IP11_3_0
, VI0_DATA7_VI0_B7_B
, SEL_VI0_1
),
1465 PINMUX_IPSR_MODSEL_DATA(IP11_3_0
, HRTS0_N_D
, SEL_HSCIF0_3
),
1466 PINMUX_IPSR_MODSEL_DATA(IP11_3_0
, TS_SCK1_B
, SEL_TSIF1_1
),
1467 PINMUX_IPSR_MODSEL_DATA(IP11_3_0
, GLO_I1_B
, SEL_GPS_1
),
1468 PINMUX_IPSR_MODSEL_DATA(IP11_3_0
, VI3_DATA7_B
, SEL_VI3_1
),
1469 PINMUX_IPSR_DATA(IP11_4
, SD3_CLK
),
1470 PINMUX_IPSR_DATA(IP11_4
, MMC1_CLK
),
1471 PINMUX_IPSR_DATA(IP11_6_5
, SD3_CMD
),
1472 PINMUX_IPSR_DATA(IP11_6_5
, MMC1_CMD
),
1473 PINMUX_IPSR_DATA(IP11_6_5
, MTS_N
),
1474 PINMUX_IPSR_DATA(IP11_8_7
, SD3_DAT0
),
1475 PINMUX_IPSR_DATA(IP11_8_7
, MMC1_D0
),
1476 PINMUX_IPSR_DATA(IP11_8_7
, STM_N
),
1477 PINMUX_IPSR_DATA(IP11_10_9
, SD3_DAT1
),
1478 PINMUX_IPSR_DATA(IP11_10_9
, MMC1_D1
),
1479 PINMUX_IPSR_DATA(IP11_10_9
, MDATA
),
1480 PINMUX_IPSR_DATA(IP11_12_11
, SD3_DAT2
),
1481 PINMUX_IPSR_DATA(IP11_12_11
, MMC1_D2
),
1482 PINMUX_IPSR_DATA(IP11_12_11
, SDATA
),
1483 PINMUX_IPSR_DATA(IP11_14_13
, SD3_DAT3
),
1484 PINMUX_IPSR_DATA(IP11_14_13
, MMC1_D3
),
1485 PINMUX_IPSR_DATA(IP11_14_13
, SCKZ
),
1486 PINMUX_IPSR_DATA(IP11_17_15
, SD3_CD
),
1487 PINMUX_IPSR_DATA(IP11_17_15
, MMC1_D4
),
1488 PINMUX_IPSR_MODSEL_DATA(IP11_17_15
, TS_SDAT1
, SEL_TSIF1_0
),
1489 PINMUX_IPSR_DATA(IP11_17_15
, VSP
),
1490 PINMUX_IPSR_MODSEL_DATA(IP11_17_15
, GLO_Q0
, SEL_GPS_0
),
1491 PINMUX_IPSR_MODSEL_DATA(IP11_17_15
, SIM0_RST_B
, SEL_SIM_1
),
1492 PINMUX_IPSR_DATA(IP11_21_18
, SD3_WP
),
1493 PINMUX_IPSR_DATA(IP11_21_18
, MMC1_D5
),
1494 PINMUX_IPSR_MODSEL_DATA(IP11_21_18
, TS_SCK1
, SEL_TSIF1_0
),
1495 PINMUX_IPSR_MODSEL_DATA(IP11_21_18
, GLO_Q1
, SEL_GPS_0
),
1496 PINMUX_IPSR_MODSEL_DATA(IP11_21_18
, FMIN_C
, SEL_FM_2
),
1497 PINMUX_IPSR_MODSEL_DATA(IP11_21_18
, RDS_DATA_B
, SEL_RDS_1
),
1498 PINMUX_IPSR_MODSEL_DATA(IP11_21_18
, FMIN_E
, SEL_FM_4
),
1499 PINMUX_IPSR_MODSEL_DATA(IP11_21_18
, RDS_DATA_D
, SEL_RDS_3
),
1500 PINMUX_IPSR_MODSEL_DATA(IP11_21_18
, FMIN_F
, SEL_FM_5
),
1501 PINMUX_IPSR_MODSEL_DATA(IP11_21_18
, RDS_DATA_E
, SEL_RDS_4
),
1502 PINMUX_IPSR_DATA(IP11_23_22
, MLB_CLK
),
1503 PINMUX_IPSR_MODSEL_DATA(IP11_23_22
, IIC2_SCL_B
, SEL_IIC2_1
),
1504 PINMUX_IPSR_MODSEL_DATA(IP11_23_22
, I2C2_SCL_B
, SEL_I2C2_1
),
1505 PINMUX_IPSR_DATA(IP11_26_24
, MLB_SIG
),
1506 PINMUX_IPSR_MODSEL_DATA(IP11_26_24
, SCIFB1_RXD_D
, SEL_SCIFB1_3
),
1507 PINMUX_IPSR_MODSEL_DATA(IP11_26_24
, RX1_C
, SEL_SCIF1_2
),
1508 PINMUX_IPSR_MODSEL_DATA(IP11_26_24
, IIC2_SDA_B
, SEL_IIC2_1
),
1509 PINMUX_IPSR_MODSEL_DATA(IP11_26_24
, I2C2_SDA_B
, SEL_I2C2_1
),
1510 PINMUX_IPSR_DATA(IP11_29_27
, MLB_DAT
),
1511 PINMUX_IPSR_DATA(IP11_29_27
, SPV_EVEN
),
1512 PINMUX_IPSR_MODSEL_DATA(IP11_29_27
, SCIFB1_TXD_D
, SEL_SCIFB1_3
),
1513 PINMUX_IPSR_MODSEL_DATA(IP11_29_27
, TX1_C
, SEL_SCIF1_2
),
1514 PINMUX_IPSR_MODSEL_DATA(IP11_29_27
, BPFCLK_C
, SEL_FM_2
),
1515 PINMUX_IPSR_MODSEL_DATA(IP11_29_27
, RDS_CLK_B
, SEL_RDS_1
),
1516 PINMUX_IPSR_DATA(IP11_31_30
, SSI_SCK0129
),
1517 PINMUX_IPSR_MODSEL_DATA(IP11_31_30
, CAN_CLK_B
, SEL_CANCLK_1
),
1518 PINMUX_IPSR_DATA(IP11_31_30
, MOUT0
),
1520 PINMUX_IPSR_DATA(IP12_1_0
, SSI_WS0129
),
1521 PINMUX_IPSR_MODSEL_DATA(IP12_1_0
, CAN0_TX_B
, SEL_CAN0_1
),
1522 PINMUX_IPSR_DATA(IP12_1_0
, MOUT1
),
1523 PINMUX_IPSR_DATA(IP12_3_2
, SSI_SDATA0
),
1524 PINMUX_IPSR_MODSEL_DATA(IP12_3_2
, CAN0_RX_B
, SEL_CAN0_1
),
1525 PINMUX_IPSR_DATA(IP12_3_2
, MOUT2
),
1526 PINMUX_IPSR_DATA(IP12_5_4
, SSI_SDATA1
),
1527 PINMUX_IPSR_MODSEL_DATA(IP12_5_4
, CAN1_TX_B
, SEL_CAN1_1
),
1528 PINMUX_IPSR_DATA(IP12_5_4
, MOUT5
),
1529 PINMUX_IPSR_DATA(IP12_7_6
, SSI_SDATA2
),
1530 PINMUX_IPSR_MODSEL_DATA(IP12_7_6
, CAN1_RX_B
, SEL_CAN1_1
),
1531 PINMUX_IPSR_MODSEL_DATA(IP12_7_6
, CAN1_TX_B
, SEL_CAN1_1
),
1532 PINMUX_IPSR_DATA(IP12_7_6
, MOUT6
),
1533 PINMUX_IPSR_DATA(IP12_10_8
, SSI_SCK34
),
1534 PINMUX_IPSR_DATA(IP12_10_8
, STP_OPWM_0
),
1535 PINMUX_IPSR_MODSEL_DATA(IP12_10_8
, SCIFB0_SCK
, SEL_SCIFB_0
),
1536 PINMUX_IPSR_MODSEL_DATA(IP12_10_8
, MSIOF1_SCK
, SEL_SOF1_0
),
1537 PINMUX_IPSR_DATA(IP12_10_8
, CAN_DEBUG_HW_TRIGGER
),
1538 PINMUX_IPSR_DATA(IP12_13_11
, SSI_WS34
),
1539 PINMUX_IPSR_MODSEL_DATA(IP12_13_11
, STP_IVCXO27_0
, SEL_SSP_0
),
1540 PINMUX_IPSR_MODSEL_DATA(IP12_13_11
, SCIFB0_RXD
, SEL_SCIFB_0
),
1541 PINMUX_IPSR_DATA(IP12_13_11
, MSIOF1_SYNC
),
1542 PINMUX_IPSR_DATA(IP12_13_11
, CAN_STEP0
),
1543 PINMUX_IPSR_DATA(IP12_16_14
, SSI_SDATA3
),
1544 PINMUX_IPSR_MODSEL_DATA(IP12_16_14
, STP_ISCLK_0
, SEL_SSP_0
),
1545 PINMUX_IPSR_MODSEL_DATA(IP12_16_14
, SCIFB0_TXD
, SEL_SCIFB_0
),
1546 PINMUX_IPSR_MODSEL_DATA(IP12_16_14
, MSIOF1_SS1
, SEL_SOF1_0
),
1547 PINMUX_IPSR_DATA(IP12_16_14
, CAN_TXCLK
),
1548 PINMUX_IPSR_DATA(IP12_19_17
, SSI_SCK4
),
1549 PINMUX_IPSR_MODSEL_DATA(IP12_19_17
, STP_ISD_0
, SEL_SSP_0
),
1550 PINMUX_IPSR_MODSEL_DATA(IP12_19_17
, SCIFB0_CTS_N
, SEL_SCIFB_0
),
1551 PINMUX_IPSR_MODSEL_DATA(IP12_19_17
, MSIOF1_SS2
, SEL_SOF1_0
),
1552 PINMUX_IPSR_MODSEL_DATA(IP12_19_17
, SSI_SCK5_C
, SEL_SSI5_2
),
1553 PINMUX_IPSR_DATA(IP12_19_17
, CAN_DEBUGOUT0
),
1554 PINMUX_IPSR_DATA(IP12_22_20
, SSI_WS4
),
1555 PINMUX_IPSR_MODSEL_DATA(IP12_22_20
, STP_ISEN_0
, SEL_SSP_0
),
1556 PINMUX_IPSR_MODSEL_DATA(IP12_22_20
, SCIFB0_RTS_N
, SEL_SCIFB_0
),
1557 PINMUX_IPSR_MODSEL_DATA(IP12_22_20
, MSIOF1_TXD
, SEL_SOF1_0
),
1558 PINMUX_IPSR_MODSEL_DATA(IP12_22_20
, SSI_WS5_C
, SEL_SSI5_2
),
1559 PINMUX_IPSR_DATA(IP12_22_20
, CAN_DEBUGOUT1
),
1560 PINMUX_IPSR_DATA(IP12_24_23
, SSI_SDATA4
),
1561 PINMUX_IPSR_MODSEL_DATA(IP12_24_23
, STP_ISSYNC_0
, SEL_SSP_0
),
1562 PINMUX_IPSR_MODSEL_DATA(IP12_24_23
, MSIOF1_RXD
, SEL_SOF1_0
),
1563 PINMUX_IPSR_DATA(IP12_24_23
, CAN_DEBUGOUT2
),
1564 PINMUX_IPSR_MODSEL_DATA(IP12_27_25
, SSI_SCK5
, SEL_SSI5_0
),
1565 PINMUX_IPSR_MODSEL_DATA(IP12_27_25
, SCIFB1_SCK
, SEL_SCIFB1_0
),
1566 PINMUX_IPSR_MODSEL_DATA(IP12_27_25
, IERX_B
, SEL_IEB_1
),
1567 PINMUX_IPSR_DATA(IP12_27_25
, DU2_EXHSYNC_DU2_HSYNC
),
1568 PINMUX_IPSR_DATA(IP12_27_25
, QSTH_QHS
),
1569 PINMUX_IPSR_DATA(IP12_27_25
, CAN_DEBUGOUT3
),
1570 PINMUX_IPSR_MODSEL_DATA(IP12_30_28
, SSI_WS5
, SEL_SSI5_0
),
1571 PINMUX_IPSR_MODSEL_DATA(IP12_30_28
, SCIFB1_RXD
, SEL_SCIFB1_0
),
1572 PINMUX_IPSR_MODSEL_DATA(IP12_30_28
, IECLK_B
, SEL_IEB_1
),
1573 PINMUX_IPSR_DATA(IP12_30_28
, DU2_EXVSYNC_DU2_VSYNC
),
1574 PINMUX_IPSR_DATA(IP12_30_28
, QSTB_QHE
),
1575 PINMUX_IPSR_DATA(IP12_30_28
, CAN_DEBUGOUT4
),
1577 PINMUX_IPSR_MODSEL_DATA(IP13_2_0
, SSI_SDATA5
, SEL_SSI5_0
),
1578 PINMUX_IPSR_MODSEL_DATA(IP13_2_0
, SCIFB1_TXD
, SEL_SCIFB1_0
),
1579 PINMUX_IPSR_MODSEL_DATA(IP13_2_0
, IETX_B
, SEL_IEB_1
),
1580 PINMUX_IPSR_DATA(IP13_2_0
, DU2_DR2
),
1581 PINMUX_IPSR_DATA(IP13_2_0
, LCDOUT2
),
1582 PINMUX_IPSR_DATA(IP13_2_0
, CAN_DEBUGOUT5
),
1583 PINMUX_IPSR_MODSEL_DATA(IP13_6_3
, SSI_SCK6
, SEL_SSI6_0
),
1584 PINMUX_IPSR_MODSEL_DATA(IP13_6_3
, SCIFB1_CTS_N
, SEL_SCIFB1_0
),
1585 PINMUX_IPSR_MODSEL_DATA(IP13_6_3
, BPFCLK_D
, SEL_FM_3
),
1586 PINMUX_IPSR_MODSEL_DATA(IP13_6_3
, RDS_CLK_C
, SEL_RDS_2
),
1587 PINMUX_IPSR_DATA(IP13_6_3
, DU2_DR3
),
1588 PINMUX_IPSR_DATA(IP13_6_3
, LCDOUT3
),
1589 PINMUX_IPSR_DATA(IP13_6_3
, CAN_DEBUGOUT6
),
1590 PINMUX_IPSR_MODSEL_DATA(IP13_6_3
, BPFCLK_F
, SEL_FM_5
),
1591 PINMUX_IPSR_MODSEL_DATA(IP13_6_3
, RDS_CLK_E
, SEL_RDS_4
),
1592 PINMUX_IPSR_MODSEL_DATA(IP13_9_7
, SSI_WS6
, SEL_SSI6_0
),
1593 PINMUX_IPSR_MODSEL_DATA(IP13_9_7
, SCIFB1_RTS_N
, SEL_SCIFB1_0
),
1594 PINMUX_IPSR_MODSEL_DATA(IP13_9_7
, CAN0_TX_D
, SEL_CAN0_3
),
1595 PINMUX_IPSR_DATA(IP13_9_7
, DU2_DR4
),
1596 PINMUX_IPSR_DATA(IP13_9_7
, LCDOUT4
),
1597 PINMUX_IPSR_DATA(IP13_9_7
, CAN_DEBUGOUT7
),
1598 PINMUX_IPSR_MODSEL_DATA(IP13_12_10
, SSI_SDATA6
, SEL_SSI6_0
),
1599 PINMUX_IPSR_MODSEL_DATA(IP13_12_10
, FMIN_D
, SEL_FM_3
),
1600 PINMUX_IPSR_MODSEL_DATA(IP13_12_10
, RDS_DATA_C
, SEL_RDS_2
),
1601 PINMUX_IPSR_DATA(IP13_12_10
, DU2_DR5
),
1602 PINMUX_IPSR_DATA(IP13_12_10
, LCDOUT5
),
1603 PINMUX_IPSR_DATA(IP13_12_10
, CAN_DEBUGOUT8
),
1604 PINMUX_IPSR_MODSEL_DATA(IP13_15_13
, SSI_SCK78
, SEL_SSI7_0
),
1605 PINMUX_IPSR_MODSEL_DATA(IP13_15_13
, STP_IVCXO27_1
, SEL_SSP_0
),
1606 PINMUX_IPSR_MODSEL_DATA(IP13_15_13
, SCK1
, SEL_SCIF1_0
),
1607 PINMUX_IPSR_MODSEL_DATA(IP13_15_13
, SCIFA1_SCK
, SEL_SCIFA1_0
),
1608 PINMUX_IPSR_DATA(IP13_15_13
, DU2_DR6
),
1609 PINMUX_IPSR_DATA(IP13_15_13
, LCDOUT6
),
1610 PINMUX_IPSR_DATA(IP13_15_13
, CAN_DEBUGOUT9
),
1611 PINMUX_IPSR_MODSEL_DATA(IP13_18_16
, SSI_WS78
, SEL_SSI7_0
),
1612 PINMUX_IPSR_MODSEL_DATA(IP13_18_16
, STP_ISCLK_1
, SEL_SSP_0
),
1613 PINMUX_IPSR_MODSEL_DATA(IP13_18_16
, SCIFB2_SCK
, SEL_SCIFB2_0
),
1614 PINMUX_IPSR_DATA(IP13_18_16
, SCIFA2_CTS_N
),
1615 PINMUX_IPSR_DATA(IP13_18_16
, DU2_DR7
),
1616 PINMUX_IPSR_DATA(IP13_18_16
, LCDOUT7
),
1617 PINMUX_IPSR_DATA(IP13_18_16
, CAN_DEBUGOUT10
),
1618 PINMUX_IPSR_MODSEL_DATA(IP13_22_19
, SSI_SDATA7
, SEL_SSI7_0
),
1619 PINMUX_IPSR_MODSEL_DATA(IP13_22_19
, STP_ISD_1
, SEL_SSP_0
),
1620 PINMUX_IPSR_MODSEL_DATA(IP13_22_19
, SCIFB2_RXD
, SEL_SCIFB2_0
),
1621 PINMUX_IPSR_DATA(IP13_22_19
, SCIFA2_RTS_N
),
1622 PINMUX_IPSR_DATA(IP13_22_19
, TCLK2
),
1623 PINMUX_IPSR_DATA(IP13_22_19
, QSTVA_QVS
),
1624 PINMUX_IPSR_DATA(IP13_22_19
, CAN_DEBUGOUT11
),
1625 PINMUX_IPSR_MODSEL_DATA(IP13_22_19
, BPFCLK_E
, SEL_FM_4
),
1626 PINMUX_IPSR_MODSEL_DATA(IP13_22_19
, RDS_CLK_D
, SEL_RDS_3
),
1627 PINMUX_IPSR_MODSEL_DATA(IP13_22_19
, SSI_SDATA7_B
, SEL_SSI7_1
),
1628 PINMUX_IPSR_MODSEL_DATA(IP13_22_19
, FMIN_G
, SEL_FM_6
),
1629 PINMUX_IPSR_MODSEL_DATA(IP13_22_19
, RDS_DATA_F
, SEL_RDS_5
),
1630 PINMUX_IPSR_MODSEL_DATA(IP13_25_23
, SSI_SDATA8
, SEL_SSI8_0
),
1631 PINMUX_IPSR_MODSEL_DATA(IP13_25_23
, STP_ISEN_1
, SEL_SSP_0
),
1632 PINMUX_IPSR_MODSEL_DATA(IP13_25_23
, SCIFB2_TXD
, SEL_SCIFB2_0
),
1633 PINMUX_IPSR_MODSEL_DATA(IP13_25_23
, CAN0_TX_C
, SEL_CAN0_2
),
1634 PINMUX_IPSR_DATA(IP13_25_23
, CAN_DEBUGOUT12
),
1635 PINMUX_IPSR_MODSEL_DATA(IP13_25_23
, SSI_SDATA8_B
, SEL_SSI8_1
),
1636 PINMUX_IPSR_DATA(IP13_28_26
, SSI_SDATA9
),
1637 PINMUX_IPSR_MODSEL_DATA(IP13_28_26
, STP_ISSYNC_1
, SEL_SSP_0
),
1638 PINMUX_IPSR_MODSEL_DATA(IP13_28_26
, SCIFB2_CTS_N
, SEL_SCIFB2_0
),
1639 PINMUX_IPSR_DATA(IP13_28_26
, SSI_WS1
),
1640 PINMUX_IPSR_MODSEL_DATA(IP13_28_26
, SSI_SDATA5_C
, SEL_SSI5_2
),
1641 PINMUX_IPSR_DATA(IP13_28_26
, CAN_DEBUGOUT13
),
1642 PINMUX_IPSR_DATA(IP13_30_29
, AUDIO_CLKA
),
1643 PINMUX_IPSR_MODSEL_DATA(IP13_30_29
, SCIFB2_RTS_N
, SEL_SCIFB2_0
),
1644 PINMUX_IPSR_DATA(IP13_30_29
, CAN_DEBUGOUT14
),
1646 PINMUX_IPSR_DATA(IP14_2_0
, AUDIO_CLKB
),
1647 PINMUX_IPSR_MODSEL_DATA(IP14_2_0
, SCIF_CLK
, SEL_SCIFCLK_0
),
1648 PINMUX_IPSR_MODSEL_DATA(IP14_2_0
, CAN0_RX_D
, SEL_CAN0_3
),
1649 PINMUX_IPSR_DATA(IP14_2_0
, DVC_MUTE
),
1650 PINMUX_IPSR_MODSEL_DATA(IP14_2_0
, CAN0_RX_C
, SEL_CAN0_2
),
1651 PINMUX_IPSR_DATA(IP14_2_0
, CAN_DEBUGOUT15
),
1652 PINMUX_IPSR_DATA(IP14_2_0
, REMOCON
),
1653 PINMUX_IPSR_MODSEL_DATA(IP14_5_3
, SCIFA0_SCK
, SEL_SCFA_0
),
1654 PINMUX_IPSR_MODSEL_DATA(IP14_5_3
, HSCK1
, SEL_HSCIF1_0
),
1655 PINMUX_IPSR_DATA(IP14_5_3
, SCK0
),
1656 PINMUX_IPSR_DATA(IP14_5_3
, MSIOF3_SS2
),
1657 PINMUX_IPSR_DATA(IP14_5_3
, DU2_DG2
),
1658 PINMUX_IPSR_DATA(IP14_5_3
, LCDOUT10
),
1659 PINMUX_IPSR_MODSEL_DATA(IP14_5_3
, IIC1_SDA_C
, SEL_IIC1_2
),
1660 PINMUX_IPSR_MODSEL_DATA(IP14_5_3
, I2C1_SDA_C
, SEL_I2C1_2
),
1661 PINMUX_IPSR_MODSEL_DATA(IP14_8_6
, SCIFA0_RXD
, SEL_SCFA_0
),
1662 PINMUX_IPSR_MODSEL_DATA(IP14_8_6
, HRX1
, SEL_HSCIF1_0
),
1663 PINMUX_IPSR_MODSEL_DATA(IP14_8_6
, RX0
, SEL_SCIF0_0
),
1664 PINMUX_IPSR_DATA(IP14_8_6
, DU2_DR0
),
1665 PINMUX_IPSR_DATA(IP14_8_6
, LCDOUT0
),
1666 PINMUX_IPSR_MODSEL_DATA(IP14_11_9
, SCIFA0_TXD
, SEL_SCFA_0
),
1667 PINMUX_IPSR_MODSEL_DATA(IP14_11_9
, HTX1
, SEL_HSCIF1_0
),
1668 PINMUX_IPSR_MODSEL_DATA(IP14_11_9
, TX0
, SEL_SCIF0_0
),
1669 PINMUX_IPSR_DATA(IP14_11_9
, DU2_DR1
),
1670 PINMUX_IPSR_DATA(IP14_11_9
, LCDOUT1
),
1671 PINMUX_IPSR_MODSEL_DATA(IP14_15_12
, SCIFA0_CTS_N
, SEL_SCFA_0
),
1672 PINMUX_IPSR_MODSEL_DATA(IP14_15_12
, HCTS1_N
, SEL_HSCIF1_0
),
1673 PINMUX_IPSR_MODSEL_DATA(IP14_15_12
, CTS0_N
, SEL_SCIF0_0
),
1674 PINMUX_IPSR_MODSEL_DATA(IP14_15_12
, MSIOF3_SYNC
, SEL_SOF3_0
),
1675 PINMUX_IPSR_DATA(IP14_15_12
, DU2_DG3
),
1676 PINMUX_IPSR_MODSEL_DATA(IP14_15_12
, LCDOUT11
, SEL_HSCIF1_0
),
1677 PINMUX_IPSR_MODSEL_DATA(IP14_15_12
, PWM0_B
, SEL_SCIF0_0
),
1678 PINMUX_IPSR_MODSEL_DATA(IP14_15_12
, IIC1_SCL_C
, SEL_IIC1_2
),
1679 PINMUX_IPSR_MODSEL_DATA(IP14_15_12
, I2C1_SCL_C
, SEL_I2C1_2
),
1680 PINMUX_IPSR_MODSEL_DATA(IP14_18_16
, SCIFA0_RTS_N
, SEL_SCFA_0
),
1681 PINMUX_IPSR_MODSEL_DATA(IP14_18_16
, HRTS1_N
, SEL_HSCIF1_0
),
1682 PINMUX_IPSR_DATA(IP14_18_16
, RTS0_N
),
1683 PINMUX_IPSR_DATA(IP14_18_16
, MSIOF3_SS1
),
1684 PINMUX_IPSR_DATA(IP14_18_16
, DU2_DG0
),
1685 PINMUX_IPSR_DATA(IP14_18_16
, LCDOUT8
),
1686 PINMUX_IPSR_DATA(IP14_18_16
, PWM1_B
),
1687 PINMUX_IPSR_MODSEL_DATA(IP14_21_19
, SCIFA1_RXD
, SEL_SCIFA1_0
),
1688 PINMUX_IPSR_MODSEL_DATA(IP14_21_19
, AD_DI
, SEL_ADI_0
),
1689 PINMUX_IPSR_MODSEL_DATA(IP14_21_19
, RX1
, SEL_SCIF1_0
),
1690 PINMUX_IPSR_DATA(IP14_21_19
, DU2_EXODDF_DU2_ODDF_DISP_CDE
),
1691 PINMUX_IPSR_DATA(IP14_21_19
, QCPV_QDE
),
1692 PINMUX_IPSR_MODSEL_DATA(IP14_24_22
, SCIFA1_TXD
, SEL_SCIFA1_0
),
1693 PINMUX_IPSR_MODSEL_DATA(IP14_24_22
, AD_DO
, SEL_ADI_0
),
1694 PINMUX_IPSR_MODSEL_DATA(IP14_24_22
, TX1
, SEL_SCIF1_0
),
1695 PINMUX_IPSR_DATA(IP14_24_22
, DU2_DG1
),
1696 PINMUX_IPSR_DATA(IP14_24_22
, LCDOUT9
),
1697 PINMUX_IPSR_MODSEL_DATA(IP14_27_25
, SCIFA1_CTS_N
, SEL_SCIFA1_0
),
1698 PINMUX_IPSR_MODSEL_DATA(IP14_27_25
, AD_CLK
, SEL_ADI_0
),
1699 PINMUX_IPSR_DATA(IP14_27_25
, CTS1_N
),
1700 PINMUX_IPSR_MODSEL_DATA(IP14_27_25
, MSIOF3_RXD
, SEL_SOF3_0
),
1701 PINMUX_IPSR_DATA(IP14_27_25
, DU0_DOTCLKOUT
),
1702 PINMUX_IPSR_DATA(IP14_27_25
, QCLK
),
1703 PINMUX_IPSR_MODSEL_DATA(IP14_30_28
, SCIFA1_RTS_N
, SEL_SCIFA1_0
),
1704 PINMUX_IPSR_MODSEL_DATA(IP14_30_28
, AD_NCS_N
, SEL_ADI_0
),
1705 PINMUX_IPSR_DATA(IP14_30_28
, RTS1_N
),
1706 PINMUX_IPSR_MODSEL_DATA(IP14_30_28
, MSIOF3_TXD
, SEL_SOF3_0
),
1707 PINMUX_IPSR_DATA(IP14_30_28
, DU1_DOTCLKOUT
),
1708 PINMUX_IPSR_DATA(IP14_30_28
, QSTVB_QVE
),
1709 PINMUX_IPSR_MODSEL_DATA(IP14_30_28
, HRTS0_N_C
, SEL_HSCIF0_2
),
1711 PINMUX_IPSR_MODSEL_DATA(IP15_2_0
, SCIFA2_SCK
, SEL_SCIFA2_0
),
1712 PINMUX_IPSR_MODSEL_DATA(IP15_2_0
, FMCLK
, SEL_FM_0
),
1713 PINMUX_IPSR_MODSEL_DATA(IP15_2_0
, MSIOF3_SCK
, SEL_SOF3_0
),
1714 PINMUX_IPSR_DATA(IP15_2_0
, DU2_DG7
),
1715 PINMUX_IPSR_DATA(IP15_2_0
, LCDOUT15
),
1716 PINMUX_IPSR_MODSEL_DATA(IP15_2_0
, SCIF_CLK_B
, SEL_SCIFCLK_0
),
1717 PINMUX_IPSR_MODSEL_DATA(IP15_5_3
, SCIFA2_RXD
, SEL_SCIFA2_0
),
1718 PINMUX_IPSR_MODSEL_DATA(IP15_5_3
, FMIN
, SEL_FM_0
),
1719 PINMUX_IPSR_DATA(IP15_5_3
, DU2_DB0
),
1720 PINMUX_IPSR_DATA(IP15_5_3
, LCDOUT16
),
1721 PINMUX_IPSR_MODSEL_DATA(IP15_5_3
, IIC2_SCL
, SEL_IIC2_0
),
1722 PINMUX_IPSR_MODSEL_DATA(IP15_5_3
, I2C2_SCL
, SEL_I2C2_0
),
1723 PINMUX_IPSR_MODSEL_DATA(IP15_8_6
, SCIFA2_TXD
, SEL_SCIFA2_0
),
1724 PINMUX_IPSR_MODSEL_DATA(IP15_8_6
, BPFCLK
, SEL_FM_0
),
1725 PINMUX_IPSR_DATA(IP15_8_6
, DU2_DB1
),
1726 PINMUX_IPSR_DATA(IP15_8_6
, LCDOUT17
),
1727 PINMUX_IPSR_MODSEL_DATA(IP15_8_6
, IIC2_SDA
, SEL_IIC2_0
),
1728 PINMUX_IPSR_MODSEL_DATA(IP15_8_6
, I2C2_SDA
, SEL_I2C2_0
),
1729 PINMUX_IPSR_DATA(IP15_11_9
, HSCK0
),
1730 PINMUX_IPSR_MODSEL_DATA(IP15_11_9
, TS_SDEN0
, SEL_TSIF0_0
),
1731 PINMUX_IPSR_DATA(IP15_11_9
, DU2_DG4
),
1732 PINMUX_IPSR_DATA(IP15_11_9
, LCDOUT12
),
1733 PINMUX_IPSR_MODSEL_DATA(IP15_11_9
, HCTS0_N_C
, SEL_IIC2_0
),
1734 PINMUX_IPSR_MODSEL_DATA(IP15_11_9
, I2C2_SDA
, SEL_I2C2_0
),
1735 PINMUX_IPSR_MODSEL_DATA(IP15_13_12
, HRX0
, SEL_HSCIF0_0
),
1736 PINMUX_IPSR_DATA(IP15_13_12
, DU2_DB2
),
1737 PINMUX_IPSR_DATA(IP15_13_12
, LCDOUT18
),
1738 PINMUX_IPSR_MODSEL_DATA(IP15_15_14
, HTX0
, SEL_HSCIF0_0
),
1739 PINMUX_IPSR_DATA(IP15_15_14
, DU2_DB3
),
1740 PINMUX_IPSR_DATA(IP15_15_14
, LCDOUT19
),
1741 PINMUX_IPSR_MODSEL_DATA(IP15_17_16
, HCTS0_N
, SEL_HSCIF0_0
),
1742 PINMUX_IPSR_DATA(IP15_17_16
, SSI_SCK9
),
1743 PINMUX_IPSR_DATA(IP15_17_16
, DU2_DB4
),
1744 PINMUX_IPSR_DATA(IP15_17_16
, LCDOUT20
),
1745 PINMUX_IPSR_MODSEL_DATA(IP15_19_18
, HRTS0_N
, SEL_HSCIF0_0
),
1746 PINMUX_IPSR_DATA(IP15_19_18
, SSI_WS9
),
1747 PINMUX_IPSR_DATA(IP15_19_18
, DU2_DB5
),
1748 PINMUX_IPSR_DATA(IP15_19_18
, LCDOUT21
),
1749 PINMUX_IPSR_MODSEL_DATA(IP15_22_20
, MSIOF0_SCK
, SEL_SOF0_0
),
1750 PINMUX_IPSR_MODSEL_DATA(IP15_22_20
, TS_SDAT0
, SEL_TSIF0_0
),
1751 PINMUX_IPSR_DATA(IP15_22_20
, ADICLK
),
1752 PINMUX_IPSR_DATA(IP15_22_20
, DU2_DB6
),
1753 PINMUX_IPSR_DATA(IP15_22_20
, LCDOUT22
),
1754 PINMUX_IPSR_DATA(IP15_25_23
, MSIOF0_SYNC
),
1755 PINMUX_IPSR_MODSEL_DATA(IP15_25_23
, TS_SCK0
, SEL_TSIF0_0
),
1756 PINMUX_IPSR_DATA(IP15_25_23
, SSI_SCK2
),
1757 PINMUX_IPSR_DATA(IP15_25_23
, ADIDATA
),
1758 PINMUX_IPSR_DATA(IP15_25_23
, DU2_DB7
),
1759 PINMUX_IPSR_DATA(IP15_25_23
, LCDOUT23
),
1760 PINMUX_IPSR_MODSEL_DATA(IP15_25_23
, SCIFA2_RXD_B
, SEL_SCIFA2_1
),
1761 PINMUX_IPSR_MODSEL_DATA(IP15_27_26
, MSIOF0_SS1
, SEL_SOF0_0
),
1762 PINMUX_IPSR_DATA(IP15_27_26
, ADICHS0
),
1763 PINMUX_IPSR_DATA(IP15_27_26
, DU2_DG5
),
1764 PINMUX_IPSR_DATA(IP15_27_26
, LCDOUT13
),
1765 PINMUX_IPSR_MODSEL_DATA(IP15_29_28
, MSIOF0_TXD
, SEL_SOF0_0
),
1766 PINMUX_IPSR_DATA(IP15_29_28
, ADICHS1
),
1767 PINMUX_IPSR_DATA(IP15_29_28
, DU2_DG6
),
1768 PINMUX_IPSR_DATA(IP15_29_28
, LCDOUT14
),
1770 PINMUX_IPSR_MODSEL_DATA(IP16_2_0
, MSIOF0_SS2
, SEL_SOF0_0
),
1771 PINMUX_IPSR_DATA(IP16_2_0
, AUDIO_CLKOUT
),
1772 PINMUX_IPSR_DATA(IP16_2_0
, ADICHS2
),
1773 PINMUX_IPSR_DATA(IP16_2_0
, DU2_DISP
),
1774 PINMUX_IPSR_DATA(IP16_2_0
, QPOLA
),
1775 PINMUX_IPSR_MODSEL_DATA(IP16_2_0
, HTX0_C
, SEL_HSCIF0_2
),
1776 PINMUX_IPSR_MODSEL_DATA(IP16_2_0
, SCIFA2_TXD_B
, SEL_SCIFA2_1
),
1777 PINMUX_IPSR_MODSEL_DATA(IP16_5_3
, MSIOF0_RXD
, SEL_SOF0_0
),
1778 PINMUX_IPSR_MODSEL_DATA(IP16_5_3
, TS_SPSYNC0
, SEL_TSIF0_0
),
1779 PINMUX_IPSR_DATA(IP16_5_3
, SSI_WS2
),
1780 PINMUX_IPSR_DATA(IP16_5_3
, ADICS_SAMP
),
1781 PINMUX_IPSR_DATA(IP16_5_3
, DU2_CDE
),
1782 PINMUX_IPSR_DATA(IP16_5_3
, QPOLB
),
1783 PINMUX_IPSR_MODSEL_DATA(IP16_5_3
, HRX0_C
, SEL_HSCIF0_2
),
1784 PINMUX_IPSR_DATA(IP16_6
, USB1_PWEN
),
1785 PINMUX_IPSR_DATA(IP16_6
, AUDIO_CLKOUT_D
),
1786 PINMUX_IPSR_DATA(IP16_7
, USB1_OVC
),
1787 PINMUX_IPSR_MODSEL_DATA(IP16_7
, TCLK1_B
, SEL_TMU1_1
),
1790 static struct sh_pfc_pin pinmux_pins
[] = {
1791 PINMUX_GPIO_GP_ALL(),
1794 /* - ETH -------------------------------------------------------------------- */
1795 static const unsigned int eth_link_pins
[] = {
1799 static const unsigned int eth_link_mux
[] = {
1802 static const unsigned int eth_magic_pins
[] = {
1806 static const unsigned int eth_magic_mux
[] = {
1809 static const unsigned int eth_mdio_pins
[] = {
1811 RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 24),
1813 static const unsigned int eth_mdio_mux
[] = {
1814 ETH_MDC_MARK
, ETH_MDIO_MARK
,
1816 static const unsigned int eth_rmii_pins
[] = {
1817 /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
1818 RCAR_GP_PIN(2, 20), RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 19),
1819 RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 28), RCAR_GP_PIN(2, 25),
1820 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 23),
1822 static const unsigned int eth_rmii_mux
[] = {
1823 ETH_RXD0_MARK
, ETH_RXD1_MARK
, ETH_RX_ER_MARK
, ETH_CRS_DV_MARK
,
1824 ETH_TXD0_MARK
, ETH_TXD1_MARK
, ETH_TX_EN_MARK
, ETH_REF_CLK_MARK
,
1826 /* - INTC ------------------------------------------------------------------- */
1827 static const unsigned int intc_irq0_pins
[] = {
1831 static const unsigned int intc_irq0_mux
[] = {
1834 static const unsigned int intc_irq1_pins
[] = {
1838 static const unsigned int intc_irq1_mux
[] = {
1841 static const unsigned int intc_irq2_pins
[] = {
1845 static const unsigned int intc_irq2_mux
[] = {
1848 static const unsigned int intc_irq3_pins
[] = {
1852 static const unsigned int intc_irq3_mux
[] = {
1855 /* - SCIF0 ----------------------------------------------------------------- */
1856 static const unsigned int scif0_data_pins
[] = {
1858 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
1860 static const unsigned int scif0_data_mux
[] = {
1863 static const unsigned int scif0_clk_pins
[] = {
1867 static const unsigned int scif0_clk_mux
[] = {
1870 static const unsigned int scif0_ctrl_pins
[] = {
1872 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
1874 static const unsigned int scif0_ctrl_mux
[] = {
1875 RTS0_N_MARK
, CTS0_N_MARK
,
1877 static const unsigned int scif0_data_b_pins
[] = {
1879 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
1881 static const unsigned int scif0_data_b_mux
[] = {
1882 RX0_B_MARK
, TX0_B_MARK
,
1884 /* - SCIF1 ----------------------------------------------------------------- */
1885 static const unsigned int scif1_data_pins
[] = {
1887 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
1889 static const unsigned int scif1_data_mux
[] = {
1892 static const unsigned int scif1_clk_pins
[] = {
1896 static const unsigned int scif1_clk_mux
[] = {
1899 static const unsigned int scif1_ctrl_pins
[] = {
1901 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
1903 static const unsigned int scif1_ctrl_mux
[] = {
1904 RTS1_N_MARK
, CTS1_N_MARK
,
1906 static const unsigned int scif1_data_b_pins
[] = {
1908 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
1910 static const unsigned int scif1_data_b_mux
[] = {
1911 RX1_B_MARK
, TX1_B_MARK
,
1913 static const unsigned int scif1_data_c_pins
[] = {
1915 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
1917 static const unsigned int scif1_data_c_mux
[] = {
1918 RX1_C_MARK
, TX1_C_MARK
,
1920 static const unsigned int scif1_data_d_pins
[] = {
1922 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
1924 static const unsigned int scif1_data_d_mux
[] = {
1925 RX1_D_MARK
, TX1_D_MARK
,
1927 static const unsigned int scif1_clk_d_pins
[] = {
1931 static const unsigned int scif1_clk_d_mux
[] = {
1934 static const unsigned int scif1_data_e_pins
[] = {
1936 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
1938 static const unsigned int scif1_data_e_mux
[] = {
1939 RX1_E_MARK
, TX1_E_MARK
,
1941 static const unsigned int scif1_clk_e_pins
[] = {
1945 static const unsigned int scif1_clk_e_mux
[] = {
1948 /* - HSCIF0 ----------------------------------------------------------------- */
1949 static const unsigned int hscif0_data_pins
[] = {
1951 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
1953 static const unsigned int hscif0_data_mux
[] = {
1954 HRX0_MARK
, HTX0_MARK
,
1956 static const unsigned int hscif0_clk_pins
[] = {
1960 static const unsigned int hscif0_clk_mux
[] = {
1963 static const unsigned int hscif0_ctrl_pins
[] = {
1965 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
1967 static const unsigned int hscif0_ctrl_mux
[] = {
1968 HRTS0_N_MARK
, HCTS0_N_MARK
,
1970 static const unsigned int hscif0_data_b_pins
[] = {
1972 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 12),
1974 static const unsigned int hscif0_data_b_mux
[] = {
1975 HRX0_B_MARK
, HTX0_B_MARK
,
1977 static const unsigned int hscif0_ctrl_b_pins
[] = {
1979 RCAR_GP_PIN(1, 29), RCAR_GP_PIN(1, 28),
1981 static const unsigned int hscif0_ctrl_b_mux
[] = {
1982 HRTS0_N_B_MARK
, HCTS0_N_B_MARK
,
1984 static const unsigned int hscif0_data_c_pins
[] = {
1986 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
1988 static const unsigned int hscif0_data_c_mux
[] = {
1989 HRX0_C_MARK
, HTX0_C_MARK
,
1991 static const unsigned int hscif0_ctrl_c_pins
[] = {
1993 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 7),
1995 static const unsigned int hscif0_ctrl_c_mux
[] = {
1996 HRTS0_N_C_MARK
, HCTS0_N_C_MARK
,
1998 static const unsigned int hscif0_data_d_pins
[] = {
2000 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2002 static const unsigned int hscif0_data_d_mux
[] = {
2003 HRX0_D_MARK
, HTX0_D_MARK
,
2005 static const unsigned int hscif0_ctrl_d_pins
[] = {
2007 RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22),
2009 static const unsigned int hscif0_ctrl_d_mux
[] = {
2010 HRTS0_N_D_MARK
, HCTS0_N_D_MARK
,
2012 static const unsigned int hscif0_data_e_pins
[] = {
2014 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
2016 static const unsigned int hscif0_data_e_mux
[] = {
2017 HRX0_E_MARK
, HTX0_E_MARK
,
2019 static const unsigned int hscif0_ctrl_e_pins
[] = {
2021 RCAR_GP_PIN(2, 24), RCAR_GP_PIN(2, 23),
2023 static const unsigned int hscif0_ctrl_e_mux
[] = {
2024 HRTS0_N_E_MARK
, HCTS0_N_E_MARK
,
2026 static const unsigned int hscif0_data_f_pins
[] = {
2028 RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 25),
2030 static const unsigned int hscif0_data_f_mux
[] = {
2031 HRX0_F_MARK
, HTX0_F_MARK
,
2033 static const unsigned int hscif0_ctrl_f_pins
[] = {
2035 RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 24),
2037 static const unsigned int hscif0_ctrl_f_mux
[] = {
2038 HRTS0_N_F_MARK
, HCTS0_N_F_MARK
,
2040 /* - HSCIF1 ----------------------------------------------------------------- */
2041 static const unsigned int hscif1_data_pins
[] = {
2043 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2045 static const unsigned int hscif1_data_mux
[] = {
2046 HRX1_MARK
, HTX1_MARK
,
2048 static const unsigned int hscif1_clk_pins
[] = {
2052 static const unsigned int hscif1_clk_mux
[] = {
2055 static const unsigned int hscif1_ctrl_pins
[] = {
2057 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2059 static const unsigned int hscif1_ctrl_mux
[] = {
2060 HRTS1_N_MARK
, HCTS1_N_MARK
,
2062 static const unsigned int hscif1_data_b_pins
[] = {
2064 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 18),
2066 static const unsigned int hscif1_data_b_mux
[] = {
2067 HRX1_B_MARK
, HTX1_B_MARK
,
2069 static const unsigned int hscif1_clk_b_pins
[] = {
2073 static const unsigned int hscif1_clk_b_mux
[] = {
2076 static const unsigned int hscif1_ctrl_b_pins
[] = {
2078 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2080 static const unsigned int hscif1_ctrl_b_mux
[] = {
2081 HRTS1_N_B_MARK
, HCTS1_N_B_MARK
,
2083 /* - SCIFA0 ----------------------------------------------------------------- */
2084 static const unsigned int scifa0_data_pins
[] = {
2086 RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 29),
2088 static const unsigned int scifa0_data_mux
[] = {
2089 SCIFA0_RXD_MARK
, SCIFA0_TXD_MARK
,
2091 static const unsigned int scifa0_clk_pins
[] = {
2095 static const unsigned int scifa0_clk_mux
[] = {
2098 static const unsigned int scifa0_ctrl_pins
[] = {
2100 RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 30),
2102 static const unsigned int scifa0_ctrl_mux
[] = {
2103 SCIFA0_RTS_N_MARK
, SCIFA0_CTS_N_MARK
,
2105 static const unsigned int scifa0_data_b_pins
[] = {
2107 RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
2109 static const unsigned int scifa0_data_b_mux
[] = {
2110 SCIFA0_RXD_B_MARK
, SCIFA0_TXD_B_MARK
2112 static const unsigned int scifa0_clk_b_pins
[] = {
2116 static const unsigned int scifa0_clk_b_mux
[] = {
2119 static const unsigned int scifa0_ctrl_b_pins
[] = {
2121 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22),
2123 static const unsigned int scifa0_ctrl_b_mux
[] = {
2124 SCIFA0_RTS_N_B_MARK
, SCIFA0_CTS_N_B_MARK
,
2126 /* - SCIFA1 ----------------------------------------------------------------- */
2127 static const unsigned int scifa1_data_pins
[] = {
2129 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1),
2131 static const unsigned int scifa1_data_mux
[] = {
2132 SCIFA1_RXD_MARK
, SCIFA1_TXD_MARK
,
2134 static const unsigned int scifa1_clk_pins
[] = {
2138 static const unsigned int scifa1_clk_mux
[] = {
2141 static const unsigned int scifa1_ctrl_pins
[] = {
2143 RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 2),
2145 static const unsigned int scifa1_ctrl_mux
[] = {
2146 SCIFA1_RTS_N_MARK
, SCIFA1_CTS_N_MARK
,
2148 static const unsigned int scifa1_data_b_pins
[] = {
2150 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 21),
2152 static const unsigned int scifa1_data_b_mux
[] = {
2153 SCIFA1_RXD_B_MARK
, SCIFA1_TXD_B_MARK
,
2155 static const unsigned int scifa1_clk_b_pins
[] = {
2159 static const unsigned int scifa1_clk_b_mux
[] = {
2162 static const unsigned int scifa1_ctrl_b_pins
[] = {
2164 RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 25),
2166 static const unsigned int scifa1_ctrl_b_mux
[] = {
2167 SCIFA1_RTS_N_B_MARK
, SCIFA1_CTS_N_B_MARK
,
2169 static const unsigned int scifa1_data_c_pins
[] = {
2171 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 10),
2173 static const unsigned int scifa1_data_c_mux
[] = {
2174 SCIFA1_RXD_C_MARK
, SCIFA1_TXD_C_MARK
,
2176 static const unsigned int scifa1_clk_c_pins
[] = {
2180 static const unsigned int scifa1_clk_c_mux
[] = {
2183 static const unsigned int scifa1_ctrl_c_pins
[] = {
2185 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11),
2187 static const unsigned int scifa1_ctrl_c_mux
[] = {
2188 SCIFA1_RTS_N_C_MARK
, SCIFA1_CTS_N_C_MARK
,
2190 static const unsigned int scifa1_data_d_pins
[] = {
2192 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
2194 static const unsigned int scifa1_data_d_mux
[] = {
2195 SCIFA1_RXD_D_MARK
, SCIFA1_TXD_D_MARK
,
2197 static const unsigned int scifa1_clk_d_pins
[] = {
2201 static const unsigned int scifa1_clk_d_mux
[] = {
2204 static const unsigned int scifa1_ctrl_d_pins
[] = {
2206 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
2208 static const unsigned int scifa1_ctrl_d_mux
[] = {
2209 SCIFA1_RTS_N_D_MARK
, SCIFA1_CTS_N_D_MARK
,
2211 /* - SCIFA2 ----------------------------------------------------------------- */
2212 static const unsigned int scifa2_data_pins
[] = {
2214 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2216 static const unsigned int scifa2_data_mux
[] = {
2217 SCIFA2_RXD_MARK
, SCIFA2_TXD_MARK
,
2219 static const unsigned int scifa2_clk_pins
[] = {
2223 static const unsigned int scifa2_clk_mux
[] = {
2226 static const unsigned int scifa2_ctrl_pins
[] = {
2228 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 21),
2230 static const unsigned int scifa2_ctrl_mux
[] = {
2231 SCIFA2_RTS_N_MARK
, SCIFA2_CTS_N_MARK
,
2233 static const unsigned int scifa2_data_b_pins
[] = {
2235 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 16),
2237 static const unsigned int scifa2_data_b_mux
[] = {
2238 SCIFA2_RXD_B_MARK
, SCIFA2_TXD_B_MARK
,
2240 static const unsigned int scifa2_data_c_pins
[] = {
2242 RCAR_GP_PIN(5, 31), RCAR_GP_PIN(5, 30),
2244 static const unsigned int scifa2_data_c_mux
[] = {
2245 SCIFA2_RXD_C_MARK
, SCIFA2_TXD_C_MARK
,
2247 static const unsigned int scifa2_clk_c_pins
[] = {
2251 static const unsigned int scifa2_clk_c_mux
[] = {
2254 /* - SCIFB0 ----------------------------------------------------------------- */
2255 static const unsigned int scifb0_data_pins
[] = {
2257 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
2259 static const unsigned int scifb0_data_mux
[] = {
2260 SCIFB0_RXD_MARK
, SCIFB0_TXD_MARK
,
2262 static const unsigned int scifb0_clk_pins
[] = {
2266 static const unsigned int scifb0_clk_mux
[] = {
2269 static const unsigned int scifb0_ctrl_pins
[] = {
2271 RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 11),
2273 static const unsigned int scifb0_ctrl_mux
[] = {
2274 SCIFB0_RTS_N_MARK
, SCIFB0_CTS_N_MARK
,
2276 static const unsigned int scifb0_data_b_pins
[] = {
2278 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
2280 static const unsigned int scifb0_data_b_mux
[] = {
2281 SCIFB0_RXD_B_MARK
, SCIFB0_TXD_B_MARK
,
2283 static const unsigned int scifb0_clk_b_pins
[] = {
2287 static const unsigned int scifb0_clk_b_mux
[] = {
2290 static const unsigned int scifb0_ctrl_b_pins
[] = {
2292 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
2294 static const unsigned int scifb0_ctrl_b_mux
[] = {
2295 SCIFB0_RTS_N_B_MARK
, SCIFB0_CTS_N_B_MARK
,
2297 static const unsigned int scifb0_data_c_pins
[] = {
2299 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
2301 static const unsigned int scifb0_data_c_mux
[] = {
2302 SCIFB0_RXD_C_MARK
, SCIFB0_TXD_C_MARK
,
2304 /* - SCIFB1 ----------------------------------------------------------------- */
2305 static const unsigned int scifb1_data_pins
[] = {
2307 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
2309 static const unsigned int scifb1_data_mux
[] = {
2310 SCIFB1_RXD_MARK
, SCIFB1_TXD_MARK
,
2312 static const unsigned int scifb1_clk_pins
[] = {
2316 static const unsigned int scifb1_clk_mux
[] = {
2319 static const unsigned int scifb1_ctrl_pins
[] = {
2321 RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 17),
2323 static const unsigned int scifb1_ctrl_mux
[] = {
2324 SCIFB1_RTS_N_MARK
, SCIFB1_CTS_N_MARK
,
2326 static const unsigned int scifb1_data_b_pins
[] = {
2328 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
2330 static const unsigned int scifb1_data_b_mux
[] = {
2331 SCIFB1_RXD_B_MARK
, SCIFB1_TXD_B_MARK
,
2333 static const unsigned int scifb1_clk_b_pins
[] = {
2337 static const unsigned int scifb1_clk_b_mux
[] = {
2340 static const unsigned int scifb1_ctrl_b_pins
[] = {
2342 RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 4),
2344 static const unsigned int scifb1_ctrl_b_mux
[] = {
2345 SCIFB1_RTS_N_B_MARK
, SCIFB1_CTS_N_B_MARK
,
2347 static const unsigned int scifb1_data_c_pins
[] = {
2349 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2351 static const unsigned int scifb1_data_c_mux
[] = {
2352 SCIFB1_RXD_C_MARK
, SCIFB1_TXD_C_MARK
,
2354 static const unsigned int scifb1_data_d_pins
[] = {
2356 RCAR_GP_PIN(4, 1), RCAR_GP_PIN(4, 2),
2358 static const unsigned int scifb1_data_d_mux
[] = {
2359 SCIFB1_RXD_D_MARK
, SCIFB1_TXD_D_MARK
,
2361 static const unsigned int scifb1_data_e_pins
[] = {
2363 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2365 static const unsigned int scifb1_data_e_mux
[] = {
2366 SCIFB1_RXD_E_MARK
, SCIFB1_TXD_E_MARK
,
2368 static const unsigned int scifb1_clk_e_pins
[] = {
2372 static const unsigned int scifb1_clk_e_mux
[] = {
2375 static const unsigned int scifb1_data_f_pins
[] = {
2377 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
2379 static const unsigned int scifb1_data_f_mux
[] = {
2380 SCIFB1_RXD_F_MARK
, SCIFB1_TXD_F_MARK
,
2382 static const unsigned int scifb1_data_g_pins
[] = {
2384 RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
2386 static const unsigned int scifb1_data_g_mux
[] = {
2387 SCIFB1_RXD_G_MARK
, SCIFB1_TXD_G_MARK
,
2389 static const unsigned int scifb1_clk_g_pins
[] = {
2393 static const unsigned int scifb1_clk_g_mux
[] = {
2396 /* - SCIFB2 ----------------------------------------------------------------- */
2397 static const unsigned int scifb2_data_pins
[] = {
2399 RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
2401 static const unsigned int scifb2_data_mux
[] = {
2402 SCIFB2_RXD_MARK
, SCIFB2_TXD_MARK
,
2404 static const unsigned int scifb2_clk_pins
[] = {
2408 static const unsigned int scifb2_clk_mux
[] = {
2411 static const unsigned int scifb2_ctrl_pins
[] = {
2413 RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 24),
2415 static const unsigned int scifb2_ctrl_mux
[] = {
2416 SCIFB2_RTS_N_MARK
, SCIFB2_CTS_N_MARK
,
2418 static const unsigned int scifb2_data_b_pins
[] = {
2420 RCAR_GP_PIN(0, 28), RCAR_GP_PIN(0, 30),
2422 static const unsigned int scifb2_data_b_mux
[] = {
2423 SCIFB2_RXD_B_MARK
, SCIFB2_TXD_B_MARK
,
2425 static const unsigned int scifb2_clk_b_pins
[] = {
2429 static const unsigned int scifb2_clk_b_mux
[] = {
2432 static const unsigned int scifb2_ctrl_b_pins
[] = {
2434 RCAR_GP_PIN(0, 29), RCAR_GP_PIN(0, 27),
2436 static const unsigned int scifb2_ctrl_b_mux
[] = {
2437 SCIFB2_RTS_N_B_MARK
, SCIFB2_CTS_N_B_MARK
,
2439 static const unsigned int scifb2_data_c_pins
[] = {
2441 RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
2443 static const unsigned int scifb2_data_c_mux
[] = {
2444 SCIFB2_RXD_C_MARK
, SCIFB2_TXD_C_MARK
,
2446 /* - TPU0 ------------------------------------------------------------------- */
2447 static const unsigned int tpu0_to0_pins
[] = {
2451 static const unsigned int tpu0_to0_mux
[] = {
2454 static const unsigned int tpu0_to1_pins
[] = {
2458 static const unsigned int tpu0_to1_mux
[] = {
2461 static const unsigned int tpu0_to2_pins
[] = {
2465 static const unsigned int tpu0_to2_mux
[] = {
2468 static const unsigned int tpu0_to3_pins
[] = {
2472 static const unsigned int tpu0_to3_mux
[] = {
2475 /* - MMCIF0 ----------------------------------------------------------------- */
2476 static const unsigned int mmc0_data1_pins
[] = {
2480 static const unsigned int mmc0_data1_mux
[] = {
2483 static const unsigned int mmc0_data4_pins
[] = {
2485 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2486 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2488 static const unsigned int mmc0_data4_mux
[] = {
2489 MMC0_D0_MARK
, MMC0_D1_MARK
, MMC0_D2_MARK
, MMC0_D3_MARK
,
2491 static const unsigned int mmc0_data8_pins
[] = {
2493 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19),
2494 RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2495 RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
2496 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
2498 static const unsigned int mmc0_data8_mux
[] = {
2499 MMC0_D0_MARK
, MMC0_D1_MARK
, MMC0_D2_MARK
, MMC0_D3_MARK
,
2500 MMC0_D4_MARK
, MMC0_D5_MARK
, MMC0_D6_MARK
, MMC0_D7_MARK
,
2502 static const unsigned int mmc0_ctrl_pins
[] = {
2504 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
2506 static const unsigned int mmc0_ctrl_mux
[] = {
2507 MMC0_CLK_MARK
, MMC0_CMD_MARK
,
2509 /* - MMCIF1 ----------------------------------------------------------------- */
2510 static const unsigned int mmc1_data1_pins
[] = {
2514 static const unsigned int mmc1_data1_mux
[] = {
2517 static const unsigned int mmc1_data4_pins
[] = {
2519 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
2520 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
2522 static const unsigned int mmc1_data4_mux
[] = {
2523 MMC1_D0_MARK
, MMC1_D1_MARK
, MMC1_D2_MARK
, MMC1_D3_MARK
,
2525 static const unsigned int mmc1_data8_pins
[] = {
2527 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27),
2528 RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
2529 RCAR_GP_PIN(3, 30), RCAR_GP_PIN(3, 31),
2530 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2532 static const unsigned int mmc1_data8_mux
[] = {
2533 MMC1_D0_MARK
, MMC1_D1_MARK
, MMC1_D2_MARK
, MMC1_D3_MARK
,
2534 MMC1_D4_MARK
, MMC1_D5_MARK
, MMC1_D6_MARK
, MMC1_D7_MARK
,
2536 static const unsigned int mmc1_ctrl_pins
[] = {
2538 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
2540 static const unsigned int mmc1_ctrl_mux
[] = {
2541 MMC1_CLK_MARK
, MMC1_CMD_MARK
,
2543 /* - SDHI0 ------------------------------------------------------------------ */
2544 static const unsigned int sdhi0_data1_pins
[] = {
2548 static const unsigned int sdhi0_data1_mux
[] = {
2551 static const unsigned int sdhi0_data4_pins
[] = {
2553 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
2555 static const unsigned int sdhi0_data4_mux
[] = {
2556 SD0_DAT0_MARK
, SD0_DAT1_MARK
, SD0_DAT2_MARK
, SD0_DAT3_MARK
,
2558 static const unsigned int sdhi0_ctrl_pins
[] = {
2560 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
2562 static const unsigned int sdhi0_ctrl_mux
[] = {
2563 SD0_CLK_MARK
, SD0_CMD_MARK
,
2565 static const unsigned int sdhi0_cd_pins
[] = {
2569 static const unsigned int sdhi0_cd_mux
[] = {
2572 static const unsigned int sdhi0_wp_pins
[] = {
2576 static const unsigned int sdhi0_wp_mux
[] = {
2579 /* - SDHI1 ------------------------------------------------------------------ */
2580 static const unsigned int sdhi1_data1_pins
[] = {
2584 static const unsigned int sdhi1_data1_mux
[] = {
2587 static const unsigned int sdhi1_data4_pins
[] = {
2589 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
2591 static const unsigned int sdhi1_data4_mux
[] = {
2592 SD1_DAT0_MARK
, SD1_DAT1_MARK
, SD1_DAT2_MARK
, SD1_DAT3_MARK
,
2594 static const unsigned int sdhi1_ctrl_pins
[] = {
2596 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
2598 static const unsigned int sdhi1_ctrl_mux
[] = {
2599 SD1_CLK_MARK
, SD1_CMD_MARK
,
2601 static const unsigned int sdhi1_cd_pins
[] = {
2605 static const unsigned int sdhi1_cd_mux
[] = {
2608 static const unsigned int sdhi1_wp_pins
[] = {
2612 static const unsigned int sdhi1_wp_mux
[] = {
2615 /* - SDHI2 ------------------------------------------------------------------ */
2616 static const unsigned int sdhi2_data1_pins
[] = {
2620 static const unsigned int sdhi2_data1_mux
[] = {
2623 static const unsigned int sdhi2_data4_pins
[] = {
2625 RCAR_GP_PIN(3, 18), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 21),
2627 static const unsigned int sdhi2_data4_mux
[] = {
2628 SD2_DAT0_MARK
, SD2_DAT1_MARK
, SD2_DAT2_MARK
, SD2_DAT3_MARK
,
2630 static const unsigned int sdhi2_ctrl_pins
[] = {
2632 RCAR_GP_PIN(3, 16), RCAR_GP_PIN(3, 17),
2634 static const unsigned int sdhi2_ctrl_mux
[] = {
2635 SD2_CLK_MARK
, SD2_CMD_MARK
,
2637 static const unsigned int sdhi2_cd_pins
[] = {
2641 static const unsigned int sdhi2_cd_mux
[] = {
2644 static const unsigned int sdhi2_wp_pins
[] = {
2648 static const unsigned int sdhi2_wp_mux
[] = {
2651 /* - SDHI3 ------------------------------------------------------------------ */
2652 static const unsigned int sdhi3_data1_pins
[] = {
2656 static const unsigned int sdhi3_data1_mux
[] = {
2659 static const unsigned int sdhi3_data4_pins
[] = {
2661 RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 27), RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 29),
2663 static const unsigned int sdhi3_data4_mux
[] = {
2664 SD3_DAT0_MARK
, SD3_DAT1_MARK
, SD3_DAT2_MARK
, SD3_DAT3_MARK
,
2666 static const unsigned int sdhi3_ctrl_pins
[] = {
2668 RCAR_GP_PIN(3, 24), RCAR_GP_PIN(3, 25),
2670 static const unsigned int sdhi3_ctrl_mux
[] = {
2671 SD3_CLK_MARK
, SD3_CMD_MARK
,
2673 static const unsigned int sdhi3_cd_pins
[] = {
2677 static const unsigned int sdhi3_cd_mux
[] = {
2680 static const unsigned int sdhi3_wp_pins
[] = {
2684 static const unsigned int sdhi3_wp_mux
[] = {
2688 static const struct sh_pfc_pin_group pinmux_groups
[] = {
2689 SH_PFC_PIN_GROUP(eth_link
),
2690 SH_PFC_PIN_GROUP(eth_magic
),
2691 SH_PFC_PIN_GROUP(eth_mdio
),
2692 SH_PFC_PIN_GROUP(eth_rmii
),
2693 SH_PFC_PIN_GROUP(hscif0_data
),
2694 SH_PFC_PIN_GROUP(hscif0_clk
),
2695 SH_PFC_PIN_GROUP(hscif0_ctrl
),
2696 SH_PFC_PIN_GROUP(hscif0_data_b
),
2697 SH_PFC_PIN_GROUP(hscif0_ctrl_b
),
2698 SH_PFC_PIN_GROUP(hscif0_data_c
),
2699 SH_PFC_PIN_GROUP(hscif0_ctrl_c
),
2700 SH_PFC_PIN_GROUP(hscif0_data_d
),
2701 SH_PFC_PIN_GROUP(hscif0_ctrl_d
),
2702 SH_PFC_PIN_GROUP(hscif0_data_e
),
2703 SH_PFC_PIN_GROUP(hscif0_ctrl_e
),
2704 SH_PFC_PIN_GROUP(hscif0_data_f
),
2705 SH_PFC_PIN_GROUP(hscif0_ctrl_f
),
2706 SH_PFC_PIN_GROUP(hscif1_data
),
2707 SH_PFC_PIN_GROUP(hscif1_clk
),
2708 SH_PFC_PIN_GROUP(hscif1_ctrl
),
2709 SH_PFC_PIN_GROUP(hscif1_data_b
),
2710 SH_PFC_PIN_GROUP(hscif1_clk_b
),
2711 SH_PFC_PIN_GROUP(hscif1_ctrl_b
),
2712 SH_PFC_PIN_GROUP(intc_irq0
),
2713 SH_PFC_PIN_GROUP(intc_irq1
),
2714 SH_PFC_PIN_GROUP(intc_irq2
),
2715 SH_PFC_PIN_GROUP(intc_irq3
),
2716 SH_PFC_PIN_GROUP(mmc0_data1
),
2717 SH_PFC_PIN_GROUP(mmc0_data4
),
2718 SH_PFC_PIN_GROUP(mmc0_data8
),
2719 SH_PFC_PIN_GROUP(mmc0_ctrl
),
2720 SH_PFC_PIN_GROUP(mmc1_data1
),
2721 SH_PFC_PIN_GROUP(mmc1_data4
),
2722 SH_PFC_PIN_GROUP(mmc1_data8
),
2723 SH_PFC_PIN_GROUP(mmc1_ctrl
),
2724 SH_PFC_PIN_GROUP(scif0_data
),
2725 SH_PFC_PIN_GROUP(scif0_clk
),
2726 SH_PFC_PIN_GROUP(scif0_ctrl
),
2727 SH_PFC_PIN_GROUP(scif0_data_b
),
2728 SH_PFC_PIN_GROUP(scif1_data
),
2729 SH_PFC_PIN_GROUP(scif1_clk
),
2730 SH_PFC_PIN_GROUP(scif1_ctrl
),
2731 SH_PFC_PIN_GROUP(scif1_data_b
),
2732 SH_PFC_PIN_GROUP(scif1_data_c
),
2733 SH_PFC_PIN_GROUP(scif1_data_d
),
2734 SH_PFC_PIN_GROUP(scif1_clk_d
),
2735 SH_PFC_PIN_GROUP(scif1_data_e
),
2736 SH_PFC_PIN_GROUP(scif1_clk_e
),
2737 SH_PFC_PIN_GROUP(scifa0_data
),
2738 SH_PFC_PIN_GROUP(scifa0_clk
),
2739 SH_PFC_PIN_GROUP(scifa0_ctrl
),
2740 SH_PFC_PIN_GROUP(scifa0_data_b
),
2741 SH_PFC_PIN_GROUP(scifa0_clk_b
),
2742 SH_PFC_PIN_GROUP(scifa0_ctrl_b
),
2743 SH_PFC_PIN_GROUP(scifa1_data
),
2744 SH_PFC_PIN_GROUP(scifa1_clk
),
2745 SH_PFC_PIN_GROUP(scifa1_ctrl
),
2746 SH_PFC_PIN_GROUP(scifa1_data_b
),
2747 SH_PFC_PIN_GROUP(scifa1_clk_b
),
2748 SH_PFC_PIN_GROUP(scifa1_ctrl_b
),
2749 SH_PFC_PIN_GROUP(scifa1_data_c
),
2750 SH_PFC_PIN_GROUP(scifa1_clk_c
),
2751 SH_PFC_PIN_GROUP(scifa1_ctrl_c
),
2752 SH_PFC_PIN_GROUP(scifa1_data_d
),
2753 SH_PFC_PIN_GROUP(scifa1_clk_d
),
2754 SH_PFC_PIN_GROUP(scifa1_ctrl_d
),
2755 SH_PFC_PIN_GROUP(scifa2_data
),
2756 SH_PFC_PIN_GROUP(scifa2_clk
),
2757 SH_PFC_PIN_GROUP(scifa2_ctrl
),
2758 SH_PFC_PIN_GROUP(scifa2_data_b
),
2759 SH_PFC_PIN_GROUP(scifa2_data_c
),
2760 SH_PFC_PIN_GROUP(scifa2_clk_c
),
2761 SH_PFC_PIN_GROUP(scifb0_data
),
2762 SH_PFC_PIN_GROUP(scifb0_clk
),
2763 SH_PFC_PIN_GROUP(scifb0_ctrl
),
2764 SH_PFC_PIN_GROUP(scifb0_data_b
),
2765 SH_PFC_PIN_GROUP(scifb0_clk_b
),
2766 SH_PFC_PIN_GROUP(scifb0_ctrl_b
),
2767 SH_PFC_PIN_GROUP(scifb0_data_c
),
2768 SH_PFC_PIN_GROUP(scifb1_data
),
2769 SH_PFC_PIN_GROUP(scifb1_clk
),
2770 SH_PFC_PIN_GROUP(scifb1_ctrl
),
2771 SH_PFC_PIN_GROUP(scifb1_data_b
),
2772 SH_PFC_PIN_GROUP(scifb1_clk_b
),
2773 SH_PFC_PIN_GROUP(scifb1_ctrl_b
),
2774 SH_PFC_PIN_GROUP(scifb1_data_c
),
2775 SH_PFC_PIN_GROUP(scifb1_data_d
),
2776 SH_PFC_PIN_GROUP(scifb1_data_e
),
2777 SH_PFC_PIN_GROUP(scifb1_clk_e
),
2778 SH_PFC_PIN_GROUP(scifb1_data_f
),
2779 SH_PFC_PIN_GROUP(scifb1_data_g
),
2780 SH_PFC_PIN_GROUP(scifb1_clk_g
),
2781 SH_PFC_PIN_GROUP(scifb2_data
),
2782 SH_PFC_PIN_GROUP(scifb2_clk
),
2783 SH_PFC_PIN_GROUP(scifb2_ctrl
),
2784 SH_PFC_PIN_GROUP(scifb2_data_b
),
2785 SH_PFC_PIN_GROUP(scifb2_clk_b
),
2786 SH_PFC_PIN_GROUP(scifb2_ctrl_b
),
2787 SH_PFC_PIN_GROUP(scifb2_data_c
),
2788 SH_PFC_PIN_GROUP(sdhi0_data1
),
2789 SH_PFC_PIN_GROUP(sdhi0_data4
),
2790 SH_PFC_PIN_GROUP(sdhi0_ctrl
),
2791 SH_PFC_PIN_GROUP(sdhi0_cd
),
2792 SH_PFC_PIN_GROUP(sdhi0_wp
),
2793 SH_PFC_PIN_GROUP(sdhi1_data1
),
2794 SH_PFC_PIN_GROUP(sdhi1_data4
),
2795 SH_PFC_PIN_GROUP(sdhi1_ctrl
),
2796 SH_PFC_PIN_GROUP(sdhi1_cd
),
2797 SH_PFC_PIN_GROUP(sdhi1_wp
),
2798 SH_PFC_PIN_GROUP(sdhi2_data1
),
2799 SH_PFC_PIN_GROUP(sdhi2_data4
),
2800 SH_PFC_PIN_GROUP(sdhi2_ctrl
),
2801 SH_PFC_PIN_GROUP(sdhi2_cd
),
2802 SH_PFC_PIN_GROUP(sdhi2_wp
),
2803 SH_PFC_PIN_GROUP(sdhi3_data1
),
2804 SH_PFC_PIN_GROUP(sdhi3_data4
),
2805 SH_PFC_PIN_GROUP(sdhi3_ctrl
),
2806 SH_PFC_PIN_GROUP(sdhi3_cd
),
2807 SH_PFC_PIN_GROUP(sdhi3_wp
),
2808 SH_PFC_PIN_GROUP(tpu0_to0
),
2809 SH_PFC_PIN_GROUP(tpu0_to1
),
2810 SH_PFC_PIN_GROUP(tpu0_to2
),
2811 SH_PFC_PIN_GROUP(tpu0_to3
),
2814 static const char * const eth_groups
[] = {
2821 static const char * const intc_groups
[] = {
2828 static const char * const scif0_groups
[] = {
2835 static const char * const scif1_groups
[] = {
2847 static const char * const hscif0_groups
[] = {
2863 static const char * const hscif1_groups
[] = {
2872 static const char * const scifa0_groups
[] = {
2881 static const char * const scifa1_groups
[] = {
2896 static const char * const scifa2_groups
[] = {
2905 static const char * const scifb0_groups
[] = {
2915 static const char * const scifb1_groups
[] = {
2931 static const char * const scifb2_groups
[] = {
2941 static const char * const tpu0_groups
[] = {
2948 static const char * const mmc0_groups
[] = {
2955 static const char * const mmc1_groups
[] = {
2962 static const char * const sdhi0_groups
[] = {
2970 static const char * const sdhi1_groups
[] = {
2978 static const char * const sdhi2_groups
[] = {
2986 static const char * const sdhi3_groups
[] = {
2994 static const struct sh_pfc_function pinmux_functions
[] = {
2995 SH_PFC_FUNCTION(eth
),
2996 SH_PFC_FUNCTION(hscif0
),
2997 SH_PFC_FUNCTION(hscif1
),
2998 SH_PFC_FUNCTION(intc
),
2999 SH_PFC_FUNCTION(mmc0
),
3000 SH_PFC_FUNCTION(mmc1
),
3001 SH_PFC_FUNCTION(scif0
),
3002 SH_PFC_FUNCTION(scif1
),
3003 SH_PFC_FUNCTION(scifa0
),
3004 SH_PFC_FUNCTION(scifa1
),
3005 SH_PFC_FUNCTION(scifa2
),
3006 SH_PFC_FUNCTION(scifb0
),
3007 SH_PFC_FUNCTION(scifb1
),
3008 SH_PFC_FUNCTION(scifb2
),
3009 SH_PFC_FUNCTION(sdhi0
),
3010 SH_PFC_FUNCTION(sdhi1
),
3011 SH_PFC_FUNCTION(sdhi2
),
3012 SH_PFC_FUNCTION(sdhi3
),
3013 SH_PFC_FUNCTION(tpu0
),
3016 static struct pinmux_cfg_reg pinmux_config_regs
[] = {
3017 { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
3018 GP_0_31_FN
, FN_IP3_17_15
,
3019 GP_0_30_FN
, FN_IP3_14_12
,
3020 GP_0_29_FN
, FN_IP3_11_8
,
3021 GP_0_28_FN
, FN_IP3_7_4
,
3022 GP_0_27_FN
, FN_IP3_3_0
,
3023 GP_0_26_FN
, FN_IP2_28_26
,
3024 GP_0_25_FN
, FN_IP2_25_22
,
3025 GP_0_24_FN
, FN_IP2_21_18
,
3026 GP_0_23_FN
, FN_IP2_17_15
,
3027 GP_0_22_FN
, FN_IP2_14_12
,
3028 GP_0_21_FN
, FN_IP2_11_9
,
3029 GP_0_20_FN
, FN_IP2_8_6
,
3030 GP_0_19_FN
, FN_IP2_5_3
,
3031 GP_0_18_FN
, FN_IP2_2_0
,
3032 GP_0_17_FN
, FN_IP1_29_28
,
3033 GP_0_16_FN
, FN_IP1_27_26
,
3034 GP_0_15_FN
, FN_IP1_25_22
,
3035 GP_0_14_FN
, FN_IP1_21_18
,
3036 GP_0_13_FN
, FN_IP1_17_15
,
3037 GP_0_12_FN
, FN_IP1_14_12
,
3038 GP_0_11_FN
, FN_IP1_11_8
,
3039 GP_0_10_FN
, FN_IP1_7_4
,
3040 GP_0_9_FN
, FN_IP1_3_0
,
3041 GP_0_8_FN
, FN_IP0_30_27
,
3042 GP_0_7_FN
, FN_IP0_26_23
,
3043 GP_0_6_FN
, FN_IP0_22_20
,
3044 GP_0_5_FN
, FN_IP0_19_16
,
3045 GP_0_4_FN
, FN_IP0_15_12
,
3046 GP_0_3_FN
, FN_IP0_11_9
,
3047 GP_0_2_FN
, FN_IP0_8_6
,
3048 GP_0_1_FN
, FN_IP0_5_3
,
3049 GP_0_0_FN
, FN_IP0_2_0
}
3051 { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
3054 GP_1_29_FN
, FN_IP6_13_11
,
3055 GP_1_28_FN
, FN_IP6_10_9
,
3056 GP_1_27_FN
, FN_IP6_8_6
,
3057 GP_1_26_FN
, FN_IP6_5_3
,
3058 GP_1_25_FN
, FN_IP6_2_0
,
3059 GP_1_24_FN
, FN_IP5_29_27
,
3060 GP_1_23_FN
, FN_IP5_26_24
,
3061 GP_1_22_FN
, FN_IP5_23_21
,
3062 GP_1_21_FN
, FN_IP5_20_18
,
3063 GP_1_20_FN
, FN_IP5_17_15
,
3064 GP_1_19_FN
, FN_IP5_14_13
,
3065 GP_1_18_FN
, FN_IP5_12_10
,
3066 GP_1_17_FN
, FN_IP5_9_6
,
3067 GP_1_16_FN
, FN_IP5_5_3
,
3068 GP_1_15_FN
, FN_IP5_2_0
,
3069 GP_1_14_FN
, FN_IP4_29_27
,
3070 GP_1_13_FN
, FN_IP4_26_24
,
3071 GP_1_12_FN
, FN_IP4_23_21
,
3072 GP_1_11_FN
, FN_IP4_20_18
,
3073 GP_1_10_FN
, FN_IP4_17_15
,
3074 GP_1_9_FN
, FN_IP4_14_12
,
3075 GP_1_8_FN
, FN_IP4_11_9
,
3076 GP_1_7_FN
, FN_IP4_8_6
,
3077 GP_1_6_FN
, FN_IP4_5_3
,
3078 GP_1_5_FN
, FN_IP4_2_0
,
3079 GP_1_4_FN
, FN_IP3_31_29
,
3080 GP_1_3_FN
, FN_IP3_28_26
,
3081 GP_1_2_FN
, FN_IP3_25_23
,
3082 GP_1_1_FN
, FN_IP3_22_20
,
3083 GP_1_0_FN
, FN_IP3_19_18
, }
3085 { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
3088 GP_2_29_FN
, FN_IP7_15_13
,
3089 GP_2_28_FN
, FN_IP7_12_10
,
3090 GP_2_27_FN
, FN_IP7_9_8
,
3091 GP_2_26_FN
, FN_IP7_7_6
,
3092 GP_2_25_FN
, FN_IP7_5_3
,
3093 GP_2_24_FN
, FN_IP7_2_0
,
3094 GP_2_23_FN
, FN_IP6_31_29
,
3095 GP_2_22_FN
, FN_IP6_28_26
,
3096 GP_2_21_FN
, FN_IP6_25_23
,
3097 GP_2_20_FN
, FN_IP6_22_20
,
3098 GP_2_19_FN
, FN_IP6_19_17
,
3099 GP_2_18_FN
, FN_IP6_16_14
,
3100 GP_2_17_FN
, FN_VI1_DATA7_VI1_B7
,
3101 GP_2_16_FN
, FN_IP8_27
,
3102 GP_2_15_FN
, FN_IP8_26
,
3103 GP_2_14_FN
, FN_IP8_25_24
,
3104 GP_2_13_FN
, FN_IP8_23_22
,
3105 GP_2_12_FN
, FN_IP8_21_20
,
3106 GP_2_11_FN
, FN_IP8_19_18
,
3107 GP_2_10_FN
, FN_IP8_17_16
,
3108 GP_2_9_FN
, FN_IP8_15_14
,
3109 GP_2_8_FN
, FN_IP8_13_12
,
3110 GP_2_7_FN
, FN_IP8_11_10
,
3111 GP_2_6_FN
, FN_IP8_9_8
,
3112 GP_2_5_FN
, FN_IP8_7_6
,
3113 GP_2_4_FN
, FN_IP8_5_4
,
3114 GP_2_3_FN
, FN_IP8_3_2
,
3115 GP_2_2_FN
, FN_IP8_1_0
,
3116 GP_2_1_FN
, FN_IP7_30_29
,
3117 GP_2_0_FN
, FN_IP7_28_27
}
3119 { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
3120 GP_3_31_FN
, FN_IP11_21_18
,
3121 GP_3_30_FN
, FN_IP11_17_15
,
3122 GP_3_29_FN
, FN_IP11_14_13
,
3123 GP_3_28_FN
, FN_IP11_12_11
,
3124 GP_3_27_FN
, FN_IP11_10_9
,
3125 GP_3_26_FN
, FN_IP11_8_7
,
3126 GP_3_25_FN
, FN_IP11_6_5
,
3127 GP_3_24_FN
, FN_IP11_4
,
3128 GP_3_23_FN
, FN_IP11_3_0
,
3129 GP_3_22_FN
, FN_IP10_29_26
,
3130 GP_3_21_FN
, FN_IP10_25_23
,
3131 GP_3_20_FN
, FN_IP10_22_19
,
3132 GP_3_19_FN
, FN_IP10_18_15
,
3133 GP_3_18_FN
, FN_IP10_14_11
,
3134 GP_3_17_FN
, FN_IP10_10_7
,
3135 GP_3_16_FN
, FN_IP10_6_4
,
3136 GP_3_15_FN
, FN_IP10_3_0
,
3137 GP_3_14_FN
, FN_IP9_31_28
,
3138 GP_3_13_FN
, FN_IP9_27_26
,
3139 GP_3_12_FN
, FN_IP9_25_24
,
3140 GP_3_11_FN
, FN_IP9_23_22
,
3141 GP_3_10_FN
, FN_IP9_21_20
,
3142 GP_3_9_FN
, FN_IP9_19_18
,
3143 GP_3_8_FN
, FN_IP9_17_16
,
3144 GP_3_7_FN
, FN_IP9_15_12
,
3145 GP_3_6_FN
, FN_IP9_11_8
,
3146 GP_3_5_FN
, FN_IP9_7_6
,
3147 GP_3_4_FN
, FN_IP9_5_4
,
3148 GP_3_3_FN
, FN_IP9_3_2
,
3149 GP_3_2_FN
, FN_IP9_1_0
,
3150 GP_3_1_FN
, FN_IP8_30_29
,
3151 GP_3_0_FN
, FN_IP8_28
}
3153 { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
3154 GP_4_31_FN
, FN_IP14_18_16
,
3155 GP_4_30_FN
, FN_IP14_15_12
,
3156 GP_4_29_FN
, FN_IP14_11_9
,
3157 GP_4_28_FN
, FN_IP14_8_6
,
3158 GP_4_27_FN
, FN_IP14_5_3
,
3159 GP_4_26_FN
, FN_IP14_2_0
,
3160 GP_4_25_FN
, FN_IP13_30_29
,
3161 GP_4_24_FN
, FN_IP13_28_26
,
3162 GP_4_23_FN
, FN_IP13_25_23
,
3163 GP_4_22_FN
, FN_IP13_22_19
,
3164 GP_4_21_FN
, FN_IP13_18_16
,
3165 GP_4_20_FN
, FN_IP13_15_13
,
3166 GP_4_19_FN
, FN_IP13_12_10
,
3167 GP_4_18_FN
, FN_IP13_9_7
,
3168 GP_4_17_FN
, FN_IP13_6_3
,
3169 GP_4_16_FN
, FN_IP13_2_0
,
3170 GP_4_15_FN
, FN_IP12_30_28
,
3171 GP_4_14_FN
, FN_IP12_27_25
,
3172 GP_4_13_FN
, FN_IP12_24_23
,
3173 GP_4_12_FN
, FN_IP12_22_20
,
3174 GP_4_11_FN
, FN_IP12_19_17
,
3175 GP_4_10_FN
, FN_IP12_16_14
,
3176 GP_4_9_FN
, FN_IP12_13_11
,
3177 GP_4_8_FN
, FN_IP12_10_8
,
3178 GP_4_7_FN
, FN_IP12_7_6
,
3179 GP_4_6_FN
, FN_IP12_5_4
,
3180 GP_4_5_FN
, FN_IP12_3_2
,
3181 GP_4_4_FN
, FN_IP12_1_0
,
3182 GP_4_3_FN
, FN_IP11_31_30
,
3183 GP_4_2_FN
, FN_IP11_29_27
,
3184 GP_4_1_FN
, FN_IP11_26_24
,
3185 GP_4_0_FN
, FN_IP11_23_22
}
3187 { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
3188 GP_5_31_FN
, FN_IP7_24_22
,
3189 GP_5_30_FN
, FN_IP7_21_19
,
3190 GP_5_29_FN
, FN_IP7_18_16
,
3191 GP_5_28_FN
, FN_DU_DOTCLKIN2
,
3192 GP_5_27_FN
, FN_IP7_26_25
,
3193 GP_5_26_FN
, FN_DU_DOTCLKIN0
,
3194 GP_5_25_FN
, FN_AVS2
,
3195 GP_5_24_FN
, FN_AVS1
,
3196 GP_5_23_FN
, FN_USB2_OVC
,
3197 GP_5_22_FN
, FN_USB2_PWEN
,
3198 GP_5_21_FN
, FN_IP16_7
,
3199 GP_5_20_FN
, FN_IP16_6
,
3200 GP_5_19_FN
, FN_USB0_OVC_VBUS
,
3201 GP_5_18_FN
, FN_USB0_PWEN
,
3202 GP_5_17_FN
, FN_IP16_5_3
,
3203 GP_5_16_FN
, FN_IP16_2_0
,
3204 GP_5_15_FN
, FN_IP15_29_28
,
3205 GP_5_14_FN
, FN_IP15_27_26
,
3206 GP_5_13_FN
, FN_IP15_25_23
,
3207 GP_5_12_FN
, FN_IP15_22_20
,
3208 GP_5_11_FN
, FN_IP15_19_18
,
3209 GP_5_10_FN
, FN_IP15_17_16
,
3210 GP_5_9_FN
, FN_IP15_15_14
,
3211 GP_5_8_FN
, FN_IP15_13_12
,
3212 GP_5_7_FN
, FN_IP15_11_9
,
3213 GP_5_6_FN
, FN_IP15_8_6
,
3214 GP_5_5_FN
, FN_IP15_5_3
,
3215 GP_5_4_FN
, FN_IP15_2_0
,
3216 GP_5_3_FN
, FN_IP14_30_28
,
3217 GP_5_2_FN
, FN_IP14_27_25
,
3218 GP_5_1_FN
, FN_IP14_24_22
,
3219 GP_5_0_FN
, FN_IP14_21_19
}
3221 { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
3222 1, 4, 4, 3, 4, 4, 3, 3, 3, 3) {
3226 FN_D8
, FN_SCIFA1_SCK_C
, FN_AVB_TXD0
, 0,
3227 FN_VI0_G0
, FN_VI0_G0_B
, FN_VI2_DATA0_VI2_B0
,
3228 0, 0, 0, 0, 0, 0, 0, 0, 0,
3230 FN_D7
, FN_AD_DI_B
, FN_IIC2_SDA_C
,
3231 FN_VI3_DATA7
, FN_VI0_R3
, FN_VI0_R3_B
, FN_I2C2_SDA_C
,
3232 0, 0, 0, 0, 0, 0, 0, 0, 0,
3234 FN_D6
, FN_IIC2_SCL_C
, FN_VI3_DATA6
, FN_VI0_R2
, FN_VI0_R2_B
,
3235 FN_I2C2_SCL_C
, 0, 0,
3237 FN_D5
, FN_SCIFB1_TXD_F
, FN_SCIFB0_TXD_C
, FN_VI3_DATA5
,
3238 FN_VI0_R1
, FN_VI0_R1_B
, FN_TX0_B
,
3239 0, 0, 0, 0, 0, 0, 0, 0, 0,
3241 FN_D4
, FN_SCIFB1_RXD_F
, FN_SCIFB0_RXD_C
, FN_VI3_DATA4
,
3242 FN_VI0_R0
, FN_VI0_R0_B
, FN_RX0_B
,
3243 0, 0, 0, 0, 0, 0, 0, 0, 0,
3245 FN_D3
, FN_MSIOF3_TXD_B
, FN_VI3_DATA3
, FN_VI0_G7
, FN_VI0_G7_B
,
3248 FN_D2
, FN_MSIOF3_RXD_B
, FN_VI3_DATA2
, FN_VI0_G6
, FN_VI0_G6_B
,
3251 FN_D1
, FN_MSIOF3_SYNC_B
, FN_VI3_DATA1
, FN_VI0_G5
, FN_VI0_G5_B
,
3254 FN_D0
, FN_MSIOF3_SCK_B
, FN_VI3_DATA0
, FN_VI0_G4
, FN_VI0_G4_B
,
3257 { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
3258 2, 2, 2, 4, 4, 3, 3, 4, 4, 4) {
3262 FN_A1
, FN_PWM4
, 0, 0,
3264 FN_A0
, FN_PWM3
, 0, 0,
3266 FN_D15
, FN_SCIFB1_TXD_C
, FN_AVB_TXD7
, FN_TX1_B
,
3267 FN_VI0_FIELD
, FN_VI0_FIELD_B
, FN_VI2_DATA7_VI2_B7
,
3268 0, 0, 0, 0, 0, 0, 0, 0, 0,
3270 FN_D14
, FN_SCIFB1_RXD_C
, FN_AVB_TXD6
, FN_RX1_B
,
3271 FN_VI0_CLKENB
, FN_VI0_CLKENB_B
, FN_VI2_DATA6_VI2_B6
,
3272 0, 0, 0, 0, 0, 0, 0, 0, 0,
3274 FN_D13
, FN_AVB_TXD5
, FN_VI0_VSYNC_N
,
3275 FN_VI0_VSYNC_N_B
, FN_VI2_DATA5_VI2_B5
,
3278 FN_D12
, FN_SCIFA1_RTS_N_C
, FN_AVB_TXD4
,
3279 FN_VI0_HSYNC_N
, FN_VI0_HSYNC_N_B
, FN_VI2_DATA4_VI2_B4
,
3282 FN_D11
, FN_SCIFA1_CTS_N_C
, FN_AVB_TXD3
, 0,
3283 FN_VI0_G3
, FN_VI0_G3_B
, FN_VI2_DATA3_VI2_B3
,
3284 0, 0, 0, 0, 0, 0, 0, 0, 0,
3286 FN_D10
, FN_SCIFA1_TXD_C
, FN_AVB_TXD2
, 0,
3287 FN_VI0_G2
, FN_VI0_G2_B
, FN_VI2_DATA2_VI2_B2
,
3288 0, 0, 0, 0, 0, 0, 0, 0, 0,
3290 FN_D9
, FN_SCIFA1_RXD_C
, FN_AVB_TXD1
, 0,
3291 FN_VI0_G1
, FN_VI0_G1_B
, FN_VI2_DATA1_VI2_B1
,
3292 0, 0, 0, 0, 0, 0, 0, 0, 0, }
3294 { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
3295 3, 3, 4, 4, 3, 3, 3, 3, 3, 3) {
3297 0, 0, 0, 0, 0, 0, 0, 0,
3299 FN_A10
, FN_SSI_SDATA5_B
, FN_MSIOF2_SYNC
, FN_VI0_R6
,
3300 FN_VI0_R6_B
, FN_VI2_DATA2_VI2_B2_B
, 0, 0,
3302 FN_A9
, FN_SCIFA1_CTS_N_B
, FN_SSI_WS5_B
, FN_VI0_R5
,
3303 FN_VI0_R5_B
, FN_SCIFB2_TXD_C
, 0, FN_VI2_DATA1_VI2_B1_B
,
3304 0, 0, 0, 0, 0, 0, 0, 0,
3306 FN_A8
, FN_SCIFA1_RXD_B
, FN_SSI_SCK5_B
, FN_VI0_R4
,
3307 FN_VI0_R4_B
, FN_SCIFB2_RXD_C
, 0, FN_VI2_DATA0_VI2_B0_B
,
3308 0, 0, 0, 0, 0, 0, 0, 0,
3310 FN_A7
, FN_SCIFA1_SCK_B
, FN_AUDIO_CLKOUT_B
, FN_TPU0TO3
,
3313 FN_A6
, FN_SCIFA1_RTS_N_B
, FN_TPU0TO2
, 0, 0, 0, 0, 0,
3315 FN_A5
, FN_SCIFA1_TXD_B
, FN_TPU0TO1
, 0, 0, 0, 0, 0,
3317 FN_A4
, FN_MSIOF1_TXD_B
, FN_TPU0TO0
, 0, 0, 0, 0, 0,
3319 FN_A3
, FN_PWM6
, FN_MSIOF1_SS2_B
, 0, 0, 0, 0, 0,
3321 FN_A2
, FN_PWM5
, FN_MSIOF1_SS1_B
, 0, 0, 0, 0, 0, }
3323 { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
3324 3, 3, 3, 3, 2, 3, 3, 4, 4, 4) {
3326 FN_A20
, FN_SPCLK
, FN_VI1_R3
, FN_VI1_R3_B
, FN_VI2_G4
,
3329 FN_A19
, FN_AD_NCS_N_B
, FN_ATACS01_N
, FN_EX_WAIT0_B
,
3332 FN_A18
, FN_AD_CLK_B
, FN_ATAG1_N
, 0, 0, 0, 0, 0,
3334 FN_A17
, FN_AD_DO_B
, FN_ATADIR1_N
, 0, 0, 0, 0, 0,
3336 FN_A16
, FN_ATAWR1_N
, 0, 0,
3338 FN_A15
, FN_SCIFB2_SCK_B
, FN_ATARD1_N
, FN_MSIOF2_SS2
,
3341 FN_A14
, FN_SCIFB2_TXD_B
, FN_ATACS11_N
, FN_MSIOF2_SS1
,
3344 FN_A13
, FN_SCIFB2_RTS_N_B
, FN_EX_WAIT2
,
3345 FN_MSIOF2_RXD
, FN_VI1_R2
, FN_VI1_R2_B
, FN_VI2_G2
,
3346 FN_VI2_DATA5_VI2_B5_B
, 0, 0, 0, 0, 0, 0, 0, 0,
3348 FN_A12
, FN_SCIFB2_RXD_B
, FN_MSIOF2_TXD
, FN_VI1_R1
,
3349 FN_VI1_R1_B
, FN_VI2_G1
, FN_VI2_DATA4_VI2_B4_B
,
3350 0, 0, 0, 0, 0, 0, 0, 0, 0,
3352 FN_A11
, FN_SCIFB2_CTS_N_B
, FN_MSIOF2_SCK
, FN_VI1_R0
,
3353 FN_VI1_R0_B
, FN_VI2_G0
, FN_VI2_DATA3_VI2_B3_B
, 0,
3354 0, 0, 0, 0, 0, 0, 0, 0, }
3356 { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
3357 2, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3) {
3361 FN_EX_CS2_N
, FN_GPS_SIGN
, FN_HRTS1_N_B
,
3362 FN_VI3_CLKENB
, FN_VI1_G0
, FN_VI1_G0_B
, FN_VI2_R2
, 0,
3364 FN_EX_CS1_N
, FN_GPS_CLK
, FN_HCTS1_N_B
, FN_VI1_FIELD
,
3365 FN_VI1_FIELD_B
, FN_VI2_R1
, 0, 0,
3367 FN_EX_CS0_N
, FN_HRX1_B
, FN_VI1_G5
, FN_VI1_G5_B
, FN_VI2_R0
,
3368 FN_HTX0_B
, FN_MSIOF0_SS1_B
, 0,
3370 FN_CS1_N_A26
, FN_SPEEDIN
, FN_VI0_R7
, FN_VI0_R7_B
,
3371 FN_VI2_CLK
, FN_VI2_CLK_B
, 0, 0,
3373 FN_CS0_N
, FN_VI1_R6
, FN_VI1_R6_B
, FN_VI2_G3
, FN_MSIOF0_SS2_B
,
3376 FN_A25
, FN_SSL
, FN_VI1_G6
, FN_VI1_G6_B
, FN_VI2_FIELD
,
3377 FN_VI2_FIELD_B
, 0, 0,
3379 FN_A24
, FN_IO3
, FN_VI1_R7
, FN_VI1_R7_B
, FN_VI2_CLKENB
,
3380 FN_VI2_CLKENB_B
, 0, 0,
3382 FN_A23
, FN_IO2
, FN_VI1_G7
, FN_VI1_G7_B
, FN_VI2_G7
, 0, 0, 0,
3384 FN_A22
, FN_MISO_IO1
, FN_VI1_R5
, FN_VI1_R5_B
, FN_VI2_G6
, 0, 0, 0,
3386 FN_A21
, FN_MOSI_IO0
, FN_VI1_R4
, FN_VI1_R4_B
, FN_VI2_G5
, 0, 0, 0,
3389 { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
3390 2, 3, 3, 3, 3, 3, 2, 3, 4, 3, 3) {
3394 FN_DREQ0_N
, FN_VI1_HSYNC_N
, FN_VI1_HSYNC_N_B
, FN_VI2_R7
,
3395 FN_SSI_SCK78_C
, FN_SSI_WS78_B
, 0, 0,
3397 FN_EX_WAIT0
, FN_IRQ3
, FN_INTC_IRQ3_N
,
3398 FN_VI3_CLK
, FN_SCIFA0_RTS_N_B
, FN_HRX0_B
,
3401 FN_WE1_N
, FN_IERX
, FN_CAN1_RX
, FN_VI1_G4
,
3402 FN_VI1_G4_B
, FN_VI2_R6
, FN_SCIFA0_CTS_N_B
,
3405 FN_WE0_N
, FN_IECLK
, FN_CAN_CLK
,
3406 FN_VI2_VSYNC_N
, FN_SCIFA0_TXD_B
, FN_VI2_VSYNC_N_B
, 0, 0,
3408 FN_RD_WR_N
, FN_VI1_G3
, FN_VI1_G3_B
, FN_VI2_R5
, FN_SCIFA0_RXD_B
,
3409 FN_INTC_IRQ4_N
, 0, 0,
3411 FN_RD_N
, FN_CAN0_TX
, FN_SCIFA0_SCK_B
, 0,
3413 FN_BS_N
, FN_IETX
, FN_HTX1_B
, FN_CAN1_TX
, FN_DRACK0
, FN_IETX_C
,
3416 FN_EX_CS5_N
, FN_CAN0_RX
, FN_MSIOF1_RXD_B
, FN_VI3_VSYNC_N
,
3417 FN_VI1_G2
, FN_VI1_G2_B
, FN_VI2_R4
, FN_IIC1_SDA
, FN_INTC_EN1_N
,
3418 FN_I2C1_SDA
, 0, 0, 0, 0, 0, 0,
3420 FN_EX_CS4_N
, FN_MSIOF1_SCK_B
, FN_VI3_HSYNC_N
,
3421 FN_VI2_HSYNC_N
, FN_IIC1_SCL
, FN_VI2_HSYNC_N_B
,
3422 FN_INTC_EN0_N
, FN_I2C1_SCL
,
3424 FN_EX_CS3_N
, FN_GPS_MAG
, FN_VI3_FIELD
, FN_VI1_G1
, FN_VI1_G1_B
,
3427 { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
3428 3, 3, 3, 3, 3, 3, 3, 2, 3, 3, 3) {
3430 FN_ETH_REF_CLK
, 0, FN_HCTS0_N_E
,
3431 FN_STP_IVCXO27_1_B
, FN_HRX0_F
, 0, 0, 0,
3433 FN_ETH_LINK
, 0, FN_HTX0_E
,
3434 FN_STP_IVCXO27_0_B
, FN_SCIFB1_TXD_G
, FN_TX1_E
, 0, 0,
3436 FN_ETH_RXD1
, 0, FN_HRX0_E
, FN_STP_ISSYNC_0_B
,
3437 FN_TS_SCK0_D
, FN_GLO_I1_C
, FN_SCIFB1_RXD_G
, FN_RX1_E
,
3439 FN_ETH_RXD0
, 0, FN_STP_ISEN_0_B
, FN_TS_SDAT0_D
,
3440 FN_GLO_I0_C
, FN_SCIFB1_SCK_G
, FN_SCK1_E
, 0,
3442 FN_ETH_RX_ER
, 0, FN_STP_ISD_0_B
,
3443 FN_TS_SPSYNC0_D
, FN_GLO_Q1_C
, FN_IIC2_SDA_E
, FN_I2C2_SDA_E
, 0,
3445 FN_ETH_CRS_DV
, 0, FN_STP_ISCLK_0_B
,
3446 FN_TS_SDEN0_D
, FN_GLO_Q0_C
, FN_IIC2_SCL_E
,
3449 FN_DACK2
, FN_IRQ2
, FN_INTC_IRQ2_N
,
3450 FN_SSI_SDATA6_B
, FN_HRTS0_N_B
, FN_MSIOF0_RXD_B
, 0, 0,
3452 FN_DREQ2_N
, FN_HSCK1_B
, FN_HCTS0_N_B
, FN_MSIOF0_TXD_B
,
3454 FN_DACK1
, FN_IRQ1
, FN_INTC_IRQ1_N
, FN_SSI_WS6_B
,
3455 FN_SSI_SDATA8_C
, 0, 0, 0,
3457 FN_DREQ1_N
, FN_VI1_CLKENB
, FN_VI1_CLKENB_B
,
3458 FN_SSI_SDATA7_C
, FN_SSI_SCK78_B
, 0, 0, 0,
3460 FN_DACK0
, FN_IRQ0
, FN_INTC_IRQ0_N
, FN_SSI_SCK6_B
,
3461 FN_VI1_VSYNC_N
, FN_VI1_VSYNC_N_B
, FN_SSI_WS78_C
, 0, }
3463 { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
3464 1, 2, 2, 2, 3, 3, 3, 3, 3, 2, 2, 3, 3) {
3468 FN_VI0_DATA0_VI0_B0
, FN_ATACS10_N
, FN_AVB_RXD2
, 0,
3470 FN_VI0_CLK
, FN_ATACS00_N
, FN_AVB_RXD1
, 0,
3472 FN_DU1_DOTCLKIN
, FN_AUDIO_CLKC
, FN_AUDIO_CLKOUT_C
, 0,
3474 FN_PWM2
, FN_PWMFSW0
, FN_SCIFA2_RXD_C
, FN_PCMWE_N
, FN_IECLK_C
,
3477 FN_PWM1
, FN_SCIFA2_TXD_C
, FN_STP_ISSYNC_1_B
, FN_TS_SCK1_C
,
3478 FN_GLO_RFON_C
, FN_PCMOE_N
, 0, 0,
3480 FN_PWM0
, FN_SCIFA2_SCK_C
, FN_STP_ISEN_1_B
, FN_TS_SDAT1_C
,
3481 FN_GLO_SS_C
, 0, 0, 0,
3483 FN_ETH_MDC
, 0, FN_STP_ISD_1_B
,
3484 FN_TS_SPSYNC1_C
, FN_GLO_SDATA_C
, 0, 0, 0,
3486 FN_ETH_TXD0
, 0, FN_STP_ISCLK_1_B
, FN_TS_SDEN1_C
,
3487 FN_GLO_SCLK_C
, 0, 0, 0,
3489 FN_ETH_MAGIC
, 0, FN_SIM0_RST_C
, 0,
3491 FN_ETH_TX_EN
, 0, FN_SIM0_CLK_C
, FN_HRTS0_N_F
,
3493 FN_ETH_TXD1
, 0, FN_HTX0_F
, FN_BPFCLK_G
, FN_RDS_CLK_F
,
3496 FN_ETH_MDIO
, 0, FN_HRTS0_N_E
,
3497 FN_SIM0_D_C
, FN_HCTS0_N_F
, 0, 0, 0, }
3499 { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
3500 1, 2, 1, 1, 1, 2, 2, 2, 2, 2, 2,
3501 2, 2, 2, 2, 2, 2, 2) {
3505 FN_SD0_CMD
, FN_SCIFB1_SCK_B
, FN_VI1_DATA1_VI1_B1_B
, 0,
3507 FN_SD0_CLK
, FN_VI1_DATA0_VI1_B0_B
,
3509 FN_VI1_DATA6_VI1_B6
, FN_AVB_GTXREFCLK
,
3511 FN_VI1_DATA5_VI1_B5
, FN_AVB_PHY_INT
,
3513 FN_VI1_DATA4_VI1_B4
, FN_SCIFA1_RTS_N_D
,
3516 FN_VI1_DATA3_VI1_B3
, FN_SCIFA1_CTS_N_D
, FN_AVB_GTX_CLK
, 0,
3518 FN_VI1_DATA2_VI1_B2
, FN_SCIFA1_TXD_D
, FN_AVB_MDIO
, 0,
3520 FN_VI1_DATA1_VI1_B1
, FN_SCIFA1_RXD_D
, FN_AVB_MDC
, 0,
3522 FN_VI1_DATA0_VI1_B0
, FN_SCIFA1_SCK_D
, FN_AVB_CRS
, 0,
3524 FN_VI1_CLK
, FN_AVB_RX_DV
, 0, 0,
3526 FN_VI0_DATA7_VI0_B7
, FN_AVB_RX_CLK
, 0, 0,
3528 FN_VI0_DATA6_VI0_B6
, FN_AVB_RX_ER
, 0, 0,
3530 FN_VI0_DATA5_VI0_B5
, FN_EX_WAIT1
, FN_AVB_RXD7
, 0,
3532 FN_VI0_DATA4_VI0_B4
, FN_ATAG0_N
, FN_AVB_RXD6
, 0,
3534 FN_VI0_DATA3_VI0_B3
, FN_ATADIR0_N
, FN_AVB_RXD5
, 0,
3536 FN_VI0_DATA2_VI0_B2
, FN_ATAWR0_N
, FN_AVB_RXD4
, 0,
3538 FN_VI0_DATA1_VI0_B1
, FN_ATARD0_N
, FN_AVB_RXD3
, 0, }
3540 { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
3541 4, 2, 2, 2, 2, 2, 2, 4, 4, 2, 2, 2, 2) {
3543 FN_SD1_CD
, FN_MMC1_D6
, FN_TS_SDEN1
, FN_USB1_EXTP
,
3544 FN_GLO_SS
, FN_VI0_CLK_B
, FN_IIC2_SCL_D
, FN_I2C2_SCL_D
,
3545 FN_SIM0_CLK_B
, FN_VI3_CLK_B
, 0, 0, 0, 0, 0, 0,
3547 FN_SD1_DAT3
, FN_AVB_RXD0
, 0, FN_SCIFB0_RTS_N_B
,
3549 FN_SD1_DAT2
, FN_AVB_COL
, 0, FN_SCIFB0_CTS_N_B
,
3551 FN_SD1_DAT1
, FN_AVB_LINK
, 0, FN_SCIFB0_TXD_B
,
3553 FN_SD1_DAT0
, FN_AVB_TX_CLK
, 0, FN_SCIFB0_RXD_B
,
3555 FN_SD1_CMD
, FN_AVB_TX_ER
, 0, FN_SCIFB0_SCK_B
,
3557 FN_SD1_CLK
, FN_AVB_TX_EN
, 0, 0,
3559 FN_SD0_WP
, FN_MMC0_D7
, FN_TS_SPSYNC0_B
, FN_USB0_IDIN
,
3560 FN_GLO_SDATA
, FN_VI1_DATA7_VI1_B7_B
, FN_IIC1_SDA_B
,
3561 FN_I2C1_SDA_B
, FN_VI2_DATA7_VI2_B7_B
, 0, 0, 0, 0, 0, 0, 0,
3563 FN_SD0_CD
, FN_MMC0_D6
, FN_TS_SDEN0_B
, FN_USB0_EXTP
,
3564 FN_GLO_SCLK
, FN_VI1_DATA6_VI1_B6_B
, FN_IIC1_SCL_B
,
3565 FN_I2C1_SCL_B
, FN_VI2_DATA6_VI2_B6_B
, 0, 0, 0, 0, 0, 0, 0,
3567 FN_SD0_DAT3
, FN_SCIFB1_RTS_N_B
, FN_VI1_DATA5_VI1_B5_B
, 0,
3569 FN_SD0_DAT2
, FN_SCIFB1_CTS_N_B
, FN_VI1_DATA4_VI1_B4_B
, 0,
3571 FN_SD0_DAT1
, FN_SCIFB1_TXD_B
, FN_VI1_DATA3_VI1_B3_B
, 0,
3573 FN_SD0_DAT0
, FN_SCIFB1_RXD_B
, FN_VI1_DATA2_VI1_B2_B
, 0, }
3575 { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
3576 2, 4, 3, 4, 4, 4, 4, 3, 4) {
3577 /* IP10_31_30 [2] */
3579 /* IP10_29_26 [4] */
3580 FN_SD2_CD
, FN_MMC0_D4
, FN_TS_SDAT0_B
, FN_USB2_EXTP
, FN_GLO_I0
,
3581 FN_VI0_DATA6_VI0_B6_B
, FN_HCTS0_N_D
, FN_TS_SDAT1_B
,
3582 FN_GLO_I0_B
, FN_VI3_DATA6_B
, 0, 0, 0, 0, 0, 0,
3583 /* IP10_25_23 [3] */
3584 FN_SD2_DAT3
, FN_MMC0_D3
, FN_SIM0_RST
, FN_VI0_DATA5_VI0_B5_B
,
3585 FN_HTX0_D
, FN_TS_SPSYNC1_B
, FN_GLO_Q1_B
, FN_VI3_DATA5_B
,
3586 /* IP10_22_19 [4] */
3587 FN_SD2_DAT2
, FN_MMC0_D2
, FN_BPFCLK_B
, FN_RDS_CLK
,
3588 FN_VI0_DATA4_VI0_B4_B
, FN_HRX0_D
, FN_TS_SDEN1_B
,
3589 FN_GLO_Q0_B
, FN_VI3_DATA4_B
, 0, 0, 0, 0, 0, 0, 0,
3590 /* IP10_18_15 [4] */
3591 FN_SD2_DAT1
, FN_MMC0_D1
, FN_FMIN_B
, FN_RDS_DATA
,
3592 FN_VI0_DATA3_VI0_B3_B
, FN_SCIFB1_TXD_E
, FN_TX1_D
,
3593 FN_TS_SCK0_C
, FN_GLO_RFON_B
, FN_VI3_DATA3_B
,
3595 /* IP10_14_11 [4] */
3596 FN_SD2_DAT0
, FN_MMC0_D0
, FN_FMCLK_B
,
3597 FN_VI0_DATA2_VI0_B2_B
, FN_SCIFB1_RXD_E
, FN_RX1_D
,
3598 FN_TS_SDAT0_C
, FN_GLO_SS_B
, FN_VI3_DATA2_B
,
3599 0, 0, 0, 0, 0, 0, 0,
3601 FN_SD2_CMD
, FN_MMC0_CMD
, FN_SIM0_D
,
3602 FN_VI0_DATA1_VI0_B1_B
, FN_SCIFB1_SCK_E
, FN_SCK1_D
,
3603 FN_TS_SPSYNC0_C
, FN_GLO_SDATA_B
, FN_VI3_DATA1_B
,
3604 0, 0, 0, 0, 0, 0, 0,
3606 FN_SD2_CLK
, FN_MMC0_CLK
, FN_SIM0_CLK
,
3607 FN_VI0_DATA0_VI0_B0_B
, FN_TS_SDEN0_C
, FN_GLO_SCLK_B
,
3610 FN_SD1_WP
, FN_MMC1_D7
, FN_TS_SPSYNC1
, FN_USB1_IDIN
,
3611 FN_GLO_RFON
, FN_VI1_CLK_B
, FN_IIC2_SDA_D
, FN_I2C2_SDA_D
,
3612 FN_SIM0_D_B
, 0, 0, 0, 0, 0, 0, 0, }
3614 { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
3615 2, 3, 3, 2, 4, 3, 2, 2, 2, 2, 2, 1, 4) {
3616 /* IP11_31_30 [2] */
3617 FN_SSI_SCK0129
, FN_CAN_CLK_B
, FN_MOUT0
, 0,
3618 /* IP11_29_27 [3] */
3619 FN_MLB_DAT
, FN_SPV_EVEN
, FN_SCIFB1_TXD_D
, FN_TX1_C
, FN_BPFCLK_C
,
3621 /* IP11_26_24 [3] */
3622 FN_MLB_SIG
, FN_SCIFB1_RXD_D
, FN_RX1_C
, FN_IIC2_SDA_B
, FN_I2C2_SDA_B
,
3624 /* IP11_23_22 [2] */
3625 FN_MLB_CLK
, FN_IIC2_SCL_B
, FN_I2C2_SCL_B
, 0,
3626 /* IP11_21_18 [4] */
3627 FN_SD3_WP
, FN_MMC1_D5
, FN_TS_SCK1
, FN_GLO_Q1
, FN_FMIN_C
,
3628 FN_RDS_DATA_B
, FN_FMIN_E
, FN_RDS_DATA_D
, FN_FMIN_F
,
3629 FN_RDS_DATA_E
, 0, 0, 0, 0, 0, 0,
3630 /* IP11_17_15 [3] */
3631 FN_SD3_CD
, FN_MMC1_D4
, FN_TS_SDAT1
,
3632 FN_VSP
, FN_GLO_Q0
, FN_SIM0_RST_B
, 0, 0,
3633 /* IP11_14_13 [2] */
3634 FN_SD3_DAT3
, FN_MMC1_D3
, FN_SCKZ
, 0,
3635 /* IP11_12_11 [2] */
3636 FN_SD3_DAT2
, FN_MMC1_D2
, FN_SDATA
, 0,
3638 FN_SD3_DAT1
, FN_MMC1_D1
, FN_MDATA
, 0,
3640 FN_SD3_DAT0
, FN_MMC1_D0
, FN_STM_N
, 0,
3642 FN_SD3_CMD
, FN_MMC1_CMD
, FN_MTS_N
, 0,
3644 FN_SD3_CLK
, FN_MMC1_CLK
,
3646 FN_SD2_WP
, FN_MMC0_D5
, FN_TS_SCK0_B
, FN_USB2_IDIN
,
3647 FN_GLO_I1
, FN_VI0_DATA7_VI0_B7_B
, FN_HRTS0_N_D
,
3648 FN_TS_SCK1_B
, FN_GLO_I1_B
, FN_VI3_DATA7_B
, 0, 0, 0, 0, 0, 0, }
3650 { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
3651 1, 3, 3, 2, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
3654 /* IP12_30_28 [3] */
3655 FN_SSI_WS5
, FN_SCIFB1_RXD
, FN_IECLK_B
,
3656 FN_DU2_EXVSYNC_DU2_VSYNC
, FN_QSTB_QHE
,
3657 FN_CAN_DEBUGOUT4
, 0, 0,
3658 /* IP12_27_25 [3] */
3659 FN_SSI_SCK5
, FN_SCIFB1_SCK
,
3660 FN_IERX_B
, FN_DU2_EXHSYNC_DU2_HSYNC
, FN_QSTH_QHS
,
3661 FN_CAN_DEBUGOUT3
, 0, 0,
3662 /* IP12_24_23 [2] */
3663 FN_SSI_SDATA4
, FN_STP_ISSYNC_0
, FN_MSIOF1_RXD
,
3665 /* IP12_22_20 [3] */
3666 FN_SSI_WS4
, FN_STP_ISEN_0
, FN_SCIFB0_RTS_N
,
3667 FN_MSIOF1_TXD
, FN_SSI_WS5_C
, FN_CAN_DEBUGOUT1
, 0, 0,
3668 /* IP12_19_17 [3] */
3669 FN_SSI_SCK4
, FN_STP_ISD_0
, FN_SCIFB0_CTS_N
,
3670 FN_MSIOF1_SS2
, FN_SSI_SCK5_C
, FN_CAN_DEBUGOUT0
, 0, 0,
3671 /* IP12_16_14 [3] */
3672 FN_SSI_SDATA3
, FN_STP_ISCLK_0
,
3673 FN_SCIFB0_TXD
, FN_MSIOF1_SS1
, FN_CAN_TXCLK
, 0, 0, 0,
3674 /* IP12_13_11 [3] */
3675 FN_SSI_WS34
, FN_STP_IVCXO27_0
, FN_SCIFB0_RXD
, FN_MSIOF1_SYNC
,
3676 FN_CAN_STEP0
, 0, 0, 0,
3678 FN_SSI_SCK34
, FN_STP_OPWM_0
, FN_SCIFB0_SCK
,
3679 FN_MSIOF1_SCK
, FN_CAN_DEBUG_HW_TRIGGER
, 0, 0, 0,
3681 FN_SSI_SDATA2
, FN_CAN1_RX_B
, FN_SSI_SCK1
, FN_MOUT6
,
3683 FN_SSI_SDATA1
, FN_CAN1_TX_B
, FN_MOUT5
, 0,
3685 FN_SSI_SDATA0
, FN_CAN0_RX_B
, FN_MOUT2
, 0,
3687 FN_SSI_WS0129
, FN_CAN0_TX_B
, FN_MOUT1
, 0, }
3689 { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
3690 1, 2, 3, 3, 4, 3, 3, 3, 3, 4, 3) {
3693 /* IP13_30_29 [2] */
3694 FN_AUDIO_CLKA
, FN_SCIFB2_RTS_N
, FN_CAN_DEBUGOUT14
, 0,
3695 /* IP13_28_26 [3] */
3696 FN_SSI_SDATA9
, FN_STP_ISSYNC_1
, FN_SCIFB2_CTS_N
, FN_SSI_WS1
,
3697 FN_SSI_SDATA5_C
, FN_CAN_DEBUGOUT13
, 0, 0,
3698 /* IP13_25_23 [3] */
3699 FN_SSI_SDATA8
, FN_STP_ISEN_1
, FN_SCIFB2_TXD
, FN_CAN0_TX_C
,
3700 FN_CAN_DEBUGOUT12
, FN_SSI_SDATA8_B
, 0, 0,
3701 /* IP13_22_19 [4] */
3702 FN_SSI_SDATA7
, FN_STP_ISD_1
, FN_SCIFB2_RXD
, FN_SCIFA2_RTS_N
,
3703 FN_TCLK2
, FN_QSTVA_QVS
, FN_CAN_DEBUGOUT11
, FN_BPFCLK_E
,
3704 FN_RDS_CLK_D
, FN_SSI_SDATA7_B
, FN_FMIN_G
, FN_RDS_DATA_F
,
3706 /* IP13_18_16 [3] */
3707 FN_SSI_WS78
, FN_STP_ISCLK_1
, FN_SCIFB2_SCK
, FN_SCIFA2_CTS_N
,
3708 FN_DU2_DR7
, FN_LCDOUT7
, FN_CAN_DEBUGOUT10
, 0,
3709 /* IP13_15_13 [3] */
3710 FN_SSI_SCK78
, FN_STP_IVCXO27_1
, FN_SCK1
, FN_SCIFA1_SCK
,
3711 FN_DU2_DR6
, FN_LCDOUT6
, FN_CAN_DEBUGOUT9
, 0,
3712 /* IP13_12_10 [3] */
3713 FN_SSI_SDATA6
, FN_FMIN_D
, FN_RDS_DATA_C
, FN_DU2_DR5
, FN_LCDOUT5
,
3714 FN_CAN_DEBUGOUT8
, 0, 0,
3716 FN_SSI_WS6
, FN_SCIFB1_RTS_N
, FN_CAN0_TX_D
, FN_DU2_DR4
,
3717 FN_LCDOUT4
, FN_CAN_DEBUGOUT7
, 0, 0,
3719 FN_SSI_SCK6
, FN_SCIFB1_CTS_N
, FN_BPFCLK_D
, FN_RDS_CLK_C
,
3720 FN_DU2_DR3
, FN_LCDOUT3
, FN_CAN_DEBUGOUT6
,
3721 FN_BPFCLK_F
, FN_RDS_CLK_E
, 0, 0, 0, 0, 0, 0, 0,
3723 FN_SSI_SDATA5
, FN_SCIFB1_TXD
, FN_IETX_B
, FN_DU2_DR2
,
3724 FN_LCDOUT2
, FN_CAN_DEBUGOUT5
, 0, 0, }
3726 { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
3727 1, 3, 3, 3, 3, 3, 4, 3, 3, 3, 3) {
3730 /* IP14_30_28 [3] */
3731 FN_SCIFA1_RTS_N
, FN_AD_NCS_N
, FN_RTS1_N
,
3732 FN_MSIOF3_TXD
, FN_DU1_DOTCLKOUT
, FN_QSTVB_QVE
,
3734 /* IP14_27_25 [3] */
3735 FN_SCIFA1_CTS_N
, FN_AD_CLK
, FN_CTS1_N
, FN_MSIOF3_RXD
,
3736 FN_DU0_DOTCLKOUT
, FN_QCLK
, 0, 0,
3737 /* IP14_24_22 [3] */
3738 FN_SCIFA1_TXD
, FN_AD_DO
, FN_TX1
, FN_DU2_DG1
,
3739 FN_LCDOUT9
, 0, 0, 0,
3740 /* IP14_21_19 [3] */
3741 FN_SCIFA1_RXD
, FN_AD_DI
, FN_RX1
,
3742 FN_DU2_EXODDF_DU2_ODDF_DISP_CDE
, FN_QCPV_QDE
, 0, 0, 0,
3743 /* IP14_18_16 [3] */
3744 FN_SCIFA0_RTS_N
, FN_HRTS1_N
, FN_RTS0_N
,
3745 FN_MSIOF3_SS1
, FN_DU2_DG0
, FN_LCDOUT8
, FN_PWM1_B
, 0,
3746 /* IP14_15_12 [4] */
3747 FN_SCIFA0_CTS_N
, FN_HCTS1_N
, FN_CTS0_N
, FN_MSIOF3_SYNC
,
3748 FN_DU2_DG3
, FN_LCDOUT11
, FN_PWM0_B
, FN_IIC1_SCL_C
, FN_I2C1_SCL_C
,
3749 0, 0, 0, 0, 0, 0, 0,
3751 FN_SCIFA0_TXD
, FN_HTX1
, FN_TX0
, FN_DU2_DR1
, FN_LCDOUT1
,
3754 FN_SCIFA0_RXD
, FN_HRX1
, FN_RX0
, FN_DU2_DR0
, FN_LCDOUT0
,
3757 FN_SCIFA0_SCK
, FN_HSCK1
, FN_SCK0
, FN_MSIOF3_SS2
, FN_DU2_DG2
,
3758 FN_LCDOUT10
, FN_IIC1_SDA_C
, FN_I2C1_SDA_C
,
3760 FN_AUDIO_CLKB
, FN_SCIF_CLK
, FN_CAN0_RX_D
,
3761 FN_DVC_MUTE
, FN_CAN0_RX_C
, FN_CAN_DEBUGOUT15
,
3764 { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
3765 2, 2, 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3) {
3766 /* IP15_31_30 [2] */
3768 /* IP15_29_28 [2] */
3769 FN_MSIOF0_TXD
, FN_ADICHS1
, FN_DU2_DG6
, FN_LCDOUT14
,
3770 /* IP15_27_26 [2] */
3771 FN_MSIOF0_SS1
, FN_ADICHS0
, FN_DU2_DG5
, FN_LCDOUT13
,
3772 /* IP15_25_23 [3] */
3773 FN_MSIOF0_SYNC
, FN_TS_SCK0
, FN_SSI_SCK2
, FN_ADIDATA
,
3774 FN_DU2_DB7
, FN_LCDOUT23
, FN_SCIFA2_RXD_B
, 0,
3775 /* IP15_22_20 [3] */
3776 FN_MSIOF0_SCK
, FN_TS_SDAT0
, FN_ADICLK
,
3777 FN_DU2_DB6
, FN_LCDOUT22
, 0, 0, 0,
3778 /* IP15_19_18 [2] */
3779 FN_HRTS0_N
, FN_SSI_WS9
, FN_DU2_DB5
, FN_LCDOUT21
,
3780 /* IP15_17_16 [2] */
3781 FN_HCTS0_N
, FN_SSI_SCK9
, FN_DU2_DB4
, FN_LCDOUT20
,
3782 /* IP15_15_14 [2] */
3783 FN_HTX0
, FN_DU2_DB3
, FN_LCDOUT19
, 0,
3784 /* IP15_13_12 [2] */
3785 FN_HRX0
, FN_DU2_DB2
, FN_LCDOUT18
, 0,
3787 FN_HSCK0
, FN_TS_SDEN0
, FN_DU2_DG4
, FN_LCDOUT12
, FN_HCTS0_N_C
,
3790 FN_SCIFA2_TXD
, FN_BPFCLK
, 0, FN_DU2_DB1
, FN_LCDOUT17
,
3791 FN_IIC2_SDA
, FN_I2C2_SDA
, 0,
3793 FN_SCIFA2_RXD
, FN_FMIN
, 0, FN_DU2_DB0
, FN_LCDOUT16
,
3794 FN_IIC2_SCL
, FN_I2C2_SCL
, 0,
3796 FN_SCIFA2_SCK
, FN_FMCLK
, 0, FN_MSIOF3_SCK
, FN_DU2_DG7
,
3797 FN_LCDOUT15
, FN_SCIF_CLK_B
, 0, }
3799 { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
3800 4, 4, 4, 4, 4, 4, 1, 1, 3, 3) {
3801 /* IP16_31_28 [4] */
3802 0, 0, 0, 0, 0, 0, 0, 0,
3803 0, 0, 0, 0, 0, 0, 0, 0,
3804 /* IP16_27_24 [4] */
3805 0, 0, 0, 0, 0, 0, 0, 0,
3806 0, 0, 0, 0, 0, 0, 0, 0,
3807 /* IP16_23_20 [4] */
3808 0, 0, 0, 0, 0, 0, 0, 0,
3809 0, 0, 0, 0, 0, 0, 0, 0,
3810 /* IP16_19_16 [4] */
3811 0, 0, 0, 0, 0, 0, 0, 0,
3812 0, 0, 0, 0, 0, 0, 0, 0,
3813 /* IP16_15_12 [4] */
3814 0, 0, 0, 0, 0, 0, 0, 0,
3815 0, 0, 0, 0, 0, 0, 0, 0,
3817 0, 0, 0, 0, 0, 0, 0, 0,
3818 0, 0, 0, 0, 0, 0, 0, 0,
3820 FN_USB1_OVC
, FN_TCLK1_B
,
3822 FN_USB1_PWEN
, FN_AUDIO_CLKOUT_D
,
3824 FN_MSIOF0_RXD
, FN_TS_SPSYNC0
, FN_SSI_WS2
,
3825 FN_ADICS_SAMP
, FN_DU2_CDE
, FN_QPOLB
, FN_HRX0_C
, 0,
3827 FN_MSIOF0_SS2
, FN_AUDIO_CLKOUT
, FN_ADICHS2
,
3828 FN_DU2_DISP
, FN_QPOLA
, FN_HTX0_C
, FN_SCIFA2_TXD_B
, 0, }
3830 { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
3831 3, 2, 2, 3, 2, 1, 1, 1, 2, 1,
3832 2, 1, 1, 1, 1, 2, 1, 1, 2, 1, 1) {
3834 FN_SEL_SCIF1_0
, FN_SEL_SCIF1_1
, FN_SEL_SCIF1_2
, FN_SEL_SCIF1_3
,
3835 FN_SEL_SCIF1_4
, 0, 0, 0,
3837 FN_SEL_SCIFB_0
, FN_SEL_SCIFB_1
, FN_SEL_SCIFB_2
, 0,
3838 /* SEL_SCIFB2 [2] */
3839 FN_SEL_SCIFB2_0
, FN_SEL_SCIFB2_1
, FN_SEL_SCIFB2_2
, 0,
3840 /* SEL_SCIFB1 [3] */
3841 FN_SEL_SCIFB1_0
, FN_SEL_SCIFB1_1
, FN_SEL_SCIFB1_2
,
3842 FN_SEL_SCIFB1_3
, FN_SEL_SCIFB1_4
, FN_SEL_SCIFB1_5
,
3844 /* SEL_SCIFA1 [2] */
3845 FN_SEL_SCIFA1_0
, FN_SEL_SCIFA1_1
, FN_SEL_SCIFA1_2
,
3848 FN_SEL_SCIF0_0
, FN_SEL_SCIF0_1
,
3850 FN_SEL_SCFA_0
, FN_SEL_SCFA_1
,
3852 FN_SEL_SOF1_0
, FN_SEL_SOF1_1
,
3854 FN_SEL_SSI7_0
, FN_SEL_SSI7_1
, FN_SEL_SSI7_2
, 0,
3856 FN_SEL_SSI6_0
, FN_SEL_SSI6_1
,
3858 FN_SEL_SSI5_0
, FN_SEL_SSI5_1
, FN_SEL_SSI5_2
, 0,
3860 FN_SEL_VI3_0
, FN_SEL_VI3_1
,
3862 FN_SEL_VI2_0
, FN_SEL_VI2_1
,
3864 FN_SEL_VI1_0
, FN_SEL_VI1_1
,
3866 FN_SEL_VI0_0
, FN_SEL_VI0_1
,
3868 FN_SEL_TSIF1_0
, FN_SEL_TSIF1_1
, FN_SEL_TSIF1_2
, 0,
3872 FN_SEL_LBS_0
, FN_SEL_LBS_1
,
3874 FN_SEL_TSIF0_0
, FN_SEL_TSIF0_1
, FN_SEL_TSIF0_2
, FN_SEL_TSIF0_3
,
3876 FN_SEL_SOF3_0
, FN_SEL_SOF3_1
,
3878 FN_SEL_SOF0_0
, FN_SEL_SOF0_1
, }
3880 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
3881 3, 1, 1, 1, 2, 1, 2, 1, 2,
3882 1, 1, 1, 3, 3, 2, 3, 2, 2) {
3884 0, 0, 0, 0, 0, 0, 0, 0,
3886 FN_SEL_TMU1_0
, FN_SEL_TMU1_1
,
3887 /* SEL_HSCIF1 [1] */
3888 FN_SEL_HSCIF1_0
, FN_SEL_HSCIF1_1
,
3889 /* SEL_SCIFCLK [1] */
3890 FN_SEL_SCIFCLK_0
, FN_SEL_SCIFCLK_1
,
3892 FN_SEL_CAN0_0
, FN_SEL_CAN0_1
, FN_SEL_CAN0_2
, FN_SEL_CAN0_3
,
3893 /* SEL_CANCLK [1] */
3894 FN_SEL_CANCLK_0
, FN_SEL_CANCLK_1
,
3895 /* SEL_SCIFA2 [2] */
3896 FN_SEL_SCIFA2_0
, FN_SEL_SCIFA2_1
, FN_SEL_SCIFA2_2
, 0,
3898 FN_SEL_CAN1_0
, FN_SEL_CAN1_1
,
3901 /* RESERVED [1] (actually TX2, RX2 vs. TX2_B, RX2_B of SCIF2) */
3904 FN_SEL_ADI_0
, FN_SEL_ADI_1
,
3906 FN_SEL_SSP_0
, FN_SEL_SSP_1
,
3908 FN_SEL_FM_0
, FN_SEL_FM_1
, FN_SEL_FM_2
, FN_SEL_FM_3
,
3909 FN_SEL_FM_4
, FN_SEL_FM_5
, FN_SEL_FM_6
, 0,
3910 /* SEL_HSCIF0 [3] */
3911 FN_SEL_HSCIF0_0
, FN_SEL_HSCIF0_1
, FN_SEL_HSCIF0_2
,
3912 FN_SEL_HSCIF0_3
, FN_SEL_HSCIF0_4
, FN_SEL_HSCIF0_5
, 0, 0,
3914 FN_SEL_GPS_0
, FN_SEL_GPS_1
, FN_SEL_GPS_2
, 0,
3916 FN_SEL_RDS_0
, FN_SEL_RDS_1
, FN_SEL_RDS_2
,
3917 FN_SEL_RDS_3
, FN_SEL_RDS_4
, FN_SEL_RDS_5
, 0, 0,
3919 FN_SEL_SIM_0
, FN_SEL_SIM_1
, FN_SEL_SIM_2
, 0,
3921 FN_SEL_SSI8_0
, FN_SEL_SSI8_1
, FN_SEL_SSI8_2
, 0, }
3923 { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
3924 1, 1, 2, 4, 4, 2, 2,
3926 /* SEL_IICDVFS [1] */
3927 FN_SEL_IICDVFS_0
, FN_SEL_IICDVFS_1
,
3929 FN_SEL_IIC0_0
, FN_SEL_IIC0_1
,
3933 0, 0, 0, 0, 0, 0, 0, 0,
3934 0, 0, 0, 0, 0, 0, 0, 0,
3936 0, 0, 0, 0, 0, 0, 0, 0,
3937 0, 0, 0, 0, 0, 0, 0, 0,
3941 FN_SEL_IEB_0
, FN_SEL_IEB_1
, FN_SEL_IEB_2
, 0,
3943 0, 0, 0, 0, 0, 0, 0, 0,
3944 0, 0, 0, 0, 0, 0, 0, 0,
3948 FN_SEL_IIC2_0
, FN_SEL_IIC2_1
, FN_SEL_IIC2_2
, FN_SEL_IIC2_3
,
3949 FN_SEL_IIC2_4
, 0, 0, 0,
3951 FN_SEL_IIC1_0
, FN_SEL_IIC1_1
, FN_SEL_IIC1_2
, 0,
3953 FN_SEL_I2C2_0
, FN_SEL_I2C2_1
, FN_SEL_I2C2_2
, FN_SEL_I2C2_3
,
3954 FN_SEL_I2C2_4
, 0, 0, 0,
3956 FN_SEL_I2C1_0
, FN_SEL_I2C1_1
, FN_SEL_I2C1_2
, 0, }
3961 const struct sh_pfc_soc_info r8a7790_pinmux_info
= {
3962 .name
= "r8a77900_pfc",
3963 .unlock_reg
= 0xe6060000, /* PMMR */
3965 .function
= { PINMUX_FUNCTION_BEGIN
, PINMUX_FUNCTION_END
},
3967 .pins
= pinmux_pins
,
3968 .nr_pins
= ARRAY_SIZE(pinmux_pins
),
3969 .groups
= pinmux_groups
,
3970 .nr_groups
= ARRAY_SIZE(pinmux_groups
),
3971 .functions
= pinmux_functions
,
3972 .nr_functions
= ARRAY_SIZE(pinmux_functions
),
3974 .cfg_regs
= pinmux_config_regs
,
3976 .gpio_data
= pinmux_data
,
3977 .gpio_data_size
= ARRAY_SIZE(pinmux_data
),