2 * Probe module for 8250/16550-type PCI serial ports.
4 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6 * Copyright (C) 2001 Russell King, All Rights Reserved.
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2 of the License.
12 #include <linux/module.h>
13 #include <linux/init.h>
14 #include <linux/pci.h>
15 #include <linux/string.h>
16 #include <linux/kernel.h>
17 #include <linux/slab.h>
18 #include <linux/delay.h>
19 #include <linux/tty.h>
20 #include <linux/serial_reg.h>
21 #include <linux/serial_core.h>
22 #include <linux/8250_pci.h>
23 #include <linux/bitops.h>
25 #include <asm/byteorder.h>
30 #undef SERIAL_DEBUG_PCI
33 * init function returns:
34 * > 0 - number of ports
35 * = 0 - use board->num_ports
38 struct pci_serial_quirk
{
43 int (*probe
)(struct pci_dev
*dev
);
44 int (*init
)(struct pci_dev
*dev
);
45 int (*setup
)(struct serial_private
*,
46 const struct pciserial_board
*,
47 struct uart_8250_port
*, int);
48 void (*exit
)(struct pci_dev
*dev
);
51 #define PCI_NUM_BAR_RESOURCES 6
53 struct serial_private
{
56 void __iomem
*remapped_bar
[PCI_NUM_BAR_RESOURCES
];
57 struct pci_serial_quirk
*quirk
;
61 static int pci_default_setup(struct serial_private
*,
62 const struct pciserial_board
*, struct uart_8250_port
*, int);
64 static void moan_device(const char *str
, struct pci_dev
*dev
)
68 "Please send the output of lspci -vv, this\n"
69 "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
70 "manufacturer and name of serial board or\n"
71 "modem board to rmk+serial@arm.linux.org.uk.\n",
72 pci_name(dev
), str
, dev
->vendor
, dev
->device
,
73 dev
->subsystem_vendor
, dev
->subsystem_device
);
77 setup_port(struct serial_private
*priv
, struct uart_8250_port
*port
,
78 int bar
, int offset
, int regshift
)
80 struct pci_dev
*dev
= priv
->dev
;
81 unsigned long base
, len
;
83 if (bar
>= PCI_NUM_BAR_RESOURCES
)
86 base
= pci_resource_start(dev
, bar
);
88 if (pci_resource_flags(dev
, bar
) & IORESOURCE_MEM
) {
89 len
= pci_resource_len(dev
, bar
);
91 if (!priv
->remapped_bar
[bar
])
92 priv
->remapped_bar
[bar
] = ioremap_nocache(base
, len
);
93 if (!priv
->remapped_bar
[bar
])
96 port
->port
.iotype
= UPIO_MEM
;
97 port
->port
.iobase
= 0;
98 port
->port
.mapbase
= base
+ offset
;
99 port
->port
.membase
= priv
->remapped_bar
[bar
] + offset
;
100 port
->port
.regshift
= regshift
;
102 port
->port
.iotype
= UPIO_PORT
;
103 port
->port
.iobase
= base
+ offset
;
104 port
->port
.mapbase
= 0;
105 port
->port
.membase
= NULL
;
106 port
->port
.regshift
= 0;
112 * ADDI-DATA GmbH communication cards <info@addi-data.com>
114 static int addidata_apci7800_setup(struct serial_private
*priv
,
115 const struct pciserial_board
*board
,
116 struct uart_8250_port
*port
, int idx
)
118 unsigned int bar
= 0, offset
= board
->first_offset
;
119 bar
= FL_GET_BASE(board
->flags
);
122 offset
+= idx
* board
->uart_offset
;
123 } else if ((idx
>= 2) && (idx
< 4)) {
125 offset
+= ((idx
- 2) * board
->uart_offset
);
126 } else if ((idx
>= 4) && (idx
< 6)) {
128 offset
+= ((idx
- 4) * board
->uart_offset
);
129 } else if (idx
>= 6) {
131 offset
+= ((idx
- 6) * board
->uart_offset
);
134 return setup_port(priv
, port
, bar
, offset
, board
->reg_shift
);
138 * AFAVLAB uses a different mixture of BARs and offsets
139 * Not that ugly ;) -- HW
142 afavlab_setup(struct serial_private
*priv
, const struct pciserial_board
*board
,
143 struct uart_8250_port
*port
, int idx
)
145 unsigned int bar
, offset
= board
->first_offset
;
147 bar
= FL_GET_BASE(board
->flags
);
152 offset
+= (idx
- 4) * board
->uart_offset
;
155 return setup_port(priv
, port
, bar
, offset
, board
->reg_shift
);
159 * HP's Remote Management Console. The Diva chip came in several
160 * different versions. N-class, L2000 and A500 have two Diva chips, each
161 * with 3 UARTs (the third UART on the second chip is unused). Superdome
162 * and Keystone have one Diva chip with 3 UARTs. Some later machines have
163 * one Diva chip, but it has been expanded to 5 UARTs.
165 static int pci_hp_diva_init(struct pci_dev
*dev
)
169 switch (dev
->subsystem_device
) {
170 case PCI_DEVICE_ID_HP_DIVA_TOSCA1
:
171 case PCI_DEVICE_ID_HP_DIVA_HALFDOME
:
172 case PCI_DEVICE_ID_HP_DIVA_KEYSTONE
:
173 case PCI_DEVICE_ID_HP_DIVA_EVEREST
:
176 case PCI_DEVICE_ID_HP_DIVA_TOSCA2
:
179 case PCI_DEVICE_ID_HP_DIVA_MAESTRO
:
182 case PCI_DEVICE_ID_HP_DIVA_POWERBAR
:
183 case PCI_DEVICE_ID_HP_DIVA_HURRICANE
:
192 * HP's Diva chip puts the 4th/5th serial port further out, and
193 * some serial ports are supposed to be hidden on certain models.
196 pci_hp_diva_setup(struct serial_private
*priv
,
197 const struct pciserial_board
*board
,
198 struct uart_8250_port
*port
, int idx
)
200 unsigned int offset
= board
->first_offset
;
201 unsigned int bar
= FL_GET_BASE(board
->flags
);
203 switch (priv
->dev
->subsystem_device
) {
204 case PCI_DEVICE_ID_HP_DIVA_MAESTRO
:
208 case PCI_DEVICE_ID_HP_DIVA_EVEREST
:
218 offset
+= idx
* board
->uart_offset
;
220 return setup_port(priv
, port
, bar
, offset
, board
->reg_shift
);
224 * Added for EKF Intel i960 serial boards
226 static int pci_inteli960ni_init(struct pci_dev
*dev
)
228 unsigned long oldval
;
230 if (!(dev
->subsystem_device
& 0x1000))
233 /* is firmware started? */
234 pci_read_config_dword(dev
, 0x44, (void *)&oldval
);
235 if (oldval
== 0x00001000L
) { /* RESET value */
236 printk(KERN_DEBUG
"Local i960 firmware missing");
243 * Some PCI serial cards using the PLX 9050 PCI interface chip require
244 * that the card interrupt be explicitly enabled or disabled. This
245 * seems to be mainly needed on card using the PLX which also use I/O
248 static int pci_plx9050_init(struct pci_dev
*dev
)
253 if ((pci_resource_flags(dev
, 0) & IORESOURCE_MEM
) == 0) {
254 moan_device("no memory in bar 0", dev
);
259 if (dev
->vendor
== PCI_VENDOR_ID_PANACOM
||
260 dev
->subsystem_vendor
== PCI_SUBVENDOR_ID_EXSYS
)
263 if ((dev
->vendor
== PCI_VENDOR_ID_PLX
) &&
264 (dev
->device
== PCI_DEVICE_ID_PLX_ROMULUS
))
266 * As the megawolf cards have the int pins active
267 * high, and have 2 UART chips, both ints must be
268 * enabled on the 9050. Also, the UARTS are set in
269 * 16450 mode by default, so we have to enable the
270 * 16C950 'enhanced' mode so that we can use the
275 * enable/disable interrupts
277 p
= ioremap_nocache(pci_resource_start(dev
, 0), 0x80);
280 writel(irq_config
, p
+ 0x4c);
283 * Read the register back to ensure that it took effect.
291 static void pci_plx9050_exit(struct pci_dev
*dev
)
295 if ((pci_resource_flags(dev
, 0) & IORESOURCE_MEM
) == 0)
301 p
= ioremap_nocache(pci_resource_start(dev
, 0), 0x80);
306 * Read the register back to ensure that it took effect.
313 #define NI8420_INT_ENABLE_REG 0x38
314 #define NI8420_INT_ENABLE_BIT 0x2000
316 static void pci_ni8420_exit(struct pci_dev
*dev
)
319 unsigned long base
, len
;
320 unsigned int bar
= 0;
322 if ((pci_resource_flags(dev
, bar
) & IORESOURCE_MEM
) == 0) {
323 moan_device("no memory in bar", dev
);
327 base
= pci_resource_start(dev
, bar
);
328 len
= pci_resource_len(dev
, bar
);
329 p
= ioremap_nocache(base
, len
);
333 /* Disable the CPU Interrupt */
334 writel(readl(p
+ NI8420_INT_ENABLE_REG
) & ~(NI8420_INT_ENABLE_BIT
),
335 p
+ NI8420_INT_ENABLE_REG
);
341 #define MITE_IOWBSR1 0xc4
342 #define MITE_IOWCR1 0xf4
343 #define MITE_LCIMR1 0x08
344 #define MITE_LCIMR2 0x10
346 #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
348 static void pci_ni8430_exit(struct pci_dev
*dev
)
351 unsigned long base
, len
;
352 unsigned int bar
= 0;
354 if ((pci_resource_flags(dev
, bar
) & IORESOURCE_MEM
) == 0) {
355 moan_device("no memory in bar", dev
);
359 base
= pci_resource_start(dev
, bar
);
360 len
= pci_resource_len(dev
, bar
);
361 p
= ioremap_nocache(base
, len
);
365 /* Disable the CPU Interrupt */
366 writel(MITE_LCIMR2_CLR_CPU_IE
, p
+ MITE_LCIMR2
);
370 /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
372 sbs_setup(struct serial_private
*priv
, const struct pciserial_board
*board
,
373 struct uart_8250_port
*port
, int idx
)
375 unsigned int bar
, offset
= board
->first_offset
;
380 /* first four channels map to 0, 0x100, 0x200, 0x300 */
381 offset
+= idx
* board
->uart_offset
;
382 } else if (idx
< 8) {
383 /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
384 offset
+= idx
* board
->uart_offset
+ 0xC00;
385 } else /* we have only 8 ports on PMC-OCTALPRO */
388 return setup_port(priv
, port
, bar
, offset
, board
->reg_shift
);
392 * This does initialization for PMC OCTALPRO cards:
393 * maps the device memory, resets the UARTs (needed, bc
394 * if the module is removed and inserted again, the card
395 * is in the sleep mode) and enables global interrupt.
398 /* global control register offset for SBS PMC-OctalPro */
399 #define OCT_REG_CR_OFF 0x500
401 static int sbs_init(struct pci_dev
*dev
)
405 p
= pci_ioremap_bar(dev
, 0);
409 /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
410 writeb(0x10, p
+ OCT_REG_CR_OFF
);
412 writeb(0x0, p
+ OCT_REG_CR_OFF
);
414 /* Set bit-2 (INTENABLE) of Control Register */
415 writeb(0x4, p
+ OCT_REG_CR_OFF
);
422 * Disables the global interrupt of PMC-OctalPro
425 static void sbs_exit(struct pci_dev
*dev
)
429 p
= pci_ioremap_bar(dev
, 0);
430 /* FIXME: What if resource_len < OCT_REG_CR_OFF */
432 writeb(0, p
+ OCT_REG_CR_OFF
);
437 * SIIG serial cards have an PCI interface chip which also controls
438 * the UART clocking frequency. Each UART can be clocked independently
439 * (except cards equipped with 4 UARTs) and initial clocking settings
440 * are stored in the EEPROM chip. It can cause problems because this
441 * version of serial driver doesn't support differently clocked UART's
442 * on single PCI card. To prevent this, initialization functions set
443 * high frequency clocking for all UART's on given card. It is safe (I
444 * hope) because it doesn't touch EEPROM settings to prevent conflicts
445 * with other OSes (like M$ DOS).
447 * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
449 * There is two family of SIIG serial cards with different PCI
450 * interface chip and different configuration methods:
451 * - 10x cards have control registers in IO and/or memory space;
452 * - 20x cards have control registers in standard PCI configuration space.
454 * Note: all 10x cards have PCI device ids 0x10..
455 * all 20x cards have PCI device ids 0x20..
457 * There are also Quartet Serial cards which use Oxford Semiconductor
458 * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
460 * Note: some SIIG cards are probed by the parport_serial object.
463 #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
464 #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
466 static int pci_siig10x_init(struct pci_dev
*dev
)
471 switch (dev
->device
& 0xfff8) {
472 case PCI_DEVICE_ID_SIIG_1S_10x
: /* 1S */
475 case PCI_DEVICE_ID_SIIG_2S_10x
: /* 2S, 2S1P */
478 default: /* 1S1P, 4S */
483 p
= ioremap_nocache(pci_resource_start(dev
, 0), 0x80);
487 writew(readw(p
+ 0x28) & data
, p
+ 0x28);
493 #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
494 #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
496 static int pci_siig20x_init(struct pci_dev
*dev
)
500 /* Change clock frequency for the first UART. */
501 pci_read_config_byte(dev
, 0x6f, &data
);
502 pci_write_config_byte(dev
, 0x6f, data
& 0xef);
504 /* If this card has 2 UART, we have to do the same with second UART. */
505 if (((dev
->device
& 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x
) ||
506 ((dev
->device
& 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x
)) {
507 pci_read_config_byte(dev
, 0x73, &data
);
508 pci_write_config_byte(dev
, 0x73, data
& 0xef);
513 static int pci_siig_init(struct pci_dev
*dev
)
515 unsigned int type
= dev
->device
& 0xff00;
518 return pci_siig10x_init(dev
);
519 else if (type
== 0x2000)
520 return pci_siig20x_init(dev
);
522 moan_device("Unknown SIIG card", dev
);
526 static int pci_siig_setup(struct serial_private
*priv
,
527 const struct pciserial_board
*board
,
528 struct uart_8250_port
*port
, int idx
)
530 unsigned int bar
= FL_GET_BASE(board
->flags
) + idx
, offset
= 0;
534 offset
= (idx
- 4) * 8;
537 return setup_port(priv
, port
, bar
, offset
, 0);
541 * Timedia has an explosion of boards, and to avoid the PCI table from
542 * growing *huge*, we use this function to collapse some 70 entries
543 * in the PCI table into one, for sanity's and compactness's sake.
545 static const unsigned short timedia_single_port
[] = {
546 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
549 static const unsigned short timedia_dual_port
[] = {
550 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
551 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
552 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
553 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
557 static const unsigned short timedia_quad_port
[] = {
558 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
559 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
560 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
564 static const unsigned short timedia_eight_port
[] = {
565 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
566 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
569 static const struct timedia_struct
{
571 const unsigned short *ids
;
573 { 1, timedia_single_port
},
574 { 2, timedia_dual_port
},
575 { 4, timedia_quad_port
},
576 { 8, timedia_eight_port
}
580 * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
581 * listing them individually, this driver merely grabs them all with
582 * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
583 * and should be left free to be claimed by parport_serial instead.
585 static int pci_timedia_probe(struct pci_dev
*dev
)
588 * Check the third digit of the subdevice ID
589 * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
591 if ((dev
->subsystem_device
& 0x00f0) >= 0x70) {
593 "ignoring Timedia subdevice %04x for parport_serial\n",
594 dev
->subsystem_device
);
601 static int pci_timedia_init(struct pci_dev
*dev
)
603 const unsigned short *ids
;
606 for (i
= 0; i
< ARRAY_SIZE(timedia_data
); i
++) {
607 ids
= timedia_data
[i
].ids
;
608 for (j
= 0; ids
[j
]; j
++)
609 if (dev
->subsystem_device
== ids
[j
])
610 return timedia_data
[i
].num
;
616 * Timedia/SUNIX uses a mixture of BARs and offsets
617 * Ugh, this is ugly as all hell --- TYT
620 pci_timedia_setup(struct serial_private
*priv
,
621 const struct pciserial_board
*board
,
622 struct uart_8250_port
*port
, int idx
)
624 unsigned int bar
= 0, offset
= board
->first_offset
;
631 offset
= board
->uart_offset
;
638 offset
= board
->uart_offset
;
647 return setup_port(priv
, port
, bar
, offset
, board
->reg_shift
);
651 * Some Titan cards are also a little weird
654 titan_400l_800l_setup(struct serial_private
*priv
,
655 const struct pciserial_board
*board
,
656 struct uart_8250_port
*port
, int idx
)
658 unsigned int bar
, offset
= board
->first_offset
;
669 offset
= (idx
- 2) * board
->uart_offset
;
672 return setup_port(priv
, port
, bar
, offset
, board
->reg_shift
);
675 static int pci_xircom_init(struct pci_dev
*dev
)
681 static int pci_ni8420_init(struct pci_dev
*dev
)
684 unsigned long base
, len
;
685 unsigned int bar
= 0;
687 if ((pci_resource_flags(dev
, bar
) & IORESOURCE_MEM
) == 0) {
688 moan_device("no memory in bar", dev
);
692 base
= pci_resource_start(dev
, bar
);
693 len
= pci_resource_len(dev
, bar
);
694 p
= ioremap_nocache(base
, len
);
698 /* Enable CPU Interrupt */
699 writel(readl(p
+ NI8420_INT_ENABLE_REG
) | NI8420_INT_ENABLE_BIT
,
700 p
+ NI8420_INT_ENABLE_REG
);
706 #define MITE_IOWBSR1_WSIZE 0xa
707 #define MITE_IOWBSR1_WIN_OFFSET 0x800
708 #define MITE_IOWBSR1_WENAB (1 << 7)
709 #define MITE_LCIMR1_IO_IE_0 (1 << 24)
710 #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
711 #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
713 static int pci_ni8430_init(struct pci_dev
*dev
)
716 unsigned long base
, len
;
718 unsigned int bar
= 0;
720 if ((pci_resource_flags(dev
, bar
) & IORESOURCE_MEM
) == 0) {
721 moan_device("no memory in bar", dev
);
725 base
= pci_resource_start(dev
, bar
);
726 len
= pci_resource_len(dev
, bar
);
727 p
= ioremap_nocache(base
, len
);
731 /* Set device window address and size in BAR0 */
732 device_window
= ((base
+ MITE_IOWBSR1_WIN_OFFSET
) & 0xffffff00)
733 | MITE_IOWBSR1_WENAB
| MITE_IOWBSR1_WSIZE
;
734 writel(device_window
, p
+ MITE_IOWBSR1
);
736 /* Set window access to go to RAMSEL IO address space */
737 writel((readl(p
+ MITE_IOWCR1
) & MITE_IOWCR1_RAMSEL_MASK
),
740 /* Enable IO Bus Interrupt 0 */
741 writel(MITE_LCIMR1_IO_IE_0
, p
+ MITE_LCIMR1
);
743 /* Enable CPU Interrupt */
744 writel(MITE_LCIMR2_SET_CPU_IE
, p
+ MITE_LCIMR2
);
750 /* UART Port Control Register */
751 #define NI8430_PORTCON 0x0f
752 #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
755 pci_ni8430_setup(struct serial_private
*priv
,
756 const struct pciserial_board
*board
,
757 struct uart_8250_port
*port
, int idx
)
760 unsigned long base
, len
;
761 unsigned int bar
, offset
= board
->first_offset
;
763 if (idx
>= board
->num_ports
)
766 bar
= FL_GET_BASE(board
->flags
);
767 offset
+= idx
* board
->uart_offset
;
769 base
= pci_resource_start(priv
->dev
, bar
);
770 len
= pci_resource_len(priv
->dev
, bar
);
771 p
= ioremap_nocache(base
, len
);
773 /* enable the transceiver */
774 writeb(readb(p
+ offset
+ NI8430_PORTCON
) | NI8430_PORTCON_TXVR_ENABLE
,
775 p
+ offset
+ NI8430_PORTCON
);
779 return setup_port(priv
, port
, bar
, offset
, board
->reg_shift
);
782 static int pci_netmos_9900_setup(struct serial_private
*priv
,
783 const struct pciserial_board
*board
,
784 struct uart_8250_port
*port
, int idx
)
788 if ((priv
->dev
->subsystem_device
& 0xff00) == 0x3000) {
789 /* netmos apparently orders BARs by datasheet layout, so serial
790 * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
794 return setup_port(priv
, port
, bar
, 0, board
->reg_shift
);
796 return pci_default_setup(priv
, board
, port
, idx
);
800 /* the 99xx series comes with a range of device IDs and a variety
803 * 9900 has varying capabilities and can cascade to sub-controllers
804 * (cascading should be purely internal)
805 * 9904 is hardwired with 4 serial ports
806 * 9912 and 9922 are hardwired with 2 serial ports
808 static int pci_netmos_9900_numports(struct pci_dev
*dev
)
810 unsigned int c
= dev
->class;
812 unsigned short sub_serports
;
818 } else if ((pi
== 0) &&
819 (dev
->device
== PCI_DEVICE_ID_NETMOS_9900
)) {
820 /* two possibilities: 0x30ps encodes number of parallel and
821 * serial ports, or 0x1000 indicates *something*. This is not
822 * immediately obvious, since the 2s1p+4s configuration seems
823 * to offer all functionality on functions 0..2, while still
824 * advertising the same function 3 as the 4s+2s1p config.
826 sub_serports
= dev
->subsystem_device
& 0xf;
827 if (sub_serports
> 0) {
830 printk(KERN_NOTICE
"NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
835 moan_device("unknown NetMos/Mostech program interface", dev
);
839 static int pci_netmos_init(struct pci_dev
*dev
)
841 /* subdevice 0x00PS means <P> parallel, <S> serial */
842 unsigned int num_serial
= dev
->subsystem_device
& 0xf;
844 if ((dev
->device
== PCI_DEVICE_ID_NETMOS_9901
) ||
845 (dev
->device
== PCI_DEVICE_ID_NETMOS_9865
))
848 if (dev
->subsystem_vendor
== PCI_VENDOR_ID_IBM
&&
849 dev
->subsystem_device
== 0x0299)
852 switch (dev
->device
) { /* FALLTHROUGH on all */
853 case PCI_DEVICE_ID_NETMOS_9904
:
854 case PCI_DEVICE_ID_NETMOS_9912
:
855 case PCI_DEVICE_ID_NETMOS_9922
:
856 case PCI_DEVICE_ID_NETMOS_9900
:
857 num_serial
= pci_netmos_9900_numports(dev
);
861 if (num_serial
== 0 ) {
862 moan_device("unknown NetMos/Mostech device", dev
);
873 * These chips are available with optionally one parallel port and up to
874 * two serial ports. Unfortunately they all have the same product id.
876 * Basic configuration is done over a region of 32 I/O ports. The base
877 * ioport is called INTA or INTC, depending on docs/other drivers.
879 * The region of the 32 I/O ports is configured in POSIO0R...
883 #define ITE_887x_MISCR 0x9c
884 #define ITE_887x_INTCBAR 0x78
885 #define ITE_887x_UARTBAR 0x7c
886 #define ITE_887x_PS0BAR 0x10
887 #define ITE_887x_POSIO0 0x60
890 #define ITE_887x_IOSIZE 32
891 /* I/O space size (bits 26-24; 8 bytes = 011b) */
892 #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
893 /* I/O space size (bits 26-24; 32 bytes = 101b) */
894 #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
895 /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
896 #define ITE_887x_POSIO_SPEED (3 << 29)
897 /* enable IO_Space bit */
898 #define ITE_887x_POSIO_ENABLE (1 << 31)
900 static int pci_ite887x_init(struct pci_dev
*dev
)
902 /* inta_addr are the configuration addresses of the ITE */
903 static const short inta_addr
[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
906 struct resource
*iobase
= NULL
;
907 u32 miscr
, uartbar
, ioport
;
909 /* search for the base-ioport */
911 while (inta_addr
[i
] && iobase
== NULL
) {
912 iobase
= request_region(inta_addr
[i
], ITE_887x_IOSIZE
,
914 if (iobase
!= NULL
) {
915 /* write POSIO0R - speed | size | ioport */
916 pci_write_config_dword(dev
, ITE_887x_POSIO0
,
917 ITE_887x_POSIO_ENABLE
| ITE_887x_POSIO_SPEED
|
918 ITE_887x_POSIO_IOSIZE_32
| inta_addr
[i
]);
919 /* write INTCBAR - ioport */
920 pci_write_config_dword(dev
, ITE_887x_INTCBAR
,
922 ret
= inb(inta_addr
[i
]);
924 /* ioport connected */
927 release_region(iobase
->start
, ITE_887x_IOSIZE
);
934 printk(KERN_ERR
"ite887x: could not find iobase\n");
938 /* start of undocumented type checking (see parport_pc.c) */
939 type
= inb(iobase
->start
+ 0x18) & 0x0f;
942 case 0x2: /* ITE8871 (1P) */
943 case 0xa: /* ITE8875 (1P) */
946 case 0xe: /* ITE8872 (2S1P) */
949 case 0x6: /* ITE8873 (1S) */
952 case 0x8: /* ITE8874 (2S) */
956 moan_device("Unknown ITE887x", dev
);
960 /* configure all serial ports */
961 for (i
= 0; i
< ret
; i
++) {
962 /* read the I/O port from the device */
963 pci_read_config_dword(dev
, ITE_887x_PS0BAR
+ (0x4 * (i
+ 1)),
965 ioport
&= 0x0000FF00; /* the actual base address */
966 pci_write_config_dword(dev
, ITE_887x_POSIO0
+ (0x4 * (i
+ 1)),
967 ITE_887x_POSIO_ENABLE
| ITE_887x_POSIO_SPEED
|
968 ITE_887x_POSIO_IOSIZE_8
| ioport
);
970 /* write the ioport to the UARTBAR */
971 pci_read_config_dword(dev
, ITE_887x_UARTBAR
, &uartbar
);
972 uartbar
&= ~(0xffff << (16 * i
)); /* clear half the reg */
973 uartbar
|= (ioport
<< (16 * i
)); /* set the ioport */
974 pci_write_config_dword(dev
, ITE_887x_UARTBAR
, uartbar
);
976 /* get current config */
977 pci_read_config_dword(dev
, ITE_887x_MISCR
, &miscr
);
978 /* disable interrupts (UARTx_Routing[3:0]) */
979 miscr
&= ~(0xf << (12 - 4 * i
));
980 /* activate the UART (UARTx_En) */
981 miscr
|= 1 << (23 - i
);
982 /* write new config with activated UART */
983 pci_write_config_dword(dev
, ITE_887x_MISCR
, miscr
);
987 /* the device has no UARTs if we get here */
988 release_region(iobase
->start
, ITE_887x_IOSIZE
);
994 static void pci_ite887x_exit(struct pci_dev
*dev
)
997 /* the ioport is bit 0-15 in POSIO0R */
998 pci_read_config_dword(dev
, ITE_887x_POSIO0
, &ioport
);
1000 release_region(ioport
, ITE_887x_IOSIZE
);
1004 * Oxford Semiconductor Inc.
1005 * Check that device is part of the Tornado range of devices, then determine
1006 * the number of ports available on the device.
1008 static int pci_oxsemi_tornado_init(struct pci_dev
*dev
)
1011 unsigned long deviceID
;
1012 unsigned int number_uarts
= 0;
1014 /* OxSemi Tornado devices are all 0xCxxx */
1015 if (dev
->vendor
== PCI_VENDOR_ID_OXSEMI
&&
1016 (dev
->device
& 0xF000) != 0xC000)
1019 p
= pci_iomap(dev
, 0, 5);
1023 deviceID
= ioread32(p
);
1024 /* Tornado device */
1025 if (deviceID
== 0x07000200) {
1026 number_uarts
= ioread8(p
+ 4);
1028 "%d ports detected on Oxford PCI Express device\n",
1031 pci_iounmap(dev
, p
);
1032 return number_uarts
;
1035 static int pci_asix_setup(struct serial_private
*priv
,
1036 const struct pciserial_board
*board
,
1037 struct uart_8250_port
*port
, int idx
)
1039 port
->bugs
|= UART_BUG_PARITY
;
1040 return pci_default_setup(priv
, board
, port
, idx
);
1043 /* Quatech devices have their own extra interface features */
1045 struct quatech_feature
{
1050 #define QPCR_TEST_FOR1 0x3F
1051 #define QPCR_TEST_GET1 0x00
1052 #define QPCR_TEST_FOR2 0x40
1053 #define QPCR_TEST_GET2 0x40
1054 #define QPCR_TEST_FOR3 0x80
1055 #define QPCR_TEST_GET3 0x40
1056 #define QPCR_TEST_FOR4 0xC0
1057 #define QPCR_TEST_GET4 0x80
1059 #define QOPR_CLOCK_X1 0x0000
1060 #define QOPR_CLOCK_X2 0x0001
1061 #define QOPR_CLOCK_X4 0x0002
1062 #define QOPR_CLOCK_X8 0x0003
1063 #define QOPR_CLOCK_RATE_MASK 0x0003
1066 static struct quatech_feature quatech_cards
[] = {
1067 { PCI_DEVICE_ID_QUATECH_QSC100
, 1 },
1068 { PCI_DEVICE_ID_QUATECH_DSC100
, 1 },
1069 { PCI_DEVICE_ID_QUATECH_DSC100E
, 0 },
1070 { PCI_DEVICE_ID_QUATECH_DSC200
, 1 },
1071 { PCI_DEVICE_ID_QUATECH_DSC200E
, 0 },
1072 { PCI_DEVICE_ID_QUATECH_ESC100D
, 1 },
1073 { PCI_DEVICE_ID_QUATECH_ESC100M
, 1 },
1074 { PCI_DEVICE_ID_QUATECH_QSCP100
, 1 },
1075 { PCI_DEVICE_ID_QUATECH_DSCP100
, 1 },
1076 { PCI_DEVICE_ID_QUATECH_QSCP200
, 1 },
1077 { PCI_DEVICE_ID_QUATECH_DSCP200
, 1 },
1078 { PCI_DEVICE_ID_QUATECH_ESCLP100
, 0 },
1079 { PCI_DEVICE_ID_QUATECH_QSCLP100
, 0 },
1080 { PCI_DEVICE_ID_QUATECH_DSCLP100
, 0 },
1081 { PCI_DEVICE_ID_QUATECH_SSCLP100
, 0 },
1082 { PCI_DEVICE_ID_QUATECH_QSCLP200
, 0 },
1083 { PCI_DEVICE_ID_QUATECH_DSCLP200
, 0 },
1084 { PCI_DEVICE_ID_QUATECH_SSCLP200
, 0 },
1085 { PCI_DEVICE_ID_QUATECH_SPPXP_100
, 0 },
1089 static int pci_quatech_amcc(u16 devid
)
1091 struct quatech_feature
*qf
= &quatech_cards
[0];
1093 if (qf
->devid
== devid
)
1097 pr_err("quatech: unknown port type '0x%04X'.\n", devid
);
1101 static int pci_quatech_rqopr(struct uart_8250_port
*port
)
1103 unsigned long base
= port
->port
.iobase
;
1106 LCR
= inb(base
+ UART_LCR
);
1107 outb(0xBF, base
+ UART_LCR
);
1108 val
= inb(base
+ UART_SCR
);
1109 outb(LCR
, base
+ UART_LCR
);
1113 static void pci_quatech_wqopr(struct uart_8250_port
*port
, u8 qopr
)
1115 unsigned long base
= port
->port
.iobase
;
1118 LCR
= inb(base
+ UART_LCR
);
1119 outb(0xBF, base
+ UART_LCR
);
1120 val
= inb(base
+ UART_SCR
);
1121 outb(qopr
, base
+ UART_SCR
);
1122 outb(LCR
, base
+ UART_LCR
);
1125 static int pci_quatech_rqmcr(struct uart_8250_port
*port
)
1127 unsigned long base
= port
->port
.iobase
;
1130 LCR
= inb(base
+ UART_LCR
);
1131 outb(0xBF, base
+ UART_LCR
);
1132 val
= inb(base
+ UART_SCR
);
1133 outb(val
| 0x10, base
+ UART_SCR
);
1134 qmcr
= inb(base
+ UART_MCR
);
1135 outb(val
, base
+ UART_SCR
);
1136 outb(LCR
, base
+ UART_LCR
);
1141 static void pci_quatech_wqmcr(struct uart_8250_port
*port
, u8 qmcr
)
1143 unsigned long base
= port
->port
.iobase
;
1146 LCR
= inb(base
+ UART_LCR
);
1147 outb(0xBF, base
+ UART_LCR
);
1148 val
= inb(base
+ UART_SCR
);
1149 outb(val
| 0x10, base
+ UART_SCR
);
1150 outb(qmcr
, base
+ UART_MCR
);
1151 outb(val
, base
+ UART_SCR
);
1152 outb(LCR
, base
+ UART_LCR
);
1155 static int pci_quatech_has_qmcr(struct uart_8250_port
*port
)
1157 unsigned long base
= port
->port
.iobase
;
1160 LCR
= inb(base
+ UART_LCR
);
1161 outb(0xBF, base
+ UART_LCR
);
1162 val
= inb(base
+ UART_SCR
);
1164 outb(0x80, UART_LCR
);
1165 if (!(inb(UART_SCR
) & 0x20)) {
1166 outb(LCR
, base
+ UART_LCR
);
1173 static int pci_quatech_test(struct uart_8250_port
*port
)
1176 u8 qopr
= pci_quatech_rqopr(port
);
1177 pci_quatech_wqopr(port
, qopr
& QPCR_TEST_FOR1
);
1178 reg
= pci_quatech_rqopr(port
) & 0xC0;
1179 if (reg
!= QPCR_TEST_GET1
)
1181 pci_quatech_wqopr(port
, (qopr
& QPCR_TEST_FOR1
)|QPCR_TEST_FOR2
);
1182 reg
= pci_quatech_rqopr(port
) & 0xC0;
1183 if (reg
!= QPCR_TEST_GET2
)
1185 pci_quatech_wqopr(port
, (qopr
& QPCR_TEST_FOR1
)|QPCR_TEST_FOR3
);
1186 reg
= pci_quatech_rqopr(port
) & 0xC0;
1187 if (reg
!= QPCR_TEST_GET3
)
1189 pci_quatech_wqopr(port
, (qopr
& QPCR_TEST_FOR1
)|QPCR_TEST_FOR4
);
1190 reg
= pci_quatech_rqopr(port
) & 0xC0;
1191 if (reg
!= QPCR_TEST_GET4
)
1194 pci_quatech_wqopr(port
, qopr
);
1198 static int pci_quatech_clock(struct uart_8250_port
*port
)
1201 unsigned long clock
;
1203 if (pci_quatech_test(port
) < 0)
1206 qopr
= pci_quatech_rqopr(port
);
1208 pci_quatech_wqopr(port
, qopr
& ~QOPR_CLOCK_X8
);
1209 reg
= pci_quatech_rqopr(port
);
1210 if (reg
& QOPR_CLOCK_X8
) {
1214 pci_quatech_wqopr(port
, qopr
| QOPR_CLOCK_X8
);
1215 reg
= pci_quatech_rqopr(port
);
1216 if (!(reg
& QOPR_CLOCK_X8
)) {
1220 reg
&= QOPR_CLOCK_X8
;
1221 if (reg
== QOPR_CLOCK_X2
) {
1223 set
= QOPR_CLOCK_X2
;
1224 } else if (reg
== QOPR_CLOCK_X4
) {
1226 set
= QOPR_CLOCK_X4
;
1227 } else if (reg
== QOPR_CLOCK_X8
) {
1229 set
= QOPR_CLOCK_X8
;
1232 set
= QOPR_CLOCK_X1
;
1234 qopr
&= ~QOPR_CLOCK_RATE_MASK
;
1238 pci_quatech_wqopr(port
, qopr
);
1242 static int pci_quatech_rs422(struct uart_8250_port
*port
)
1247 if (!pci_quatech_has_qmcr(port
))
1249 qmcr
= pci_quatech_rqmcr(port
);
1250 pci_quatech_wqmcr(port
, 0xFF);
1251 if (pci_quatech_rqmcr(port
))
1253 pci_quatech_wqmcr(port
, qmcr
);
1257 static int pci_quatech_init(struct pci_dev
*dev
)
1259 if (pci_quatech_amcc(dev
->device
)) {
1260 unsigned long base
= pci_resource_start(dev
, 0);
1263 outl(inl(base
+ 0x38), base
+ 0x38);
1264 tmp
= inl(base
+ 0x3c);
1265 outl(tmp
| 0x01000000, base
+ 0x3c);
1266 outl(tmp
, base
+ 0x3c);
1272 static int pci_quatech_setup(struct serial_private
*priv
,
1273 const struct pciserial_board
*board
,
1274 struct uart_8250_port
*port
, int idx
)
1276 /* Needed by pci_quatech calls below */
1277 port
->port
.iobase
= pci_resource_start(priv
->dev
, FL_GET_BASE(board
->flags
));
1278 /* Set up the clocking */
1279 port
->port
.uartclk
= pci_quatech_clock(port
);
1280 /* For now just warn about RS422 */
1281 if (pci_quatech_rs422(port
))
1282 pr_warn("quatech: software control of RS422 features not currently supported.\n");
1283 return pci_default_setup(priv
, board
, port
, idx
);
1286 static void pci_quatech_exit(struct pci_dev
*dev
)
1290 static int pci_default_setup(struct serial_private
*priv
,
1291 const struct pciserial_board
*board
,
1292 struct uart_8250_port
*port
, int idx
)
1294 unsigned int bar
, offset
= board
->first_offset
, maxnr
;
1296 bar
= FL_GET_BASE(board
->flags
);
1297 if (board
->flags
& FL_BASE_BARS
)
1300 offset
+= idx
* board
->uart_offset
;
1302 maxnr
= (pci_resource_len(priv
->dev
, bar
) - board
->first_offset
) >>
1303 (board
->reg_shift
+ 3);
1305 if (board
->flags
& FL_REGION_SZ_CAP
&& idx
>= maxnr
)
1308 return setup_port(priv
, port
, bar
, offset
, board
->reg_shift
);
1312 ce4100_serial_setup(struct serial_private
*priv
,
1313 const struct pciserial_board
*board
,
1314 struct uart_8250_port
*port
, int idx
)
1318 ret
= setup_port(priv
, port
, idx
, 0, board
->reg_shift
);
1319 port
->port
.iotype
= UPIO_MEM32
;
1320 port
->port
.type
= PORT_XSCALE
;
1321 port
->port
.flags
= (port
->port
.flags
| UPF_FIXED_PORT
| UPF_FIXED_TYPE
);
1322 port
->port
.regshift
= 2;
1328 pci_omegapci_setup(struct serial_private
*priv
,
1329 const struct pciserial_board
*board
,
1330 struct uart_8250_port
*port
, int idx
)
1332 return setup_port(priv
, port
, 2, idx
* 8, 0);
1336 pci_brcm_trumanage_setup(struct serial_private
*priv
,
1337 const struct pciserial_board
*board
,
1338 struct uart_8250_port
*port
, int idx
)
1340 int ret
= pci_default_setup(priv
, board
, port
, idx
);
1342 port
->port
.type
= PORT_BRCM_TRUMANAGE
;
1343 port
->port
.flags
= (port
->port
.flags
| UPF_FIXED_PORT
| UPF_FIXED_TYPE
);
1347 static int skip_tx_en_setup(struct serial_private
*priv
,
1348 const struct pciserial_board
*board
,
1349 struct uart_8250_port
*port
, int idx
)
1351 port
->port
.flags
|= UPF_NO_TXEN_TEST
;
1352 printk(KERN_DEBUG
"serial8250: skipping TxEn test for device "
1353 "[%04x:%04x] subsystem [%04x:%04x]\n",
1356 priv
->dev
->subsystem_vendor
,
1357 priv
->dev
->subsystem_device
);
1359 return pci_default_setup(priv
, board
, port
, idx
);
1362 static void kt_handle_break(struct uart_port
*p
)
1364 struct uart_8250_port
*up
=
1365 container_of(p
, struct uart_8250_port
, port
);
1367 * On receipt of a BI, serial device in Intel ME (Intel
1368 * management engine) needs to have its fifos cleared for sane
1369 * SOL (Serial Over Lan) output.
1371 serial8250_clear_and_reinit_fifos(up
);
1374 static unsigned int kt_serial_in(struct uart_port
*p
, int offset
)
1376 struct uart_8250_port
*up
=
1377 container_of(p
, struct uart_8250_port
, port
);
1381 * When the Intel ME (management engine) gets reset its serial
1382 * port registers could return 0 momentarily. Functions like
1383 * serial8250_console_write, read and save the IER, perform
1384 * some operation and then restore it. In order to avoid
1385 * setting IER register inadvertently to 0, if the value read
1386 * is 0, double check with ier value in uart_8250_port and use
1387 * that instead. up->ier should be the same value as what is
1388 * currently configured.
1390 val
= inb(p
->iobase
+ offset
);
1391 if (offset
== UART_IER
) {
1398 static int kt_serial_setup(struct serial_private
*priv
,
1399 const struct pciserial_board
*board
,
1400 struct uart_8250_port
*port
, int idx
)
1402 port
->port
.flags
|= UPF_BUG_THRE
;
1403 port
->port
.serial_in
= kt_serial_in
;
1404 port
->port
.handle_break
= kt_handle_break
;
1405 return skip_tx_en_setup(priv
, board
, port
, idx
);
1408 static int pci_eg20t_init(struct pci_dev
*dev
)
1410 #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
1418 pci_xr17c154_setup(struct serial_private
*priv
,
1419 const struct pciserial_board
*board
,
1420 struct uart_8250_port
*port
, int idx
)
1422 port
->port
.flags
|= UPF_EXAR_EFR
;
1423 return pci_default_setup(priv
, board
, port
, idx
);
1427 pci_xr17v35x_setup(struct serial_private
*priv
,
1428 const struct pciserial_board
*board
,
1429 struct uart_8250_port
*port
, int idx
)
1433 p
= pci_ioremap_bar(priv
->dev
, 0);
1437 port
->port
.flags
|= UPF_EXAR_EFR
;
1440 * Setup Multipurpose Input/Output pins.
1443 writeb(0x00, p
+ 0x8f); /*MPIOINT[7:0]*/
1444 writeb(0x00, p
+ 0x90); /*MPIOLVL[7:0]*/
1445 writeb(0x00, p
+ 0x91); /*MPIO3T[7:0]*/
1446 writeb(0x00, p
+ 0x92); /*MPIOINV[7:0]*/
1447 writeb(0x00, p
+ 0x93); /*MPIOSEL[7:0]*/
1448 writeb(0x00, p
+ 0x94); /*MPIOOD[7:0]*/
1449 writeb(0x00, p
+ 0x95); /*MPIOINT[15:8]*/
1450 writeb(0x00, p
+ 0x96); /*MPIOLVL[15:8]*/
1451 writeb(0x00, p
+ 0x97); /*MPIO3T[15:8]*/
1452 writeb(0x00, p
+ 0x98); /*MPIOINV[15:8]*/
1453 writeb(0x00, p
+ 0x99); /*MPIOSEL[15:8]*/
1454 writeb(0x00, p
+ 0x9a); /*MPIOOD[15:8]*/
1456 writeb(0x00, p
+ UART_EXAR_8XMODE
);
1457 writeb(UART_FCTR_EXAR_TRGD
, p
+ UART_EXAR_FCTR
);
1458 writeb(128, p
+ UART_EXAR_TXTRG
);
1459 writeb(128, p
+ UART_EXAR_RXTRG
);
1462 return pci_default_setup(priv
, board
, port
, idx
);
1465 #define PCI_DEVICE_ID_COMMTECH_4222PCI335 0x0004
1466 #define PCI_DEVICE_ID_COMMTECH_4224PCI335 0x0002
1467 #define PCI_DEVICE_ID_COMMTECH_2324PCI335 0x000a
1468 #define PCI_DEVICE_ID_COMMTECH_2328PCI335 0x000b
1471 pci_fastcom335_setup(struct serial_private
*priv
,
1472 const struct pciserial_board
*board
,
1473 struct uart_8250_port
*port
, int idx
)
1477 p
= pci_ioremap_bar(priv
->dev
, 0);
1481 port
->port
.flags
|= UPF_EXAR_EFR
;
1484 * Setup Multipurpose Input/Output pins.
1487 switch (priv
->dev
->device
) {
1488 case PCI_DEVICE_ID_COMMTECH_4222PCI335
:
1489 case PCI_DEVICE_ID_COMMTECH_4224PCI335
:
1490 writeb(0x78, p
+ 0x90); /* MPIOLVL[7:0] */
1491 writeb(0x00, p
+ 0x92); /* MPIOINV[7:0] */
1492 writeb(0x00, p
+ 0x93); /* MPIOSEL[7:0] */
1494 case PCI_DEVICE_ID_COMMTECH_2324PCI335
:
1495 case PCI_DEVICE_ID_COMMTECH_2328PCI335
:
1496 writeb(0x00, p
+ 0x90); /* MPIOLVL[7:0] */
1497 writeb(0xc0, p
+ 0x92); /* MPIOINV[7:0] */
1498 writeb(0xc0, p
+ 0x93); /* MPIOSEL[7:0] */
1501 writeb(0x00, p
+ 0x8f); /* MPIOINT[7:0] */
1502 writeb(0x00, p
+ 0x91); /* MPIO3T[7:0] */
1503 writeb(0x00, p
+ 0x94); /* MPIOOD[7:0] */
1505 writeb(0x00, p
+ UART_EXAR_8XMODE
);
1506 writeb(UART_FCTR_EXAR_TRGD
, p
+ UART_EXAR_FCTR
);
1507 writeb(32, p
+ UART_EXAR_TXTRG
);
1508 writeb(32, p
+ UART_EXAR_RXTRG
);
1511 return pci_default_setup(priv
, board
, port
, idx
);
1515 pci_wch_ch353_setup(struct serial_private
*priv
,
1516 const struct pciserial_board
*board
,
1517 struct uart_8250_port
*port
, int idx
)
1519 port
->port
.flags
|= UPF_FIXED_TYPE
;
1520 port
->port
.type
= PORT_16550A
;
1521 return pci_default_setup(priv
, board
, port
, idx
);
1524 #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
1525 #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
1526 #define PCI_DEVICE_ID_OCTPRO 0x0001
1527 #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
1528 #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
1529 #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
1530 #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
1531 #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
1532 #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
1533 #define PCI_VENDOR_ID_ADVANTECH 0x13fe
1534 #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
1535 #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
1536 #define PCI_DEVICE_ID_TITAN_200I 0x8028
1537 #define PCI_DEVICE_ID_TITAN_400I 0x8048
1538 #define PCI_DEVICE_ID_TITAN_800I 0x8088
1539 #define PCI_DEVICE_ID_TITAN_800EH 0xA007
1540 #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
1541 #define PCI_DEVICE_ID_TITAN_400EH 0xA009
1542 #define PCI_DEVICE_ID_TITAN_100E 0xA010
1543 #define PCI_DEVICE_ID_TITAN_200E 0xA012
1544 #define PCI_DEVICE_ID_TITAN_400E 0xA013
1545 #define PCI_DEVICE_ID_TITAN_800E 0xA014
1546 #define PCI_DEVICE_ID_TITAN_200EI 0xA016
1547 #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
1548 #define PCI_DEVICE_ID_TITAN_400V3 0xA310
1549 #define PCI_DEVICE_ID_TITAN_410V3 0xA312
1550 #define PCI_DEVICE_ID_TITAN_800V3 0xA314
1551 #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
1552 #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
1553 #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
1554 #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
1555 #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
1556 #define PCI_VENDOR_ID_WCH 0x4348
1557 #define PCI_DEVICE_ID_WCH_CH352_2S 0x3253
1558 #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
1559 #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
1560 #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
1561 #define PCI_VENDOR_ID_AGESTAR 0x5372
1562 #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
1563 #define PCI_VENDOR_ID_ASIX 0x9710
1564 #define PCI_DEVICE_ID_COMMTECH_4224PCIE 0x0020
1565 #define PCI_DEVICE_ID_COMMTECH_4228PCIE 0x0021
1566 #define PCI_DEVICE_ID_COMMTECH_4222PCIE 0x0022
1567 #define PCI_DEVICE_ID_BROADCOM_TRUMANAGE 0x160a
1569 #define PCI_VENDOR_ID_SUNIX 0x1fd4
1570 #define PCI_DEVICE_ID_SUNIX_1999 0x1999
1573 /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
1574 #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
1575 #define PCI_SUBDEVICE_ID_UNKNOWN_0x1588 0x1588
1578 * Master list of serial port init/setup/exit quirks.
1579 * This does not describe the general nature of the port.
1580 * (ie, baud base, number and location of ports, etc)
1582 * This list is ordered alphabetically by vendor then device.
1583 * Specific entries must come before more generic entries.
1585 static struct pci_serial_quirk pci_serial_quirks
[] __refdata
= {
1587 * ADDI-DATA GmbH communication cards <info@addi-data.com>
1590 .vendor
= PCI_VENDOR_ID_ADDIDATA_OLD
,
1591 .device
= PCI_DEVICE_ID_ADDIDATA_APCI7800
,
1592 .subvendor
= PCI_ANY_ID
,
1593 .subdevice
= PCI_ANY_ID
,
1594 .setup
= addidata_apci7800_setup
,
1597 * AFAVLAB cards - these may be called via parport_serial
1598 * It is not clear whether this applies to all products.
1601 .vendor
= PCI_VENDOR_ID_AFAVLAB
,
1602 .device
= PCI_ANY_ID
,
1603 .subvendor
= PCI_ANY_ID
,
1604 .subdevice
= PCI_ANY_ID
,
1605 .setup
= afavlab_setup
,
1611 .vendor
= PCI_VENDOR_ID_HP
,
1612 .device
= PCI_DEVICE_ID_HP_DIVA
,
1613 .subvendor
= PCI_ANY_ID
,
1614 .subdevice
= PCI_ANY_ID
,
1615 .init
= pci_hp_diva_init
,
1616 .setup
= pci_hp_diva_setup
,
1622 .vendor
= PCI_VENDOR_ID_INTEL
,
1623 .device
= PCI_DEVICE_ID_INTEL_80960_RP
,
1624 .subvendor
= 0xe4bf,
1625 .subdevice
= PCI_ANY_ID
,
1626 .init
= pci_inteli960ni_init
,
1627 .setup
= pci_default_setup
,
1630 .vendor
= PCI_VENDOR_ID_INTEL
,
1631 .device
= PCI_DEVICE_ID_INTEL_8257X_SOL
,
1632 .subvendor
= PCI_ANY_ID
,
1633 .subdevice
= PCI_ANY_ID
,
1634 .setup
= skip_tx_en_setup
,
1637 .vendor
= PCI_VENDOR_ID_INTEL
,
1638 .device
= PCI_DEVICE_ID_INTEL_82573L_SOL
,
1639 .subvendor
= PCI_ANY_ID
,
1640 .subdevice
= PCI_ANY_ID
,
1641 .setup
= skip_tx_en_setup
,
1644 .vendor
= PCI_VENDOR_ID_INTEL
,
1645 .device
= PCI_DEVICE_ID_INTEL_82573E_SOL
,
1646 .subvendor
= PCI_ANY_ID
,
1647 .subdevice
= PCI_ANY_ID
,
1648 .setup
= skip_tx_en_setup
,
1651 .vendor
= PCI_VENDOR_ID_INTEL
,
1652 .device
= PCI_DEVICE_ID_INTEL_CE4100_UART
,
1653 .subvendor
= PCI_ANY_ID
,
1654 .subdevice
= PCI_ANY_ID
,
1655 .setup
= ce4100_serial_setup
,
1658 .vendor
= PCI_VENDOR_ID_INTEL
,
1659 .device
= PCI_DEVICE_ID_INTEL_PATSBURG_KT
,
1660 .subvendor
= PCI_ANY_ID
,
1661 .subdevice
= PCI_ANY_ID
,
1662 .setup
= kt_serial_setup
,
1668 .vendor
= PCI_VENDOR_ID_ITE
,
1669 .device
= PCI_DEVICE_ID_ITE_8872
,
1670 .subvendor
= PCI_ANY_ID
,
1671 .subdevice
= PCI_ANY_ID
,
1672 .init
= pci_ite887x_init
,
1673 .setup
= pci_default_setup
,
1674 .exit
= pci_ite887x_exit
,
1677 * National Instruments
1680 .vendor
= PCI_VENDOR_ID_NI
,
1681 .device
= PCI_DEVICE_ID_NI_PCI23216
,
1682 .subvendor
= PCI_ANY_ID
,
1683 .subdevice
= PCI_ANY_ID
,
1684 .init
= pci_ni8420_init
,
1685 .setup
= pci_default_setup
,
1686 .exit
= pci_ni8420_exit
,
1689 .vendor
= PCI_VENDOR_ID_NI
,
1690 .device
= PCI_DEVICE_ID_NI_PCI2328
,
1691 .subvendor
= PCI_ANY_ID
,
1692 .subdevice
= PCI_ANY_ID
,
1693 .init
= pci_ni8420_init
,
1694 .setup
= pci_default_setup
,
1695 .exit
= pci_ni8420_exit
,
1698 .vendor
= PCI_VENDOR_ID_NI
,
1699 .device
= PCI_DEVICE_ID_NI_PCI2324
,
1700 .subvendor
= PCI_ANY_ID
,
1701 .subdevice
= PCI_ANY_ID
,
1702 .init
= pci_ni8420_init
,
1703 .setup
= pci_default_setup
,
1704 .exit
= pci_ni8420_exit
,
1707 .vendor
= PCI_VENDOR_ID_NI
,
1708 .device
= PCI_DEVICE_ID_NI_PCI2322
,
1709 .subvendor
= PCI_ANY_ID
,
1710 .subdevice
= PCI_ANY_ID
,
1711 .init
= pci_ni8420_init
,
1712 .setup
= pci_default_setup
,
1713 .exit
= pci_ni8420_exit
,
1716 .vendor
= PCI_VENDOR_ID_NI
,
1717 .device
= PCI_DEVICE_ID_NI_PCI2324I
,
1718 .subvendor
= PCI_ANY_ID
,
1719 .subdevice
= PCI_ANY_ID
,
1720 .init
= pci_ni8420_init
,
1721 .setup
= pci_default_setup
,
1722 .exit
= pci_ni8420_exit
,
1725 .vendor
= PCI_VENDOR_ID_NI
,
1726 .device
= PCI_DEVICE_ID_NI_PCI2322I
,
1727 .subvendor
= PCI_ANY_ID
,
1728 .subdevice
= PCI_ANY_ID
,
1729 .init
= pci_ni8420_init
,
1730 .setup
= pci_default_setup
,
1731 .exit
= pci_ni8420_exit
,
1734 .vendor
= PCI_VENDOR_ID_NI
,
1735 .device
= PCI_DEVICE_ID_NI_PXI8420_23216
,
1736 .subvendor
= PCI_ANY_ID
,
1737 .subdevice
= PCI_ANY_ID
,
1738 .init
= pci_ni8420_init
,
1739 .setup
= pci_default_setup
,
1740 .exit
= pci_ni8420_exit
,
1743 .vendor
= PCI_VENDOR_ID_NI
,
1744 .device
= PCI_DEVICE_ID_NI_PXI8420_2328
,
1745 .subvendor
= PCI_ANY_ID
,
1746 .subdevice
= PCI_ANY_ID
,
1747 .init
= pci_ni8420_init
,
1748 .setup
= pci_default_setup
,
1749 .exit
= pci_ni8420_exit
,
1752 .vendor
= PCI_VENDOR_ID_NI
,
1753 .device
= PCI_DEVICE_ID_NI_PXI8420_2324
,
1754 .subvendor
= PCI_ANY_ID
,
1755 .subdevice
= PCI_ANY_ID
,
1756 .init
= pci_ni8420_init
,
1757 .setup
= pci_default_setup
,
1758 .exit
= pci_ni8420_exit
,
1761 .vendor
= PCI_VENDOR_ID_NI
,
1762 .device
= PCI_DEVICE_ID_NI_PXI8420_2322
,
1763 .subvendor
= PCI_ANY_ID
,
1764 .subdevice
= PCI_ANY_ID
,
1765 .init
= pci_ni8420_init
,
1766 .setup
= pci_default_setup
,
1767 .exit
= pci_ni8420_exit
,
1770 .vendor
= PCI_VENDOR_ID_NI
,
1771 .device
= PCI_DEVICE_ID_NI_PXI8422_2324
,
1772 .subvendor
= PCI_ANY_ID
,
1773 .subdevice
= PCI_ANY_ID
,
1774 .init
= pci_ni8420_init
,
1775 .setup
= pci_default_setup
,
1776 .exit
= pci_ni8420_exit
,
1779 .vendor
= PCI_VENDOR_ID_NI
,
1780 .device
= PCI_DEVICE_ID_NI_PXI8422_2322
,
1781 .subvendor
= PCI_ANY_ID
,
1782 .subdevice
= PCI_ANY_ID
,
1783 .init
= pci_ni8420_init
,
1784 .setup
= pci_default_setup
,
1785 .exit
= pci_ni8420_exit
,
1788 .vendor
= PCI_VENDOR_ID_NI
,
1789 .device
= PCI_ANY_ID
,
1790 .subvendor
= PCI_ANY_ID
,
1791 .subdevice
= PCI_ANY_ID
,
1792 .init
= pci_ni8430_init
,
1793 .setup
= pci_ni8430_setup
,
1794 .exit
= pci_ni8430_exit
,
1798 .vendor
= PCI_VENDOR_ID_QUATECH
,
1799 .device
= PCI_ANY_ID
,
1800 .subvendor
= PCI_ANY_ID
,
1801 .subdevice
= PCI_ANY_ID
,
1802 .init
= pci_quatech_init
,
1803 .setup
= pci_quatech_setup
,
1804 .exit
= pci_quatech_exit
,
1810 .vendor
= PCI_VENDOR_ID_PANACOM
,
1811 .device
= PCI_DEVICE_ID_PANACOM_QUADMODEM
,
1812 .subvendor
= PCI_ANY_ID
,
1813 .subdevice
= PCI_ANY_ID
,
1814 .init
= pci_plx9050_init
,
1815 .setup
= pci_default_setup
,
1816 .exit
= pci_plx9050_exit
,
1819 .vendor
= PCI_VENDOR_ID_PANACOM
,
1820 .device
= PCI_DEVICE_ID_PANACOM_DUALMODEM
,
1821 .subvendor
= PCI_ANY_ID
,
1822 .subdevice
= PCI_ANY_ID
,
1823 .init
= pci_plx9050_init
,
1824 .setup
= pci_default_setup
,
1825 .exit
= pci_plx9050_exit
,
1831 .vendor
= PCI_VENDOR_ID_PLX
,
1832 .device
= PCI_DEVICE_ID_PLX_9030
,
1833 .subvendor
= PCI_SUBVENDOR_ID_PERLE
,
1834 .subdevice
= PCI_ANY_ID
,
1835 .setup
= pci_default_setup
,
1838 .vendor
= PCI_VENDOR_ID_PLX
,
1839 .device
= PCI_DEVICE_ID_PLX_9050
,
1840 .subvendor
= PCI_SUBVENDOR_ID_EXSYS
,
1841 .subdevice
= PCI_SUBDEVICE_ID_EXSYS_4055
,
1842 .init
= pci_plx9050_init
,
1843 .setup
= pci_default_setup
,
1844 .exit
= pci_plx9050_exit
,
1847 .vendor
= PCI_VENDOR_ID_PLX
,
1848 .device
= PCI_DEVICE_ID_PLX_9050
,
1849 .subvendor
= PCI_SUBVENDOR_ID_KEYSPAN
,
1850 .subdevice
= PCI_SUBDEVICE_ID_KEYSPAN_SX2
,
1851 .init
= pci_plx9050_init
,
1852 .setup
= pci_default_setup
,
1853 .exit
= pci_plx9050_exit
,
1856 .vendor
= PCI_VENDOR_ID_PLX
,
1857 .device
= PCI_DEVICE_ID_PLX_ROMULUS
,
1858 .subvendor
= PCI_VENDOR_ID_PLX
,
1859 .subdevice
= PCI_DEVICE_ID_PLX_ROMULUS
,
1860 .init
= pci_plx9050_init
,
1861 .setup
= pci_default_setup
,
1862 .exit
= pci_plx9050_exit
,
1865 * SBS Technologies, Inc., PMC-OCTALPRO 232
1868 .vendor
= PCI_VENDOR_ID_SBSMODULARIO
,
1869 .device
= PCI_DEVICE_ID_OCTPRO
,
1870 .subvendor
= PCI_SUBVENDOR_ID_SBSMODULARIO
,
1871 .subdevice
= PCI_SUBDEVICE_ID_OCTPRO232
,
1877 * SBS Technologies, Inc., PMC-OCTALPRO 422
1880 .vendor
= PCI_VENDOR_ID_SBSMODULARIO
,
1881 .device
= PCI_DEVICE_ID_OCTPRO
,
1882 .subvendor
= PCI_SUBVENDOR_ID_SBSMODULARIO
,
1883 .subdevice
= PCI_SUBDEVICE_ID_OCTPRO422
,
1889 * SBS Technologies, Inc., P-Octal 232
1892 .vendor
= PCI_VENDOR_ID_SBSMODULARIO
,
1893 .device
= PCI_DEVICE_ID_OCTPRO
,
1894 .subvendor
= PCI_SUBVENDOR_ID_SBSMODULARIO
,
1895 .subdevice
= PCI_SUBDEVICE_ID_POCTAL232
,
1901 * SBS Technologies, Inc., P-Octal 422
1904 .vendor
= PCI_VENDOR_ID_SBSMODULARIO
,
1905 .device
= PCI_DEVICE_ID_OCTPRO
,
1906 .subvendor
= PCI_SUBVENDOR_ID_SBSMODULARIO
,
1907 .subdevice
= PCI_SUBDEVICE_ID_POCTAL422
,
1913 * SIIG cards - these may be called via parport_serial
1916 .vendor
= PCI_VENDOR_ID_SIIG
,
1917 .device
= PCI_ANY_ID
,
1918 .subvendor
= PCI_ANY_ID
,
1919 .subdevice
= PCI_ANY_ID
,
1920 .init
= pci_siig_init
,
1921 .setup
= pci_siig_setup
,
1927 .vendor
= PCI_VENDOR_ID_TITAN
,
1928 .device
= PCI_DEVICE_ID_TITAN_400L
,
1929 .subvendor
= PCI_ANY_ID
,
1930 .subdevice
= PCI_ANY_ID
,
1931 .setup
= titan_400l_800l_setup
,
1934 .vendor
= PCI_VENDOR_ID_TITAN
,
1935 .device
= PCI_DEVICE_ID_TITAN_800L
,
1936 .subvendor
= PCI_ANY_ID
,
1937 .subdevice
= PCI_ANY_ID
,
1938 .setup
= titan_400l_800l_setup
,
1944 .vendor
= PCI_VENDOR_ID_TIMEDIA
,
1945 .device
= PCI_DEVICE_ID_TIMEDIA_1889
,
1946 .subvendor
= PCI_VENDOR_ID_TIMEDIA
,
1947 .subdevice
= PCI_ANY_ID
,
1948 .probe
= pci_timedia_probe
,
1949 .init
= pci_timedia_init
,
1950 .setup
= pci_timedia_setup
,
1953 .vendor
= PCI_VENDOR_ID_TIMEDIA
,
1954 .device
= PCI_ANY_ID
,
1955 .subvendor
= PCI_ANY_ID
,
1956 .subdevice
= PCI_ANY_ID
,
1957 .setup
= pci_timedia_setup
,
1960 * SUNIX (Timedia) cards
1961 * Do not "probe" for these cards as there is at least one combination
1962 * card that should be handled by parport_pc that doesn't match the
1963 * rule in pci_timedia_probe.
1964 * It is part number is MIO5079A but its subdevice ID is 0x0102.
1965 * There are some boards with part number SER5037AL that report
1966 * subdevice ID 0x0002.
1969 .vendor
= PCI_VENDOR_ID_SUNIX
,
1970 .device
= PCI_DEVICE_ID_SUNIX_1999
,
1971 .subvendor
= PCI_VENDOR_ID_SUNIX
,
1972 .subdevice
= PCI_ANY_ID
,
1973 .init
= pci_timedia_init
,
1974 .setup
= pci_timedia_setup
,
1980 .vendor
= PCI_VENDOR_ID_EXAR
,
1981 .device
= PCI_DEVICE_ID_EXAR_XR17C152
,
1982 .subvendor
= PCI_ANY_ID
,
1983 .subdevice
= PCI_ANY_ID
,
1984 .setup
= pci_xr17c154_setup
,
1987 .vendor
= PCI_VENDOR_ID_EXAR
,
1988 .device
= PCI_DEVICE_ID_EXAR_XR17C154
,
1989 .subvendor
= PCI_ANY_ID
,
1990 .subdevice
= PCI_ANY_ID
,
1991 .setup
= pci_xr17c154_setup
,
1994 .vendor
= PCI_VENDOR_ID_EXAR
,
1995 .device
= PCI_DEVICE_ID_EXAR_XR17C158
,
1996 .subvendor
= PCI_ANY_ID
,
1997 .subdevice
= PCI_ANY_ID
,
1998 .setup
= pci_xr17c154_setup
,
2001 .vendor
= PCI_VENDOR_ID_EXAR
,
2002 .device
= PCI_DEVICE_ID_EXAR_XR17V352
,
2003 .subvendor
= PCI_ANY_ID
,
2004 .subdevice
= PCI_ANY_ID
,
2005 .setup
= pci_xr17v35x_setup
,
2008 .vendor
= PCI_VENDOR_ID_EXAR
,
2009 .device
= PCI_DEVICE_ID_EXAR_XR17V354
,
2010 .subvendor
= PCI_ANY_ID
,
2011 .subdevice
= PCI_ANY_ID
,
2012 .setup
= pci_xr17v35x_setup
,
2015 .vendor
= PCI_VENDOR_ID_EXAR
,
2016 .device
= PCI_DEVICE_ID_EXAR_XR17V358
,
2017 .subvendor
= PCI_ANY_ID
,
2018 .subdevice
= PCI_ANY_ID
,
2019 .setup
= pci_xr17v35x_setup
,
2025 .vendor
= PCI_VENDOR_ID_XIRCOM
,
2026 .device
= PCI_DEVICE_ID_XIRCOM_X3201_MDM
,
2027 .subvendor
= PCI_ANY_ID
,
2028 .subdevice
= PCI_ANY_ID
,
2029 .init
= pci_xircom_init
,
2030 .setup
= pci_default_setup
,
2033 * Netmos cards - these may be called via parport_serial
2036 .vendor
= PCI_VENDOR_ID_NETMOS
,
2037 .device
= PCI_ANY_ID
,
2038 .subvendor
= PCI_ANY_ID
,
2039 .subdevice
= PCI_ANY_ID
,
2040 .init
= pci_netmos_init
,
2041 .setup
= pci_netmos_9900_setup
,
2044 * For Oxford Semiconductor Tornado based devices
2047 .vendor
= PCI_VENDOR_ID_OXSEMI
,
2048 .device
= PCI_ANY_ID
,
2049 .subvendor
= PCI_ANY_ID
,
2050 .subdevice
= PCI_ANY_ID
,
2051 .init
= pci_oxsemi_tornado_init
,
2052 .setup
= pci_default_setup
,
2055 .vendor
= PCI_VENDOR_ID_MAINPINE
,
2056 .device
= PCI_ANY_ID
,
2057 .subvendor
= PCI_ANY_ID
,
2058 .subdevice
= PCI_ANY_ID
,
2059 .init
= pci_oxsemi_tornado_init
,
2060 .setup
= pci_default_setup
,
2063 .vendor
= PCI_VENDOR_ID_DIGI
,
2064 .device
= PCIE_DEVICE_ID_NEO_2_OX_IBM
,
2065 .subvendor
= PCI_SUBVENDOR_ID_IBM
,
2066 .subdevice
= PCI_ANY_ID
,
2067 .init
= pci_oxsemi_tornado_init
,
2068 .setup
= pci_default_setup
,
2071 .vendor
= PCI_VENDOR_ID_INTEL
,
2073 .subvendor
= PCI_ANY_ID
,
2074 .subdevice
= PCI_ANY_ID
,
2075 .init
= pci_eg20t_init
,
2076 .setup
= pci_default_setup
,
2079 .vendor
= PCI_VENDOR_ID_INTEL
,
2081 .subvendor
= PCI_ANY_ID
,
2082 .subdevice
= PCI_ANY_ID
,
2083 .init
= pci_eg20t_init
,
2084 .setup
= pci_default_setup
,
2087 .vendor
= PCI_VENDOR_ID_INTEL
,
2089 .subvendor
= PCI_ANY_ID
,
2090 .subdevice
= PCI_ANY_ID
,
2091 .init
= pci_eg20t_init
,
2092 .setup
= pci_default_setup
,
2095 .vendor
= PCI_VENDOR_ID_INTEL
,
2097 .subvendor
= PCI_ANY_ID
,
2098 .subdevice
= PCI_ANY_ID
,
2099 .init
= pci_eg20t_init
,
2100 .setup
= pci_default_setup
,
2105 .subvendor
= PCI_ANY_ID
,
2106 .subdevice
= PCI_ANY_ID
,
2107 .init
= pci_eg20t_init
,
2108 .setup
= pci_default_setup
,
2113 .subvendor
= PCI_ANY_ID
,
2114 .subdevice
= PCI_ANY_ID
,
2115 .init
= pci_eg20t_init
,
2116 .setup
= pci_default_setup
,
2121 .subvendor
= PCI_ANY_ID
,
2122 .subdevice
= PCI_ANY_ID
,
2123 .init
= pci_eg20t_init
,
2124 .setup
= pci_default_setup
,
2129 .subvendor
= PCI_ANY_ID
,
2130 .subdevice
= PCI_ANY_ID
,
2131 .init
= pci_eg20t_init
,
2132 .setup
= pci_default_setup
,
2137 .subvendor
= PCI_ANY_ID
,
2138 .subdevice
= PCI_ANY_ID
,
2139 .init
= pci_eg20t_init
,
2140 .setup
= pci_default_setup
,
2143 * Cronyx Omega PCI (PLX-chip based)
2146 .vendor
= PCI_VENDOR_ID_PLX
,
2147 .device
= PCI_DEVICE_ID_PLX_CRONYX_OMEGA
,
2148 .subvendor
= PCI_ANY_ID
,
2149 .subdevice
= PCI_ANY_ID
,
2150 .setup
= pci_omegapci_setup
,
2152 /* WCH CH353 2S1P card (16550 clone) */
2154 .vendor
= PCI_VENDOR_ID_WCH
,
2155 .device
= PCI_DEVICE_ID_WCH_CH353_2S1P
,
2156 .subvendor
= PCI_ANY_ID
,
2157 .subdevice
= PCI_ANY_ID
,
2158 .setup
= pci_wch_ch353_setup
,
2160 /* WCH CH353 4S card (16550 clone) */
2162 .vendor
= PCI_VENDOR_ID_WCH
,
2163 .device
= PCI_DEVICE_ID_WCH_CH353_4S
,
2164 .subvendor
= PCI_ANY_ID
,
2165 .subdevice
= PCI_ANY_ID
,
2166 .setup
= pci_wch_ch353_setup
,
2168 /* WCH CH353 2S1PF card (16550 clone) */
2170 .vendor
= PCI_VENDOR_ID_WCH
,
2171 .device
= PCI_DEVICE_ID_WCH_CH353_2S1PF
,
2172 .subvendor
= PCI_ANY_ID
,
2173 .subdevice
= PCI_ANY_ID
,
2174 .setup
= pci_wch_ch353_setup
,
2176 /* WCH CH352 2S card (16550 clone) */
2178 .vendor
= PCI_VENDOR_ID_WCH
,
2179 .device
= PCI_DEVICE_ID_WCH_CH352_2S
,
2180 .subvendor
= PCI_ANY_ID
,
2181 .subdevice
= PCI_ANY_ID
,
2182 .setup
= pci_wch_ch353_setup
,
2185 * ASIX devices with FIFO bug
2188 .vendor
= PCI_VENDOR_ID_ASIX
,
2189 .device
= PCI_ANY_ID
,
2190 .subvendor
= PCI_ANY_ID
,
2191 .subdevice
= PCI_ANY_ID
,
2192 .setup
= pci_asix_setup
,
2195 * Commtech, Inc. Fastcom adapters
2199 .vendor
= PCI_VENDOR_ID_COMMTECH
,
2200 .device
= PCI_DEVICE_ID_COMMTECH_4222PCI335
,
2201 .subvendor
= PCI_ANY_ID
,
2202 .subdevice
= PCI_ANY_ID
,
2203 .setup
= pci_fastcom335_setup
,
2206 .vendor
= PCI_VENDOR_ID_COMMTECH
,
2207 .device
= PCI_DEVICE_ID_COMMTECH_4224PCI335
,
2208 .subvendor
= PCI_ANY_ID
,
2209 .subdevice
= PCI_ANY_ID
,
2210 .setup
= pci_fastcom335_setup
,
2213 .vendor
= PCI_VENDOR_ID_COMMTECH
,
2214 .device
= PCI_DEVICE_ID_COMMTECH_2324PCI335
,
2215 .subvendor
= PCI_ANY_ID
,
2216 .subdevice
= PCI_ANY_ID
,
2217 .setup
= pci_fastcom335_setup
,
2220 .vendor
= PCI_VENDOR_ID_COMMTECH
,
2221 .device
= PCI_DEVICE_ID_COMMTECH_2328PCI335
,
2222 .subvendor
= PCI_ANY_ID
,
2223 .subdevice
= PCI_ANY_ID
,
2224 .setup
= pci_fastcom335_setup
,
2227 .vendor
= PCI_VENDOR_ID_COMMTECH
,
2228 .device
= PCI_DEVICE_ID_COMMTECH_4222PCIE
,
2229 .subvendor
= PCI_ANY_ID
,
2230 .subdevice
= PCI_ANY_ID
,
2231 .setup
= pci_xr17v35x_setup
,
2234 .vendor
= PCI_VENDOR_ID_COMMTECH
,
2235 .device
= PCI_DEVICE_ID_COMMTECH_4224PCIE
,
2236 .subvendor
= PCI_ANY_ID
,
2237 .subdevice
= PCI_ANY_ID
,
2238 .setup
= pci_xr17v35x_setup
,
2241 .vendor
= PCI_VENDOR_ID_COMMTECH
,
2242 .device
= PCI_DEVICE_ID_COMMTECH_4228PCIE
,
2243 .subvendor
= PCI_ANY_ID
,
2244 .subdevice
= PCI_ANY_ID
,
2245 .setup
= pci_xr17v35x_setup
,
2248 * Broadcom TruManage (NetXtreme)
2251 .vendor
= PCI_VENDOR_ID_BROADCOM
,
2252 .device
= PCI_DEVICE_ID_BROADCOM_TRUMANAGE
,
2253 .subvendor
= PCI_ANY_ID
,
2254 .subdevice
= PCI_ANY_ID
,
2255 .setup
= pci_brcm_trumanage_setup
,
2259 * Default "match everything" terminator entry
2262 .vendor
= PCI_ANY_ID
,
2263 .device
= PCI_ANY_ID
,
2264 .subvendor
= PCI_ANY_ID
,
2265 .subdevice
= PCI_ANY_ID
,
2266 .setup
= pci_default_setup
,
2270 static inline int quirk_id_matches(u32 quirk_id
, u32 dev_id
)
2272 return quirk_id
== PCI_ANY_ID
|| quirk_id
== dev_id
;
2275 static struct pci_serial_quirk
*find_quirk(struct pci_dev
*dev
)
2277 struct pci_serial_quirk
*quirk
;
2279 for (quirk
= pci_serial_quirks
; ; quirk
++)
2280 if (quirk_id_matches(quirk
->vendor
, dev
->vendor
) &&
2281 quirk_id_matches(quirk
->device
, dev
->device
) &&
2282 quirk_id_matches(quirk
->subvendor
, dev
->subsystem_vendor
) &&
2283 quirk_id_matches(quirk
->subdevice
, dev
->subsystem_device
))
2288 static inline int get_pci_irq(struct pci_dev
*dev
,
2289 const struct pciserial_board
*board
)
2291 if (board
->flags
& FL_NOIRQ
)
2298 * This is the configuration table for all of the PCI serial boards
2299 * which we support. It is directly indexed by the pci_board_num_t enum
2300 * value, which is encoded in the pci_device_id PCI probe table's
2301 * driver_data member.
2303 * The makeup of these names are:
2304 * pbn_bn{_bt}_n_baud{_offsetinhex}
2306 * bn = PCI BAR number
2307 * bt = Index using PCI BARs
2308 * n = number of serial ports
2310 * offsetinhex = offset for each sequential port (in hex)
2312 * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
2314 * Please note: in theory if n = 1, _bt infix should make no difference.
2315 * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
2317 enum pci_board_num_t
{
2334 pbn_b0_2_1152000_200
,
2335 pbn_b0_4_1152000_200
,
2336 pbn_b0_8_1152000_200
,
2341 pbn_b0_2_1843200_200
,
2342 pbn_b0_4_1843200_200
,
2343 pbn_b0_8_1843200_200
,
2417 * Board-specific versions.
2424 pbn_oxsemi_1_4000000
,
2425 pbn_oxsemi_2_4000000
,
2426 pbn_oxsemi_4_4000000
,
2427 pbn_oxsemi_8_4000000
,
2440 pbn_exar_ibm_saturn
,
2446 pbn_ADDIDATA_PCIe_1_3906250
,
2447 pbn_ADDIDATA_PCIe_2_3906250
,
2448 pbn_ADDIDATA_PCIe_4_3906250
,
2449 pbn_ADDIDATA_PCIe_8_3906250
,
2450 pbn_ce4100_1_115200
,
2452 pbn_NETMOS9900_2s_115200
,
2457 * uart_offset - the space between channels
2458 * reg_shift - describes how the UART registers are mapped
2459 * to PCI memory by the card.
2460 * For example IER register on SBS, Inc. PMC-OctPro is located at
2461 * offset 0x10 from the UART base, while UART_IER is defined as 1
2462 * in include/linux/serial_reg.h,
2463 * see first lines of serial_in() and serial_out() in 8250.c
2466 static struct pciserial_board pci_boards
[] = {
2470 .base_baud
= 115200,
2473 [pbn_b0_1_115200
] = {
2476 .base_baud
= 115200,
2479 [pbn_b0_2_115200
] = {
2482 .base_baud
= 115200,
2485 [pbn_b0_4_115200
] = {
2488 .base_baud
= 115200,
2491 [pbn_b0_5_115200
] = {
2494 .base_baud
= 115200,
2497 [pbn_b0_8_115200
] = {
2500 .base_baud
= 115200,
2503 [pbn_b0_1_921600
] = {
2506 .base_baud
= 921600,
2509 [pbn_b0_2_921600
] = {
2512 .base_baud
= 921600,
2515 [pbn_b0_4_921600
] = {
2518 .base_baud
= 921600,
2522 [pbn_b0_2_1130000
] = {
2525 .base_baud
= 1130000,
2529 [pbn_b0_4_1152000
] = {
2532 .base_baud
= 1152000,
2536 [pbn_b0_2_1152000_200
] = {
2539 .base_baud
= 1152000,
2540 .uart_offset
= 0x200,
2543 [pbn_b0_4_1152000_200
] = {
2546 .base_baud
= 1152000,
2547 .uart_offset
= 0x200,
2550 [pbn_b0_8_1152000_200
] = {
2553 .base_baud
= 1152000,
2554 .uart_offset
= 0x200,
2557 [pbn_b0_2_1843200
] = {
2560 .base_baud
= 1843200,
2563 [pbn_b0_4_1843200
] = {
2566 .base_baud
= 1843200,
2570 [pbn_b0_2_1843200_200
] = {
2573 .base_baud
= 1843200,
2574 .uart_offset
= 0x200,
2576 [pbn_b0_4_1843200_200
] = {
2579 .base_baud
= 1843200,
2580 .uart_offset
= 0x200,
2582 [pbn_b0_8_1843200_200
] = {
2585 .base_baud
= 1843200,
2586 .uart_offset
= 0x200,
2588 [pbn_b0_1_4000000
] = {
2591 .base_baud
= 4000000,
2595 [pbn_b0_bt_1_115200
] = {
2596 .flags
= FL_BASE0
|FL_BASE_BARS
,
2598 .base_baud
= 115200,
2601 [pbn_b0_bt_2_115200
] = {
2602 .flags
= FL_BASE0
|FL_BASE_BARS
,
2604 .base_baud
= 115200,
2607 [pbn_b0_bt_4_115200
] = {
2608 .flags
= FL_BASE0
|FL_BASE_BARS
,
2610 .base_baud
= 115200,
2613 [pbn_b0_bt_8_115200
] = {
2614 .flags
= FL_BASE0
|FL_BASE_BARS
,
2616 .base_baud
= 115200,
2620 [pbn_b0_bt_1_460800
] = {
2621 .flags
= FL_BASE0
|FL_BASE_BARS
,
2623 .base_baud
= 460800,
2626 [pbn_b0_bt_2_460800
] = {
2627 .flags
= FL_BASE0
|FL_BASE_BARS
,
2629 .base_baud
= 460800,
2632 [pbn_b0_bt_4_460800
] = {
2633 .flags
= FL_BASE0
|FL_BASE_BARS
,
2635 .base_baud
= 460800,
2639 [pbn_b0_bt_1_921600
] = {
2640 .flags
= FL_BASE0
|FL_BASE_BARS
,
2642 .base_baud
= 921600,
2645 [pbn_b0_bt_2_921600
] = {
2646 .flags
= FL_BASE0
|FL_BASE_BARS
,
2648 .base_baud
= 921600,
2651 [pbn_b0_bt_4_921600
] = {
2652 .flags
= FL_BASE0
|FL_BASE_BARS
,
2654 .base_baud
= 921600,
2657 [pbn_b0_bt_8_921600
] = {
2658 .flags
= FL_BASE0
|FL_BASE_BARS
,
2660 .base_baud
= 921600,
2664 [pbn_b1_1_115200
] = {
2667 .base_baud
= 115200,
2670 [pbn_b1_2_115200
] = {
2673 .base_baud
= 115200,
2676 [pbn_b1_4_115200
] = {
2679 .base_baud
= 115200,
2682 [pbn_b1_8_115200
] = {
2685 .base_baud
= 115200,
2688 [pbn_b1_16_115200
] = {
2691 .base_baud
= 115200,
2695 [pbn_b1_1_921600
] = {
2698 .base_baud
= 921600,
2701 [pbn_b1_2_921600
] = {
2704 .base_baud
= 921600,
2707 [pbn_b1_4_921600
] = {
2710 .base_baud
= 921600,
2713 [pbn_b1_8_921600
] = {
2716 .base_baud
= 921600,
2719 [pbn_b1_2_1250000
] = {
2722 .base_baud
= 1250000,
2726 [pbn_b1_bt_1_115200
] = {
2727 .flags
= FL_BASE1
|FL_BASE_BARS
,
2729 .base_baud
= 115200,
2732 [pbn_b1_bt_2_115200
] = {
2733 .flags
= FL_BASE1
|FL_BASE_BARS
,
2735 .base_baud
= 115200,
2738 [pbn_b1_bt_4_115200
] = {
2739 .flags
= FL_BASE1
|FL_BASE_BARS
,
2741 .base_baud
= 115200,
2745 [pbn_b1_bt_2_921600
] = {
2746 .flags
= FL_BASE1
|FL_BASE_BARS
,
2748 .base_baud
= 921600,
2752 [pbn_b1_1_1382400
] = {
2755 .base_baud
= 1382400,
2758 [pbn_b1_2_1382400
] = {
2761 .base_baud
= 1382400,
2764 [pbn_b1_4_1382400
] = {
2767 .base_baud
= 1382400,
2770 [pbn_b1_8_1382400
] = {
2773 .base_baud
= 1382400,
2777 [pbn_b2_1_115200
] = {
2780 .base_baud
= 115200,
2783 [pbn_b2_2_115200
] = {
2786 .base_baud
= 115200,
2789 [pbn_b2_4_115200
] = {
2792 .base_baud
= 115200,
2795 [pbn_b2_8_115200
] = {
2798 .base_baud
= 115200,
2802 [pbn_b2_1_460800
] = {
2805 .base_baud
= 460800,
2808 [pbn_b2_4_460800
] = {
2811 .base_baud
= 460800,
2814 [pbn_b2_8_460800
] = {
2817 .base_baud
= 460800,
2820 [pbn_b2_16_460800
] = {
2823 .base_baud
= 460800,
2827 [pbn_b2_1_921600
] = {
2830 .base_baud
= 921600,
2833 [pbn_b2_4_921600
] = {
2836 .base_baud
= 921600,
2839 [pbn_b2_8_921600
] = {
2842 .base_baud
= 921600,
2846 [pbn_b2_8_1152000
] = {
2849 .base_baud
= 1152000,
2853 [pbn_b2_bt_1_115200
] = {
2854 .flags
= FL_BASE2
|FL_BASE_BARS
,
2856 .base_baud
= 115200,
2859 [pbn_b2_bt_2_115200
] = {
2860 .flags
= FL_BASE2
|FL_BASE_BARS
,
2862 .base_baud
= 115200,
2865 [pbn_b2_bt_4_115200
] = {
2866 .flags
= FL_BASE2
|FL_BASE_BARS
,
2868 .base_baud
= 115200,
2872 [pbn_b2_bt_2_921600
] = {
2873 .flags
= FL_BASE2
|FL_BASE_BARS
,
2875 .base_baud
= 921600,
2878 [pbn_b2_bt_4_921600
] = {
2879 .flags
= FL_BASE2
|FL_BASE_BARS
,
2881 .base_baud
= 921600,
2885 [pbn_b3_2_115200
] = {
2888 .base_baud
= 115200,
2891 [pbn_b3_4_115200
] = {
2894 .base_baud
= 115200,
2897 [pbn_b3_8_115200
] = {
2900 .base_baud
= 115200,
2904 [pbn_b4_bt_2_921600
] = {
2907 .base_baud
= 921600,
2910 [pbn_b4_bt_4_921600
] = {
2913 .base_baud
= 921600,
2916 [pbn_b4_bt_8_921600
] = {
2919 .base_baud
= 921600,
2924 * Entries following this are board-specific.
2933 .base_baud
= 921600,
2934 .uart_offset
= 0x400,
2938 .flags
= FL_BASE2
|FL_BASE_BARS
,
2940 .base_baud
= 921600,
2941 .uart_offset
= 0x400,
2945 .flags
= FL_BASE2
|FL_BASE_BARS
,
2947 .base_baud
= 921600,
2948 .uart_offset
= 0x400,
2952 /* I think this entry is broken - the first_offset looks wrong --rmk */
2953 [pbn_plx_romulus
] = {
2956 .base_baud
= 921600,
2957 .uart_offset
= 8 << 2,
2959 .first_offset
= 0x03,
2963 * This board uses the size of PCI Base region 0 to
2964 * signal now many ports are available
2967 .flags
= FL_BASE0
|FL_REGION_SZ_CAP
,
2969 .base_baud
= 115200,
2972 [pbn_oxsemi_1_4000000
] = {
2975 .base_baud
= 4000000,
2976 .uart_offset
= 0x200,
2977 .first_offset
= 0x1000,
2979 [pbn_oxsemi_2_4000000
] = {
2982 .base_baud
= 4000000,
2983 .uart_offset
= 0x200,
2984 .first_offset
= 0x1000,
2986 [pbn_oxsemi_4_4000000
] = {
2989 .base_baud
= 4000000,
2990 .uart_offset
= 0x200,
2991 .first_offset
= 0x1000,
2993 [pbn_oxsemi_8_4000000
] = {
2996 .base_baud
= 4000000,
2997 .uart_offset
= 0x200,
2998 .first_offset
= 0x1000,
3003 * EKF addition for i960 Boards form EKF with serial port.
3006 [pbn_intel_i960
] = {
3009 .base_baud
= 921600,
3010 .uart_offset
= 8 << 2,
3012 .first_offset
= 0x10000,
3015 .flags
= FL_BASE0
|FL_NOIRQ
,
3017 .base_baud
= 458333,
3020 .first_offset
= 0x20178,
3024 * Computone - uses IOMEM.
3026 [pbn_computone_4
] = {
3029 .base_baud
= 921600,
3030 .uart_offset
= 0x40,
3032 .first_offset
= 0x200,
3034 [pbn_computone_6
] = {
3037 .base_baud
= 921600,
3038 .uart_offset
= 0x40,
3040 .first_offset
= 0x200,
3042 [pbn_computone_8
] = {
3045 .base_baud
= 921600,
3046 .uart_offset
= 0x40,
3048 .first_offset
= 0x200,
3053 .base_baud
= 460800,
3058 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
3059 * Only basic 16550A support.
3060 * XR17C15[24] are not tested, but they should work.
3062 [pbn_exar_XR17C152
] = {
3065 .base_baud
= 921600,
3066 .uart_offset
= 0x200,
3068 [pbn_exar_XR17C154
] = {
3071 .base_baud
= 921600,
3072 .uart_offset
= 0x200,
3074 [pbn_exar_XR17C158
] = {
3077 .base_baud
= 921600,
3078 .uart_offset
= 0x200,
3080 [pbn_exar_XR17V352
] = {
3083 .base_baud
= 7812500,
3084 .uart_offset
= 0x400,
3088 [pbn_exar_XR17V354
] = {
3091 .base_baud
= 7812500,
3092 .uart_offset
= 0x400,
3096 [pbn_exar_XR17V358
] = {
3099 .base_baud
= 7812500,
3100 .uart_offset
= 0x400,
3104 [pbn_exar_ibm_saturn
] = {
3107 .base_baud
= 921600,
3108 .uart_offset
= 0x200,
3112 * PA Semi PWRficient PA6T-1682M on-chip UART
3114 [pbn_pasemi_1682M
] = {
3117 .base_baud
= 8333333,
3120 * National Instruments 843x
3125 .base_baud
= 3686400,
3126 .uart_offset
= 0x10,
3127 .first_offset
= 0x800,
3132 .base_baud
= 3686400,
3133 .uart_offset
= 0x10,
3134 .first_offset
= 0x800,
3139 .base_baud
= 3686400,
3140 .uart_offset
= 0x10,
3141 .first_offset
= 0x800,
3146 .base_baud
= 3686400,
3147 .uart_offset
= 0x10,
3148 .first_offset
= 0x800,
3151 * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
3153 [pbn_ADDIDATA_PCIe_1_3906250
] = {
3156 .base_baud
= 3906250,
3157 .uart_offset
= 0x200,
3158 .first_offset
= 0x1000,
3160 [pbn_ADDIDATA_PCIe_2_3906250
] = {
3163 .base_baud
= 3906250,
3164 .uart_offset
= 0x200,
3165 .first_offset
= 0x1000,
3167 [pbn_ADDIDATA_PCIe_4_3906250
] = {
3170 .base_baud
= 3906250,
3171 .uart_offset
= 0x200,
3172 .first_offset
= 0x1000,
3174 [pbn_ADDIDATA_PCIe_8_3906250
] = {
3177 .base_baud
= 3906250,
3178 .uart_offset
= 0x200,
3179 .first_offset
= 0x1000,
3181 [pbn_ce4100_1_115200
] = {
3182 .flags
= FL_BASE_BARS
,
3184 .base_baud
= 921600,
3190 .base_baud
= 115200,
3191 .uart_offset
= 0x200,
3193 [pbn_NETMOS9900_2s_115200
] = {
3196 .base_baud
= 115200,
3198 [pbn_brcm_trumanage
] = {
3202 .base_baud
= 115200,
3206 static const struct pci_device_id blacklist
[] = {
3208 { PCI_VDEVICE(AL
, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
3209 { PCI_VDEVICE(MOTOROLA
, 0x3052), }, /* Motorola Si3052-based modem */
3210 { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
3212 /* multi-io cards handled by parport_serial */
3213 { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
3217 * Given a complete unknown PCI device, try to use some heuristics to
3218 * guess what the configuration might be, based on the pitiful PCI
3219 * serial specs. Returns 0 on success, 1 on failure.
3222 serial_pci_guess_board(struct pci_dev
*dev
, struct pciserial_board
*board
)
3224 const struct pci_device_id
*bldev
;
3225 int num_iomem
, num_port
, first_port
= -1, i
;
3228 * If it is not a communications device or the programming
3229 * interface is greater than 6, give up.
3231 * (Should we try to make guesses for multiport serial devices
3234 if ((((dev
->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL
) &&
3235 ((dev
->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM
)) ||
3236 (dev
->class & 0xff) > 6)
3240 * Do not access blacklisted devices that are known not to
3241 * feature serial ports or are handled by other modules.
3243 for (bldev
= blacklist
;
3244 bldev
< blacklist
+ ARRAY_SIZE(blacklist
);
3246 if (dev
->vendor
== bldev
->vendor
&&
3247 dev
->device
== bldev
->device
)
3251 num_iomem
= num_port
= 0;
3252 for (i
= 0; i
< PCI_NUM_BAR_RESOURCES
; i
++) {
3253 if (pci_resource_flags(dev
, i
) & IORESOURCE_IO
) {
3255 if (first_port
== -1)
3258 if (pci_resource_flags(dev
, i
) & IORESOURCE_MEM
)
3263 * If there is 1 or 0 iomem regions, and exactly one port,
3264 * use it. We guess the number of ports based on the IO
3267 if (num_iomem
<= 1 && num_port
== 1) {
3268 board
->flags
= first_port
;
3269 board
->num_ports
= pci_resource_len(dev
, first_port
) / 8;
3274 * Now guess if we've got a board which indexes by BARs.
3275 * Each IO BAR should be 8 bytes, and they should follow
3280 for (i
= 0; i
< PCI_NUM_BAR_RESOURCES
; i
++) {
3281 if (pci_resource_flags(dev
, i
) & IORESOURCE_IO
&&
3282 pci_resource_len(dev
, i
) == 8 &&
3283 (first_port
== -1 || (first_port
+ num_port
) == i
)) {
3285 if (first_port
== -1)
3291 board
->flags
= first_port
| FL_BASE_BARS
;
3292 board
->num_ports
= num_port
;
3300 serial_pci_matches(const struct pciserial_board
*board
,
3301 const struct pciserial_board
*guessed
)
3304 board
->num_ports
== guessed
->num_ports
&&
3305 board
->base_baud
== guessed
->base_baud
&&
3306 board
->uart_offset
== guessed
->uart_offset
&&
3307 board
->reg_shift
== guessed
->reg_shift
&&
3308 board
->first_offset
== guessed
->first_offset
;
3311 struct serial_private
*
3312 pciserial_init_ports(struct pci_dev
*dev
, const struct pciserial_board
*board
)
3314 struct uart_8250_port uart
;
3315 struct serial_private
*priv
;
3316 struct pci_serial_quirk
*quirk
;
3317 int rc
, nr_ports
, i
;
3319 nr_ports
= board
->num_ports
;
3322 * Find an init and setup quirks.
3324 quirk
= find_quirk(dev
);
3327 * Run the new-style initialization function.
3328 * The initialization function returns:
3330 * 0 - use board->num_ports
3331 * >0 - number of ports
3334 rc
= quirk
->init(dev
);
3343 priv
= kzalloc(sizeof(struct serial_private
) +
3344 sizeof(unsigned int) * nr_ports
,
3347 priv
= ERR_PTR(-ENOMEM
);
3352 priv
->quirk
= quirk
;
3354 memset(&uart
, 0, sizeof(uart
));
3355 uart
.port
.flags
= UPF_SKIP_TEST
| UPF_BOOT_AUTOCONF
| UPF_SHARE_IRQ
;
3356 uart
.port
.uartclk
= board
->base_baud
* 16;
3357 uart
.port
.irq
= get_pci_irq(dev
, board
);
3358 uart
.port
.dev
= &dev
->dev
;
3360 for (i
= 0; i
< nr_ports
; i
++) {
3361 if (quirk
->setup(priv
, board
, &uart
, i
))
3364 #ifdef SERIAL_DEBUG_PCI
3365 printk(KERN_DEBUG
"Setup PCI port: port %lx, irq %d, type %d\n",
3366 uart
.port
.iobase
, uart
.port
.irq
, uart
.port
.iotype
);
3369 priv
->line
[i
] = serial8250_register_8250_port(&uart
);
3370 if (priv
->line
[i
] < 0) {
3371 printk(KERN_WARNING
"Couldn't register serial port %s: %d\n", pci_name(dev
), priv
->line
[i
]);
3384 EXPORT_SYMBOL_GPL(pciserial_init_ports
);
3386 void pciserial_remove_ports(struct serial_private
*priv
)
3388 struct pci_serial_quirk
*quirk
;
3391 for (i
= 0; i
< priv
->nr
; i
++)
3392 serial8250_unregister_port(priv
->line
[i
]);
3394 for (i
= 0; i
< PCI_NUM_BAR_RESOURCES
; i
++) {
3395 if (priv
->remapped_bar
[i
])
3396 iounmap(priv
->remapped_bar
[i
]);
3397 priv
->remapped_bar
[i
] = NULL
;
3401 * Find the exit quirks.
3403 quirk
= find_quirk(priv
->dev
);
3405 quirk
->exit(priv
->dev
);
3409 EXPORT_SYMBOL_GPL(pciserial_remove_ports
);
3411 void pciserial_suspend_ports(struct serial_private
*priv
)
3415 for (i
= 0; i
< priv
->nr
; i
++)
3416 if (priv
->line
[i
] >= 0)
3417 serial8250_suspend_port(priv
->line
[i
]);
3420 * Ensure that every init quirk is properly torn down
3422 if (priv
->quirk
->exit
)
3423 priv
->quirk
->exit(priv
->dev
);
3425 EXPORT_SYMBOL_GPL(pciserial_suspend_ports
);
3427 void pciserial_resume_ports(struct serial_private
*priv
)
3432 * Ensure that the board is correctly configured.
3434 if (priv
->quirk
->init
)
3435 priv
->quirk
->init(priv
->dev
);
3437 for (i
= 0; i
< priv
->nr
; i
++)
3438 if (priv
->line
[i
] >= 0)
3439 serial8250_resume_port(priv
->line
[i
]);
3441 EXPORT_SYMBOL_GPL(pciserial_resume_ports
);
3444 * Probe one serial board. Unfortunately, there is no rhyme nor reason
3445 * to the arrangement of serial ports on a PCI card.
3448 pciserial_init_one(struct pci_dev
*dev
, const struct pci_device_id
*ent
)
3450 struct pci_serial_quirk
*quirk
;
3451 struct serial_private
*priv
;
3452 const struct pciserial_board
*board
;
3453 struct pciserial_board tmp
;
3456 quirk
= find_quirk(dev
);
3458 rc
= quirk
->probe(dev
);
3463 if (ent
->driver_data
>= ARRAY_SIZE(pci_boards
)) {
3464 printk(KERN_ERR
"pci_init_one: invalid driver_data: %ld\n",
3469 board
= &pci_boards
[ent
->driver_data
];
3471 rc
= pci_enable_device(dev
);
3472 pci_save_state(dev
);
3476 if (ent
->driver_data
== pbn_default
) {
3478 * Use a copy of the pci_board entry for this;
3479 * avoid changing entries in the table.
3481 memcpy(&tmp
, board
, sizeof(struct pciserial_board
));
3485 * We matched one of our class entries. Try to
3486 * determine the parameters of this board.
3488 rc
= serial_pci_guess_board(dev
, &tmp
);
3493 * We matched an explicit entry. If we are able to
3494 * detect this boards settings with our heuristic,
3495 * then we no longer need this entry.
3497 memcpy(&tmp
, &pci_boards
[pbn_default
],
3498 sizeof(struct pciserial_board
));
3499 rc
= serial_pci_guess_board(dev
, &tmp
);
3500 if (rc
== 0 && serial_pci_matches(board
, &tmp
))
3501 moan_device("Redundant entry in serial pci_table.",
3505 priv
= pciserial_init_ports(dev
, board
);
3506 if (!IS_ERR(priv
)) {
3507 pci_set_drvdata(dev
, priv
);
3514 pci_disable_device(dev
);
3518 static void pciserial_remove_one(struct pci_dev
*dev
)
3520 struct serial_private
*priv
= pci_get_drvdata(dev
);
3522 pci_set_drvdata(dev
, NULL
);
3524 pciserial_remove_ports(priv
);
3526 pci_disable_device(dev
);
3530 static int pciserial_suspend_one(struct pci_dev
*dev
, pm_message_t state
)
3532 struct serial_private
*priv
= pci_get_drvdata(dev
);
3535 pciserial_suspend_ports(priv
);
3537 pci_save_state(dev
);
3538 pci_set_power_state(dev
, pci_choose_state(dev
, state
));
3542 static int pciserial_resume_one(struct pci_dev
*dev
)
3545 struct serial_private
*priv
= pci_get_drvdata(dev
);
3547 pci_set_power_state(dev
, PCI_D0
);
3548 pci_restore_state(dev
);
3552 * The device may have been disabled. Re-enable it.
3554 err
= pci_enable_device(dev
);
3555 /* FIXME: We cannot simply error out here */
3557 printk(KERN_ERR
"pciserial: Unable to re-enable ports, trying to continue.\n");
3558 pciserial_resume_ports(priv
);
3564 static struct pci_device_id serial_pci_tbl
[] = {
3565 /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
3566 { PCI_VENDOR_ID_ADVANTECH
, PCI_DEVICE_ID_ADVANTECH_PCI3620
,
3567 PCI_DEVICE_ID_ADVANTECH_PCI3620
, 0x0001, 0, 0,
3569 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V960
,
3570 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3571 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232
, 0, 0,
3573 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V960
,
3574 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3575 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232
, 0, 0,
3577 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V960
,
3578 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3579 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232
, 0, 0,
3581 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3582 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3583 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232
, 0, 0,
3585 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3586 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3587 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232
, 0, 0,
3589 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3590 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3591 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232
, 0, 0,
3593 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3594 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3595 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485
, 0, 0,
3597 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3598 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3599 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4
, 0, 0,
3601 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3602 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3603 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485
, 0, 0,
3605 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3606 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3607 PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2
, 0, 0,
3609 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3610 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3611 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485
, 0, 0,
3613 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3614 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3615 PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6
, 0, 0,
3617 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3618 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3619 PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1
, 0, 0,
3621 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3622 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3623 PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1
, 0, 0,
3625 { PCI_VENDOR_ID_V3
, PCI_DEVICE_ID_V3_V351
,
3626 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3627 PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ
, 0, 0,
3629 { PCI_VENDOR_ID_OXSEMI
, PCI_DEVICE_ID_OXSEMI_16PCI954
,
3630 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3631 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2
, 0, 0,
3633 { PCI_VENDOR_ID_OXSEMI
, PCI_DEVICE_ID_OXSEMI_16PCI954
,
3634 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3635 PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4
, 0, 0,
3637 { PCI_VENDOR_ID_OXSEMI
, PCI_DEVICE_ID_OXSEMI_16PCI954
,
3638 PCI_VENDOR_ID_AFAVLAB
,
3639 PCI_SUBDEVICE_ID_AFAVLAB_P061
, 0, 0,
3641 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C152
,
3642 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3643 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232
, 0, 0,
3644 pbn_b0_2_1843200_200
},
3645 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C154
,
3646 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3647 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232
, 0, 0,
3648 pbn_b0_4_1843200_200
},
3649 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C158
,
3650 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3651 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232
, 0, 0,
3652 pbn_b0_8_1843200_200
},
3653 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C152
,
3654 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3655 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1
, 0, 0,
3656 pbn_b0_2_1843200_200
},
3657 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C154
,
3658 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3659 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2
, 0, 0,
3660 pbn_b0_4_1843200_200
},
3661 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C158
,
3662 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3663 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4
, 0, 0,
3664 pbn_b0_8_1843200_200
},
3665 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C152
,
3666 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3667 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2
, 0, 0,
3668 pbn_b0_2_1843200_200
},
3669 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C154
,
3670 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3671 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4
, 0, 0,
3672 pbn_b0_4_1843200_200
},
3673 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C158
,
3674 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3675 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8
, 0, 0,
3676 pbn_b0_8_1843200_200
},
3677 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C152
,
3678 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3679 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485
, 0, 0,
3680 pbn_b0_2_1843200_200
},
3681 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C154
,
3682 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3683 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485
, 0, 0,
3684 pbn_b0_4_1843200_200
},
3685 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C158
,
3686 PCI_SUBVENDOR_ID_CONNECT_TECH
,
3687 PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485
, 0, 0,
3688 pbn_b0_8_1843200_200
},
3689 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C152
,
3690 PCI_VENDOR_ID_IBM
, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT
,
3691 0, 0, pbn_exar_ibm_saturn
},
3693 { PCI_VENDOR_ID_SEALEVEL
, PCI_DEVICE_ID_SEALEVEL_U530
,
3694 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3695 pbn_b2_bt_1_115200
},
3696 { PCI_VENDOR_ID_SEALEVEL
, PCI_DEVICE_ID_SEALEVEL_UCOMM2
,
3697 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3698 pbn_b2_bt_2_115200
},
3699 { PCI_VENDOR_ID_SEALEVEL
, PCI_DEVICE_ID_SEALEVEL_UCOMM422
,
3700 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3701 pbn_b2_bt_4_115200
},
3702 { PCI_VENDOR_ID_SEALEVEL
, PCI_DEVICE_ID_SEALEVEL_UCOMM232
,
3703 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3704 pbn_b2_bt_2_115200
},
3705 { PCI_VENDOR_ID_SEALEVEL
, PCI_DEVICE_ID_SEALEVEL_COMM4
,
3706 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3707 pbn_b2_bt_4_115200
},
3708 { PCI_VENDOR_ID_SEALEVEL
, PCI_DEVICE_ID_SEALEVEL_COMM8
,
3709 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3711 { PCI_VENDOR_ID_SEALEVEL
, PCI_DEVICE_ID_SEALEVEL_7803
,
3712 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3714 { PCI_VENDOR_ID_SEALEVEL
, PCI_DEVICE_ID_SEALEVEL_UCOMM8
,
3715 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3718 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_GTEK_SERIAL2
,
3719 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3720 pbn_b2_bt_2_115200
},
3721 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_SPCOM200
,
3722 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3723 pbn_b2_bt_2_921600
},
3725 * VScom SPCOM800, from sl@s.pl
3727 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_SPCOM800
,
3728 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3730 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_1077
,
3731 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3733 /* Unknown card - subdevice 0x1584 */
3734 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3736 PCI_SUBDEVICE_ID_UNKNOWN_0x1584
, 0, 0,
3738 /* Unknown card - subdevice 0x1588 */
3739 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3741 PCI_SUBDEVICE_ID_UNKNOWN_0x1588
, 0, 0,
3743 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3744 PCI_SUBVENDOR_ID_KEYSPAN
,
3745 PCI_SUBDEVICE_ID_KEYSPAN_SX2
, 0, 0,
3747 { PCI_VENDOR_ID_PANACOM
, PCI_DEVICE_ID_PANACOM_QUADMODEM
,
3748 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3750 { PCI_VENDOR_ID_PANACOM
, PCI_DEVICE_ID_PANACOM_DUALMODEM
,
3751 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3753 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9030
,
3754 PCI_VENDOR_ID_ESDGMBH
,
3755 PCI_DEVICE_ID_ESDGMBH_CPCIASIO4
, 0, 0,
3757 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3758 PCI_SUBVENDOR_ID_CHASE_PCIFAST
,
3759 PCI_SUBDEVICE_ID_CHASE_PCIFAST4
, 0, 0,
3761 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3762 PCI_SUBVENDOR_ID_CHASE_PCIFAST
,
3763 PCI_SUBDEVICE_ID_CHASE_PCIFAST8
, 0, 0,
3765 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3766 PCI_SUBVENDOR_ID_CHASE_PCIFAST
,
3767 PCI_SUBDEVICE_ID_CHASE_PCIFAST16
, 0, 0,
3769 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3770 PCI_SUBVENDOR_ID_CHASE_PCIFAST
,
3771 PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC
, 0, 0,
3773 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3774 PCI_SUBVENDOR_ID_CHASE_PCIRAS
,
3775 PCI_SUBDEVICE_ID_CHASE_PCIRAS4
, 0, 0,
3777 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3778 PCI_SUBVENDOR_ID_CHASE_PCIRAS
,
3779 PCI_SUBDEVICE_ID_CHASE_PCIRAS8
, 0, 0,
3781 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9050
,
3782 PCI_SUBVENDOR_ID_EXSYS
,
3783 PCI_SUBDEVICE_ID_EXSYS_4055
, 0, 0,
3786 * Megawolf Romulus PCI Serial Card, from Mike Hudson
3789 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_ROMULUS
,
3790 0x10b5, 0x106a, 0, 0,
3793 * Quatech cards. These actually have configurable clocks but for
3794 * now we just use the default.
3796 * 100 series are RS232, 200 series RS422,
3798 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_QSC100
,
3799 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3801 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_DSC100
,
3802 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3804 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_DSC100E
,
3805 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3807 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_DSC200
,
3808 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3810 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_DSC200E
,
3811 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3813 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_QSC200
,
3814 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3816 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_ESC100D
,
3817 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3819 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_ESC100M
,
3820 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3822 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_QSCP100
,
3823 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3825 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_DSCP100
,
3826 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3828 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_QSCP200
,
3829 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3831 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_DSCP200
,
3832 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3834 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_QSCLP100
,
3835 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3837 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_DSCLP100
,
3838 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3840 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_SSCLP100
,
3841 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3843 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_QSCLP200
,
3844 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3846 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_DSCLP200
,
3847 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3849 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_SSCLP200
,
3850 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3852 { PCI_VENDOR_ID_QUATECH
, PCI_DEVICE_ID_QUATECH_ESCLP100
,
3853 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3856 { PCI_VENDOR_ID_SPECIALIX
, PCI_DEVICE_ID_OXSEMI_16PCI954
,
3857 PCI_VENDOR_ID_SPECIALIX
, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4
,
3860 { PCI_VENDOR_ID_OXSEMI
, PCI_DEVICE_ID_OXSEMI_16PCI954
,
3861 PCI_SUBVENDOR_ID_SIIG
, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL
,
3864 { PCI_VENDOR_ID_OXSEMI
, 0x9505,
3865 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3866 pbn_b0_bt_2_921600
},
3869 * The below card is a little controversial since it is the
3870 * subject of a PCI vendor/device ID clash. (See
3871 * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
3872 * For now just used the hex ID 0x950a.
3874 { PCI_VENDOR_ID_OXSEMI
, 0x950a,
3875 PCI_SUBVENDOR_ID_SIIG
, PCI_SUBDEVICE_ID_SIIG_DUAL_00
,
3876 0, 0, pbn_b0_2_115200
},
3877 { PCI_VENDOR_ID_OXSEMI
, 0x950a,
3878 PCI_SUBVENDOR_ID_SIIG
, PCI_SUBDEVICE_ID_SIIG_DUAL_30
,
3879 0, 0, pbn_b0_2_115200
},
3880 { PCI_VENDOR_ID_OXSEMI
, 0x950a,
3881 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3883 { PCI_VENDOR_ID_OXSEMI
, PCI_DEVICE_ID_OXSEMI_C950
,
3884 PCI_VENDOR_ID_OXSEMI
, PCI_SUBDEVICE_ID_OXSEMI_C950
, 0, 0,
3886 { PCI_VENDOR_ID_OXSEMI
, PCI_DEVICE_ID_OXSEMI_16PCI954
,
3887 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3889 { PCI_VENDOR_ID_OXSEMI
, PCI_DEVICE_ID_OXSEMI_16PCI952
,
3890 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3891 pbn_b0_bt_2_921600
},
3892 { PCI_VENDOR_ID_OXSEMI
, PCI_DEVICE_ID_OXSEMI_16PCI958
,
3893 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3897 * Oxford Semiconductor Inc. Tornado PCI express device range.
3899 { PCI_VENDOR_ID_OXSEMI
, 0xc101, /* OXPCIe952 1 Legacy UART */
3900 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3902 { PCI_VENDOR_ID_OXSEMI
, 0xc105, /* OXPCIe952 1 Legacy UART */
3903 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3905 { PCI_VENDOR_ID_OXSEMI
, 0xc11b, /* OXPCIe952 1 Native UART */
3906 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3907 pbn_oxsemi_1_4000000
},
3908 { PCI_VENDOR_ID_OXSEMI
, 0xc11f, /* OXPCIe952 1 Native UART */
3909 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3910 pbn_oxsemi_1_4000000
},
3911 { PCI_VENDOR_ID_OXSEMI
, 0xc120, /* OXPCIe952 1 Legacy UART */
3912 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3914 { PCI_VENDOR_ID_OXSEMI
, 0xc124, /* OXPCIe952 1 Legacy UART */
3915 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3917 { PCI_VENDOR_ID_OXSEMI
, 0xc138, /* OXPCIe952 1 Native UART */
3918 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3919 pbn_oxsemi_1_4000000
},
3920 { PCI_VENDOR_ID_OXSEMI
, 0xc13d, /* OXPCIe952 1 Native UART */
3921 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3922 pbn_oxsemi_1_4000000
},
3923 { PCI_VENDOR_ID_OXSEMI
, 0xc140, /* OXPCIe952 1 Legacy UART */
3924 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3926 { PCI_VENDOR_ID_OXSEMI
, 0xc141, /* OXPCIe952 1 Legacy UART */
3927 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3929 { PCI_VENDOR_ID_OXSEMI
, 0xc144, /* OXPCIe952 1 Legacy UART */
3930 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3932 { PCI_VENDOR_ID_OXSEMI
, 0xc145, /* OXPCIe952 1 Legacy UART */
3933 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3935 { PCI_VENDOR_ID_OXSEMI
, 0xc158, /* OXPCIe952 2 Native UART */
3936 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3937 pbn_oxsemi_2_4000000
},
3938 { PCI_VENDOR_ID_OXSEMI
, 0xc15d, /* OXPCIe952 2 Native UART */
3939 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3940 pbn_oxsemi_2_4000000
},
3941 { PCI_VENDOR_ID_OXSEMI
, 0xc208, /* OXPCIe954 4 Native UART */
3942 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3943 pbn_oxsemi_4_4000000
},
3944 { PCI_VENDOR_ID_OXSEMI
, 0xc20d, /* OXPCIe954 4 Native UART */
3945 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3946 pbn_oxsemi_4_4000000
},
3947 { PCI_VENDOR_ID_OXSEMI
, 0xc308, /* OXPCIe958 8 Native UART */
3948 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3949 pbn_oxsemi_8_4000000
},
3950 { PCI_VENDOR_ID_OXSEMI
, 0xc30d, /* OXPCIe958 8 Native UART */
3951 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3952 pbn_oxsemi_8_4000000
},
3953 { PCI_VENDOR_ID_OXSEMI
, 0xc40b, /* OXPCIe200 1 Native UART */
3954 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3955 pbn_oxsemi_1_4000000
},
3956 { PCI_VENDOR_ID_OXSEMI
, 0xc40f, /* OXPCIe200 1 Native UART */
3957 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3958 pbn_oxsemi_1_4000000
},
3959 { PCI_VENDOR_ID_OXSEMI
, 0xc41b, /* OXPCIe200 1 Native UART */
3960 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3961 pbn_oxsemi_1_4000000
},
3962 { PCI_VENDOR_ID_OXSEMI
, 0xc41f, /* OXPCIe200 1 Native UART */
3963 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3964 pbn_oxsemi_1_4000000
},
3965 { PCI_VENDOR_ID_OXSEMI
, 0xc42b, /* OXPCIe200 1 Native UART */
3966 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3967 pbn_oxsemi_1_4000000
},
3968 { PCI_VENDOR_ID_OXSEMI
, 0xc42f, /* OXPCIe200 1 Native UART */
3969 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3970 pbn_oxsemi_1_4000000
},
3971 { PCI_VENDOR_ID_OXSEMI
, 0xc43b, /* OXPCIe200 1 Native UART */
3972 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3973 pbn_oxsemi_1_4000000
},
3974 { PCI_VENDOR_ID_OXSEMI
, 0xc43f, /* OXPCIe200 1 Native UART */
3975 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3976 pbn_oxsemi_1_4000000
},
3977 { PCI_VENDOR_ID_OXSEMI
, 0xc44b, /* OXPCIe200 1 Native UART */
3978 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3979 pbn_oxsemi_1_4000000
},
3980 { PCI_VENDOR_ID_OXSEMI
, 0xc44f, /* OXPCIe200 1 Native UART */
3981 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3982 pbn_oxsemi_1_4000000
},
3983 { PCI_VENDOR_ID_OXSEMI
, 0xc45b, /* OXPCIe200 1 Native UART */
3984 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3985 pbn_oxsemi_1_4000000
},
3986 { PCI_VENDOR_ID_OXSEMI
, 0xc45f, /* OXPCIe200 1 Native UART */
3987 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3988 pbn_oxsemi_1_4000000
},
3989 { PCI_VENDOR_ID_OXSEMI
, 0xc46b, /* OXPCIe200 1 Native UART */
3990 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3991 pbn_oxsemi_1_4000000
},
3992 { PCI_VENDOR_ID_OXSEMI
, 0xc46f, /* OXPCIe200 1 Native UART */
3993 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3994 pbn_oxsemi_1_4000000
},
3995 { PCI_VENDOR_ID_OXSEMI
, 0xc47b, /* OXPCIe200 1 Native UART */
3996 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
3997 pbn_oxsemi_1_4000000
},
3998 { PCI_VENDOR_ID_OXSEMI
, 0xc47f, /* OXPCIe200 1 Native UART */
3999 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4000 pbn_oxsemi_1_4000000
},
4001 { PCI_VENDOR_ID_OXSEMI
, 0xc48b, /* OXPCIe200 1 Native UART */
4002 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4003 pbn_oxsemi_1_4000000
},
4004 { PCI_VENDOR_ID_OXSEMI
, 0xc48f, /* OXPCIe200 1 Native UART */
4005 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4006 pbn_oxsemi_1_4000000
},
4007 { PCI_VENDOR_ID_OXSEMI
, 0xc49b, /* OXPCIe200 1 Native UART */
4008 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4009 pbn_oxsemi_1_4000000
},
4010 { PCI_VENDOR_ID_OXSEMI
, 0xc49f, /* OXPCIe200 1 Native UART */
4011 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4012 pbn_oxsemi_1_4000000
},
4013 { PCI_VENDOR_ID_OXSEMI
, 0xc4ab, /* OXPCIe200 1 Native UART */
4014 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4015 pbn_oxsemi_1_4000000
},
4016 { PCI_VENDOR_ID_OXSEMI
, 0xc4af, /* OXPCIe200 1 Native UART */
4017 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4018 pbn_oxsemi_1_4000000
},
4019 { PCI_VENDOR_ID_OXSEMI
, 0xc4bb, /* OXPCIe200 1 Native UART */
4020 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4021 pbn_oxsemi_1_4000000
},
4022 { PCI_VENDOR_ID_OXSEMI
, 0xc4bf, /* OXPCIe200 1 Native UART */
4023 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4024 pbn_oxsemi_1_4000000
},
4025 { PCI_VENDOR_ID_OXSEMI
, 0xc4cb, /* OXPCIe200 1 Native UART */
4026 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4027 pbn_oxsemi_1_4000000
},
4028 { PCI_VENDOR_ID_OXSEMI
, 0xc4cf, /* OXPCIe200 1 Native UART */
4029 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4030 pbn_oxsemi_1_4000000
},
4032 * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
4034 { PCI_VENDOR_ID_MAINPINE
, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
4035 PCI_VENDOR_ID_MAINPINE
, 0x4001, 0, 0,
4036 pbn_oxsemi_1_4000000
},
4037 { PCI_VENDOR_ID_MAINPINE
, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
4038 PCI_VENDOR_ID_MAINPINE
, 0x4002, 0, 0,
4039 pbn_oxsemi_2_4000000
},
4040 { PCI_VENDOR_ID_MAINPINE
, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
4041 PCI_VENDOR_ID_MAINPINE
, 0x4004, 0, 0,
4042 pbn_oxsemi_4_4000000
},
4043 { PCI_VENDOR_ID_MAINPINE
, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
4044 PCI_VENDOR_ID_MAINPINE
, 0x4008, 0, 0,
4045 pbn_oxsemi_8_4000000
},
4048 * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
4050 { PCI_VENDOR_ID_DIGI
, PCIE_DEVICE_ID_NEO_2_OX_IBM
,
4051 PCI_SUBVENDOR_ID_IBM
, PCI_ANY_ID
, 0, 0,
4052 pbn_oxsemi_2_4000000
},
4055 * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
4056 * from skokodyn@yahoo.com
4058 { PCI_VENDOR_ID_SBSMODULARIO
, PCI_DEVICE_ID_OCTPRO
,
4059 PCI_SUBVENDOR_ID_SBSMODULARIO
, PCI_SUBDEVICE_ID_OCTPRO232
, 0, 0,
4061 { PCI_VENDOR_ID_SBSMODULARIO
, PCI_DEVICE_ID_OCTPRO
,
4062 PCI_SUBVENDOR_ID_SBSMODULARIO
, PCI_SUBDEVICE_ID_OCTPRO422
, 0, 0,
4064 { PCI_VENDOR_ID_SBSMODULARIO
, PCI_DEVICE_ID_OCTPRO
,
4065 PCI_SUBVENDOR_ID_SBSMODULARIO
, PCI_SUBDEVICE_ID_POCTAL232
, 0, 0,
4067 { PCI_VENDOR_ID_SBSMODULARIO
, PCI_DEVICE_ID_OCTPRO
,
4068 PCI_SUBVENDOR_ID_SBSMODULARIO
, PCI_SUBDEVICE_ID_POCTAL422
, 0, 0,
4072 * Digitan DS560-558, from jimd@esoft.com
4074 { PCI_VENDOR_ID_ATT
, PCI_DEVICE_ID_ATT_VENUS_MODEM
,
4075 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4079 * Titan Electronic cards
4080 * The 400L and 800L have a custom setup quirk.
4082 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_100
,
4083 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4085 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_200
,
4086 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4088 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_400
,
4089 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4091 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_800B
,
4092 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4094 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_100L
,
4095 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4097 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_200L
,
4098 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4099 pbn_b1_bt_2_921600
},
4100 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_400L
,
4101 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4102 pbn_b0_bt_4_921600
},
4103 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_800L
,
4104 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4105 pbn_b0_bt_8_921600
},
4106 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_200I
,
4107 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4108 pbn_b4_bt_2_921600
},
4109 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_400I
,
4110 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4111 pbn_b4_bt_4_921600
},
4112 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_800I
,
4113 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4114 pbn_b4_bt_8_921600
},
4115 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_400EH
,
4116 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4118 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_800EH
,
4119 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4121 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_800EHB
,
4122 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4124 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_100E
,
4125 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4126 pbn_oxsemi_1_4000000
},
4127 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_200E
,
4128 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4129 pbn_oxsemi_2_4000000
},
4130 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_400E
,
4131 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4132 pbn_oxsemi_4_4000000
},
4133 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_800E
,
4134 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4135 pbn_oxsemi_8_4000000
},
4136 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_200EI
,
4137 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4138 pbn_oxsemi_2_4000000
},
4139 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_200EISI
,
4140 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4141 pbn_oxsemi_2_4000000
},
4142 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_400V3
,
4143 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4145 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_410V3
,
4146 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4148 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_800V3
,
4149 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4151 { PCI_VENDOR_ID_TITAN
, PCI_DEVICE_ID_TITAN_800V3B
,
4152 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4155 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_1S_10x_550
,
4156 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4158 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_1S_10x_650
,
4159 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4161 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_1S_10x_850
,
4162 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4164 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_2S_10x_550
,
4165 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4166 pbn_b2_bt_2_921600
},
4167 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_2S_10x_650
,
4168 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4169 pbn_b2_bt_2_921600
},
4170 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_2S_10x_850
,
4171 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4172 pbn_b2_bt_2_921600
},
4173 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_4S_10x_550
,
4174 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4175 pbn_b2_bt_4_921600
},
4176 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_4S_10x_650
,
4177 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4178 pbn_b2_bt_4_921600
},
4179 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_4S_10x_850
,
4180 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4181 pbn_b2_bt_4_921600
},
4182 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_1S_20x_550
,
4183 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4185 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_1S_20x_650
,
4186 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4188 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_1S_20x_850
,
4189 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4191 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_2S_20x_550
,
4192 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4193 pbn_b0_bt_2_921600
},
4194 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_2S_20x_650
,
4195 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4196 pbn_b0_bt_2_921600
},
4197 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_2S_20x_850
,
4198 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4199 pbn_b0_bt_2_921600
},
4200 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_4S_20x_550
,
4201 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4202 pbn_b0_bt_4_921600
},
4203 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_4S_20x_650
,
4204 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4205 pbn_b0_bt_4_921600
},
4206 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_4S_20x_850
,
4207 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4208 pbn_b0_bt_4_921600
},
4209 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_8S_20x_550
,
4210 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4211 pbn_b0_bt_8_921600
},
4212 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_8S_20x_650
,
4213 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4214 pbn_b0_bt_8_921600
},
4215 { PCI_VENDOR_ID_SIIG
, PCI_DEVICE_ID_SIIG_8S_20x_850
,
4216 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4217 pbn_b0_bt_8_921600
},
4220 * Computone devices submitted by Doug McNash dmcnash@computone.com
4222 { PCI_VENDOR_ID_COMPUTONE
, PCI_DEVICE_ID_COMPUTONE_PG
,
4223 PCI_SUBVENDOR_ID_COMPUTONE
, PCI_SUBDEVICE_ID_COMPUTONE_PG4
,
4224 0, 0, pbn_computone_4
},
4225 { PCI_VENDOR_ID_COMPUTONE
, PCI_DEVICE_ID_COMPUTONE_PG
,
4226 PCI_SUBVENDOR_ID_COMPUTONE
, PCI_SUBDEVICE_ID_COMPUTONE_PG8
,
4227 0, 0, pbn_computone_8
},
4228 { PCI_VENDOR_ID_COMPUTONE
, PCI_DEVICE_ID_COMPUTONE_PG
,
4229 PCI_SUBVENDOR_ID_COMPUTONE
, PCI_SUBDEVICE_ID_COMPUTONE_PG6
,
4230 0, 0, pbn_computone_6
},
4232 { PCI_VENDOR_ID_OXSEMI
, PCI_DEVICE_ID_OXSEMI_16PCI95N
,
4233 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4235 { PCI_VENDOR_ID_TIMEDIA
, PCI_DEVICE_ID_TIMEDIA_1889
,
4236 PCI_VENDOR_ID_TIMEDIA
, PCI_ANY_ID
, 0, 0,
4237 pbn_b0_bt_1_921600
},
4242 { PCI_VENDOR_ID_SUNIX
, PCI_DEVICE_ID_SUNIX_1999
,
4243 PCI_VENDOR_ID_SUNIX
, PCI_ANY_ID
,
4244 PCI_CLASS_COMMUNICATION_SERIAL
<< 8, 0xffff00,
4245 pbn_b0_bt_1_921600
},
4247 { PCI_VENDOR_ID_SUNIX
, PCI_DEVICE_ID_SUNIX_1999
,
4248 PCI_VENDOR_ID_SUNIX
, PCI_ANY_ID
,
4249 PCI_CLASS_COMMUNICATION_MULTISERIAL
<< 8, 0xffff00,
4250 pbn_b0_bt_1_921600
},
4253 * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
4255 { PCI_VENDOR_ID_AFAVLAB
, PCI_DEVICE_ID_AFAVLAB_P028
,
4256 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4257 pbn_b0_bt_8_115200
},
4258 { PCI_VENDOR_ID_AFAVLAB
, PCI_DEVICE_ID_AFAVLAB_P030
,
4259 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4260 pbn_b0_bt_8_115200
},
4262 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_DSERIAL
,
4263 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4264 pbn_b0_bt_2_115200
},
4265 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_QUATRO_A
,
4266 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4267 pbn_b0_bt_2_115200
},
4268 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_QUATRO_B
,
4269 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4270 pbn_b0_bt_2_115200
},
4271 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_QUATTRO_A
,
4272 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4273 pbn_b0_bt_2_115200
},
4274 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_QUATTRO_B
,
4275 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4276 pbn_b0_bt_2_115200
},
4277 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_OCTO_A
,
4278 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4279 pbn_b0_bt_4_460800
},
4280 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_OCTO_B
,
4281 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4282 pbn_b0_bt_4_460800
},
4283 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_PORT_PLUS
,
4284 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4285 pbn_b0_bt_2_460800
},
4286 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_QUAD_A
,
4287 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4288 pbn_b0_bt_2_460800
},
4289 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_QUAD_B
,
4290 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4291 pbn_b0_bt_2_460800
},
4292 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_SSERIAL
,
4293 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4294 pbn_b0_bt_1_115200
},
4295 { PCI_VENDOR_ID_LAVA
, PCI_DEVICE_ID_LAVA_PORT_650
,
4296 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4297 pbn_b0_bt_1_460800
},
4300 * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
4301 * Cards are identified by their subsystem vendor IDs, which
4302 * (in hex) match the model number.
4304 * Note that JC140x are RS422/485 cards which require ox950
4305 * ACR = 0x10, and as such are not currently fully supported.
4307 { PCI_VENDOR_ID_KORENIX
, PCI_DEVICE_ID_KORENIX_JETCARDF0
,
4308 0x1204, 0x0004, 0, 0,
4310 { PCI_VENDOR_ID_KORENIX
, PCI_DEVICE_ID_KORENIX_JETCARDF0
,
4311 0x1208, 0x0004, 0, 0,
4313 /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4314 0x1402, 0x0002, 0, 0,
4315 pbn_b0_2_921600 }, */
4316 /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
4317 0x1404, 0x0004, 0, 0,
4318 pbn_b0_4_921600 }, */
4319 { PCI_VENDOR_ID_KORENIX
, PCI_DEVICE_ID_KORENIX_JETCARDF1
,
4320 0x1208, 0x0004, 0, 0,
4323 { PCI_VENDOR_ID_KORENIX
, PCI_DEVICE_ID_KORENIX_JETCARDF2
,
4324 0x1204, 0x0004, 0, 0,
4326 { PCI_VENDOR_ID_KORENIX
, PCI_DEVICE_ID_KORENIX_JETCARDF2
,
4327 0x1208, 0x0004, 0, 0,
4329 { PCI_VENDOR_ID_KORENIX
, PCI_DEVICE_ID_KORENIX_JETCARDF3
,
4330 0x1208, 0x0004, 0, 0,
4333 * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
4335 { PCI_VENDOR_ID_DELL
, PCI_DEVICE_ID_DELL_RAC4
,
4336 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4340 * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
4342 { PCI_VENDOR_ID_DELL
, PCI_DEVICE_ID_DELL_RACIII
,
4343 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4347 * RAStel 2 port modem, gerg@moreton.com.au
4349 { PCI_VENDOR_ID_MORETON
, PCI_DEVICE_ID_RASTEL_2PORT
,
4350 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4351 pbn_b2_bt_2_115200
},
4354 * EKF addition for i960 Boards form EKF with serial port
4356 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_80960_RP
,
4357 0xE4BF, PCI_ANY_ID
, 0, 0,
4361 * Xircom Cardbus/Ethernet combos
4363 { PCI_VENDOR_ID_XIRCOM
, PCI_DEVICE_ID_XIRCOM_X3201_MDM
,
4364 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4367 * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
4369 { PCI_VENDOR_ID_XIRCOM
, PCI_DEVICE_ID_XIRCOM_RBM56G
,
4370 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4374 * Untested PCI modems, sent in from various folks...
4378 * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
4380 { PCI_VENDOR_ID_ROCKWELL
, 0x1004,
4381 0x1048, 0x1500, 0, 0,
4384 { PCI_VENDOR_ID_SGI
, PCI_DEVICE_ID_SGI_IOC3
,
4391 { PCI_VENDOR_ID_HP
, PCI_DEVICE_ID_HP_DIVA
,
4392 PCI_VENDOR_ID_HP
, PCI_DEVICE_ID_HP_DIVA_RMP3
, 0, 0,
4394 { PCI_VENDOR_ID_HP
, PCI_DEVICE_ID_HP_DIVA
,
4395 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4397 { PCI_VENDOR_ID_HP
, PCI_DEVICE_ID_HP_DIVA_AUX
,
4398 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4401 { PCI_VENDOR_ID_DCI
, PCI_DEVICE_ID_DCI_PCCOM2
,
4402 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4404 { PCI_VENDOR_ID_DCI
, PCI_DEVICE_ID_DCI_PCCOM4
,
4405 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4407 { PCI_VENDOR_ID_DCI
, PCI_DEVICE_ID_DCI_PCCOM8
,
4408 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4412 * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
4414 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C152
,
4415 PCI_ANY_ID
, PCI_ANY_ID
,
4417 0, pbn_exar_XR17C152
},
4418 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C154
,
4419 PCI_ANY_ID
, PCI_ANY_ID
,
4421 0, pbn_exar_XR17C154
},
4422 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17C158
,
4423 PCI_ANY_ID
, PCI_ANY_ID
,
4425 0, pbn_exar_XR17C158
},
4427 * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
4429 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17V352
,
4430 PCI_ANY_ID
, PCI_ANY_ID
,
4432 0, pbn_exar_XR17V352
},
4433 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17V354
,
4434 PCI_ANY_ID
, PCI_ANY_ID
,
4436 0, pbn_exar_XR17V354
},
4437 { PCI_VENDOR_ID_EXAR
, PCI_DEVICE_ID_EXAR_XR17V358
,
4438 PCI_ANY_ID
, PCI_ANY_ID
,
4440 0, pbn_exar_XR17V358
},
4443 * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
4445 { PCI_VENDOR_ID_TOPIC
, PCI_DEVICE_ID_TOPIC_TP560
,
4446 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4451 { PCI_VENDOR_ID_ITE
, PCI_DEVICE_ID_ITE_8872
,
4452 PCI_ANY_ID
, PCI_ANY_ID
,
4454 pbn_b1_bt_1_115200
},
4459 { PCI_VENDOR_ID_INTASHIELD
, PCI_DEVICE_ID_INTASHIELD_IS200
,
4460 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, /* 135a.0811 */
4465 { PCI_VENDOR_ID_INTASHIELD
, PCI_DEVICE_ID_INTASHIELD_IS400
,
4466 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0, /* 135a.0dc0 */
4469 * Perle PCI-RAS cards
4471 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9030
,
4472 PCI_SUBVENDOR_ID_PERLE
, PCI_SUBDEVICE_ID_PCI_RAS4
,
4473 0, 0, pbn_b2_4_921600
},
4474 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_9030
,
4475 PCI_SUBVENDOR_ID_PERLE
, PCI_SUBDEVICE_ID_PCI_RAS8
,
4476 0, 0, pbn_b2_8_921600
},
4479 * Mainpine series cards: Fairly standard layout but fools
4480 * parts of the autodetect in some cases and uses otherwise
4481 * unmatched communications subclasses in the PCI Express case
4484 { /* RockForceDUO */
4485 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4486 PCI_VENDOR_ID_MAINPINE
, 0x0200,
4487 0, 0, pbn_b0_2_115200
},
4488 { /* RockForceQUATRO */
4489 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4490 PCI_VENDOR_ID_MAINPINE
, 0x0300,
4491 0, 0, pbn_b0_4_115200
},
4492 { /* RockForceDUO+ */
4493 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4494 PCI_VENDOR_ID_MAINPINE
, 0x0400,
4495 0, 0, pbn_b0_2_115200
},
4496 { /* RockForceQUATRO+ */
4497 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4498 PCI_VENDOR_ID_MAINPINE
, 0x0500,
4499 0, 0, pbn_b0_4_115200
},
4501 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4502 PCI_VENDOR_ID_MAINPINE
, 0x0600,
4503 0, 0, pbn_b0_2_115200
},
4505 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4506 PCI_VENDOR_ID_MAINPINE
, 0x0700,
4507 0, 0, pbn_b0_4_115200
},
4508 { /* RockForceOCTO+ */
4509 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4510 PCI_VENDOR_ID_MAINPINE
, 0x0800,
4511 0, 0, pbn_b0_8_115200
},
4512 { /* RockForceDUO+ */
4513 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4514 PCI_VENDOR_ID_MAINPINE
, 0x0C00,
4515 0, 0, pbn_b0_2_115200
},
4516 { /* RockForceQUARTRO+ */
4517 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4518 PCI_VENDOR_ID_MAINPINE
, 0x0D00,
4519 0, 0, pbn_b0_4_115200
},
4520 { /* RockForceOCTO+ */
4521 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4522 PCI_VENDOR_ID_MAINPINE
, 0x1D00,
4523 0, 0, pbn_b0_8_115200
},
4525 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4526 PCI_VENDOR_ID_MAINPINE
, 0x2000,
4527 0, 0, pbn_b0_1_115200
},
4529 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4530 PCI_VENDOR_ID_MAINPINE
, 0x2100,
4531 0, 0, pbn_b0_1_115200
},
4533 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4534 PCI_VENDOR_ID_MAINPINE
, 0x2200,
4535 0, 0, pbn_b0_2_115200
},
4537 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4538 PCI_VENDOR_ID_MAINPINE
, 0x2300,
4539 0, 0, pbn_b0_2_115200
},
4541 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4542 PCI_VENDOR_ID_MAINPINE
, 0x2400,
4543 0, 0, pbn_b0_4_115200
},
4545 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4546 PCI_VENDOR_ID_MAINPINE
, 0x2500,
4547 0, 0, pbn_b0_4_115200
},
4549 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4550 PCI_VENDOR_ID_MAINPINE
, 0x2600,
4551 0, 0, pbn_b0_8_115200
},
4553 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4554 PCI_VENDOR_ID_MAINPINE
, 0x2700,
4555 0, 0, pbn_b0_8_115200
},
4556 { /* IQ Express D1 */
4557 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4558 PCI_VENDOR_ID_MAINPINE
, 0x3000,
4559 0, 0, pbn_b0_1_115200
},
4560 { /* IQ Express F1 */
4561 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4562 PCI_VENDOR_ID_MAINPINE
, 0x3100,
4563 0, 0, pbn_b0_1_115200
},
4564 { /* IQ Express D2 */
4565 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4566 PCI_VENDOR_ID_MAINPINE
, 0x3200,
4567 0, 0, pbn_b0_2_115200
},
4568 { /* IQ Express F2 */
4569 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4570 PCI_VENDOR_ID_MAINPINE
, 0x3300,
4571 0, 0, pbn_b0_2_115200
},
4572 { /* IQ Express D4 */
4573 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4574 PCI_VENDOR_ID_MAINPINE
, 0x3400,
4575 0, 0, pbn_b0_4_115200
},
4576 { /* IQ Express F4 */
4577 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4578 PCI_VENDOR_ID_MAINPINE
, 0x3500,
4579 0, 0, pbn_b0_4_115200
},
4580 { /* IQ Express D8 */
4581 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4582 PCI_VENDOR_ID_MAINPINE
, 0x3C00,
4583 0, 0, pbn_b0_8_115200
},
4584 { /* IQ Express F8 */
4585 PCI_VENDOR_ID_MAINPINE
, PCI_DEVICE_ID_MAINPINE_PBRIDGE
,
4586 PCI_VENDOR_ID_MAINPINE
, 0x3D00,
4587 0, 0, pbn_b0_8_115200
},
4591 * PA Semi PA6T-1682M on-chip UART
4593 { PCI_VENDOR_ID_PASEMI
, 0xa004,
4594 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4598 * National Instruments
4600 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI23216
,
4601 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4603 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI2328
,
4604 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4606 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI2324
,
4607 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4608 pbn_b1_bt_4_115200
},
4609 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI2322
,
4610 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4611 pbn_b1_bt_2_115200
},
4612 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI2324I
,
4613 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4614 pbn_b1_bt_4_115200
},
4615 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI2322I
,
4616 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4617 pbn_b1_bt_2_115200
},
4618 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8420_23216
,
4619 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4621 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8420_2328
,
4622 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4624 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8420_2324
,
4625 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4626 pbn_b1_bt_4_115200
},
4627 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8420_2322
,
4628 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4629 pbn_b1_bt_2_115200
},
4630 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8422_2324
,
4631 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4632 pbn_b1_bt_4_115200
},
4633 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8422_2322
,
4634 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4635 pbn_b1_bt_2_115200
},
4636 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8430_2322
,
4637 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4639 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI8430_2322
,
4640 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4642 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8430_2324
,
4643 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4645 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI8430_2324
,
4646 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4648 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8430_2328
,
4649 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4651 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI8430_2328
,
4652 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4654 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8430_23216
,
4655 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4657 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI8430_23216
,
4658 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4660 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8432_2322
,
4661 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4663 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI8432_2322
,
4664 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4666 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PXI8432_2324
,
4667 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4669 { PCI_VENDOR_ID_NI
, PCI_DEVICE_ID_NI_PCI8432_2324
,
4670 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4674 * ADDI-DATA GmbH communication cards <info@addi-data.com>
4676 { PCI_VENDOR_ID_ADDIDATA
,
4677 PCI_DEVICE_ID_ADDIDATA_APCI7500
,
4684 { PCI_VENDOR_ID_ADDIDATA
,
4685 PCI_DEVICE_ID_ADDIDATA_APCI7420
,
4692 { PCI_VENDOR_ID_ADDIDATA
,
4693 PCI_DEVICE_ID_ADDIDATA_APCI7300
,
4700 { PCI_VENDOR_ID_ADDIDATA_OLD
,
4701 PCI_DEVICE_ID_ADDIDATA_APCI7800
,
4708 { PCI_VENDOR_ID_ADDIDATA
,
4709 PCI_DEVICE_ID_ADDIDATA_APCI7500_2
,
4716 { PCI_VENDOR_ID_ADDIDATA
,
4717 PCI_DEVICE_ID_ADDIDATA_APCI7420_2
,
4724 { PCI_VENDOR_ID_ADDIDATA
,
4725 PCI_DEVICE_ID_ADDIDATA_APCI7300_2
,
4732 { PCI_VENDOR_ID_ADDIDATA
,
4733 PCI_DEVICE_ID_ADDIDATA_APCI7500_3
,
4740 { PCI_VENDOR_ID_ADDIDATA
,
4741 PCI_DEVICE_ID_ADDIDATA_APCI7420_3
,
4748 { PCI_VENDOR_ID_ADDIDATA
,
4749 PCI_DEVICE_ID_ADDIDATA_APCI7300_3
,
4756 { PCI_VENDOR_ID_ADDIDATA
,
4757 PCI_DEVICE_ID_ADDIDATA_APCI7800_3
,
4764 { PCI_VENDOR_ID_ADDIDATA
,
4765 PCI_DEVICE_ID_ADDIDATA_APCIe7500
,
4770 pbn_ADDIDATA_PCIe_4_3906250
},
4772 { PCI_VENDOR_ID_ADDIDATA
,
4773 PCI_DEVICE_ID_ADDIDATA_APCIe7420
,
4778 pbn_ADDIDATA_PCIe_2_3906250
},
4780 { PCI_VENDOR_ID_ADDIDATA
,
4781 PCI_DEVICE_ID_ADDIDATA_APCIe7300
,
4786 pbn_ADDIDATA_PCIe_1_3906250
},
4788 { PCI_VENDOR_ID_ADDIDATA
,
4789 PCI_DEVICE_ID_ADDIDATA_APCIe7800
,
4794 pbn_ADDIDATA_PCIe_8_3906250
},
4796 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9835
,
4797 PCI_VENDOR_ID_IBM
, 0x0299,
4798 0, 0, pbn_b0_bt_2_115200
},
4800 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9901
,
4802 0, 0, pbn_b0_1_115200
},
4804 /* the 9901 is a rebranded 9912 */
4805 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9912
,
4807 0, 0, pbn_b0_1_115200
},
4809 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9922
,
4811 0, 0, pbn_b0_1_115200
},
4813 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9904
,
4815 0, 0, pbn_b0_1_115200
},
4817 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9900
,
4819 0, 0, pbn_b0_1_115200
},
4821 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9900
,
4823 0, 0, pbn_NETMOS9900_2s_115200
},
4826 * Best Connectivity and Rosewill PCI Multi I/O cards
4829 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9865
,
4831 0, 0, pbn_b0_1_115200
},
4833 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9865
,
4835 0, 0, pbn_b0_bt_2_115200
},
4837 { PCI_VENDOR_ID_NETMOS
, PCI_DEVICE_ID_NETMOS_9865
,
4839 0, 0, pbn_b0_bt_4_115200
},
4841 { PCI_VENDOR_ID_INTEL
, PCI_DEVICE_ID_INTEL_CE4100_UART
,
4842 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4843 pbn_ce4100_1_115200
},
4848 { PCI_VENDOR_ID_PLX
, PCI_DEVICE_ID_PLX_CRONYX_OMEGA
,
4849 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4853 * Broadcom TruManage
4855 { PCI_VENDOR_ID_BROADCOM
, PCI_DEVICE_ID_BROADCOM_TRUMANAGE
,
4856 PCI_ANY_ID
, PCI_ANY_ID
, 0, 0,
4857 pbn_brcm_trumanage
},
4860 * AgeStar as-prs2-009
4862 { PCI_VENDOR_ID_AGESTAR
, PCI_DEVICE_ID_AGESTAR_9375
,
4863 PCI_ANY_ID
, PCI_ANY_ID
,
4864 0, 0, pbn_b0_bt_2_115200
},
4867 * WCH CH353 series devices: The 2S1P is handled by parport_serial
4868 * so not listed here.
4870 { PCI_VENDOR_ID_WCH
, PCI_DEVICE_ID_WCH_CH353_4S
,
4871 PCI_ANY_ID
, PCI_ANY_ID
,
4872 0, 0, pbn_b0_bt_4_115200
},
4874 { PCI_VENDOR_ID_WCH
, PCI_DEVICE_ID_WCH_CH353_2S1PF
,
4875 PCI_ANY_ID
, PCI_ANY_ID
,
4876 0, 0, pbn_b0_bt_2_115200
},
4878 { PCI_VENDOR_ID_WCH
, PCI_DEVICE_ID_WCH_CH352_2S
,
4879 PCI_ANY_ID
, PCI_ANY_ID
,
4880 0, 0, pbn_b0_bt_2_115200
},
4883 * Commtech, Inc. Fastcom adapters
4885 { PCI_VENDOR_ID_COMMTECH
, PCI_DEVICE_ID_COMMTECH_4222PCI335
,
4886 PCI_ANY_ID
, PCI_ANY_ID
,
4888 0, pbn_b0_2_1152000_200
},
4889 { PCI_VENDOR_ID_COMMTECH
, PCI_DEVICE_ID_COMMTECH_4224PCI335
,
4890 PCI_ANY_ID
, PCI_ANY_ID
,
4892 0, pbn_b0_4_1152000_200
},
4893 { PCI_VENDOR_ID_COMMTECH
, PCI_DEVICE_ID_COMMTECH_2324PCI335
,
4894 PCI_ANY_ID
, PCI_ANY_ID
,
4896 0, pbn_b0_4_1152000_200
},
4897 { PCI_VENDOR_ID_COMMTECH
, PCI_DEVICE_ID_COMMTECH_2328PCI335
,
4898 PCI_ANY_ID
, PCI_ANY_ID
,
4900 0, pbn_b0_8_1152000_200
},
4901 { PCI_VENDOR_ID_COMMTECH
, PCI_DEVICE_ID_COMMTECH_4222PCIE
,
4902 PCI_ANY_ID
, PCI_ANY_ID
,
4904 0, pbn_exar_XR17V352
},
4905 { PCI_VENDOR_ID_COMMTECH
, PCI_DEVICE_ID_COMMTECH_4224PCIE
,
4906 PCI_ANY_ID
, PCI_ANY_ID
,
4908 0, pbn_exar_XR17V354
},
4909 { PCI_VENDOR_ID_COMMTECH
, PCI_DEVICE_ID_COMMTECH_4228PCIE
,
4910 PCI_ANY_ID
, PCI_ANY_ID
,
4912 0, pbn_exar_XR17V358
},
4915 * These entries match devices with class COMMUNICATION_SERIAL,
4916 * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
4918 { PCI_ANY_ID
, PCI_ANY_ID
,
4919 PCI_ANY_ID
, PCI_ANY_ID
,
4920 PCI_CLASS_COMMUNICATION_SERIAL
<< 8,
4921 0xffff00, pbn_default
},
4922 { PCI_ANY_ID
, PCI_ANY_ID
,
4923 PCI_ANY_ID
, PCI_ANY_ID
,
4924 PCI_CLASS_COMMUNICATION_MODEM
<< 8,
4925 0xffff00, pbn_default
},
4926 { PCI_ANY_ID
, PCI_ANY_ID
,
4927 PCI_ANY_ID
, PCI_ANY_ID
,
4928 PCI_CLASS_COMMUNICATION_MULTISERIAL
<< 8,
4929 0xffff00, pbn_default
},
4933 static pci_ers_result_t
serial8250_io_error_detected(struct pci_dev
*dev
,
4934 pci_channel_state_t state
)
4936 struct serial_private
*priv
= pci_get_drvdata(dev
);
4938 if (state
== pci_channel_io_perm_failure
)
4939 return PCI_ERS_RESULT_DISCONNECT
;
4942 pciserial_suspend_ports(priv
);
4944 pci_disable_device(dev
);
4946 return PCI_ERS_RESULT_NEED_RESET
;
4949 static pci_ers_result_t
serial8250_io_slot_reset(struct pci_dev
*dev
)
4953 rc
= pci_enable_device(dev
);
4956 return PCI_ERS_RESULT_DISCONNECT
;
4958 pci_restore_state(dev
);
4959 pci_save_state(dev
);
4961 return PCI_ERS_RESULT_RECOVERED
;
4964 static void serial8250_io_resume(struct pci_dev
*dev
)
4966 struct serial_private
*priv
= pci_get_drvdata(dev
);
4969 pciserial_resume_ports(priv
);
4972 static const struct pci_error_handlers serial8250_err_handler
= {
4973 .error_detected
= serial8250_io_error_detected
,
4974 .slot_reset
= serial8250_io_slot_reset
,
4975 .resume
= serial8250_io_resume
,
4978 static struct pci_driver serial_pci_driver
= {
4980 .probe
= pciserial_init_one
,
4981 .remove
= pciserial_remove_one
,
4983 .suspend
= pciserial_suspend_one
,
4984 .resume
= pciserial_resume_one
,
4986 .id_table
= serial_pci_tbl
,
4987 .err_handler
= &serial8250_err_handler
,
4990 module_pci_driver(serial_pci_driver
);
4992 MODULE_LICENSE("GPL");
4993 MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
4994 MODULE_DEVICE_TABLE(pci
, serial_pci_tbl
);