90c6776e87d35ac11b7e2e2eecc7d667a33e5ebc
[deliverable/binutils-gdb.git] / gas / ChangeLog
1 2006-08-03 Joseph Myers <joseph@codesourcery.com>
2
3 * config/tc-arm.c (parse_operands): Handle invalid register name
4 for OP_RIWR_RIWC.
5
6 2006-08-03 Joseph Myers <joseph@codesourcery.com>
7
8 * config/tc-arm.c (enum operand_parse_code): Add OP_RIWC_RIWG.
9 (parse_operands): Handle it.
10 (insns): Use it for tmcr and tmrc.
11
12 2006-08-02 Petr Salinger <Petr.Salinger@seznam.cz>
13
14 PR binutils/2983
15 * config/tc-i386.c (md_parse_option): Treat any target starting
16 with elf64_x86_64 as a viable target for the -64 switch.
17 (i386_target_format): For 64-bit ELF flavoured output use
18 ELF_TARGET_FORMAT64.
19 * config/tc-i386.h (ELF_TARGET_FORMAT64): Define.
20
21 2006-08-02 Nick Clifton <nickc@redhat.com>
22
23 PR gas/2991
24 * acinclude.m4 (BFD_BINARY_FOPEN): Import this function from
25 bfd/aclocal.m4.
26 * configure.in: Run BFD_BINARY_FOPEN.
27 * configure: Regenerate.
28 * as.h: Look at USE_BINARY_FOPEN to decide which fopen-*.h header
29 file to include.
30
31 2006-08-01 H.J. Lu <hongjiu.lu@intel.com>
32
33 * config/tc-i386.c (md_assemble): Don't update
34 cpu_arch_isa_flags.
35
36 2006-08-01 Thiemo Seufer <ths@mips.com>
37
38 * config/tc-mips.c (md_section_align): Check ELF-ness at runtime.
39
40 2006-08-01 Thiemo Seufer <ths@mips.com>
41
42 * config/tc-mips.c (macro_build_lui): Fix comment formatting.
43 (md_apply_fix): Likewise. Unify handling of BFD_RELOC_RVA,
44 BFD_RELOC_32 and BFD_RELOC_16.
45 (s_align, s_cpload, s_cplocal, s_cprestore, s_mips_stab,
46 md_convert_frag, md_obj_end): Fix comment formatting.
47
48 2006-07-31 Thiemo Seufer <ths@mips.com>
49
50 * config/tc-mips.c (md_apply_fix, tc_gen_reloc): Remove special
51 handling for BFD_RELOC_MIPS16_JMP.
52
53 2006-07-24 Andreas Schwab <schwab@suse.de>
54
55 PR/2756
56 * read.c (read_a_source_file): Ignore unknown text after line
57 comment character. Fix misleading comment.
58
59 2006-07-24 Ralk Wildenhues <Ralf.Wildenhues@gmx.de>
60
61 * doc/all.texi, doc/as.texinfo, doc/c-arc.texi, doc/c-arm.texi,
62 doc/c-avr.texi, doc/c-bfin.texi, doc/c-i386.texi,
63 doc/c-i960.texi, doc/c-m32r.texi, doc/c-m68k.texi,
64 doc/c-mmix.texi, doc/c-pdp11.texi, doc/c-ppc.texi,
65 doc/c-tic54x.texi, doc/c-v850.texi, doc/c-xtensa.texi,
66 doc/c-z80.texi, doc/internals.texi: Fix some typos.
67
68 2006-07-21 Nick Clifton <nickc@redhat.com>
69
70 * config/tc-sh.c (md_longopts): Add -EL and -EB for use by the
71 linker testsuite.
72
73 2006-07-20 Thiemo Seufer <ths@mips.com>
74 Nigel Stephens <nigel@mips.com>
75
76 * config/tc-mips.c (md_parse_option): Don't infer optimisation
77 options from debug options.
78
79 2006-07-20 Thiemo Seufer <ths@mips.com>
80
81 * config/tc-mips.c (mips_fix_adjustable): Handle BFD_RELOC_MIPS16_JMP.
82 (tc_gen_reloc): Handle mips16 jumps to section symbol offsets.
83
84 2006-07-19 Paul Brook <paul@codesourcery.com>
85
86 * config/tc-arm.c (insns): Fix rbit Arm opcode.
87
88 2006-07-18 Paul Brook <paul@codesourcery.com>
89
90 * tc-arm.c (do_t_add_sub): Use addw/subw when source is PC.
91 (md_convert_frag): Use correct reloc for add_pc. Use
92 BFD_RELOC_ARM_T32_ADD_IMM for normal add/sum.
93 (md_apply_fix): Handle BFD_RELOC_ARM_T32_ADD_IMM.
94 (arm_force_relocation): Handle BFD_RELOC_ARM_T32_ADD_IMM.
95
96 2006-07-17 Mat Hostetter <mat@lcs.mit.edu>
97
98 * symbols.c (report_op_error): Fix pasto. Don't use as_bad_where
99 when file and line unknown.
100
101 2006-07-17 Thiemo Seufer <ths@mips.com>
102
103 * read.c (s_struct): Use IS_ELF.
104 * config/tc-mips.c (md_begin, mips16_mark_labels, mips_ip,
105 md_parse_option, s_change_sec, pic_need_relax, mips_fix_adjustable,
106 tc_gen_reloc, mips_frob_file_after_relocs, s_mips_end, s_mips_frame,
107 s_mips_mask): Likewise.
108
109 2006-07-16 Thiemo Seufer <ths@mips.com>
110 David Ung <davidu@mips.com>
111
112 * read.c (s_struct): Handle ELF section changing.
113 * config/tc-mips.c (s_align): Leave enabling auto-align to the
114 generic code.
115 (s_change_sec): Try section changing only if we output ELF.
116
117 2006-07-15 H.J. Lu <hongjiu.lu@intel.com>
118
119 * config/tc-i386.c (cpu_arch): Remove Cpu086, CpuAthlon and
120 CpuAmdFam10.
121 (smallest_imm_type): Remove Cpu086.
122 (i386_target_format): Likewise.
123
124 * config/tc-i386.h: Remove Cpu086, CpuAthlon and CpuAmdFam10.
125 Update CpuXXX.
126
127 2006-07-13 Dwarakanath Rajagopal <dwarak.rajagopal@amd.com>
128 Michael Meissner <michael.meissner@amd.com>
129
130 * config/tc-i386.h (PROCESSOR_AMDFAM10): New processor_type.
131 (CpuSSE4a, CpuABM, CpuAmdFam10): New Cpu directives.
132 * config/tc-i386.c (cpu_arch): Add support for AmdFam10
133 architecture.
134 (i386_align_code): Ditto.
135 (md_assemble_code): Add support for insertq/extrq instructions,
136 swapping as needed for intel syntax.
137 (swap_imm_operands): New function to swap immediate operands.
138 (swap_operands): Deal with 4 operand instructions.
139 (build_modrm_byte): Add support for insertq instruction.
140
141 2006-07-13 H.J. Lu <hongjiu.lu@intel.com>
142
143 * config/tc-i386.h (Size64): Fix a typo in comment.
144
145 2006-07-12 Nick Clifton <nickc@redhat.com>
146
147 * config/tc-sh.c (md_apply_fix): Do not allow the generic code in
148 fixup_segment() to repeat a range check on a value that has
149 already been checked here.
150
151 2006-07-07 James E Wilson <wilson@specifix.com>
152
153 * config/tc-mips.c (mips_cpu_info_table): Add sb1a.
154
155 2006-07-06 Mohammed Adnène Trojette <adn@diwi.org>
156 Nick Clifton <nickc@redhat.com>
157
158 PR binutils/2877
159 * doc/as.texi: Fix spelling typo: branchs => branches.
160 * doc/c-m68hc11.texi: Likewise.
161 * config/tc-m68hc11.c: Likewise.
162 Support old spelling of command line switch for backwards
163 compatibility.
164
165 2006-07-04 Thiemo Seufer <ths@mips.com>
166 David Ung <davidu@mips.com>
167
168 * config/tc-mips.c (s_is_linkonce): New function.
169 (mips16_mark_labels): Don't adjust mips16 symbol addresses for
170 weak, external, and linkonce symbols.
171 (pic_need_relax): Use s_is_linkonce.
172
173 2006-06-24 H.J. Lu <hongjiu.lu@intel.com>
174
175 * doc/as.texinfo (Org): Remove space.
176 (P2align): Add "@var{abs-expr},".
177
178 2006-06-23 H.J. Lu <hongjiu.lu@intel.com>
179
180 * config/tc-i386.c (cpu_arch_tune_set): New.
181 (cpu_arch_isa): Likewise.
182 (i386_align_code): Use xchg %ax,%ax for 2 byte nop. Optimize
183 nops with short or long nop sequences based on -march=/.arch
184 and -mtune=.
185 (set_cpu_arch): Set cpu_arch_isa. If cpu_arch_tune_set is 0,
186 set cpu_arch_tune and cpu_arch_tune_flags.
187 (md_parse_option): For -march=, set cpu_arch_isa and set
188 cpu_arch_tune and cpu_arch_tune_flags if cpu_arch_tune_set is
189 0. Set cpu_arch_tune_set to 1 for -mtune=.
190 (i386_target_format): Don't set cpu_arch_tune.
191
192 2006-06-23 Nigel Stephens <nigel@mips.com>
193
194 * config/tc-mips.c (nopic_need_relax): Handle -fdata-sections
195 generated .sbss.* and .gnu.linkonce.sb.*.
196
197 2006-06-23 Thiemo Seufer <ths@mips.com>
198 David Ung <davidu@mips.com>
199
200 * config/tc-mips.h (TC_SEGMENT_INFO_TYPE): Declare per-segment
201 label_list.
202 * config/tc-mips.c (label_list): Define per-segment label_list.
203 (mips_clear_insn_labels, mips_move_labels, mips16_mark_labels,
204 append_insn, s_align, s_cons, s_float_cons, s_gpword, s_gpdword,
205 mips_from_file_after_relocs, mips_define_label): Use per-segment
206 label_list.
207
208 2006-06-22 Thiemo Seufer <ths@mips.com>
209
210 * config/tc-mips.c (ISA_SUPPORTS_MIPS16E): New macro.
211 (append_insn): Use it.
212 (md_apply_fix): Whitespace formatting.
213 (md_begin, append_insn, macro, macro2, mips16_immed, mips_align,
214 mips16_extended_frag): Remove register specifier.
215 (md_convert_frag): Likewise. Use TRUE ans FALSE instead of numeric
216 constants.
217
218 2006-06-21 Mark Shinwell <shinwell@codesourcery.com>
219
220 * config/tc-arm.c (s_arm_unwind_save_vfp_armv6): New. Parse
221 a directive saving VFP registers for ARMv6 or later.
222 (s_arm_unwind_save): Add parameter arch_v6 and call
223 s_arm_unwind_save_vfp or s_arm_unwind_save_vfp_armv6 as
224 appropriate.
225 (md_pseudo_table): Add entry for new "vsave" directive.
226 * doc/c-arm.texi: Correct error in example for "save"
227 directive (fstmdf -> fstmdx). Also document "vsave" directive.
228
229 2006-06-18 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
230 Anatoly Sokolov <aesok@post.ru>
231
232 * config/tc-avr.c (mcu_types): Add support for atmega165p, atmega169p
233 and atmega644p devices. Rename atmega164/atmega324 devices to
234 atmega164p/atmega324p.
235 * doc/c-avr.texi: Document new mcu and arch options.
236
237 2006-06-17 Nick Clifton <nickc@redhat.com>
238
239 * config/tc-arm.c (enum parse_operand_result): Move outside of
240 #ifdef OBJ_ELF so that non-ELF targeted ARM ports can build.
241
242 2006-06-16 H.J. Lu <hongjiu.lu@intel.com>
243
244 * config/tc-i386.h (processor_type): New.
245 (arch_entry): Add type.
246
247 * config/tc-i386.c (cpu_arch_tune): New.
248 (cpu_arch_tune_flags): Likewise.
249 (cpu_arch_isa_flags): Likewise.
250 (cpu_arch): Updated.
251 (set_cpu_arch): Also update cpu_arch_isa_flags.
252 (md_assemble): Update cpu_arch_isa_flags.
253 (OPTION_MARCH): New.
254 (OPTION_MTUNE): Likewise.
255 (md_longopts): Add -march= and -mtune=.
256 (md_parse_option): Support -march= and -mtune=.
257 (md_show_usage): Add -march=CPU/-mtune=CPU.
258 (i386_target_format): Also update cpu_arch_isa_flags,
259 cpu_arch_tune and cpu_arch_tune_flags.
260
261 * doc/as.texinfo: Add -march=CPU/-mtune=CPU.
262
263 * doc/c-i386.texi: Document -march=CPU/-mtune=CPU.
264
265 2006-06-15 Mark Shinwell <shinwell@codesourcery.com>
266
267 * config/tc-arm.c (enum parse_operand_result): New.
268 (struct group_reloc_table_entry): New.
269 (enum group_reloc_type): New.
270 (group_reloc_table): New array.
271 (find_group_reloc_table_entry): New function.
272 (parse_shifter_operand_group_reloc): New function.
273 (parse_address_main): New function, incorporating code
274 from the old parse_address function. To be used via...
275 (parse_address): wrapper for parse_address_main; and
276 (parse_address_group_reloc): new function, likewise.
277 (enum operand_parse_code): New codes OP_SHG, OP_ADDRGLDR,
278 OP_ADDRGLDRS, OP_ADDRGLDC.
279 (parse_operands): Support for these new operand codes.
280 New macro po_misc_or_fail_no_backtrack.
281 (encode_arm_cp_address): Preserve group relocations.
282 (insns): Modify to use the above operand codes where group
283 relocations are permitted.
284 (md_apply_fix): Handle the group relocations
285 ALU_PC_G0_NC through LDC_SB_G2.
286 (tc_gen_reloc): Likewise.
287 (arm_force_relocation): Leave group relocations for the linker.
288 (arm_fix_adjustable): Likewise.
289
290 2006-06-15 Julian Brown <julian@codesourcery.com>
291
292 * config/tc-arm.c (do_vfp_nsyn_ldr_str): Remove, fold into...
293 (do_neon_ldr_str): Always defer to VFP encoding routines, which handle
294 relocs properly.
295
296 2006-06-12 H.J. Lu <hongjiu.lu@intel.com>
297
298 * config/tc-i386.c (process_suffix): Don't add rex64 for
299 "xchg %rax,%rax".
300
301 2006-06-09 Thiemo Seufer <ths@mips.com>
302
303 * config/tc-mips.c (mips_ip): Maintain argument count.
304
305 2006-06-09 Alan Modra <amodra@bigpond.net.au>
306
307 * config/tc-iq2000.c: Include sb.h.
308
309 2006-06-08 Nigel Stephens <nigel@mips.com>
310
311 * config/tc-mips.c (mips_pseudo_table): Add "origin" and "repeat"
312 aliases for better compatibility with SGI tools.
313
314 2006-06-08 Alan Modra <amodra@bigpond.net.au>
315
316 * configure.in (BFDLIB, BFDVER_H, ALL_OBJ_DEPS): Delete.
317 * Makefile.am (GASLIBS): Expand @BFDLIB@.
318 (BFDVER_H): Delete.
319 (OBJS): Expand @ALL_OBJ_DEPS@. Depend on all fopen-*.h variants.
320 (obj-aout.o): Depend on $(DEP_@target_get_type@_aout)
321 (obj-coff.o, obj-ecoff.o, obj-elf.o): Similarly.
322 Run "make dep-am".
323 * dep-in.sed: Don't substitute bfdver.h. Do remove symcat.h.
324 * Makefile.in: Regenerate.
325 * doc/Makefile.in: Regenerate.
326 * configure: Regenerate.
327
328 2006-06-07 Joseph S. Myers <joseph@codesourcery.com>
329
330 * po/Make-in (pdf, ps): New dummy targets.
331
332 2006-06-07 Julian Brown <julian@codesourcery.com>
333
334 * config/tc-arm.c (stdarg.h): include.
335 (arm_it): Add uncond_value field. Add isvec and issingle to operand
336 array.
337 (arm_reg_type): Add REG_TYPE_VFSD (single or double VFP reg) and
338 REG_TYPE_NSDQ (single, double or quad vector reg).
339 (reg_expected_msgs): Update.
340 (BAD_FPU): Add macro for unsupported FPU instruction error.
341 (parse_neon_type): Support 'd' as an alias for .f64.
342 (parse_typed_reg_or_scalar): Support REG_TYPE_VFSD, REG_TYPE_NSDQ
343 sets of registers.
344 (parse_vfp_reg_list): Don't update first arg on error.
345 (parse_neon_mov): Support extra syntax for VFP moves.
346 (operand_parse_code): Add OP_RVSD, OP_RNSDQ, OP_VRSDLST, OP_RVSD_IO,
347 OP_RNSDQ_RNSC, OP_RVC_PSR, OP_APSR_RR, OP_oRNSDQ.
348 (parse_operands): Support isvec, issingle operands fields, new parse
349 codes above.
350 (do_vfp_nsyn_mrs, do_vfp_nsyn_msr): New functions. Support VFP mrs,
351 msr variants.
352 (do_mrs, do_msr, do_t_mrs, do_t_msr): Add support for above.
353 (NEON_ENC_TAB): Add vnmul, vnmla, vnmls, vcmp, vcmpz, vcmpe, vcmpez.
354 (NEON_ENC_SINGLE, NEON_ENC_DOUBLE): Define macros.
355 (NEON_SHAPE_DEF): New macro. Define table of possible instruction
356 shapes.
357 (neon_shape): Redefine in terms of above.
358 (neon_shape_class): New enumeration, table of shape classes.
359 (neon_shape_el): New enumeration. One element of a shape.
360 (neon_shape_el_size): Register widths of above, where appropriate.
361 (neon_shape_info): New struct. Info for shape table.
362 (neon_shape_tab): New array.
363 (neon_type_mask): Add N_F64, N_VFP. Update N_MAX_NONSPECIAL.
364 (neon_check_shape): Rewrite as...
365 (neon_select_shape): New function to classify instruction shapes,
366 driven by new table neon_shape_tab array.
367 (neon_quad): New function. Return 1 if shape should set Q flag in
368 instructions (or equivalent), 0 otherwise.
369 (type_chk_of_el_type): Support F64.
370 (el_type_of_type_chk): Likewise.
371 (neon_check_type): Add support for VFP type checking (VFP data
372 elements fill their containing registers).
373 (do_vfp_cond_or_thumb): Fill in condition field in ARM mode, or 0xE
374 in thumb mode for VFP instructions.
375 (do_vfp_nsyn_opcode): New function. Look up the opcode in argument,
376 and encode the current instruction as if it were that opcode.
377 (try_vfp_nsyn): New. If this looks like a VFP instruction with ARGS
378 arguments, call function in PFN.
379 (do_vfp_nsyn_add_sub, do_vfp_nsyn_mla_mls, do_vfp_nsyn_mul)
380 (do_vfp_nsyn_abs_neg, do_vfp_nsyn_ldm_stm, do_vfp_nsyn_ldr_str)
381 (do_vfp_nsyn_sqrt, do_vfp_nsyn_div, do_vfp_nsyn_nmul)
382 (do_vfp_nsyn_cmp, nsyn_insert_sp, do_vfp_nsyn_push)
383 (do_vfp_nsyn_pop, do_vfp_nsyn_cvt, do_vfp_nsyn_cvtz): New functions.
384 Redirect Neon-syntax VFP instructions to VFP instruction handlers.
385 (do_neon_dyadic_i_su, do_neon_dyadic_i64_su, do_neon_shl_imm)
386 (do_neon_qshl_imm, do_neon_logic, do_neon_bitfield)
387 (neon_dyadic_misc, neon_compare, do_neon_tst, do_neon_qdmulh)
388 (do_neon_fcmp_absolute, do_neon_step, do_neon_sli, do_neon_sri)
389 (do_neon_qshlu_imm, neon_move_immediate, do_neon_mvn, do_neon_ext)
390 (do_neon_rev, do_neon_dup, do_neon_rshift_round_imm, do_neon_trn)
391 (do_neon_zip_uzp, do_neon_sat_abs_neg, do_neon_pair_long)
392 (do_neon_recip_est, do_neon_cls, do_neon_clz, do_neon_cnt)
393 (do_neon_swp): Use neon_select_shape not neon_check_shape. Use
394 neon_quad.
395 (vfp_or_neon_is_neon): New function. Call if a mnemonic shared
396 between VFP and Neon turns out to belong to Neon. Perform
397 architecture check and fill in condition field if appropriate.
398 (do_neon_addsub_if_i, do_neon_mac_maybe_scalar, do_neon_abs_neg)
399 (do_neon_cvt): Add support for VFP variants of instructions.
400 (neon_cvt_flavour): Extend to cover VFP conversions.
401 (do_neon_mov): Rewrite to use neon_select_shape. Add support for VFP
402 vmov variants.
403 (do_neon_ldr_str): Handle single-precision VFP load/store.
404 (do_neon_ld_st_interleave, do_neon_ld_st_lane, do_neon_ld_dup): Use
405 NS_NULL not NS_IGNORE.
406 (opcode_tag): Add OT_csuffixF for operands which either take a
407 conditional suffix, or have 0xF in the condition field.
408 (md_assemble): Add support for OT_csuffixF.
409 (NCE): Replace macro with...
410 (NCE_tag, NCE, NCEF): New macros.
411 (nCE): Replace macro with...
412 (nCE_tag, nCE, nCEF): New macros.
413 (insns): Add support for VFP insns or VFP versions of insns msr,
414 mrs, vsqrt, vdiv, vnmul, vnmla, vnmls, vcmp, vcmpe, vpush, vpop,
415 vcvtz, vmul, vmla, vmls, vadd, vsub, vabs, vneg, vldm, vldmia,
416 vldbdb, vstm, vstmia, vstmdb, vldr, vstr, vcvt, vmov. Group shared
417 VFP/Neon insns together.
418
419 2006-06-07 Alan Modra <amodra@bigpond.net.au>
420 Ladislav Michl <ladis@linux-mips.org>
421
422 * app.c: Don't include headers already included by as.h.
423 * as.c: Likewise.
424 * atof-generic.c: Likewise.
425 * cgen.c: Likewise.
426 * dwarf2dbg.c: Likewise.
427 * expr.c: Likewise.
428 * input-file.c: Likewise.
429 * input-scrub.c: Likewise.
430 * macro.c: Likewise.
431 * output-file.c: Likewise.
432 * read.c: Likewise.
433 * sb.c: Likewise.
434 * config/bfin-lex.l: Likewise.
435 * config/obj-coff.h: Likewise.
436 * config/obj-elf.h: Likewise.
437 * config/obj-som.h: Likewise.
438 * config/tc-arc.c: Likewise.
439 * config/tc-arm.c: Likewise.
440 * config/tc-avr.c: Likewise.
441 * config/tc-bfin.c: Likewise.
442 * config/tc-cris.c: Likewise.
443 * config/tc-d10v.c: Likewise.
444 * config/tc-d30v.c: Likewise.
445 * config/tc-dlx.h: Likewise.
446 * config/tc-fr30.c: Likewise.
447 * config/tc-frv.c: Likewise.
448 * config/tc-h8300.c: Likewise.
449 * config/tc-hppa.c: Likewise.
450 * config/tc-i370.c: Likewise.
451 * config/tc-i860.c: Likewise.
452 * config/tc-i960.c: Likewise.
453 * config/tc-ip2k.c: Likewise.
454 * config/tc-iq2000.c: Likewise.
455 * config/tc-m32c.c: Likewise.
456 * config/tc-m32r.c: Likewise.
457 * config/tc-maxq.c: Likewise.
458 * config/tc-mcore.c: Likewise.
459 * config/tc-mips.c: Likewise.
460 * config/tc-mmix.c: Likewise.
461 * config/tc-mn10200.c: Likewise.
462 * config/tc-mn10300.c: Likewise.
463 * config/tc-msp430.c: Likewise.
464 * config/tc-mt.c: Likewise.
465 * config/tc-ns32k.c: Likewise.
466 * config/tc-openrisc.c: Likewise.
467 * config/tc-ppc.c: Likewise.
468 * config/tc-s390.c: Likewise.
469 * config/tc-sh.c: Likewise.
470 * config/tc-sh64.c: Likewise.
471 * config/tc-sparc.c: Likewise.
472 * config/tc-tic30.c: Likewise.
473 * config/tc-tic4x.c: Likewise.
474 * config/tc-tic54x.c: Likewise.
475 * config/tc-v850.c: Likewise.
476 * config/tc-vax.c: Likewise.
477 * config/tc-xc16x.c: Likewise.
478 * config/tc-xstormy16.c: Likewise.
479 * config/tc-xtensa.c: Likewise.
480 * config/tc-z80.c: Likewise.
481 * config/tc-z8k.c: Likewise.
482 * macro.h: Don't include sb.h or ansidecl.h.
483 * sb.h: Don't include stdio.h or ansidecl.h.
484 * cond.c: Include sb.h.
485 * itbl-lex.l: Include as.h instead of other system headers.
486 * itbl-parse.y: Likewise.
487 * itbl-ops.c: Similarly.
488 * itbl-ops.h: Don't include as.h or ansidecl.h.
489 * config/bfin-defs.h: Don't include bfd.h or as.h.
490 * config/bfin-parse.y: Include as.h instead of other system headers.
491
492 2006-06-06 Ben Elliston <bje@au.ibm.com>
493 Anton Blanchard <anton@samba.org>
494
495 * config/tc-ppc.c (parse_cpu): Handle "-mpower6".
496 (md_show_usage): Document it.
497 (ppc_setup_opcodes): Test power6 opcode flag bits.
498 * doc/c-ppc.texi (PowerPC-Opts): Document "-mpower6".
499
500 2006-06-06 Thiemo Seufer <ths@mips.com>
501 Chao-ying Fu <fu@mips.com>
502
503 * config/tc-mips.c (ISA_SUPPORTS_DSP64): New macro.
504 (CPU_HAS_MIPS3D, CPU_HAS_MDMX, CPU_HAS_DSP, CPU_HAS_MT): Delete.
505 (macro_build): Update comment.
506 (mips_ip): Allow DSP64 instructions for MIPS64R2.
507 (mips_after_parse_args): Remove uses of CPU_HAS_MIPS3D and
508 CPU_HAS_MDMX.
509 (mips_cpu_info): Fix formatting. Add MIPS_CPU_ASE_MIPS3D and
510 MIPS_CPU_ASE_MDMX flags for sb1.
511
512 2006-06-05 Thiemo Seufer <ths@mips.com>
513
514 * config/tc-mips.c (macro_build): Use INSERT_OPERAND wherew
515 appropriate.
516 (mips16_macro_build): Use MIPS16_INSERT_OPERAND where appropriate.
517 (mips_ip): Make overflowed/underflowed constant arguments in DSP
518 and MT instructions a fatal error. Use INSERT_OPERAND where
519 appropriate. Improve warnings for break and wait code overflows.
520 Use symbolic constant of OP_MASK_COPZ.
521 (mips16_ip): Use MIPS16_INSERT_OPERAND where appropriate.
522
523 2006-06-05 Daniel Jacobowitz <dan@codesourcery.com>
524
525 * po/Make-in (top_builddir): Define.
526
527 2006-06-02 Joseph S. Myers <joseph@codesourcery.com>
528
529 * doc/Makefile.am (TEXI2DVI): Define.
530 * doc/Makefile.in: Regenerate.
531 * doc/c-arc.texi: Fix typo.
532
533 2006-06-01 Alan Modra <amodra@bigpond.net.au>
534
535 * config/obj-ieee.c: Delete.
536 * config/obj-ieee.h: Delete.
537 * Makefile.am (OBJ_FORMATS): Remove ieee.
538 (OBJ_FORMAT_CFILES, OBJ_FORMAT_HFILES): Similarly.
539 (obj-ieee.o): Remove rule.
540 * Makefile.in: Regenerate.
541 * configure.in (atof): Remove tahoe.
542 (OBJ_MAYBE_IEEE): Don't define.
543 * configure: Regenerate.
544 * config.in: Regenerate.
545 * doc/Makefile.in: Regenerate.
546 * po/POTFILES.in: Regenerate.
547
548 2006-05-31 Daniel Jacobowitz <dan@codesourcery.com>
549
550 * Makefile.am: Replace INTLLIBS and INTLDEPS with LIBINTL
551 and LIBINTL_DEP everywhere.
552 (INTLLIBS): Remove.
553 (INCLUDES, DEP_INCLUDES): Use @INCINTL@.
554 * acinclude.m4: Include new gettext macros.
555 * configure.in: Use ZW_GNU_GETTEXT_SISTER_DIR and AM_PO_SUBDIRS.
556 Remove local code for po/Makefile.
557 * Makefile.in, configure, doc/Makefile.in: Regenerated.
558
559 2006-05-30 Nick Clifton <nickc@redhat.com>
560
561 * po/es.po: Updated Spanish translation.
562
563 2006-05-06 Denis Chertykov <denisc@overta.ru>
564
565 * doc/c-avr.texi: New file.
566 * doc/Makefile.am (CPU_DOCS): Add c-avr.texi
567 * doc/all.texi: Set AVR
568 * doc/as.texinfo: Include c-avr.texi
569
570 2006-05-28 Jie Zhang <jie.zhang@analog.com>
571
572 * config/bfin-parse.y (check_macfunc): Loose the condition of
573 calling check_multiply_halfregs ().
574
575 2006-05-25 Jie Zhang <jie.zhang@analog.com>
576
577 * config/bfin-parse.y (asm_1): Better check and deal with
578 vector and scalar Multiply 16-Bit Operands instructions.
579
580 2006-05-24 Nick Clifton <nickc@redhat.com>
581
582 * config/tc-hppa.c: Convert to ISO C90 format.
583 * config/tc-hppa.h: Likewise.
584
585 2006-05-24 Carlos O'Donell <carlos@systemhalted.org>
586 Randolph Chung <randolph@tausq.org>
587
588 * config/tc-hppa.c (is_tls_gdidx, is_tls_ldidx, is_tls_dtpoff,
589 is_tls_ieoff, is_tls_leoff): Define.
590 (fix_new_hppa): Handle TLS.
591 (cons_fix_new_hppa): Likewise.
592 (pa_ip): Likewise.
593 (md_apply_fix): Handle TLS relocs.
594 * config/tc-hppa.h (hppa_fix_adjustable): Handle TLS.
595
596 2006-05-24 Bjoern Haase <bjoern.m.haase@web.de>
597
598 * config/tc-avr.c: Add new cpu targets avr6, avr2560 and avr2561.
599
600 2006-05-23 Thiemo Seufer <ths@mips.com>
601 David Ung <davidu@mips.com>
602 Nigel Stephens <nigel@mips.com>
603
604 [ gas/ChangeLog ]
605 * config/tc-mips.c (ISA_SUPPORTS_SMARTMIPS): Rename.
606 (ISA_SUPPORTS_DSP_ASE, ISA_SUPPORTS_MT_ASE, ISA_HAS_64BIT_FPRS,
607 ISA_HAS_MXHC1): New macros.
608 (HAVE_32BIT_FPRS): Use ISA_HAS_64BIT_FPRS instead of
609 ISA_HAS_64BIT_REGS. Formatting fixes. Improved comments.
610 (mips_cpu_info): Change to use combined ASE/IS_ISA flag.
611 (MIPS_CPU_IS_ISA, MIPS_CPU_ASE_SMARTMIPS, MIPS_CPU_ASE_DSP,
612 MIPS_CPU_ASE_MT, MIPS_CPU_ASE_MIPS3D, MIPS_CPU_ASE_MDMX): New defines.
613 (mips_after_parse_args): Change default handling of float register
614 size to account for 32bit code with 64bit FP. Better sanity checking
615 of ISA/ASE/ABI option combinations.
616 (s_mipsset): Support switching of GPR and FPR sizes via
617 .set {g,f}p={32,64,default}. Better sanity checking for .set ASE
618 options.
619 (mips_elf_final_processing): We should record the use of 64bit FP
620 registers in 32bit code but we don't, because ELF header flags are
621 a scarce ressource.
622 (mips_cpu_info_table): Add ASE flags for CPUs with mandatory ASE
623 extensions. Add 4ksc, 4kec, 4kem, 4kep, 4ksd, m4kp, 24kec, 24kef,
624 24kex, 34kc, 34kf, 34kx, 25kf CPU definitions.
625 (mips_cpu_info_from_isa): Use MIPS_CPU_IS_ISA.
626 * doc/c-mips.texi: Document .set {g,f}p={32,64,default}. Document
627 missing -march options. Document .set arch=CPU. Move .set smartmips
628 to ASE page. Use @code for .set FOO examples.
629
630 2006-05-23 Jie Zhang <jie.zhang@analog.com>
631
632 * config/tc-bfin.c (bfin_start_line_hook): Bump line counters
633 if needed.
634
635 2006-05-23 Jie Zhang <jie.zhang@analog.com>
636
637 * config/bfin-defs.h (bfin_equals): Remove declaration.
638 * config/bfin-parse.y (asm_1): Remove "expr ASSIGN expr".
639 * config/tc-bfin.c (bfin_name_is_register): Remove.
640 (bfin_equals): Remove.
641 * config/tc-bfin.h (TC_EQUAL_IN_INSN): Redefine as 1.
642 (bfin_name_is_register): Remove declaration.
643
644 2006-05-19 Thiemo Seufer <ths@mips.com>
645 Nigel Stephens <nigel@mips.com>
646
647 * config/tc-mipc.c (ISA_HAS_ODD_SINGLE_FPR): New define.
648 (mips_oddfpreg_ok): New function.
649 (mips_ip): Use it.
650
651 2006-05-19 Thiemo Seufer <ths@mips.com>
652 David Ung <davidu@mips.com>
653
654 * config/tc-mips.h (tc_mips_regname_to_dw2regnum): Declare.
655 * config/tc-mipc.c (ABI_NEEDS_64BIT_REGS, ISA_HAS_64BIT_REGS,
656 ISA_HAS_DROR, ISA_HAS_ROR): Reformat.
657 (regname, RTYPE_MASK, RTYPE_NUM, RTYPE_FPU, RTYPE_FCC, RTYPE_VEC,
658 RTYPE_GP, RTYPE_CP0, RTYPE_PC, RTYPE_ACC, RTYPE_CCC, RNUM_MASK,
659 RWARN, GENERIC_REGISTER_NUMBERS, FPU_REGISTER_NAMES,
660 FPU_CONDITION_CODE_NAMES, COPROC_CONDITION_CODE_NAMES,
661 N32N64_SYMBOLIC_REGISTER_NAMES, O32_SYMBOLIC_REGISTER_NAMES,
662 SYMBOLIC_REGISTER_NAMES, MIPS16_SPECIAL_REGISTER_NAMES,
663 MDMX_VECTOR_REGISTER_NAMES, MIPS_DSP_ACCUMULATOR_NAMES, reg_names,
664 reg_names_o32, reg_names_n32n64): Define register classes.
665 (reg_lookup): New function, use register classes.
666 (md_begin): Reserve register names in the symbol table. Simplify
667 OBJ_ELF defines.
668 (mips_ip): Fix comment formatting. Handle symbolic COP0 registers.
669 Use reg_lookup.
670 (mips16_ip): Use reg_lookup.
671 (tc_get_register): Likewise.
672 (tc_mips_regname_to_dw2regnum): New function.
673
674 2006-05-19 Thiemo Seufer <ths@mips.com>
675
676 * config/tc-arm.c, config/tc-arm.h (tc_arm_regname_to_dw2regnum):
677 Un-constify string argument.
678 * config/tc-i386.c, config/tc-i386.h (tc_x86_regname_to_dw2regnum):
679 Likewise.
680 * config/tc-m68k.c, config/tc-m68k.h (tc_m68k_regname_to_dw2regnum):
681 Likewise.
682 * config/tc-ppc.c, config/tc-ppc.h (tc_ppc_regname_to_dw2regnum):
683 Likewise.
684 * config/tc-s390.c, config/tc-s390.h (tc_s390_regname_to_dw2regnum):
685 Likewise.
686 * config/tc-sh.c, config/tc-sh.h (sh_regname_to_dw2regnum):
687 Likewise.
688 * config/tc-sparc.c, config/tc-sparc.h (sparc_regname_to_dw2regnum):
689 Likewise.
690
691 2006-05-19 Nathan Sidwell <nathan@codesourcery.com>
692
693 * gas/config/tc-m68k.c (m68k_init_arch): Move checking of
694 cfloat/m68881 to correct architecture before using it.
695
696 2006-05-16 Bjoern Haase <bjoern.m.haase@web.de>
697
698 * config/tc-avr.h (TC_VALIDATE_FIX): Allow fixups for immediate
699 constant values.
700
701 2006-05-15 Paul Brook <paul@codesourcery.com>
702
703 * config/tc-arm.c (arm_adjust_symtab): Use
704 bfd_is_arm_special_symbol_name.
705
706 2006-05-15 Bob Wilson <bob.wilson@acm.org>
707
708 * config/tc-xtensa.c (is_direct_call_opcode, is_branch_jmp_to_next,
709 xg_assemble_vliw_tokens, xtensa_mark_narrow_branches,
710 xtensa_fix_short_loop_frags, is_local_forward_loop, relax_frag_immed):
711 Handle errors from calls to xtensa_opcode_is_* functions.
712
713 2006-05-14 Thiemo Seufer <ths@mips.com>
714
715 * config/tc-mips.c (macro_build): Test for currently active
716 mips16 option.
717 (mips16_ip): Reject invalid opcodes.
718
719 2006-05-11 Carlos O'Donell <carlos@codesourcery.com>
720
721 * doc/as.texinfo: Rename "Index" to "AS Index",
722 and "ABORT" to "ABORT (COFF)".
723
724 2006-05-11 Paul Brook <paul@codesourcery.com>
725
726 * config/tc-arm.c (parse_half): New function.
727 (operand_parse_code): Remove OP_Iffff. Add OP_HALF.
728 (parse_operands): Ditto.
729 (do_mov16): Reject invalid relocations.
730 (do_t_mov16): Ditto. Use Thumb reloc numbers.
731 (insns): Replace Iffff with HALF.
732 (md_apply_fix): Add MOVW and MOVT relocs.
733 (tc_gen_reloc): Ditto.
734 * doc/c-arm.texi: Document relocation operators
735
736 2006-05-11 Paul Brook <paul@codesourcery.com>
737
738 * config/tc-arm.c (arm_fix_adjustable): Return 0 for function symbols.
739
740 2006-05-11 Thiemo Seufer <ths@mips.com>
741
742 * config/tc-mips.c (append_insn): Don't check the range of j or
743 jal addresses.
744
745 2006-05-11 Pedro Alves <pedro_alves@portugalmail.pt>
746
747 * config/tc-arm.c (md_pcrel_from_section): Force a bias for
748 relocs against external symbols for WinCE targets.
749 (md_apply_fix): Likewise.
750
751 2006-05-09 David Ung <davidu@mips.com>
752
753 * config/tc-mips.c (append_insn): Only warn about an out-of-range
754 j or jal address.
755
756 2006-05-09 Nick Clifton <nickc@redhat.com>
757
758 * config/tc-arm.c (arm_fix_adjustable): For COFF, convert fixups
759 against symbols which are not going to be placed into the symbol
760 table.
761
762 2006-05-09 Ben Elliston <bje@au.ibm.com>
763
764 * expr.c (operand): Remove `if (0 && ..)' statement and
765 subsequently unused target_op label. Collapse `if (1 || ..)'
766 statement.
767 * app.c (do_scrub_chars): Remove unused case 0, as it is handled
768 separately above the switch.
769
770 2006-05-08 Nick Clifton <nickc@redhat.com>
771
772 PR gas/2623
773 * config/tc-msp430.c (line_separator_character): Define as |.
774
775 2006-05-08 Thiemo Seufer <ths@mips.com>
776 Nigel Stephens <nigel@mips.com>
777 David Ung <davidu@mips.com>
778
779 * config/tc-mips.c (mips_set_options): Add ase_smartmips flag.
780 (mips_opts): Likewise.
781 (file_ase_smartmips): New variable.
782 (ISA_HAS_ROR): SmartMIPS implements rotate instructions.
783 (macro_build): Handle SmartMIPS instructions.
784 (mips_ip): Likewise.
785 (md_longopts): Add argument handling for smartmips.
786 (md_parse_options, mips_after_parse_args): Likewise.
787 (s_mipsset): Add .set smartmips support.
788 (md_show_usage): Document -msmartmips/-mno-smartmips.
789 * doc/as.texinfo: Document -msmartmips/-mno-smartmips and
790 .set smartmips.
791 * doc/c-mips.texi: Likewise.
792
793 2006-05-08 Alan Modra <amodra@bigpond.net.au>
794
795 * write.c (relax_segment): Add pass count arg. Don't error on
796 negative org/space on first two passes.
797 (relax_seg_info): New struct.
798 (relax_seg, write_object_file): Adjust.
799 * write.h (relax_segment): Update prototype.
800
801 2006-05-05 Julian Brown <julian@codesourcery.com>
802
803 * config/tc-arm.c (parse_vfp_reg_list): Improve register bounds
804 checking.
805 (do_neon_mov): Enable several VMOV variants for VFP. Add suitable
806 architecture version checks.
807 (insns): Allow overlapping instructions to be used in VFP mode.
808
809 2006-05-05 H.J. Lu <hongjiu.lu@intel.com>
810
811 PR gas/2598
812 * config/obj-elf.c (obj_elf_change_section): Allow user
813 specified SHF_ALPHA_GPREL.
814
815 2006-05-05 Bjoern Haase <bjoern.m.haase@web.de>
816
817 * gas/config/tc-avr.h (TC_VALIDATE_FIX): Define. Disable fixups
818 for PMEM related expressions.
819
820 2006-05-05 Nick Clifton <nickc@redhat.com>
821
822 PR gas/2582
823 * dwarf2dbg.c (INSERT_DIR_SEPARATOR): New macro. Handles the
824 insertion of a directory separator character into a string at a
825 given offset. Uses heuristics to decide when to use a backslash
826 character rather than a forward-slash character.
827 (dwarf2_directive_loc): Use the macro.
828 (out_debug_info): Likewise.
829
830 2006-05-05 Thiemo Seufer <ths@mips.com>
831 David Ung <davidu@mips.com>
832
833 * config/tc-mips.c (macro_build): Add case 'k' to handle cache
834 instruction.
835 (macro): Add new case M_CACHE_AB.
836
837 2006-05-04 Kazu Hirata <kazu@codesourcery.com>
838
839 * config/tc-arm.c (opcode_tag): Add OT_cinfix3_deprecated.
840 (opcode_lookup): Issue a warning for opcode with
841 OT_cinfix3_deprecated. Otherwise treat OT_cinfix3_deprecated
842 identical to OT_cinfix3.
843 (TxC3w, TC3w, tC3w): New.
844 (insns): Use tC3w and TC3w for comparison instructions with
845 's' suffix.
846
847 2006-05-04 Alan Modra <amodra@bigpond.net.au>
848
849 * subsegs.h (struct frchain): Delete frch_seg.
850 (frchain_root): Delete.
851 (seg_info): Define as macro.
852 * subsegs.c (frchain_root): Delete.
853 (abs_seg_info, und_seg_info, absolute_frchain): Delete.
854 (subsegs_begin, subseg_change): Adjust for above.
855 (subseg_set_rest): Likewise. Add new frchain structs to seginfo
856 rather than to one big list.
857 (subseg_get): Don't special case abs, und sections.
858 (subseg_new, subseg_force_new): Don't set frchainP here.
859 (seg_info): Delete.
860 (subsegs_print_statistics): Adjust frag chain control list traversal.
861 * debug.c (dmp_frags): Likewise.
862 * dwarf2dbg.c (first_frag_for_seg): Don't start looking for frag
863 at frchain_root. Make use of known frchain ordering.
864 (last_frag_for_seg): Likewise.
865 (get_frag_fix): Likewise. Add seg param.
866 (process_entries, out_debug_aranges): Adjust get_frag_fix calls.
867 * write.c (chain_frchains_together_1): Adjust for struct frchain.
868 (SUB_SEGMENT_ALIGN): Likewise.
869 (subsegs_finish): Adjust frchain list traversal.
870 * config/tc-xtensa.c (xtensa_cleanup_align_frags): Likewise.
871 (xtensa_fix_target_frags, xtensa_mark_narrow_branches): Likewise.
872 (xtensa_mark_zcl_first_insns, xtensa_fix_a0_b_retw_frags): Likewise.
873 (xtensa_fix_b_j_loop_end_frags): Likewise.
874 (xtensa_fix_close_loop_end_frags): Likewise.
875 (xtensa_fix_short_loop_frags, xtensa_sanity_check): Likewise.
876 (retrieve_segment_info): Delete frch_seg initialisation.
877
878 2006-05-03 Alan Modra <amodra@bigpond.net.au>
879
880 * subsegs.c (subseg_get): Don't call obj_sec_set_private_data.
881 * config/obj-elf.h (obj_sec_set_private_data): Delete.
882 * config/tc-hppa.c (tc_gen_reloc): Don't use bfd_abs_symbol.
883 * config/tc-mn10300.c (tc_gen_reloc): Likewise.
884
885 2006-05-02 Joseph Myers <joseph@codesourcery.com>
886
887 * config/tc-arm.c (do_iwmmxt_wldstbh): Don't multiply offset by 4
888 here.
889 (md_apply_fix3): Multiply offset by 4 here for
890 BFD_RELOC_ARM_CP_OFF_IMM_S2 and BFD_RELOC_ARM_T32_CP_OFF_IMM_S2.
891
892 2006-05-02 H.J. Lu <hongjiu.lu@intel.com>
893 Jan Beulich <jbeulich@novell.com>
894
895 * config/tc-i386.c (output_invalid_buf): Change size for
896 unsigned char.
897 * config/tc-tic30.c (output_invalid_buf): Likewise.
898
899 * config/tc-i386.c (output_invalid): Cast none-ascii char to
900 unsigned char.
901 * config/tc-tic30.c (output_invalid): Likewise.
902
903 2006-05-02 Daniel Jacobowitz <dan@codesourcery.com>
904
905 * doc/Makefile.am (AM_MAKEINFOFLAGS): New.
906 (TEXI2POD): Use AM_MAKEINFOFLAGS.
907 (asconfig.texi): Don't set top_srcdir.
908 * doc/as.texinfo: Don't use top_srcdir.
909 * aclocal.m4, Makefile.in, doc/Makefile.in: Regenerated.
910
911 2006-05-02 H.J. Lu <hongjiu.lu@intel.com>
912
913 * config/tc-i386.c (output_invalid_buf): Change size to 16.
914 * config/tc-tic30.c (output_invalid_buf): Likewise.
915
916 * config/tc-i386.c (output_invalid): Use snprintf instead of
917 sprintf.
918 * config/tc-ia64.c (declare_register_set): Likewise.
919 (emit_one_bundle): Likewise.
920 (check_dependencies): Likewise.
921 * config/tc-tic30.c (output_invalid): Likewise.
922
923 2006-05-02 Paul Brook <paul@codesourcery.com>
924
925 * config/tc-arm.c (arm_optimize_expr): New function.
926 * config/tc-arm.h (md_optimize_expr): Define
927 (arm_optimize_expr): Add prototype.
928 (TC_FORCE_RELOCATION_SUB_SAME): Define.
929
930 2006-05-02 Ben Elliston <bje@au.ibm.com>
931
932 * config/obj-elf.h (ELF_TARGET_SYMBOL_FIELDS): Make single bit
933 field unsigned.
934
935 * sb.h (sb_list_vector): Move to sb.c.
936 * sb.c (free_list): Use type of sb_list_vector directly.
937 (sb_build): Fix off-by-one error in assertion about `size'.
938
939 2006-05-01 Ben Elliston <bje@au.ibm.com>
940
941 * listing.c (listing_listing): Remove useless loop.
942 * macro.c (macro_expand): Remove is_positional local variable.
943 * read.c (s_comm_internal): Simplify `if' condition 1 || x -> 1
944 and simplify surrounding expressions, where possible.
945 (assign_symbol): Likewise.
946 (s_weakref): Likewise.
947 * symbols.c (colon): Likewise.
948
949 2006-05-01 James Lemke <jwlemke@wasabisystems.com>
950
951 * subsegs.c (subseg_set_rest): Always set seginfp->frchainP if NULL.
952
953 2006-04-30 Thiemo Seufer <ths@mips.com>
954 David Ung <davidu@mips.com>
955
956 * config/tc-mips.c (validate_mips_insn): Handling of udi cases.
957 (mips_immed): New table that records various handling of udi
958 instruction patterns.
959 (mips_ip): Adds udi handling.
960
961 2006-04-28 Alan Modra <amodra@bigpond.net.au>
962
963 * dwarf2dbg.c (get_line_subseg): Attach new struct line_seg to end
964 of list rather than beginning.
965
966 2006-04-26 Julian Brown <julian@codesourcery.com>
967
968 * gas/config/tc-arm.c (neon_is_quarter_float): Move, and rename to...
969 (is_quarter_float): Rename from above. Simplify slightly.
970 (parse_qfloat_immediate): Parse a "quarter precision" floating-point
971 number.
972 (parse_neon_mov): Parse floating-point constants.
973 (neon_qfloat_bits): Fix encoding.
974 (neon_cmode_for_move_imm): Tweak to use floating-point encoding in
975 preference to integer encoding when using the F32 type.
976
977 2006-04-26 Julian Brown <julian@codesourcery.com>
978
979 * config/tc-arm.c (neon_el_type): Make NT_invtype be the zero (so
980 zero-initialising structures containing it will lead to invalid types).
981 (arm_it): Add vectype to each operand.
982 (NTA_HASTYPE, NTA_HASINDEX): Constants used in neon_typed_alias
983 defined field.
984 (neon_typed_alias): New structure. Extra information for typed
985 register aliases.
986 (reg_entry): Add neon type info field.
987 (arm_reg_parse): Remove RTYPE argument (revert to previous arguments).
988 Break out alternative syntax for coprocessor registers, etc. into...
989 (arm_reg_alt_syntax): New function. Alternate syntax handling broken
990 out from arm_reg_parse.
991 (parse_neon_type): Move. Return SUCCESS/FAIL.
992 (first_error): New function. Call to ensure first error which occurs is
993 reported.
994 (parse_neon_operand_type): Parse exactly one type.
995 (NEON_ALL_LANES, NEON_INTERLEAVE_LANES): Move.
996 (parse_typed_reg_or_scalar): New function. Handle core of both
997 arm_typed_reg_parse and parse_scalar.
998 (arm_typed_reg_parse): Parse a register with an optional type.
999 (NEON_SCALAR_REG, NEON_SCALAR_INDEX): Extract parts of parse_scalar
1000 result.
1001 (parse_scalar): Parse a Neon scalar with optional type.
1002 (parse_reg_list): Use first_error.
1003 (parse_vfp_reg_list): Use arm_typed_reg_parse instead of arm_reg_parse.
1004 (neon_alias_types_same): New function. Return true if two (alias) types
1005 are the same.
1006 (parse_neon_el_struct_list): Use parse_typed_reg_or_scalar. Return type
1007 of elements.
1008 (insert_reg_alias): Return new reg_entry not void.
1009 (insert_neon_reg_alias): New function. Insert type/index information as
1010 well as register for alias.
1011 (create_neon_reg_alias): New function. Parse .dn/.qn directives and
1012 make typed register aliases accordingly.
1013 (s_dn, s_qn): New functions. Handle incorrectly used .dn/.qn at start
1014 of line.
1015 (s_unreq): Delete type information if present.
1016 (s_arm_unwind_save_mmxwr): Remove arg 3 from arm_reg_parse calls.
1017 (s_arm_unwind_save_mmxwcg): Likewise.
1018 (s_arm_unwind_movsp): Likewise.
1019 (s_arm_unwind_setfp): Likewise.
1020 (parse_shift): Likewise.
1021 (parse_shifter_operand): Likewise.
1022 (parse_address): Likewise.
1023 (parse_tb): Likewise.
1024 (tc_arm_regname_to_dw2regnum): Likewise.
1025 (md_pseudo_table): Add dn, qn.
1026 (parse_neon_mov): Handle typed operands.
1027 (parse_operands): Likewise.
1028 (neon_type_mask): Add N_SIZ.
1029 (N_ALLMODS): New macro.
1030 (neon_check_shape): Fix typo in NS_DDD_QQQ case. Use first_error.
1031 (el_type_of_type_chk): Add some safeguards.
1032 (modify_types_allowed): Fix logic bug.
1033 (neon_check_type): Handle operands with types.
1034 (neon_three_same): Remove redundant optional arg handling.
1035 (do_neon_dyadic_i64_su, do_neon_shl_imm, do_neon_qshl_imm)
1036 (do_neon_logic, do_neon_qdmulh, do_neon_fcmp_absolute)
1037 (do_neon_step): Adjust accordingly.
1038 (neon_cmode_for_logic_imm): Use first_error.
1039 (do_neon_bitfield): Call neon_check_type.
1040 (neon_dyadic): Rename to...
1041 (neon_dyadic_misc): ...this. New name for neon_dyadic. Add bitfield
1042 to allow modification of type of the destination.
1043 (do_neon_dyadic_if_su, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1044 (do_neon_addsub_if_i, do_neon_mul): Adjust accordingly.
1045 (do_neon_compare): Make destination be an untyped bitfield.
1046 (neon_scalar_for_mul): Use NEON_SCALAR_REG, NEON_SCALAR_INDEX.
1047 (neon_mul_mac): Return early in case of errors.
1048 (neon_move_immediate): Use first_error.
1049 (neon_mac_reg_scalar_long): Fix type to include scalar.
1050 (do_neon_dup): Likewise.
1051 (do_neon_mov): Likewise (in several places).
1052 (do_neon_tbl_tbx): Fix type.
1053 (do_neon_ld_st_interleave, neon_alignment_bit, do_neon_ld_st_lane)
1054 (do_neon_ld_dup): Exit early in case of errors and/or use
1055 first_error.
1056 (opcode_lookup): Update for parse_neon_type returning SUCCESS/FAIL.
1057 Handle .dn/.qn directives.
1058 (REGDEF): Add zero for reg_entry neon field.
1059
1060 2006-04-26 Julian Brown <julian@codesourcery.com>
1061
1062 * config/tc-arm.c (limits.h): Include.
1063 (fpu_arch_vfp_v3, fpu_vfp_ext_v3, fpu_neon_ext_v1)
1064 (fpu_vfp_v3_or_neon_ext): Declare constants.
1065 (neon_el_type): New enumeration of types for Neon vector elements.
1066 (neon_type_el): New struct. Define type and size of a vector element.
1067 (NEON_MAX_TYPE_ELS): Define constant. The maximum number of types per
1068 instruction.
1069 (neon_type): Define struct. The type of an instruction.
1070 (arm_it): Add 'vectype' for the current instruction.
1071 (isscalar, immisalign, regisimm, isquad): New predicates for operands.
1072 (vfp_sp_reg_pos): Rename to...
1073 (vfp_reg_pos): ...this, and add VFP_REG_Dd, VFP_REG_Dm, VFP_REG_Dn
1074 tags.
1075 (arm_reg_type): Add REG_TYPE_NQ (Neon Q register) and REG_TYPE_NDQ
1076 (Neon D or Q register).
1077 (reg_expected_msgs): Sync with above. Allow VFD to mean VFP or Neon D
1078 register.
1079 (GE_OPT_PREFIX_BIG): Define constant, for use in...
1080 (my_get_expression): Allow above constant as argument to accept
1081 64-bit constants with optional prefix.
1082 (arm_reg_parse): Add extra argument to return the specific type of
1083 register in when either a D or Q register (REG_TYPE_NDQ) is
1084 requested. Can be NULL.
1085 (parse_scalar): New function. Parse Neon scalar (vector reg and index).
1086 (parse_reg_list): Update for new arm_reg_parse args.
1087 (parse_vfp_reg_list): Allow parsing of Neon D/Q register lists.
1088 (parse_neon_el_struct_list): New function. Parse element/structure
1089 register lists for VLD<n>/VST<n> instructions.
1090 (s_arm_unwind_save_vfp): Update for new parse_vfp_reg_list args.
1091 (s_arm_unwind_save_mmxwr): Likewise.
1092 (s_arm_unwind_save_mmxwcg): Likewise.
1093 (s_arm_unwind_movsp): Likewise.
1094 (s_arm_unwind_setfp): Likewise.
1095 (parse_big_immediate): New function. Parse an immediate, which may be
1096 64 bits wide. Put results in inst.operands[i].
1097 (parse_shift): Update for new arm_reg_parse args.
1098 (parse_address): Likewise. Add parsing of alignment specifiers.
1099 (parse_neon_mov): Parse the operands of a VMOV instruction.
1100 (operand_parse_code): Add OP_RND, OP_RNQ, OP_RNDQ, OP_RNSC, OP_NRDLST,
1101 OP_NSTRLST, OP_NILO, OP_RNDQ_I0, OP_RR_RNSC, OP_RNDQ_RNSC, OP_RND_RNSC,
1102 OP_VMOV, OP_RNDQ_IMVNb, OP_RNDQ_I63b, OP_I0, OP_I16z, OP_I32z, OP_I64,
1103 OP_I64z, OP_oI32b, OP_oRND, OP_oRNQ, OP_oRNDQ.
1104 (parse_operands): Handle new codes above.
1105 (encode_arm_vfp_sp_reg): Rename to...
1106 (encode_arm_vfp_reg): ...this. Handle D regs (0-31) too. Complain if
1107 selected VFP version only supports D0-D15.
1108 (do_vfp_sp_monadic, do_vfp_sp_dyadic, do_vfp_sp_compare_z)
1109 (do_vfp_dp_sp_cvt, do_vfp_reg_from_sp, do_vfp_reg2_from_sp2)
1110 (do_vfp_sp_from_reg, do_vfp_sp2_from_reg2, do_vfp_sp_ldst)
1111 (do_vfp_dp_ldst, vfp_sp_ldstm, vfp_dp_ldstm): Update for new
1112 encode_arm_vfp_reg name, and allow 32 D regs.
1113 (do_vfp_dp_rd_rm, do_vfp_dp_rn_rd, do_vfp_dp_rd_rn, do_vfp_dp_rd_rn_rm)
1114 (do_vfp_rm_rd_rn): New functions to encode VFP insns allowing 32 D
1115 regs.
1116 (do_vfp_sp_const, do_vfp_dp_const, vfp_conv, do_vfp_sp_conv_16)
1117 (do_vfp_dp_conv_16, do_vfp_sp_conv_32, do_vfp_dp_conv_32): Handle
1118 constant-load and conversion insns introduced with VFPv3.
1119 (neon_tab_entry): New struct.
1120 (NEON_ENC_TAB): Bit patterns for overloaded Neon instructions, and
1121 those which are the targets of pseudo-instructions.
1122 (neon_opc): Enumerate opcodes, use as indices into...
1123 (neon_enc_tab): ...this. Hold data from NEON_ENC_TAB.
1124 (NEON_ENC_INTEGER, NEON_ENC_ARMREG, NEON_ENC_POLY, NEON_ENC_FLOAT)
1125 (NEON_ENC_SCALAR, NEON_ENC_IMMED, NEON_ENC_INTERLV, NEON_ENC_LANE)
1126 (NEON_ENC_DUP): Define meaningful helper macros to look up values in
1127 neon_enc_tab.
1128 (neon_shape): Enumerate shapes (permitted register widths, etc.) for
1129 Neon instructions.
1130 (neon_type_mask): New. Compact type representation for type checking.
1131 (N_SU_ALL, N_SU_32, N_SU_16_64, N_SUF_32, N_I_ALL, N_IF_32): Common
1132 permitted type combinations.
1133 (N_IGNORE_TYPE): New macro.
1134 (neon_check_shape): New function. Check an instruction shape for
1135 multiple alternatives. Return the specific shape for the current
1136 instruction.
1137 (neon_modify_type_size): New function. Modify a vector type and size,
1138 depending on the bit mask in argument 1.
1139 (neon_type_promote): New function. Convert a given "key" type (of an
1140 operand) into the correct type for a different operand, based on a bit
1141 mask.
1142 (type_chk_of_el_type): New function. Convert a type and size into the
1143 compact representation used for type checking.
1144 (el_type_of_type_ckh): New function. Reverse of above (only when a
1145 single bit is set in the bit mask).
1146 (modify_types_allowed): New function. Alter a mask of allowed types
1147 based on a bit mask of modifications.
1148 (neon_check_type): New function. Check the type of the current
1149 instruction against the variable argument list. The "key" type of the
1150 instruction is returned.
1151 (neon_dp_fixup): New function. Fill in and modify instruction bits for
1152 a Neon data-processing instruction depending on whether we're in ARM
1153 mode or Thumb-2 mode.
1154 (neon_logbits): New function.
1155 (neon_three_same, neon_two_same, do_neon_dyadic_i_su)
1156 (do_neon_dyadic_i64_su, neon_imm_shift, do_neon_shl_imm)
1157 (do_neon_qshl_imm, neon_cmode_for_logic_imm, neon_bits_same_in_bytes)
1158 (neon_squash_bits, neon_is_quarter_float, neon_qfloat_bits)
1159 (neon_cmode_for_move_imm, neon_write_immbits, neon_invert_size)
1160 (do_neon_logic, do_neon_bitfield, neon_dyadic, do_neon_dyadic_if_su)
1161 (do_neon_dyadic_if_su_d, do_neon_dyadic_if_i, do_neon_dyadic_if_i_d)
1162 (do_neon_addsub_if_i, neon_exchange_operands, neon_compare)
1163 (do_neon_cmp, do_neon_cmp_inv, do_neon_ceq, neon_scalar_for_mul)
1164 (neon_mul_mac, do_neon_mac_maybe_scalar, do_neon_tst, do_neon_mul)
1165 (do_neon_qdmulh, do_neon_fcmp_absolute, do_neon_fcmp_absolute_inv)
1166 (do_neon_step, do_neon_abs_neg, do_neon_sli, do_neon_sri)
1167 (do_neon_qshlu_imm, do_neon_qmovn, do_neon_qmovun)
1168 (do_neon_rshift_sat_narrow, do_neon_rshift_sat_narrow_u, do_neon_movn)
1169 (do_neon_rshift_narrow, do_neon_shll, neon_cvt_flavour, do_neon_cvt)
1170 (neon_move_immediate, do_neon_mvn, neon_mixed_length)
1171 (do_neon_dyadic_long, do_neon_abal, neon_mac_reg_scalar_long)
1172 (do_neon_mac_maybe_scalar_long, do_neon_dyadic_wide, do_neon_vmull)
1173 (do_neon_ext, do_neon_rev, do_neon_dup, do_neon_mov)
1174 (do_neon_rshift_round_imm, do_neon_movl, do_neon_trn, do_neon_zip_uzp)
1175 (do_neon_sat_abs_neg, do_neon_pair_long, do_neon_recip_est)
1176 (do_neon_cls, do_neon_clz, do_neon_cnt, do_neon_swp, do_neon_tbl_tbx)
1177 (do_neon_ldm_stm, do_neon_ldr_str, do_neon_ld_st_interleave)
1178 (neon_alignment_bit, do_neon_ld_st_lane, do_neon_ld_dup)
1179 (do_neon_ldx_stx): New functions. Neon bit encoding and encoding
1180 helpers.
1181 (parse_neon_type): New function. Parse Neon type specifier.
1182 (opcode_lookup): Allow parsing of Neon type specifiers.
1183 (REGNUM2, REGSETH, REGSET2): New macros.
1184 (reg_names): Add new VFPv3 and Neon registers.
1185 (NUF, nUF, NCE, nCE): New macros for opcode table.
1186 (insns): More VFP registers allowed in fcpyd, fmdhr, fmdlr, fmrdh,
1187 fmrdl, fabsd, fnegd, fsqrtd, faddd, fsubd, fmuld, fdivd, fmacd, fmscd,
1188 fnmuld, fnmacd, fnmscd, fcmpd, fcmpzd, fcmped, fcmpezd, fmdrr, fmrrd.
1189 Add Neon instructions vaba, vhadd, vrhadd, vhsub, vqadd, vqsub, vrshl,
1190 vqrshl, vshl, vqshl{u}, vand, vbic, vorr, vorn, veor, vbsl, vbit, vbif,
1191 vabd, vmax, vmin, vcge, vcgt, vclt, vcle, vceq, vpmax, vpmin, vmla,
1192 vmls, vpadd, vadd, vsub, vtst, vmul, vqdmulh, vqrdmulh, vacge, vacgt,
1193 vaclt, vacle, vrecps, vrsqrts, vabs, vneg, v{r}shr, v{r}sra, vsli,
1194 vsri, vqshrn, vq{r}shr{u}n, v{r}shrn, vshll, vcvt, vmov, vmvn, vabal,
1195 vabdl, vaddl, vsubl, vmlal, vmlsl, vaddw, vsubw, v{r}addhn, v{r}subhn,
1196 vqdmlal, vqdmlsl, vqdmull, vmull, vext, vrev64, vrev32, vrev16, vdup,
1197 vmovl, v{q}movn, vzip, vuzp, vqabs, vqneg, vpadal, vpaddl, vrecpe,
1198 vrsqrte, vcls, vclz, vcnt, vswp, vtrn, vtbl, vtbx, vldm, vstm, vldr,
1199 vstr, vld[1234], vst[1234], fconst[sd], f[us][lh]to[sd],
1200 fto[us][lh][sd].
1201 (tc_arm_regname_to_dw2regnum): Update for arm_reg_parse args.
1202 (arm_cpu_option_table): Add Neon and VFPv3 to Cortex-A8.
1203 (arm_option_cpu_value): Add vfp3 and neon.
1204 (aeabi_set_public_attributes): Support VFPv3 and NEON attributes. Fix
1205 VFPv1 attribute.
1206
1207 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1208
1209 * config/xtensa-relax.c (widen_spec_list): Use new "WIDE.<opcode>"
1210 syntax instead of hardcoded opcodes with ".w18" suffixes.
1211 (wide_branch_opcode): New.
1212 (build_transition): Use it to check for wide branch opcodes with
1213 either ".w18" or ".w15" suffixes.
1214
1215 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1216
1217 * config/tc-xtensa.c (xtensa_create_literal_symbol,
1218 xg_assemble_literal, xg_assemble_literal_space): Do not set the
1219 frag's is_literal flag.
1220
1221 2006-04-25 Bob Wilson <bob.wilson@acm.org>
1222
1223 * config/xtensa-relax.c (XCHAL_HAVE_WIDE_BRANCHES): Provide default.
1224
1225 2006-04-23 Kazu Hirata <kazu@codesourcery.com>
1226
1227 * config/obj-coff.c, config/tc-arm.c, config/tc-bfin.c,
1228 config/tc-cris.c, config/tc-crx.c, config/tc-i386.c,
1229 config/tc-ia64.c, config/tc-maxq.c, config/tc-maxq.h,
1230 config/tc-mips.c, config/tc-msp430.c, config/tc-sh.c,
1231 config/tc-tic4x.c, config/tc-xtensa.c: Fix comment typos.
1232
1233 2005-04-20 Paul Brook <paul@codesourcery.com>
1234
1235 * config/tc-arm.c (s_arm_arch, s_arm_cpu, s_arm_fpu): Enable for
1236 all targets.
1237 (md_pseudo_table): Enable .arch, .cpu and .fpu for all targets.
1238
1239 2006-04-19 Alan Modra <amodra@bigpond.net.au>
1240
1241 * Makefile.am (CPU_TYPES): Add maxq and mt. Sort.
1242 (CPU_OBJ_VALID): Change sense of COFF test to default to invalid.
1243 Make some cpus unsupported on ELF. Run "make dep-am".
1244 * Makefile.in: Regenerate.
1245
1246 2006-04-19 Alan Modra <amodra@bigpond.net.au>
1247
1248 * configure.in (--enable-targets): Indent help message.
1249 * configure: Regenerate.
1250
1251 2006-04-18 H.J. Lu <hongjiu.lu@intel.com>
1252
1253 PR gas/2533
1254 * config/tc-i386.c (i386_immediate): Check illegal immediate
1255 register operand.
1256
1257 2006-04-18 Alan Modra <amodra@bigpond.net.au>
1258
1259 * config/tc-i386.c: Formatting.
1260 (output_disp, output_imm): ISO C90 params.
1261
1262 * frags.c (frag_offset_fixed_p): Constify args.
1263 * frags.h (frag_offset_fixed_p): Ditto.
1264
1265 * config/tc-dlx.h (tc_coff_symbol_emit_hook): Delete.
1266 (COFF_MAGIC): Delete.
1267
1268 * config/tc-xc16x.h (TC_LINKRELAX_FIXUP): Delete.
1269
1270 2006-04-16 Daniel Jacobowitz <dan@codesourcery.com>
1271
1272 * po/POTFILES.in: Regenerated.
1273
1274 2006-04-16 Mark Mitchell <mark@codesourcery.com>
1275
1276 * doc/as.texinfo: Mention that some .type syntaxes are not
1277 supported on all architectures.
1278
1279 2006-04-14 Sterling Augustine <sterling@tensilica.com>
1280
1281 * config/tc-xtensa.c (emit_single_op): Do not relax MOVI
1282 instructions when such transformations have been disabled.
1283
1284 2006-04-10 Sterling Augustine <sterling@tensilica.com>
1285
1286 * config/tc-xtensa.c (xg_assemble_vliw_tokens): Record loop target
1287 symbols in RELAX[_CHECK]_ALIGN_NEXT_OPCODE frags.
1288 (xtensa_fix_close_loop_end_frags): Use the recorded values instead of
1289 decoding the loop instructions. Remove current_offset variable.
1290 (xtensa_fix_short_loop_frags): Likewise.
1291 (min_bytes_to_other_loop_end): Remove current_offset argument.
1292
1293 2006-04-09 Arnold Metselaar <arnold.metselaar@planet.nl>
1294
1295 * config/tc-z80.c (z80_optimize_expr): Removed.
1296 * config/tc-z80.h (z80_optimize_expr, md_optimize_expr): Removed.
1297
1298 2006-04-07 Joerg Wunsch <j.gnu@uriah.heep.sax.de>
1299
1300 * gas/config/tc-avr.c (mcu_types): Add support for attiny261,
1301 attiny461, attiny861, attiny25, attiny45, attiny85,attiny24,
1302 attiny44, attiny84, at90pwm2, at90pwm3, atmega164, atmega324,
1303 atmega644, atmega329, atmega3290, atmega649, atmega6490,
1304 atmega406, atmega640, atmega1280, atmega1281, at90can32,
1305 at90can64, at90usb646, at90usb647, at90usb1286 and
1306 at90usb1287.
1307 Move atmega48 and atmega88 from AVR_ISA_M8 to AVR_ISA_PWMx.
1308
1309 2006-04-07 Paul Brook <paul@codesourcery.com>
1310
1311 * config/tc-arm.c (parse_operands): Set default error message.
1312
1313 2006-04-07 Paul Brook <paul@codesourcery.com>
1314
1315 * config/tc-arm.c (parse_tb): Set inst.error before returning FAIL.
1316
1317 2006-04-07 Paul Brook <paul@codesourcery.com>
1318
1319 * config/tc-arm.c (md_apply_fix): Set H bit on blx instruction.
1320
1321 2006-04-07 Paul Brook <paul@codesourcery.com>
1322
1323 * config/tc-arm.c (THUMB2_LOAD_BIT): Define.
1324 (move_or_literal_pool): Handle Thumb-2 instructions.
1325 (do_t_ldst): Call move_or_literal_pool for =N addressing modes.
1326
1327 2006-04-07 Alan Modra <amodra@bigpond.net.au>
1328
1329 PR 2512.
1330 * config/tc-i386.c (match_template): Move 64-bit operand tests
1331 inside loop.
1332
1333 2006-04-06 Carlos O'Donell <carlos@codesourcery.com>
1334
1335 * po/Make-in: Add install-html target.
1336 * Makefile.am: Add install-html and install-html-recursive targets.
1337 * Makefile.in: Regenerate.
1338 * configure.in: AC_SUBST datarootdir, docdir, htmldir.
1339 * configure: Regenerate.
1340 * doc/Makefile.am: Add install-html and install-html-am targets.
1341 * doc/Makefile.in: Regenerate.
1342
1343 2006-04-06 Alan Modra <amodra@bigpond.net.au>
1344
1345 * frags.c (frag_offset_fixed_p): Reinitialise offset before
1346 second scan.
1347
1348 2006-04-05 Richard Sandiford <richard@codesourcery.com>
1349 Daniel Jacobowitz <dan@codesourcery.com>
1350
1351 * config/tc-sparc.c (sparc_target_format): Handle TE_VXWORKS.
1352 (GOTT_BASE, GOTT_INDEX): New.
1353 (tc_gen_reloc): Don't alter relocations against GOTT_BASE and
1354 GOTT_INDEX when generating VxWorks PIC.
1355 * configure.tgt (sparc*-*-vxworks*): Remove this special case;
1356 use the generic *-*-vxworks* stanza instead.
1357
1358 2006-04-04 Alan Modra <amodra@bigpond.net.au>
1359
1360 PR 997
1361 * frags.c (frag_offset_fixed_p): New function.
1362 * frags.h (frag_offset_fixed_p): Declare.
1363 * expr.c (expr): Use frag_offset_fixed_p when simplifying subtraction.
1364 (resolve_expression): Likewise.
1365
1366 2006-04-03 Sterling Augustine <sterling@tensilica.com>
1367
1368 * config/tc-xtensa.c (init_op_placement_info_table): Check for formats
1369 of the same length but different numbers of slots.
1370
1371 2006-03-30 Andreas Schwab <schwab@suse.de>
1372
1373 * configure.in: Fix help string for --enable-targets option.
1374 * configure: Regenerate.
1375
1376 2006-03-28 Nathan Sidwell <nathan@codesourcery.com>
1377
1378 * gas/config/tc-m68k.c (find_cf_chip): Merge into ...
1379 (m68k_ip): ... here. Use for all chips. Protect against buffer
1380 overrun and avoid excessive copying.
1381
1382 * config/tc-m68k.c (m68000_control_regs, m68010_control_regs,
1383 m68020_control_regs, m68040_control_regs, m68060_control_regs,
1384 mcf_control_regs, mcf5208_control_regs, mcf5213_control_regs,
1385 mcf5329_control_regs, mcf5249_control_regs, mcf528x_control_regs,
1386 mcfv4e_control_regs, m68010_control_regs): Rename and reorder to ...
1387 (m68000_ctrl, m68010_ctrl, m68020_ctrl, m68040_ctrl, m68060_ctrl,
1388 mcf_ctrl, mcf5208_ctrl, mcf5213_ctrl, mcf5235_ctrl, mcf5249_ctrl,
1389 mcf5216_ctrl, mcf5250_ctrl, mcf5271_ctrl, mcf5272_ctrl,
1390 mcf5282_ctrl, mcfv4e_ctrl): ... these.
1391 (mcf5275_ctrl, mcf5329_ctrl, mcf5373_ctrl): New.
1392 (struct m68k_cpu): Change chip field to control_regs.
1393 (current_chip): Remove.
1394 (control_regs): New.
1395 (m68k_archs, m68k_extensions): Adjust.
1396 (m68k_cpus): Reorder to be in cpu number order. Adjust.
1397 (CPU_ALLOW_MC, CPU_ALLOW_NEGATION): Remove.
1398 (find_cf_chip): Reimplement for new organization of cpu table.
1399 (select_control_regs): Remove.
1400 (mri_chip): Adjust.
1401 (struct save_opts): Save control regs, not chip.
1402 (s_save, s_restore): Adjust.
1403 (m68k_lookup_cpu): Give deprecated warning when necessary.
1404 (m68k_init_arch): Adjust.
1405 (md_show_usage): Adjust for new cpu table organization.
1406
1407 2006-03-25 Bernd Schmidt <bernd.schmidt@analog.com>
1408
1409 * config/bfin-defs.h (Expr_Node_Type enum): Add Expr_Node_GOT_Reloc.
1410 * config/bfin-lex.l: Recognize GOT17M4 and FUNCDESC_GOT17M4.
1411 * config/bfin-parse.y: Include "libbfd.h", "elf/common.h" and
1412 "elf/bfin.h".
1413 (GOT17M4, FUNCDESC_GOT17M4): New tokens of type <value>.
1414 (any_gotrel): New rule.
1415 (got): Use it, and create Expr_Node_GOT_Reloc nodes.
1416 * config/tc-bfin.c: Include "libbfd.h", "elf/common.h" and
1417 "elf/bfin.h".
1418 (DEFAULT_FLAGS, bfin_flags, bfin_pic_flag): New.
1419 (bfin_pic_ptr): New function.
1420 (md_pseudo_table): Add it for ".picptr".
1421 (OPTION_FDPIC): New macro.
1422 (md_longopts): Add -mfdpic.
1423 (md_parse_option): Handle it.
1424 (md_begin): Set BFD flags.
1425 (md_apply_fix3, bfin_fix_adjustable): Handle new relocs.
1426 (bfin_gen_ldstidxi): Adjust to match the trees that the parser gives
1427 us for GOT relocs.
1428 * Makefile.am (bfin-parse.o): Update dependencies.
1429 (DEPTC_bfin_elf): Likewise.
1430 * Makefile.in: Regenerate.
1431
1432 2006-03-25 Richard Sandiford <richard@codesourcery.com>
1433
1434 * config/tc-m68k.c (m68k_cpus): Change cpu_cf5208 entries to use
1435 mcfemac instead of mcfmac.
1436
1437 2006-03-23 Michael Matz <matz@suse.de>
1438
1439 * config/tc-i386.c (type_names): Correct placement of 'static'.
1440 (reloc): Map some more relocs to their 64 bit counterpart when
1441 size is 8.
1442 (output_insn): Work around breakage if DEBUG386 is defined.
1443 (output_disp): A BFD_RELOC_64 with GOT_symbol as operand also
1444 needs to be mapped to BFD_RELOC_X86_64_GOTPC64 or
1445 BFD_RELOC_X86_64_GOTPC32. Also x86-64 handles pcrel addressing
1446 different from i386.
1447 (output_imm): Ditto.
1448 (lex_got): Recognize @PLTOFF and @GOTPLT. Make @GOT accept also
1449 Imm64.
1450 (md_convert_frag): Jumps can now be larger than 2GB away, error
1451 out in that case.
1452 (tc_gen_reloc): New relocs are passed through. BFD_RELOC_64
1453 and BFD_RELOC_64_PCREL are mapped to BFD_RELOC_X86_64_GOTPC64.
1454
1455 2006-03-22 Richard Sandiford <richard@codesourcery.com>
1456 Daniel Jacobowitz <dan@codesourcery.com>
1457 Phil Edwards <phil@codesourcery.com>
1458 Zack Weinberg <zack@codesourcery.com>
1459 Mark Mitchell <mark@codesourcery.com>
1460 Nathan Sidwell <nathan@codesourcery.com>
1461
1462 * config/tc-mips.c (mips_target_format): Handle vxworks targets.
1463 (md_begin): Complain about -G being used for PIC. Don't change
1464 the text, data and bss alignments on VxWorks.
1465 (reloc_needs_lo_p): Don't return true for R_MIPS_GOT16 when
1466 generating VxWorks PIC.
1467 (load_address): Extend SVR4_PIC handling to VXWORKS_PIC.
1468 (macro): Likewise, but do not treat la $25 specially for
1469 VxWorks PIC, and do not handle jal.
1470 (OPTION_MVXWORKS_PIC): New macro.
1471 (md_longopts): Add -mvxworks-pic.
1472 (md_parse_option): Don't complain about using PIC and -G together here.
1473 Handle OPTION_MVXWORKS_PIC.
1474 (md_estimate_size_before_relax): Always use the first relaxation
1475 sequence on VxWorks.
1476 * config/tc-mips.h (VXWORKS_PIC): New.
1477
1478 2006-03-21 Paul Brook <paul@codesourcery.com>
1479
1480 * config/tc-arm.c (md_apply_fix): Fix typo in offset mask.
1481
1482 2006-03-21 Sterling Augustine <sterling@tensilica.com>
1483
1484 * config/tc-xtensa.c (enforce_three_byte_loop_align): New flag.
1485 (xtensa_setup_hw_workarounds): Set this new flag for older hardware.
1486 (get_loop_align_size): New.
1487 (xtensa_end): Skip xtensa_mark_narrow_branches when not aligning.
1488 (xtensa_mark_zcl_first_insns): Prevent widening of first loop frag.
1489 (get_text_align_power): Rewrite to handle inputs in the range 2-8.
1490 (get_noop_aligned_address): Use get_loop_align_size.
1491 (get_aligned_diff): Likewise.
1492
1493 2006-03-21 Paul Brook <paul@codesourcery.com>
1494
1495 * config/tc-arm.c (insns): Correct opcodes for ldrbt and strbt.
1496
1497 2006-03-20 Paul Brook <paul@codesourcery.com>
1498
1499 * config/tc-arm.c (BAD_BRANCH, BAD_NOT_IT): Define.
1500 (do_t_branch): Encode branches inside IT blocks as unconditional.
1501 (do_t_cps): New function.
1502 (do_t_blx, do_t_bkpt, do_t_branch23, do_t_bx, do_t_bxj, do_t_cpsi,
1503 do_t_czb, do_t_it, do_t_setend, do_t_tb): Add IT constaints.
1504 (opcode_lookup): Allow conditional suffixes on all instructions in
1505 Thumb mode.
1506 (md_assemble): Advance condexec state before checking for errors.
1507 (insns): Use do_t_cps.
1508
1509 2006-03-20 Paul Brook <paul@codesourcery.com>
1510
1511 * config/tc-arm.c (output_relax_insn): Call dwarf2_emit_insn before
1512 outputting the insn.
1513
1514 2006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1515
1516 * config/tc-vax.c: Update copyright year.
1517 * config/tc-vax.h: Likewise.
1518
1519 2006-03-18 Jan-Benedict Glaw <jbglaw@lug-owl.de>
1520
1521 * config/tc-vax.c (md_chars_to_number): Used only locally, so
1522 make it static.
1523 * config/tc-vax.h (md_chars_to_number): Remove obsolete declaration.
1524
1525 2006-03-17 Paul Brook <paul@codesourcery.com>
1526
1527 * config/tc-arm.c (insns): Add ldm and stm.
1528
1529 2006-03-17 Ben Elliston <bje@au.ibm.com>
1530
1531 PR gas/2446
1532 * doc/as.texinfo (Ident): Document this directive more thoroughly.
1533
1534 2006-03-16 Paul Brook <paul@codesourcery.com>
1535
1536 * config/tc-arm.c (insns): Add "svc".
1537
1538 2006-03-13 Bob Wilson <bob.wilson@acm.org>
1539
1540 * config/tc-xtensa.c (xg_translate_sysreg_op): Remove has_underbar
1541 flag and avoid double underscore prefixes.
1542
1543 2006-03-10 Paul Brook <paul@codesourcery.com>
1544
1545 * config/tc-arm.c (md_begin): Handle EABIv5.
1546 (arm_eabis): Add EF_ARM_EABI_VER5.
1547 * doc/c-arm.texi: Document -meabi=5.
1548
1549 2006-03-10 Ben Elliston <bje@au.ibm.com>
1550
1551 * app.c (do_scrub_chars): Simplify string handling.
1552
1553 2006-03-07 Richard Sandiford <richard@codesourcery.com>
1554 Daniel Jacobowitz <dan@codesourcery.com>
1555 Zack Weinberg <zack@codesourcery.com>
1556 Nathan Sidwell <nathan@codesourcery.com>
1557 Paul Brook <paul@codesourcery.com>
1558 Ricardo Anguiano <anguiano@codesourcery.com>
1559 Phil Edwards <phil@codesourcery.com>
1560
1561 * config/tc-arm.c (md_apply_fix): Install a value of zero into a
1562 BFD_RELOC_ARM_OFFSET_IMM field if we're going to generate a RELA
1563 R_ARM_ABS12 reloc.
1564 (tc_gen_reloc): Keep the original fx_offset for RELA pc-relative
1565 relocs, but adjust by md_pcrel_from_section. Create R_ARM_ABS12
1566 relocations for BFD_RELOC_ARM_OFFSET_IMM on RELA targets.
1567
1568 2006-03-06 Bob Wilson <bob.wilson@acm.org>
1569
1570 * config/tc-xtensa.c (xtensa_post_relax_hook): Generate literal tables
1571 even when using the text-section-literals option.
1572
1573 2006-03-06 Nathan Sidwell <nathan@codesourcery.com>
1574
1575 * config/tc-m68k.c (m68k_extensions): Allow 'float' on both m68k
1576 and cf.
1577 (m68k_ip): <case 'J'> Check we have some control regs.
1578 (md_parse_option): Allow raw arch switch.
1579 (m68k_init_arch): Better detection of arch/cpu mismatch. Detect
1580 whether 68881 or cfloat was meant by -mfloat.
1581 (md_show_usage): Adjust extension display.
1582 (m68k_elf_final_processing): Adjust.
1583
1584 2006-03-03 Bjoern Haase <bjoern.m.haase@web.de>
1585
1586 * config/tc-avr.c (avr_mod_hash_value): New function.
1587 (md_apply_fix, exp_mod): Use BFD_RELOC_HH8_LDI and
1588 BFD_RELOC_MS8_LDI for hlo8() and hhi8()
1589 (md_begin): Set linkrelax variable to 1, use avr_mod_hash_value
1590 instead of int avr_ldi_expression: use avr_mod_hash_value instead
1591 of (int).
1592 (tc_gen_reloc): Handle substractions of symbols, if possible do
1593 fixups, abort otherwise.
1594 * config/tc-avr.h (TC_LINKRELAX_FIXUP, TC_VALIDATE_FIX,
1595 tc_fix_adjustable): Define.
1596
1597 2006-03-02 James E Wilson <wilson@specifix.com>
1598
1599 * config/tc-ia64.c (emit_one_bundle): For IA64_OPCODE_LAST, if we
1600 change the template, then clear md.slot[curr].end_of_insn_group.
1601
1602 2006-02-28 Jan Beulich <jbeulich@novell.com>
1603
1604 * macro.c (get_any_string): Don't insert quotes for <>-quoted input.
1605
1606 2006-02-28 Jan Beulich <jbeulich@novell.com>
1607
1608 PR/1070
1609 * macro.c (getstring): Don't treat parentheses special anymore.
1610 (get_any_string): Don't consider '(' and ')' as quoting anymore.
1611 Special-case '(', ')', '[', and ']' when dealing with non-quoting
1612 characters.
1613
1614 2006-02-28 Mat <mat@csail.mit.edu>
1615
1616 * dwarf2dbg.c (get_filenum): Don't inadvertently decrease files_in_use.
1617
1618 2006-02-27 Jakub Jelinek <jakub@redhat.com>
1619
1620 * dw2gencfi.c (struct fde_entry, struct cie_entry): Add signal_frame
1621 field.
1622 (CFI_signal_frame): Define.
1623 (cfi_pseudo_table): Add .cfi_signal_frame.
1624 (dot_cfi): Handle CFI_signal_frame.
1625 (output_cie): Handle cie->signal_frame.
1626 (select_cie_for_fde): Don't share CIE if signal_frame flag is
1627 different. Copy signal_frame from FDE to newly created CIE.
1628 * doc/as.texinfo: Document .cfi_signal_frame.
1629
1630 2006-02-27 Carlos O'Donell <carlos@codesourcery.com>
1631
1632 * doc/Makefile.am: Add html target.
1633 * doc/Makefile.in: Regenerate.
1634 * po/Make-in: Add html target.
1635
1636 2006-02-27 H.J. Lu <hongjiu.lu@intel.com>
1637
1638 * config/tc-i386.c (output_insn): Support Intel Merom New
1639 Instructions.
1640
1641 * config/tc-i386.h (CpuMNI): New.
1642 (CpuUnknownFlags): Add CpuMNI.
1643
1644 2006-02-24 David S. Miller <davem@sunset.davemloft.net>
1645
1646 * config/tc-sparc.c (priv_reg_table): Add entry for "gl".
1647 (hpriv_reg_table): New table for hyperprivileged registers.
1648 (sparc_ip): New cases '$' and '%' for wrhpr/rdhpr hyperprivileged
1649 register encoding.
1650
1651 2006-02-24 DJ Delorie <dj@redhat.com>
1652
1653 * config/tc-m32c.h (md_apply_fix): Define to m32c_apply_fix.
1654 (tc_gen_reloc): Don't define.
1655 * config/tc-m32c.c (rl_for, relaxable): New convenience macros.
1656 (OPTION_LINKRELAX): New.
1657 (md_longopts): Add it.
1658 (m32c_relax): New.
1659 (md_parse_options): Set it.
1660 (md_assemble): Emit relaxation relocs as needed.
1661 (md_convert_frag): Emit relaxation relocs as needed.
1662 (md_cgen_lookup_reloc): Add LAB_8_8 and LAB_8_16.
1663 (m32c_apply_fix): New.
1664 (tc_gen_reloc): New.
1665 (m32c_force_relocation): Force out jump relocs when relaxing.
1666 (m32c_fix_adjustable): Return false if relaxing.
1667
1668 2006-02-24 Paul Brook <paul@codesourcery.com>
1669
1670 * config/arm/tc-arm.c (arm_ext_v6_notm, arm_ext_div, arm_ext_v7,
1671 arm_ext_v7a, arm_ext_v7r, arm_ext_v7m): New variables.
1672 (struct asm_barrier_opt): Define.
1673 (arm_v7m_psr_hsh, arm_barrier_opt_hsh): New variables.
1674 (parse_psr): Accept V7M psr names.
1675 (parse_barrier): New function.
1676 (enum operand_parse_code): Add OP_oBARRIER.
1677 (parse_operands): Implement OP_oBARRIER.
1678 (do_barrier): New function.
1679 (do_dbg, do_pli, do_t_barrier, do_t_dbg, do_t_div): New functions.
1680 (do_t_cpsi): Add V7M restrictions.
1681 (do_t_mrs, do_t_msr): Validate V7M variants.
1682 (md_assemble): Check for NULL variants.
1683 (v7m_psrs, barrier_opt_names): New tables.
1684 (insns): Add V7 instructions. Mark V6 instructions absent from V7M.
1685 (md_begin): Initialize arm_v7m_psr_hsh and arm_barrier_opt_hsh.
1686 (arm_cpu_option_table): Add Cortex-M3, R4 and A8.
1687 (arm_arch_option_table): Add armv7, armv7a, armv7r and armv7m.
1688 (struct cpu_arch_ver_table): Define.
1689 (cpu_arch_ver): New.
1690 (aeabi_set_public_attributes): Use cpu_arch_ver. Set
1691 Tag_CPU_arch_profile.
1692 * doc/c-arm.texi: Document new cpu and arch options.
1693
1694 2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1695
1696 * config/tc-ia64.c (operand_match): Handle IA64_OPND_IMMU5b.
1697
1698 2006-02-23 H.J. Lu <hongjiu.lu@intel.com>
1699
1700 * config/tc-ia64.c: Update copyright years.
1701
1702 2006-02-22 H.J. Lu <hongjiu.lu@intel.com>
1703
1704 * config/tc-ia64.c (specify_resource): Add the rule 17 from
1705 SDM 2.2.
1706
1707 2005-02-22 Paul Brook <paul@codesourcery.com>
1708
1709 * config/tc-arm.c (do_pld): Remove incorrect write to
1710 inst.instruction.
1711 (encode_thumb32_addr_mode): Use correct operand.
1712
1713 2006-02-21 Paul Brook <paul@codesourcery.com>
1714
1715 * config/tc-arm.c (md_apply_fix): Fix off-by-one errors.
1716
1717 2006-02-17 Shrirang Khisti <shrirangk@kpitcummins.com>
1718 Anil Paranjape <anilp1@kpitcummins.com>
1719 Shilin Shakti <shilins@kpitcummins.com>
1720
1721 * Makefile.am: Add xc16x related entry.
1722 * Makefile.in: Regenerate.
1723 * configure.in: Added xc16x related entry.
1724 * configure: Regenerate.
1725 * config/tc-xc16x.h: New file
1726 * config/tc-xc16x.c: New file
1727 * doc/c-xc16x.texi: New file for xc16x
1728 * doc/all.texi: Entry for xc16x
1729 * doc/Makefile.texi: Added c-xc16x.texi
1730 * NEWS: Announce the support for the new target.
1731
1732 2006-02-16 Nick Hudson <nick.hudson@dsl.pipex.com>
1733
1734 * configure.tgt: set emulation for mips-*-netbsd*
1735
1736 2006-02-14 Jakub Jelinek <jakub@redhat.com>
1737
1738 * config.in: Rebuilt.
1739
1740 2006-02-13 Bob Wilson <bob.wilson@acm.org>
1741
1742 * config/tc-xtensa.c (xg_add_opcode_fix): Number operands starting
1743 from 1, not 0, in error messages.
1744 (md_assemble): Simplify special-case check for ENTRY instructions.
1745 (tinsn_has_invalid_symbolic_operands): Do not include opcode and
1746 operand in error message.
1747
1748 2006-02-13 Joseph S. Myers <joseph@codesourcery.com>
1749
1750 * configure.tgt (arm-*-linux-gnueabi*): Change to
1751 arm-*-linux-*eabi*.
1752
1753 2006-02-10 Nick Clifton <nickc@redhat.com>
1754
1755 * config/tc-crx.c (check_range): Ensure that the sign bit of a
1756 32-bit value is propagated into the upper bits of a 64-bit long.
1757
1758 * config/tc-arc.c (init_opcode_tables): Fix cast.
1759 (arc_extoper, md_operand): Likewise.
1760
1761 2006-02-09 David Heine <dlheine@tensilica.com>
1762
1763 * config/tc-xtensa.c (xg_assembly_relax): Increment steps_taken for
1764 each relaxation step.
1765
1766 2006-02-09 Eric Botcazou <ebotcazou@libertysurf.fr>
1767
1768 * configure.in (CHECK_DECLS): Add vsnprintf.
1769 * configure: Regenerate.
1770 * messages.c (errno.h, stdarg.h, varargs.h, va_list): Do not
1771 include/declare here, but...
1772 * as.h: Move code detecting VARARGS idiom to the top.
1773 (errno.h, stdarg.h, varargs.h, va_list): ...here.
1774 (vsnprintf): Declare if not already declared.
1775
1776 2006-02-08 H.J. Lu <hongjiu.lu@intel.com>
1777
1778 * as.c (close_output_file): New.
1779 (main): Register close_output_file with xatexit before
1780 dump_statistics. Don't call output_file_close.
1781
1782 2006-02-07 Nathan Sidwell <nathan@codesourcery.com>
1783
1784 * config/tc-m68k.c (mcf5208_control_regs, mcf5213_control_regs,
1785 mcf5329_control_regs): New.
1786 (not_current_architecture, selected_arch, selected_cpu): New.
1787 (m68k_archs, m68k_extensions): New.
1788 (archs): Renamed to ...
1789 (m68k_cpus): ... here. Adjust.
1790 (n_arches): Remove.
1791 (md_pseudo_table): Add arch and cpu directives.
1792 (find_cf_chip, m68k_ip): Adjust table scanning.
1793 (no_68851, no_68881): Remove.
1794 (md_assemble): Lazily initialize.
1795 (select_control_regs): Adjust cpu names. Add 5208, 5213, 5329.
1796 (md_init_after_args): Move functionality to m68k_init_arch.
1797 (mri_chip): Adjust table scanning.
1798 (md_parse_option): Reimplement 'm' processing to add -march & -mcpu
1799 options with saner parsing.
1800 (m68k_lookup_cpu, m68k_set_arch, m68k_set_cpu, m68k_set_extension,
1801 m68k_init_arch): New.
1802 (s_m68k_cpu, s_m68k_arch): New.
1803 (md_show_usage): Adjust.
1804 (m68k_elf_final_processing): Set CF EF flags.
1805 * config/tc-m68k.h (m68k_init_after_args): Remove.
1806 (tc_init_after_args): Remove.
1807 * doc/c-m68k.texi (M68K-Opts): Document -march, -mcpu options.
1808 (M68k-Directives): Document .arch and .cpu directives.
1809
1810 2006-02-05 Arnold Metselaar <arnold.metselaar@planet.nl>
1811
1812 * config/tc-z80.c (z80_start_line_hook): allow .equ and .defl as
1813 synonyms for equ and defl.
1814 (z80_cons_fix_new): New function.
1815 (emit_byte): Disallow relative jumps to absolute locations.
1816 (emit_data): Only handle defb, prototype changed, because defb is
1817 now handled as pseudo-op rather than an instruction.
1818 (instab): Entries for defb,defw,db,dw moved from here...
1819 (md_pseudo_table): ... to here, use generic cons() for defw,dw.
1820 Add entries for def24,def32,d24,d32.
1821 (md_assemble): Improved error handling.
1822 (md_apply_fix): New case BFD_RELOC_24, set fixP->fx_no_overflow to one.
1823 * config/tc-z80.h (TC_CONS_FIX_NEW): Define.
1824 (z80_cons_fix_new): Declare.
1825 * doc/c-z80.texi (defb, db): Mention warning on overflow.
1826 (def24,d24,def32,d32): New pseudo-ops.
1827
1828 2006-02-02 Paul Brook <paul@codesourcery.com>
1829
1830 * config/tc-arm.c (do_shift): Remove Thumb-1 constraint.
1831
1832 2005-02-02 Paul Brook <paul@codesourcery.com>
1833
1834 * config/tc-arm.c (T2_OPCODE_MASK, T2_DATA_OP_SHIFT, T2_OPCODE_AND,
1835 T2_OPCODE_BIC, T2_OPCODE_ORR, T2_OPCODE_ORN, T2_OPCODE_EOR,
1836 T2_OPCODE_ADD, T2_OPCODE_ADC, T2_OPCODE_SBC, T2_OPCODE_SUB,
1837 T2_OPCODE_RSB): Define.
1838 (thumb32_negate_data_op): New function.
1839 (md_apply_fix): Use it.
1840
1841 2006-01-31 Bob Wilson <bob.wilson@acm.org>
1842
1843 * config/xtensa-istack.h (TInsn): Remove record_fix and sub_symbol
1844 fields.
1845 * config/tc-xtensa.h (xtensa_frag_type): Remove slot_sub_symbols field.
1846 * config/tc-xtensa.c (md_apply_fix): Check for unexpected uses of
1847 subtracted symbols.
1848 (relaxation_requirements): Add pfinish_frag argument and use it to
1849 replace setting tinsn->record_fix fields.
1850 (xg_assemble_vliw_tokens): Adjust calls to relaxation_requirements
1851 and vinsn_to_insnbuf. Remove references to record_fix and
1852 slot_sub_symbols fields.
1853 (xtensa_mark_narrow_branches): Delete unused code.
1854 (is_narrow_branch_guaranteed_in_range): Handle expr that is not just
1855 a symbol.
1856 (convert_frag_immed): Adjust vinsn_to_insnbuf call and do not set
1857 record_fix fields.
1858 (tinsn_immed_from_frag): Remove code for handling slot_sub_symbols.
1859 (vinsn_to_insnbuf): Change use of record_fixup argument, replacing use
1860 of the record_fix field. Simplify error messages for unexpected
1861 symbolic operands.
1862 (set_expr_symbol_offset_diff): Delete.
1863
1864 2006-01-31 Paul Brook <paul@codesourcery.com>
1865
1866 * config/tc-arm.c (arm_reg_parse): Check if reg is non-NULL.
1867
1868 2006-01-31 Paul Brook <paul@codesourcery.com>
1869 Richard Earnshaw <rearnsha@arm.com>
1870
1871 * config/tc-arm.c: Use arm_feature_set.
1872 (arm_ext_*, arm_arch_full, arm_arch_t2, arm_arch_none,
1873 arm_cext_iwmmxt, arm_cext_xscale, arm_cext_maverick, fpu_fpa_ext_v1,
1874 fpu_fpa_ext_v2, fpu_vfp_ext_v1xd, fpu_vfp_ext_v1, fpu_vfp_ext_v2):
1875 New variables.
1876 (insns): Use them.
1877 (md_atof, opcode_select, opcode_select, md_assemble, md_assemble,
1878 md_begin, arm_parse_extension, arm_parse_cpu, arm_parse_arch,
1879 arm_parse_fpu, arm_parse_float_abi, aeabi_set_public_attributes,
1880 s_arm_cpu, s_arm_arch, s_arm_fpu): Use macros for accessing CPU
1881 feature flags.
1882 (arm_legacy_option_table, arm_option_cpu_value_table): New types.
1883 (arm_opts): Move old cpu/arch options from here...
1884 (arm_legacy_opts): ... to here.
1885 (md_parse_option): Search arm_legacy_opts.
1886 (arm_cpus, arm_archs, arm_extensions, arm_fpus)
1887 (arm_float_abis, arm_eabis): Make const.
1888
1889 2006-01-25 Bob Wilson <bob.wilson@acm.org>
1890
1891 * config/tc-xtensa.c (md_apply_fix): Set value to zero for PLT relocs.
1892
1893 2006-01-21 Jie Zhang <jie.zhang@analog.com>
1894
1895 * config/bfin-parse.y (asm_1): Check value range for 16 bit immediate
1896 in load immediate intruction.
1897
1898 2006-01-21 Jie Zhang <jie.zhang@analog.com>
1899
1900 * config/bfin-parse.y (value_match): Use correct conversion
1901 specifications in template string for __FILE__ and __LINE__.
1902 (binary): Ditto.
1903 (unary): Ditto.
1904
1905 2006-01-18 Alexandre Oliva <aoliva@redhat.com>
1906
1907 Introduce TLS descriptors for i386 and x86_64.
1908 * config/tc-i386.c (tc_i386_fix_adjustable): Handle
1909 BFD_RELOC_386_TLS_GOTDESC, BFD_RELOC_386_TLS_DESC_CALL,
1910 BFD_RELOC_X86_64_GOTPC32_TLSDESC, BFD_RELOC_X86_64_TLSDESC_CALL.
1911 (optimize_disp): Emit fix up for BFD_RELOC_386_TLS_DESC_CALL and
1912 BFD_RELOC_X86_64_TLSDESC_CALL immediately, and clear the
1913 displacement bits.
1914 (build_modrm_byte): Set up zero modrm for TLS desc calls.
1915 (lex_got): Handle @tlsdesc and @tlscall.
1916 (md_apply_fix, tc_gen_reloc): Handle the new relocations.
1917
1918 2006-01-11 Nick Clifton <nickc@redhat.com>
1919
1920 Fixes for building on 64-bit hosts:
1921 * config/tc-avr.c (mod_index): New union to allow conversion
1922 between pointers and integers.
1923 (md_begin, avr_ldi_expression): Use it.
1924 * config/tc-i370.c (md_assemble): Add cast for argument to print
1925 statement.
1926 * config/tc-tic54x.c (subsym_substitute): Likewise.
1927 * config/tc-mn10200.c (md_assemble): Use a union to convert the
1928 opindex field of fr_cgen structure into a pointer so that it can
1929 be stored in a frag.
1930 * config/tc-mn10300.c (md_assemble): Likewise.
1931 * config/tc-frv.c (frv_debug_tomcat): Use %p to print pointer
1932 types.
1933 * config/tc-v850.c: Replace uses of (int) casts with correct
1934 types.
1935
1936 2006-01-09 H.J. Lu <hongjiu.lu@intel.com>
1937
1938 PR gas/2117
1939 * symbols.c (snapshot_symbol): Don't change a defined symbol.
1940
1941 2006-01-03 Hans-Peter Nilsson <hp@bitrange.com>
1942
1943 PR gas/2101
1944 * config/tc-mmix.c (mmix_handle_mmixal): Don't treat #[0-9][FB] as
1945 a local-label reference.
1946
1947 For older changes see ChangeLog-2005
1948 \f
1949 Local Variables:
1950 mode: change-log
1951 left-margin: 8
1952 fill-column: 74
1953 version-control: never
1954 End:
This page took 0.087647 seconds and 3 git commands to generate.